18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
28c2ecf20Sopenharmony_ci/*
38c2ecf20Sopenharmony_ci * Google Gru (and derivatives) board device tree source
48c2ecf20Sopenharmony_ci *
58c2ecf20Sopenharmony_ci * Copyright 2016-2017 Google, Inc
68c2ecf20Sopenharmony_ci */
78c2ecf20Sopenharmony_ci
88c2ecf20Sopenharmony_ci#include <dt-bindings/input/input.h>
98c2ecf20Sopenharmony_ci#include "rk3399.dtsi"
108c2ecf20Sopenharmony_ci#include "rk3399-op1-opp.dtsi"
118c2ecf20Sopenharmony_ci
128c2ecf20Sopenharmony_ci/ {
138c2ecf20Sopenharmony_ci	chosen {
148c2ecf20Sopenharmony_ci		stdout-path = "serial2:115200n8";
158c2ecf20Sopenharmony_ci	};
168c2ecf20Sopenharmony_ci
178c2ecf20Sopenharmony_ci	/*
188c2ecf20Sopenharmony_ci	 * Power Tree
198c2ecf20Sopenharmony_ci	 *
208c2ecf20Sopenharmony_ci	 * In general an attempt is made to include all rails called out by
218c2ecf20Sopenharmony_ci	 * the schematic as long as those rails interact in some way with
228c2ecf20Sopenharmony_ci	 * the AP.  AKA:
238c2ecf20Sopenharmony_ci	 * - Rails that only connect to the EC (or devices that the EC talks to)
248c2ecf20Sopenharmony_ci	 *   are not included.
258c2ecf20Sopenharmony_ci	 * - Rails _are_ included if the rails go to the AP even if the AP
268c2ecf20Sopenharmony_ci	 *   doesn't currently care about them / they are always on.  The idea
278c2ecf20Sopenharmony_ci	 *   here is that it makes it easier to map to the schematic or extend
288c2ecf20Sopenharmony_ci	 *   later.
298c2ecf20Sopenharmony_ci	 *
308c2ecf20Sopenharmony_ci	 * If two rails are substantially the same from the AP's point of
318c2ecf20Sopenharmony_ci	 * view, though, we won't create a full fixed regulator.  We'll just
328c2ecf20Sopenharmony_ci	 * put the child rail as an alias of the parent rail.  Sometimes rails
338c2ecf20Sopenharmony_ci	 * look the same to the AP because one of these is true:
348c2ecf20Sopenharmony_ci	 * - The EC controls the enable and the EC always enables a rail as
358c2ecf20Sopenharmony_ci	 *   long as the AP is running.
368c2ecf20Sopenharmony_ci	 * - The rails are actually connected to each other by a jumper and
378c2ecf20Sopenharmony_ci	 *   the distinction is just there to add clarity/flexibility to the
388c2ecf20Sopenharmony_ci	 *   schematic.
398c2ecf20Sopenharmony_ci	 */
408c2ecf20Sopenharmony_ci
418c2ecf20Sopenharmony_ci	ppvar_sys: ppvar-sys {
428c2ecf20Sopenharmony_ci		compatible = "regulator-fixed";
438c2ecf20Sopenharmony_ci		regulator-name = "ppvar_sys";
448c2ecf20Sopenharmony_ci		regulator-always-on;
458c2ecf20Sopenharmony_ci		regulator-boot-on;
468c2ecf20Sopenharmony_ci	};
478c2ecf20Sopenharmony_ci
488c2ecf20Sopenharmony_ci	pp1200_lpddr: pp1200-lpddr {
498c2ecf20Sopenharmony_ci		compatible = "regulator-fixed";
508c2ecf20Sopenharmony_ci		regulator-name = "pp1200_lpddr";
518c2ecf20Sopenharmony_ci
528c2ecf20Sopenharmony_ci		/* EC turns on w/ lpddr_pwr_en; always on for AP */
538c2ecf20Sopenharmony_ci		regulator-always-on;
548c2ecf20Sopenharmony_ci		regulator-boot-on;
558c2ecf20Sopenharmony_ci		regulator-min-microvolt = <1200000>;
568c2ecf20Sopenharmony_ci		regulator-max-microvolt = <1200000>;
578c2ecf20Sopenharmony_ci
588c2ecf20Sopenharmony_ci		vin-supply = <&ppvar_sys>;
598c2ecf20Sopenharmony_ci	};
608c2ecf20Sopenharmony_ci
618c2ecf20Sopenharmony_ci	pp1800: pp1800 {
628c2ecf20Sopenharmony_ci		compatible = "regulator-fixed";
638c2ecf20Sopenharmony_ci		regulator-name = "pp1800";
648c2ecf20Sopenharmony_ci
658c2ecf20Sopenharmony_ci		/* Always on when ppvar_sys shows power good */
668c2ecf20Sopenharmony_ci		regulator-always-on;
678c2ecf20Sopenharmony_ci		regulator-boot-on;
688c2ecf20Sopenharmony_ci		regulator-min-microvolt = <1800000>;
698c2ecf20Sopenharmony_ci		regulator-max-microvolt = <1800000>;
708c2ecf20Sopenharmony_ci
718c2ecf20Sopenharmony_ci		vin-supply = <&ppvar_sys>;
728c2ecf20Sopenharmony_ci	};
738c2ecf20Sopenharmony_ci
748c2ecf20Sopenharmony_ci	pp3300: pp3300 {
758c2ecf20Sopenharmony_ci		compatible = "regulator-fixed";
768c2ecf20Sopenharmony_ci		regulator-name = "pp3300";
778c2ecf20Sopenharmony_ci
788c2ecf20Sopenharmony_ci		/* Always on; plain and simple */
798c2ecf20Sopenharmony_ci		regulator-always-on;
808c2ecf20Sopenharmony_ci		regulator-boot-on;
818c2ecf20Sopenharmony_ci		regulator-min-microvolt = <3300000>;
828c2ecf20Sopenharmony_ci		regulator-max-microvolt = <3300000>;
838c2ecf20Sopenharmony_ci
848c2ecf20Sopenharmony_ci		vin-supply = <&ppvar_sys>;
858c2ecf20Sopenharmony_ci	};
868c2ecf20Sopenharmony_ci
878c2ecf20Sopenharmony_ci	pp5000: pp5000 {
888c2ecf20Sopenharmony_ci		compatible = "regulator-fixed";
898c2ecf20Sopenharmony_ci		regulator-name = "pp5000";
908c2ecf20Sopenharmony_ci
918c2ecf20Sopenharmony_ci		/* EC turns on w/ pp5000_en; always on for AP */
928c2ecf20Sopenharmony_ci		regulator-always-on;
938c2ecf20Sopenharmony_ci		regulator-boot-on;
948c2ecf20Sopenharmony_ci		regulator-min-microvolt = <5000000>;
958c2ecf20Sopenharmony_ci		regulator-max-microvolt = <5000000>;
968c2ecf20Sopenharmony_ci
978c2ecf20Sopenharmony_ci		vin-supply = <&ppvar_sys>;
988c2ecf20Sopenharmony_ci	};
998c2ecf20Sopenharmony_ci
1008c2ecf20Sopenharmony_ci	ppvar_bigcpu_pwm: ppvar-bigcpu-pwm {
1018c2ecf20Sopenharmony_ci		compatible = "pwm-regulator";
1028c2ecf20Sopenharmony_ci		regulator-name = "ppvar_bigcpu_pwm";
1038c2ecf20Sopenharmony_ci
1048c2ecf20Sopenharmony_ci		pwms = <&pwm1 0 3337 0>;
1058c2ecf20Sopenharmony_ci		pwm-supply = <&ppvar_sys>;
1068c2ecf20Sopenharmony_ci		pwm-dutycycle-range = <100 0>;
1078c2ecf20Sopenharmony_ci		pwm-dutycycle-unit = <100>;
1088c2ecf20Sopenharmony_ci
1098c2ecf20Sopenharmony_ci		/* EC turns on w/ ap_core_en; always on for AP */
1108c2ecf20Sopenharmony_ci		regulator-always-on;
1118c2ecf20Sopenharmony_ci		regulator-boot-on;
1128c2ecf20Sopenharmony_ci		regulator-min-microvolt = <800107>;
1138c2ecf20Sopenharmony_ci		regulator-max-microvolt = <1302232>;
1148c2ecf20Sopenharmony_ci	};
1158c2ecf20Sopenharmony_ci
1168c2ecf20Sopenharmony_ci	ppvar_bigcpu: ppvar-bigcpu {
1178c2ecf20Sopenharmony_ci		compatible = "vctrl-regulator";
1188c2ecf20Sopenharmony_ci		regulator-name = "ppvar_bigcpu";
1198c2ecf20Sopenharmony_ci
1208c2ecf20Sopenharmony_ci		regulator-min-microvolt = <800107>;
1218c2ecf20Sopenharmony_ci		regulator-max-microvolt = <1302232>;
1228c2ecf20Sopenharmony_ci
1238c2ecf20Sopenharmony_ci		ctrl-supply = <&ppvar_bigcpu_pwm>;
1248c2ecf20Sopenharmony_ci		ctrl-voltage-range = <800107 1302232>;
1258c2ecf20Sopenharmony_ci
1268c2ecf20Sopenharmony_ci		regulator-settling-time-up-us = <322>;
1278c2ecf20Sopenharmony_ci	};
1288c2ecf20Sopenharmony_ci
1298c2ecf20Sopenharmony_ci	ppvar_litcpu_pwm: ppvar-litcpu-pwm {
1308c2ecf20Sopenharmony_ci		compatible = "pwm-regulator";
1318c2ecf20Sopenharmony_ci		regulator-name = "ppvar_litcpu_pwm";
1328c2ecf20Sopenharmony_ci
1338c2ecf20Sopenharmony_ci		pwms = <&pwm2 0 3337 0>;
1348c2ecf20Sopenharmony_ci		pwm-supply = <&ppvar_sys>;
1358c2ecf20Sopenharmony_ci		pwm-dutycycle-range = <100 0>;
1368c2ecf20Sopenharmony_ci		pwm-dutycycle-unit = <100>;
1378c2ecf20Sopenharmony_ci
1388c2ecf20Sopenharmony_ci		/* EC turns on w/ ap_core_en; always on for AP */
1398c2ecf20Sopenharmony_ci		regulator-always-on;
1408c2ecf20Sopenharmony_ci		regulator-boot-on;
1418c2ecf20Sopenharmony_ci		regulator-min-microvolt = <797743>;
1428c2ecf20Sopenharmony_ci		regulator-max-microvolt = <1307837>;
1438c2ecf20Sopenharmony_ci	};
1448c2ecf20Sopenharmony_ci
1458c2ecf20Sopenharmony_ci	ppvar_litcpu: ppvar-litcpu {
1468c2ecf20Sopenharmony_ci		compatible = "vctrl-regulator";
1478c2ecf20Sopenharmony_ci		regulator-name = "ppvar_litcpu";
1488c2ecf20Sopenharmony_ci
1498c2ecf20Sopenharmony_ci		regulator-min-microvolt = <797743>;
1508c2ecf20Sopenharmony_ci		regulator-max-microvolt = <1307837>;
1518c2ecf20Sopenharmony_ci
1528c2ecf20Sopenharmony_ci		ctrl-supply = <&ppvar_litcpu_pwm>;
1538c2ecf20Sopenharmony_ci		ctrl-voltage-range = <797743 1307837>;
1548c2ecf20Sopenharmony_ci
1558c2ecf20Sopenharmony_ci		regulator-settling-time-up-us = <384>;
1568c2ecf20Sopenharmony_ci	};
1578c2ecf20Sopenharmony_ci
1588c2ecf20Sopenharmony_ci	ppvar_gpu_pwm: ppvar-gpu-pwm {
1598c2ecf20Sopenharmony_ci		compatible = "pwm-regulator";
1608c2ecf20Sopenharmony_ci		regulator-name = "ppvar_gpu_pwm";
1618c2ecf20Sopenharmony_ci
1628c2ecf20Sopenharmony_ci		pwms = <&pwm0 0 3337 0>;
1638c2ecf20Sopenharmony_ci		pwm-supply = <&ppvar_sys>;
1648c2ecf20Sopenharmony_ci		pwm-dutycycle-range = <100 0>;
1658c2ecf20Sopenharmony_ci		pwm-dutycycle-unit = <100>;
1668c2ecf20Sopenharmony_ci
1678c2ecf20Sopenharmony_ci		/* EC turns on w/ ap_core_en; always on for AP */
1688c2ecf20Sopenharmony_ci		regulator-always-on;
1698c2ecf20Sopenharmony_ci		regulator-boot-on;
1708c2ecf20Sopenharmony_ci		regulator-min-microvolt = <786384>;
1718c2ecf20Sopenharmony_ci		regulator-max-microvolt = <1217747>;
1728c2ecf20Sopenharmony_ci	};
1738c2ecf20Sopenharmony_ci
1748c2ecf20Sopenharmony_ci	ppvar_gpu: ppvar-gpu {
1758c2ecf20Sopenharmony_ci		compatible = "vctrl-regulator";
1768c2ecf20Sopenharmony_ci		regulator-name = "ppvar_gpu";
1778c2ecf20Sopenharmony_ci
1788c2ecf20Sopenharmony_ci		regulator-min-microvolt = <786384>;
1798c2ecf20Sopenharmony_ci		regulator-max-microvolt = <1217747>;
1808c2ecf20Sopenharmony_ci
1818c2ecf20Sopenharmony_ci		ctrl-supply = <&ppvar_gpu_pwm>;
1828c2ecf20Sopenharmony_ci		ctrl-voltage-range = <786384 1217747>;
1838c2ecf20Sopenharmony_ci
1848c2ecf20Sopenharmony_ci		regulator-settling-time-up-us = <390>;
1858c2ecf20Sopenharmony_ci	};
1868c2ecf20Sopenharmony_ci
1878c2ecf20Sopenharmony_ci	/* EC turns on w/ pp900_ddrpll_en */
1888c2ecf20Sopenharmony_ci	pp900_ddrpll: pp900-ap {
1898c2ecf20Sopenharmony_ci	};
1908c2ecf20Sopenharmony_ci
1918c2ecf20Sopenharmony_ci	/* EC turns on w/ pp900_pll_en */
1928c2ecf20Sopenharmony_ci	pp900_pll: pp900-ap {
1938c2ecf20Sopenharmony_ci	};
1948c2ecf20Sopenharmony_ci
1958c2ecf20Sopenharmony_ci	/* EC turns on w/ pp900_pmu_en */
1968c2ecf20Sopenharmony_ci	pp900_pmu: pp900-ap {
1978c2ecf20Sopenharmony_ci	};
1988c2ecf20Sopenharmony_ci
1998c2ecf20Sopenharmony_ci	/* EC turns on w/ pp1800_s0_en_l */
2008c2ecf20Sopenharmony_ci	pp1800_ap_io: pp1800_emmc: pp1800_nfc: pp1800_s0: pp1800 {
2018c2ecf20Sopenharmony_ci	};
2028c2ecf20Sopenharmony_ci
2038c2ecf20Sopenharmony_ci	/* EC turns on w/ pp1800_avdd_en_l */
2048c2ecf20Sopenharmony_ci	pp1800_avdd: pp1800 {
2058c2ecf20Sopenharmony_ci	};
2068c2ecf20Sopenharmony_ci
2078c2ecf20Sopenharmony_ci	/* EC turns on w/ pp1800_lid_en_l */
2088c2ecf20Sopenharmony_ci	pp1800_lid: pp1800_mic: pp1800 {
2098c2ecf20Sopenharmony_ci	};
2108c2ecf20Sopenharmony_ci
2118c2ecf20Sopenharmony_ci	/* EC turns on w/ lpddr_pwr_en */
2128c2ecf20Sopenharmony_ci	pp1800_lpddr: pp1800 {
2138c2ecf20Sopenharmony_ci	};
2148c2ecf20Sopenharmony_ci
2158c2ecf20Sopenharmony_ci	/* EC turns on w/ pp1800_pmu_en_l */
2168c2ecf20Sopenharmony_ci	pp1800_pmu: pp1800 {
2178c2ecf20Sopenharmony_ci	};
2188c2ecf20Sopenharmony_ci
2198c2ecf20Sopenharmony_ci	/* EC turns on w/ pp1800_usb_en_l */
2208c2ecf20Sopenharmony_ci	pp1800_usb: pp1800 {
2218c2ecf20Sopenharmony_ci	};
2228c2ecf20Sopenharmony_ci
2238c2ecf20Sopenharmony_ci	pp3000_sd_slot: pp3000-sd-slot {
2248c2ecf20Sopenharmony_ci		compatible = "regulator-fixed";
2258c2ecf20Sopenharmony_ci		regulator-name = "pp3000_sd_slot";
2268c2ecf20Sopenharmony_ci		pinctrl-names = "default";
2278c2ecf20Sopenharmony_ci		pinctrl-0 = <&sd_slot_pwr_en>;
2288c2ecf20Sopenharmony_ci
2298c2ecf20Sopenharmony_ci		enable-active-high;
2308c2ecf20Sopenharmony_ci		gpio = <&gpio4 29 GPIO_ACTIVE_HIGH>;
2318c2ecf20Sopenharmony_ci
2328c2ecf20Sopenharmony_ci		vin-supply = <&pp3000>;
2338c2ecf20Sopenharmony_ci	};
2348c2ecf20Sopenharmony_ci
2358c2ecf20Sopenharmony_ci	/*
2368c2ecf20Sopenharmony_ci	 * Technically, this is a small abuse of 'regulator-gpio'; this
2378c2ecf20Sopenharmony_ci	 * regulator is a mux between pp1800 and pp3300. pp1800 and pp3300 are
2388c2ecf20Sopenharmony_ci	 * always on though, so it is sufficient to simply control the mux
2398c2ecf20Sopenharmony_ci	 * here.
2408c2ecf20Sopenharmony_ci	 */
2418c2ecf20Sopenharmony_ci	ppvar_sd_card_io: ppvar-sd-card-io {
2428c2ecf20Sopenharmony_ci		compatible = "regulator-gpio";
2438c2ecf20Sopenharmony_ci		regulator-name = "ppvar_sd_card_io";
2448c2ecf20Sopenharmony_ci		pinctrl-names = "default";
2458c2ecf20Sopenharmony_ci		pinctrl-0 = <&sd_io_pwr_en &sd_pwr_1800_sel>;
2468c2ecf20Sopenharmony_ci
2478c2ecf20Sopenharmony_ci		enable-active-high;
2488c2ecf20Sopenharmony_ci		enable-gpio = <&gpio2 2 GPIO_ACTIVE_HIGH>;
2498c2ecf20Sopenharmony_ci		gpios = <&gpio2 28 GPIO_ACTIVE_HIGH>;
2508c2ecf20Sopenharmony_ci		states = <1800000 0x1>,
2518c2ecf20Sopenharmony_ci			 <3000000 0x0>;
2528c2ecf20Sopenharmony_ci
2538c2ecf20Sopenharmony_ci		regulator-min-microvolt = <1800000>;
2548c2ecf20Sopenharmony_ci		regulator-max-microvolt = <3000000>;
2558c2ecf20Sopenharmony_ci	};
2568c2ecf20Sopenharmony_ci
2578c2ecf20Sopenharmony_ci	/* EC turns on w/ pp3300_trackpad_en_l */
2588c2ecf20Sopenharmony_ci	pp3300_trackpad: pp3300-trackpad {
2598c2ecf20Sopenharmony_ci	};
2608c2ecf20Sopenharmony_ci
2618c2ecf20Sopenharmony_ci	/* EC turns on w/ usb_a_en */
2628c2ecf20Sopenharmony_ci	pp5000_usb_a_vbus: pp5000 {
2638c2ecf20Sopenharmony_ci	};
2648c2ecf20Sopenharmony_ci
2658c2ecf20Sopenharmony_ci	ap_rtc_clk: ap-rtc-clk {
2668c2ecf20Sopenharmony_ci		compatible = "fixed-clock";
2678c2ecf20Sopenharmony_ci		clock-frequency = <32768>;
2688c2ecf20Sopenharmony_ci		clock-output-names = "xin32k";
2698c2ecf20Sopenharmony_ci		#clock-cells = <0>;
2708c2ecf20Sopenharmony_ci	};
2718c2ecf20Sopenharmony_ci
2728c2ecf20Sopenharmony_ci	max98357a: max98357a {
2738c2ecf20Sopenharmony_ci		compatible = "maxim,max98357a";
2748c2ecf20Sopenharmony_ci		pinctrl-names = "default";
2758c2ecf20Sopenharmony_ci		pinctrl-0 = <&sdmode_en>;
2768c2ecf20Sopenharmony_ci		sdmode-gpios = <&gpio1 2 GPIO_ACTIVE_HIGH>;
2778c2ecf20Sopenharmony_ci		sdmode-delay = <2>;
2788c2ecf20Sopenharmony_ci		#sound-dai-cells = <0>;
2798c2ecf20Sopenharmony_ci		status = "okay";
2808c2ecf20Sopenharmony_ci	};
2818c2ecf20Sopenharmony_ci
2828c2ecf20Sopenharmony_ci	sound: sound {
2838c2ecf20Sopenharmony_ci		compatible = "rockchip,rk3399-gru-sound";
2848c2ecf20Sopenharmony_ci		rockchip,cpu = <&i2s0 &spdif>;
2858c2ecf20Sopenharmony_ci	};
2868c2ecf20Sopenharmony_ci};
2878c2ecf20Sopenharmony_ci
2888c2ecf20Sopenharmony_ci&cdn_dp {
2898c2ecf20Sopenharmony_ci	status = "okay";
2908c2ecf20Sopenharmony_ci};
2918c2ecf20Sopenharmony_ci
2928c2ecf20Sopenharmony_ci/*
2938c2ecf20Sopenharmony_ci * Set some suspend operating points to avoid OVP in suspend
2948c2ecf20Sopenharmony_ci *
2958c2ecf20Sopenharmony_ci * When we go into S3 ARM Trusted Firmware will transition our PWM regulators
2968c2ecf20Sopenharmony_ci * from wherever they're at back to the "default" operating point (whatever
2978c2ecf20Sopenharmony_ci * voltage we get when we set the PWM pins to "input").
2988c2ecf20Sopenharmony_ci *
2998c2ecf20Sopenharmony_ci * This quick transition under light load has the possibility to trigger the
3008c2ecf20Sopenharmony_ci * regulator "over voltage protection" (OVP).
3018c2ecf20Sopenharmony_ci *
3028c2ecf20Sopenharmony_ci * To make extra certain that we don't hit this OVP at suspend time, we'll
3038c2ecf20Sopenharmony_ci * transition to a voltage that's much closer to the default (~1.0 V) so that
3048c2ecf20Sopenharmony_ci * there will not be a big jump.  Technically we only need to get within 200 mV
3058c2ecf20Sopenharmony_ci * of the default voltage, but the speed here should be fast enough and we need
3068c2ecf20Sopenharmony_ci * suspend/resume to be rock solid.
3078c2ecf20Sopenharmony_ci */
3088c2ecf20Sopenharmony_ci
3098c2ecf20Sopenharmony_ci&cluster0_opp {
3108c2ecf20Sopenharmony_ci	opp05 {
3118c2ecf20Sopenharmony_ci		opp-suspend;
3128c2ecf20Sopenharmony_ci	};
3138c2ecf20Sopenharmony_ci};
3148c2ecf20Sopenharmony_ci
3158c2ecf20Sopenharmony_ci&cluster1_opp {
3168c2ecf20Sopenharmony_ci	opp06 {
3178c2ecf20Sopenharmony_ci		opp-suspend;
3188c2ecf20Sopenharmony_ci	};
3198c2ecf20Sopenharmony_ci};
3208c2ecf20Sopenharmony_ci
3218c2ecf20Sopenharmony_ci&cpu_l0 {
3228c2ecf20Sopenharmony_ci	cpu-supply = <&ppvar_litcpu>;
3238c2ecf20Sopenharmony_ci};
3248c2ecf20Sopenharmony_ci
3258c2ecf20Sopenharmony_ci&cpu_l1 {
3268c2ecf20Sopenharmony_ci	cpu-supply = <&ppvar_litcpu>;
3278c2ecf20Sopenharmony_ci};
3288c2ecf20Sopenharmony_ci
3298c2ecf20Sopenharmony_ci&cpu_l2 {
3308c2ecf20Sopenharmony_ci	cpu-supply = <&ppvar_litcpu>;
3318c2ecf20Sopenharmony_ci};
3328c2ecf20Sopenharmony_ci
3338c2ecf20Sopenharmony_ci&cpu_l3 {
3348c2ecf20Sopenharmony_ci	cpu-supply = <&ppvar_litcpu>;
3358c2ecf20Sopenharmony_ci};
3368c2ecf20Sopenharmony_ci
3378c2ecf20Sopenharmony_ci&cpu_b0 {
3388c2ecf20Sopenharmony_ci	cpu-supply = <&ppvar_bigcpu>;
3398c2ecf20Sopenharmony_ci};
3408c2ecf20Sopenharmony_ci
3418c2ecf20Sopenharmony_ci&cpu_b1 {
3428c2ecf20Sopenharmony_ci	cpu-supply = <&ppvar_bigcpu>;
3438c2ecf20Sopenharmony_ci};
3448c2ecf20Sopenharmony_ci
3458c2ecf20Sopenharmony_ci
3468c2ecf20Sopenharmony_ci&cru {
3478c2ecf20Sopenharmony_ci	assigned-clocks =
3488c2ecf20Sopenharmony_ci		<&cru PLL_GPLL>, <&cru PLL_CPLL>,
3498c2ecf20Sopenharmony_ci		<&cru PLL_NPLL>,
3508c2ecf20Sopenharmony_ci		<&cru ACLK_PERIHP>, <&cru HCLK_PERIHP>,
3518c2ecf20Sopenharmony_ci		<&cru PCLK_PERIHP>,
3528c2ecf20Sopenharmony_ci		<&cru ACLK_PERILP0>, <&cru HCLK_PERILP0>,
3538c2ecf20Sopenharmony_ci		<&cru PCLK_PERILP0>, <&cru ACLK_CCI>,
3548c2ecf20Sopenharmony_ci		<&cru HCLK_PERILP1>, <&cru PCLK_PERILP1>,
3558c2ecf20Sopenharmony_ci		<&cru ACLK_VIO>, <&cru ACLK_HDCP>,
3568c2ecf20Sopenharmony_ci		<&cru ACLK_GIC_PRE>,
3578c2ecf20Sopenharmony_ci		<&cru PCLK_DDR>;
3588c2ecf20Sopenharmony_ci	assigned-clock-rates =
3598c2ecf20Sopenharmony_ci		<600000000>, <800000000>,
3608c2ecf20Sopenharmony_ci		<1000000000>,
3618c2ecf20Sopenharmony_ci		<150000000>, <75000000>,
3628c2ecf20Sopenharmony_ci		<37500000>,
3638c2ecf20Sopenharmony_ci		<100000000>, <100000000>,
3648c2ecf20Sopenharmony_ci		<50000000>, <800000000>,
3658c2ecf20Sopenharmony_ci		<100000000>, <50000000>,
3668c2ecf20Sopenharmony_ci		<400000000>, <400000000>,
3678c2ecf20Sopenharmony_ci		<200000000>,
3688c2ecf20Sopenharmony_ci		<200000000>;
3698c2ecf20Sopenharmony_ci};
3708c2ecf20Sopenharmony_ci
3718c2ecf20Sopenharmony_ci&emmc_phy {
3728c2ecf20Sopenharmony_ci	status = "okay";
3738c2ecf20Sopenharmony_ci};
3748c2ecf20Sopenharmony_ci
3758c2ecf20Sopenharmony_ci&gpu {
3768c2ecf20Sopenharmony_ci	mali-supply = <&ppvar_gpu>;
3778c2ecf20Sopenharmony_ci	status = "okay";
3788c2ecf20Sopenharmony_ci};
3798c2ecf20Sopenharmony_ci
3808c2ecf20Sopenharmony_ciap_i2c_ts: &i2c3 {
3818c2ecf20Sopenharmony_ci	status = "okay";
3828c2ecf20Sopenharmony_ci
3838c2ecf20Sopenharmony_ci	clock-frequency = <400000>;
3848c2ecf20Sopenharmony_ci
3858c2ecf20Sopenharmony_ci	/* These are relatively safe rise/fall times */
3868c2ecf20Sopenharmony_ci	i2c-scl-falling-time-ns = <50>;
3878c2ecf20Sopenharmony_ci	i2c-scl-rising-time-ns = <300>;
3888c2ecf20Sopenharmony_ci};
3898c2ecf20Sopenharmony_ci
3908c2ecf20Sopenharmony_ciap_i2c_audio: &i2c8 {
3918c2ecf20Sopenharmony_ci	status = "okay";
3928c2ecf20Sopenharmony_ci
3938c2ecf20Sopenharmony_ci	clock-frequency = <400000>;
3948c2ecf20Sopenharmony_ci
3958c2ecf20Sopenharmony_ci	/* These are relatively safe rise/fall times */
3968c2ecf20Sopenharmony_ci	i2c-scl-falling-time-ns = <50>;
3978c2ecf20Sopenharmony_ci	i2c-scl-rising-time-ns = <300>;
3988c2ecf20Sopenharmony_ci
3998c2ecf20Sopenharmony_ci	codec: da7219@1a {
4008c2ecf20Sopenharmony_ci		compatible = "dlg,da7219";
4018c2ecf20Sopenharmony_ci		reg = <0x1a>;
4028c2ecf20Sopenharmony_ci		interrupt-parent = <&gpio1>;
4038c2ecf20Sopenharmony_ci		interrupts = <23 IRQ_TYPE_LEVEL_LOW>;
4048c2ecf20Sopenharmony_ci		clocks = <&cru SCLK_I2S_8CH_OUT>;
4058c2ecf20Sopenharmony_ci		clock-names = "mclk";
4068c2ecf20Sopenharmony_ci		dlg,micbias-lvl = <2600>;
4078c2ecf20Sopenharmony_ci		dlg,mic-amp-in-sel = "diff";
4088c2ecf20Sopenharmony_ci		pinctrl-names = "default";
4098c2ecf20Sopenharmony_ci		pinctrl-0 = <&headset_int_l>;
4108c2ecf20Sopenharmony_ci		VDD-supply = <&pp1800>;
4118c2ecf20Sopenharmony_ci		VDDMIC-supply = <&pp3300>;
4128c2ecf20Sopenharmony_ci		VDDIO-supply = <&pp1800>;
4138c2ecf20Sopenharmony_ci
4148c2ecf20Sopenharmony_ci		da7219_aad {
4158c2ecf20Sopenharmony_ci			dlg,adc-1bit-rpt = <1>;
4168c2ecf20Sopenharmony_ci			dlg,btn-avg = <4>;
4178c2ecf20Sopenharmony_ci			dlg,btn-cfg = <50>;
4188c2ecf20Sopenharmony_ci			dlg,mic-det-thr = <500>;
4198c2ecf20Sopenharmony_ci			dlg,jack-ins-deb = <20>;
4208c2ecf20Sopenharmony_ci			dlg,jack-det-rate = "32ms_64ms";
4218c2ecf20Sopenharmony_ci			dlg,jack-rem-deb = <1>;
4228c2ecf20Sopenharmony_ci
4238c2ecf20Sopenharmony_ci			dlg,a-d-btn-thr = <0xa>;
4248c2ecf20Sopenharmony_ci			dlg,d-b-btn-thr = <0x16>;
4258c2ecf20Sopenharmony_ci			dlg,b-c-btn-thr = <0x21>;
4268c2ecf20Sopenharmony_ci			dlg,c-mic-btn-thr = <0x3E>;
4278c2ecf20Sopenharmony_ci		};
4288c2ecf20Sopenharmony_ci	};
4298c2ecf20Sopenharmony_ci};
4308c2ecf20Sopenharmony_ci
4318c2ecf20Sopenharmony_ci&i2s0 {
4328c2ecf20Sopenharmony_ci	status = "okay";
4338c2ecf20Sopenharmony_ci};
4348c2ecf20Sopenharmony_ci
4358c2ecf20Sopenharmony_ci&io_domains {
4368c2ecf20Sopenharmony_ci	status = "okay";
4378c2ecf20Sopenharmony_ci
4388c2ecf20Sopenharmony_ci	audio-supply = <&pp1800_audio>;		/* APIO5_VDD;  3d 4a */
4398c2ecf20Sopenharmony_ci	bt656-supply = <&pp1800_ap_io>;		/* APIO2_VDD;  2a 2b */
4408c2ecf20Sopenharmony_ci	gpio1830-supply = <&pp3000_ap>;		/* APIO4_VDD;  4c 4d */
4418c2ecf20Sopenharmony_ci	sdmmc-supply = <&ppvar_sd_card_io>;	/* SDMMC0_VDD; 4b    */
4428c2ecf20Sopenharmony_ci};
4438c2ecf20Sopenharmony_ci
4448c2ecf20Sopenharmony_ci&pcie0 {
4458c2ecf20Sopenharmony_ci	status = "okay";
4468c2ecf20Sopenharmony_ci
4478c2ecf20Sopenharmony_ci	ep-gpios = <&gpio2 27 GPIO_ACTIVE_HIGH>;
4488c2ecf20Sopenharmony_ci	pinctrl-names = "default";
4498c2ecf20Sopenharmony_ci	pinctrl-0 = <&pcie_clkreqn_cpm>, <&wifi_perst_l>;
4508c2ecf20Sopenharmony_ci	vpcie3v3-supply = <&pp3300_wifi_bt>;
4518c2ecf20Sopenharmony_ci	vpcie1v8-supply = <&wlan_pd_n>; /* HACK: see &wlan_pd_n */
4528c2ecf20Sopenharmony_ci	vpcie0v9-supply = <&pp900_pcie>;
4538c2ecf20Sopenharmony_ci
4548c2ecf20Sopenharmony_ci	pci_rootport: pcie@0,0 {
4558c2ecf20Sopenharmony_ci		reg = <0x83000000 0x0 0x00000000 0x0 0x00000000>;
4568c2ecf20Sopenharmony_ci		#address-cells = <3>;
4578c2ecf20Sopenharmony_ci		#size-cells = <2>;
4588c2ecf20Sopenharmony_ci		ranges;
4598c2ecf20Sopenharmony_ci	};
4608c2ecf20Sopenharmony_ci};
4618c2ecf20Sopenharmony_ci
4628c2ecf20Sopenharmony_ci&pcie_phy {
4638c2ecf20Sopenharmony_ci	status = "okay";
4648c2ecf20Sopenharmony_ci};
4658c2ecf20Sopenharmony_ci
4668c2ecf20Sopenharmony_ci&pmu_io_domains {
4678c2ecf20Sopenharmony_ci	status = "okay";
4688c2ecf20Sopenharmony_ci
4698c2ecf20Sopenharmony_ci	pmu1830-supply = <&pp1800_pmu>;		/* PMUIO2_VDD */
4708c2ecf20Sopenharmony_ci};
4718c2ecf20Sopenharmony_ci
4728c2ecf20Sopenharmony_ci&pwm0 {
4738c2ecf20Sopenharmony_ci	status = "okay";
4748c2ecf20Sopenharmony_ci};
4758c2ecf20Sopenharmony_ci
4768c2ecf20Sopenharmony_ci&pwm1 {
4778c2ecf20Sopenharmony_ci	status = "okay";
4788c2ecf20Sopenharmony_ci};
4798c2ecf20Sopenharmony_ci
4808c2ecf20Sopenharmony_ci&pwm2 {
4818c2ecf20Sopenharmony_ci	status = "okay";
4828c2ecf20Sopenharmony_ci};
4838c2ecf20Sopenharmony_ci
4848c2ecf20Sopenharmony_ci&pwm3 {
4858c2ecf20Sopenharmony_ci	status = "okay";
4868c2ecf20Sopenharmony_ci};
4878c2ecf20Sopenharmony_ci
4888c2ecf20Sopenharmony_ci&sdhci {
4898c2ecf20Sopenharmony_ci	/*
4908c2ecf20Sopenharmony_ci	 * Signal integrity isn't great at 200 MHz and 150 MHz (DDR) gives the
4918c2ecf20Sopenharmony_ci	 * same (or nearly the same) performance for all eMMC that are intended
4928c2ecf20Sopenharmony_ci	 * to be used.
4938c2ecf20Sopenharmony_ci	 */
4948c2ecf20Sopenharmony_ci	assigned-clock-rates = <150000000>;
4958c2ecf20Sopenharmony_ci
4968c2ecf20Sopenharmony_ci	bus-width = <8>;
4978c2ecf20Sopenharmony_ci	mmc-hs400-1_8v;
4988c2ecf20Sopenharmony_ci	mmc-hs400-enhanced-strobe;
4998c2ecf20Sopenharmony_ci	non-removable;
5008c2ecf20Sopenharmony_ci	status = "okay";
5018c2ecf20Sopenharmony_ci};
5028c2ecf20Sopenharmony_ci
5038c2ecf20Sopenharmony_ci&sdmmc {
5048c2ecf20Sopenharmony_ci	status = "okay";
5058c2ecf20Sopenharmony_ci
5068c2ecf20Sopenharmony_ci	/*
5078c2ecf20Sopenharmony_ci	 * Note: configure "sdmmc_cd" as card detect even though it's actually
5088c2ecf20Sopenharmony_ci	 * hooked to ground.  Because we specified "cd-gpios" below dw_mmc
5098c2ecf20Sopenharmony_ci	 * should be ignoring card detect anyway.  Specifying the pin as
5108c2ecf20Sopenharmony_ci	 * sdmmc_cd means that even if you've got GRF_SOC_CON7[12] (force_jtag)
5118c2ecf20Sopenharmony_ci	 * turned on that the system will still make sure the port is
5128c2ecf20Sopenharmony_ci	 * configured as SDMMC and not JTAG.
5138c2ecf20Sopenharmony_ci	 */
5148c2ecf20Sopenharmony_ci	pinctrl-names = "default";
5158c2ecf20Sopenharmony_ci	pinctrl-0 = <&sdmmc_clk &sdmmc_cmd &sdmmc_cd &sdmmc_cd_pin
5168c2ecf20Sopenharmony_ci		     &sdmmc_bus4>;
5178c2ecf20Sopenharmony_ci
5188c2ecf20Sopenharmony_ci	bus-width = <4>;
5198c2ecf20Sopenharmony_ci	cap-mmc-highspeed;
5208c2ecf20Sopenharmony_ci	cap-sd-highspeed;
5218c2ecf20Sopenharmony_ci	cd-gpios = <&gpio4 24 GPIO_ACTIVE_LOW>;
5228c2ecf20Sopenharmony_ci	disable-wp;
5238c2ecf20Sopenharmony_ci	sd-uhs-sdr12;
5248c2ecf20Sopenharmony_ci	sd-uhs-sdr25;
5258c2ecf20Sopenharmony_ci	sd-uhs-sdr50;
5268c2ecf20Sopenharmony_ci	sd-uhs-sdr104;
5278c2ecf20Sopenharmony_ci	vmmc-supply = <&pp3000_sd_slot>;
5288c2ecf20Sopenharmony_ci	vqmmc-supply = <&ppvar_sd_card_io>;
5298c2ecf20Sopenharmony_ci};
5308c2ecf20Sopenharmony_ci
5318c2ecf20Sopenharmony_ci&spdif {
5328c2ecf20Sopenharmony_ci	status = "okay";
5338c2ecf20Sopenharmony_ci
5348c2ecf20Sopenharmony_ci	/*
5358c2ecf20Sopenharmony_ci	 * SPDIF is routed internally to DP; we either don't use these pins, or
5368c2ecf20Sopenharmony_ci	 * mux them to something else.
5378c2ecf20Sopenharmony_ci	 */
5388c2ecf20Sopenharmony_ci	/delete-property/ pinctrl-0;
5398c2ecf20Sopenharmony_ci	/delete-property/ pinctrl-names;
5408c2ecf20Sopenharmony_ci};
5418c2ecf20Sopenharmony_ci
5428c2ecf20Sopenharmony_ci&spi1 {
5438c2ecf20Sopenharmony_ci	status = "okay";
5448c2ecf20Sopenharmony_ci
5458c2ecf20Sopenharmony_ci	pinctrl-names = "default", "sleep";
5468c2ecf20Sopenharmony_ci	pinctrl-1 = <&spi1_sleep>;
5478c2ecf20Sopenharmony_ci
5488c2ecf20Sopenharmony_ci	spiflash@0 {
5498c2ecf20Sopenharmony_ci		compatible = "jedec,spi-nor";
5508c2ecf20Sopenharmony_ci		reg = <0>;
5518c2ecf20Sopenharmony_ci
5528c2ecf20Sopenharmony_ci		/* May run faster once verified. */
5538c2ecf20Sopenharmony_ci		spi-max-frequency = <10000000>;
5548c2ecf20Sopenharmony_ci	};
5558c2ecf20Sopenharmony_ci};
5568c2ecf20Sopenharmony_ci
5578c2ecf20Sopenharmony_ci&spi2 {
5588c2ecf20Sopenharmony_ci	status = "okay";
5598c2ecf20Sopenharmony_ci};
5608c2ecf20Sopenharmony_ci
5618c2ecf20Sopenharmony_ci&spi5 {
5628c2ecf20Sopenharmony_ci	status = "okay";
5638c2ecf20Sopenharmony_ci
5648c2ecf20Sopenharmony_ci	cros_ec: ec@0 {
5658c2ecf20Sopenharmony_ci		compatible = "google,cros-ec-spi";
5668c2ecf20Sopenharmony_ci		reg = <0>;
5678c2ecf20Sopenharmony_ci		interrupt-parent = <&gpio0>;
5688c2ecf20Sopenharmony_ci		interrupts = <1 IRQ_TYPE_LEVEL_LOW>;
5698c2ecf20Sopenharmony_ci		pinctrl-names = "default";
5708c2ecf20Sopenharmony_ci		pinctrl-0 = <&ec_ap_int_l>;
5718c2ecf20Sopenharmony_ci		spi-max-frequency = <3000000>;
5728c2ecf20Sopenharmony_ci
5738c2ecf20Sopenharmony_ci		i2c_tunnel: i2c-tunnel {
5748c2ecf20Sopenharmony_ci			compatible = "google,cros-ec-i2c-tunnel";
5758c2ecf20Sopenharmony_ci			google,remote-bus = <4>;
5768c2ecf20Sopenharmony_ci			#address-cells = <1>;
5778c2ecf20Sopenharmony_ci			#size-cells = <0>;
5788c2ecf20Sopenharmony_ci		};
5798c2ecf20Sopenharmony_ci
5808c2ecf20Sopenharmony_ci		usbc_extcon0: extcon0 {
5818c2ecf20Sopenharmony_ci			compatible = "google,extcon-usbc-cros-ec";
5828c2ecf20Sopenharmony_ci			google,usb-port-id = <0>;
5838c2ecf20Sopenharmony_ci		};
5848c2ecf20Sopenharmony_ci	};
5858c2ecf20Sopenharmony_ci};
5868c2ecf20Sopenharmony_ci
5878c2ecf20Sopenharmony_ci&tsadc {
5888c2ecf20Sopenharmony_ci	status = "okay";
5898c2ecf20Sopenharmony_ci
5908c2ecf20Sopenharmony_ci	rockchip,hw-tshut-mode = <1>; /* tshut mode 0:CRU 1:GPIO */
5918c2ecf20Sopenharmony_ci	rockchip,hw-tshut-polarity = <1>; /* tshut polarity 0:LOW 1:HIGH */
5928c2ecf20Sopenharmony_ci};
5938c2ecf20Sopenharmony_ci
5948c2ecf20Sopenharmony_ci&tcphy0 {
5958c2ecf20Sopenharmony_ci	status = "okay";
5968c2ecf20Sopenharmony_ci	extcon = <&usbc_extcon0>;
5978c2ecf20Sopenharmony_ci};
5988c2ecf20Sopenharmony_ci
5998c2ecf20Sopenharmony_ci&u2phy0 {
6008c2ecf20Sopenharmony_ci	status = "okay";
6018c2ecf20Sopenharmony_ci};
6028c2ecf20Sopenharmony_ci
6038c2ecf20Sopenharmony_ci&u2phy0_host {
6048c2ecf20Sopenharmony_ci	status = "okay";
6058c2ecf20Sopenharmony_ci};
6068c2ecf20Sopenharmony_ci
6078c2ecf20Sopenharmony_ci&u2phy1_host {
6088c2ecf20Sopenharmony_ci	status = "okay";
6098c2ecf20Sopenharmony_ci};
6108c2ecf20Sopenharmony_ci
6118c2ecf20Sopenharmony_ci&u2phy0_otg {
6128c2ecf20Sopenharmony_ci	status = "okay";
6138c2ecf20Sopenharmony_ci};
6148c2ecf20Sopenharmony_ci
6158c2ecf20Sopenharmony_ci&u2phy1_otg {
6168c2ecf20Sopenharmony_ci	status = "okay";
6178c2ecf20Sopenharmony_ci};
6188c2ecf20Sopenharmony_ci
6198c2ecf20Sopenharmony_ci&uart2 {
6208c2ecf20Sopenharmony_ci	status = "okay";
6218c2ecf20Sopenharmony_ci};
6228c2ecf20Sopenharmony_ci
6238c2ecf20Sopenharmony_ci&usb_host0_ohci {
6248c2ecf20Sopenharmony_ci	status = "okay";
6258c2ecf20Sopenharmony_ci};
6268c2ecf20Sopenharmony_ci
6278c2ecf20Sopenharmony_ci&usbdrd3_0 {
6288c2ecf20Sopenharmony_ci	status = "okay";
6298c2ecf20Sopenharmony_ci	extcon = <&usbc_extcon0>;
6308c2ecf20Sopenharmony_ci};
6318c2ecf20Sopenharmony_ci
6328c2ecf20Sopenharmony_ci&usbdrd_dwc3_0 {
6338c2ecf20Sopenharmony_ci	status = "okay";
6348c2ecf20Sopenharmony_ci	dr_mode = "host";
6358c2ecf20Sopenharmony_ci};
6368c2ecf20Sopenharmony_ci
6378c2ecf20Sopenharmony_ci&vopb {
6388c2ecf20Sopenharmony_ci	status = "okay";
6398c2ecf20Sopenharmony_ci};
6408c2ecf20Sopenharmony_ci
6418c2ecf20Sopenharmony_ci&vopb_mmu {
6428c2ecf20Sopenharmony_ci	status = "okay";
6438c2ecf20Sopenharmony_ci};
6448c2ecf20Sopenharmony_ci
6458c2ecf20Sopenharmony_ci&vopl {
6468c2ecf20Sopenharmony_ci	status = "okay";
6478c2ecf20Sopenharmony_ci};
6488c2ecf20Sopenharmony_ci
6498c2ecf20Sopenharmony_ci&vopl_mmu {
6508c2ecf20Sopenharmony_ci	status = "okay";
6518c2ecf20Sopenharmony_ci};
6528c2ecf20Sopenharmony_ci
6538c2ecf20Sopenharmony_ci#include <arm/cros-ec-keyboard.dtsi>
6548c2ecf20Sopenharmony_ci#include <arm/cros-ec-sbs.dtsi>
6558c2ecf20Sopenharmony_ci
6568c2ecf20Sopenharmony_ci&pinctrl {
6578c2ecf20Sopenharmony_ci	/*
6588c2ecf20Sopenharmony_ci	 * pinctrl settings for pins that have no real owners.
6598c2ecf20Sopenharmony_ci	 *
6608c2ecf20Sopenharmony_ci	 * At the moment settings are identical for S0 and S3, but if we later
6618c2ecf20Sopenharmony_ci	 * need to configure things differently for S3 we'll adjust here.
6628c2ecf20Sopenharmony_ci	 */
6638c2ecf20Sopenharmony_ci	pinctrl-names = "default";
6648c2ecf20Sopenharmony_ci	pinctrl-0 = <
6658c2ecf20Sopenharmony_ci		&ap_pwroff	/* AP will auto-assert this when in S3 */
6668c2ecf20Sopenharmony_ci		&clk_32k	/* This pin is always 32k on gru boards */
6678c2ecf20Sopenharmony_ci	>;
6688c2ecf20Sopenharmony_ci
6698c2ecf20Sopenharmony_ci	pcfg_output_low: pcfg-output-low {
6708c2ecf20Sopenharmony_ci		output-low;
6718c2ecf20Sopenharmony_ci	};
6728c2ecf20Sopenharmony_ci
6738c2ecf20Sopenharmony_ci	pcfg_output_high: pcfg-output-high {
6748c2ecf20Sopenharmony_ci		output-high;
6758c2ecf20Sopenharmony_ci	};
6768c2ecf20Sopenharmony_ci
6778c2ecf20Sopenharmony_ci	pcfg_pull_none_8ma: pcfg-pull-none-8ma {
6788c2ecf20Sopenharmony_ci		bias-disable;
6798c2ecf20Sopenharmony_ci		drive-strength = <8>;
6808c2ecf20Sopenharmony_ci	};
6818c2ecf20Sopenharmony_ci
6828c2ecf20Sopenharmony_ci	backlight-enable {
6838c2ecf20Sopenharmony_ci		bl_en: bl-en {
6848c2ecf20Sopenharmony_ci			rockchip,pins = <1 RK_PC1 RK_FUNC_GPIO &pcfg_pull_none>;
6858c2ecf20Sopenharmony_ci		};
6868c2ecf20Sopenharmony_ci	};
6878c2ecf20Sopenharmony_ci
6888c2ecf20Sopenharmony_ci	cros-ec {
6898c2ecf20Sopenharmony_ci		ec_ap_int_l: ec-ap-int-l {
6908c2ecf20Sopenharmony_ci			rockchip,pins = <0 RK_PA1 RK_FUNC_GPIO &pcfg_pull_up>;
6918c2ecf20Sopenharmony_ci		};
6928c2ecf20Sopenharmony_ci	};
6938c2ecf20Sopenharmony_ci
6948c2ecf20Sopenharmony_ci	discrete-regulators {
6958c2ecf20Sopenharmony_ci		sd_io_pwr_en: sd-io-pwr-en {
6968c2ecf20Sopenharmony_ci			rockchip,pins = <2 RK_PA2 RK_FUNC_GPIO
6978c2ecf20Sopenharmony_ci					 &pcfg_pull_none>;
6988c2ecf20Sopenharmony_ci		};
6998c2ecf20Sopenharmony_ci
7008c2ecf20Sopenharmony_ci		sd_pwr_1800_sel: sd-pwr-1800-sel {
7018c2ecf20Sopenharmony_ci			rockchip,pins = <2 RK_PD4 RK_FUNC_GPIO
7028c2ecf20Sopenharmony_ci					 &pcfg_pull_none>;
7038c2ecf20Sopenharmony_ci		};
7048c2ecf20Sopenharmony_ci
7058c2ecf20Sopenharmony_ci		sd_slot_pwr_en: sd-slot-pwr-en {
7068c2ecf20Sopenharmony_ci			rockchip,pins = <4 RK_PD5 RK_FUNC_GPIO
7078c2ecf20Sopenharmony_ci					 &pcfg_pull_none>;
7088c2ecf20Sopenharmony_ci		};
7098c2ecf20Sopenharmony_ci	};
7108c2ecf20Sopenharmony_ci
7118c2ecf20Sopenharmony_ci	codec {
7128c2ecf20Sopenharmony_ci		/* Has external pullup */
7138c2ecf20Sopenharmony_ci		headset_int_l: headset-int-l {
7148c2ecf20Sopenharmony_ci			rockchip,pins = <1 RK_PC7 RK_FUNC_GPIO &pcfg_pull_none>;
7158c2ecf20Sopenharmony_ci		};
7168c2ecf20Sopenharmony_ci
7178c2ecf20Sopenharmony_ci		mic_int: mic-int {
7188c2ecf20Sopenharmony_ci			rockchip,pins = <1 RK_PB5 RK_FUNC_GPIO &pcfg_pull_down>;
7198c2ecf20Sopenharmony_ci		};
7208c2ecf20Sopenharmony_ci	};
7218c2ecf20Sopenharmony_ci
7228c2ecf20Sopenharmony_ci	max98357a {
7238c2ecf20Sopenharmony_ci		sdmode_en: sdmode-en {
7248c2ecf20Sopenharmony_ci			rockchip,pins = <1 RK_PA2 RK_FUNC_GPIO &pcfg_pull_down>;
7258c2ecf20Sopenharmony_ci		};
7268c2ecf20Sopenharmony_ci	};
7278c2ecf20Sopenharmony_ci
7288c2ecf20Sopenharmony_ci	pcie {
7298c2ecf20Sopenharmony_ci		pcie_clkreqn_cpm: pci-clkreqn-cpm {
7308c2ecf20Sopenharmony_ci			/*
7318c2ecf20Sopenharmony_ci			 * Since our pcie doesn't support ClockPM(CPM), we want
7328c2ecf20Sopenharmony_ci			 * to hack this as gpio, so the EP could be able to
7338c2ecf20Sopenharmony_ci			 * de-assert it along and make ClockPM(CPM) work.
7348c2ecf20Sopenharmony_ci			 */
7358c2ecf20Sopenharmony_ci			rockchip,pins = <2 RK_PD2 RK_FUNC_GPIO &pcfg_pull_none>;
7368c2ecf20Sopenharmony_ci		};
7378c2ecf20Sopenharmony_ci	};
7388c2ecf20Sopenharmony_ci
7398c2ecf20Sopenharmony_ci	sdmmc {
7408c2ecf20Sopenharmony_ci		/*
7418c2ecf20Sopenharmony_ci		 * We run sdmmc at max speed; bump up drive strength.
7428c2ecf20Sopenharmony_ci		 * We also have external pulls, so disable the internal ones.
7438c2ecf20Sopenharmony_ci		 */
7448c2ecf20Sopenharmony_ci		sdmmc_bus4: sdmmc-bus4 {
7458c2ecf20Sopenharmony_ci			rockchip,pins =
7468c2ecf20Sopenharmony_ci				<4 RK_PB0 1 &pcfg_pull_none_8ma>,
7478c2ecf20Sopenharmony_ci				<4 RK_PB1 1 &pcfg_pull_none_8ma>,
7488c2ecf20Sopenharmony_ci				<4 RK_PB2 1 &pcfg_pull_none_8ma>,
7498c2ecf20Sopenharmony_ci				<4 RK_PB3 1 &pcfg_pull_none_8ma>;
7508c2ecf20Sopenharmony_ci		};
7518c2ecf20Sopenharmony_ci
7528c2ecf20Sopenharmony_ci		sdmmc_clk: sdmmc-clk {
7538c2ecf20Sopenharmony_ci			rockchip,pins =
7548c2ecf20Sopenharmony_ci				<4 RK_PB4 1 &pcfg_pull_none_8ma>;
7558c2ecf20Sopenharmony_ci		};
7568c2ecf20Sopenharmony_ci
7578c2ecf20Sopenharmony_ci		sdmmc_cmd: sdmmc-cmd {
7588c2ecf20Sopenharmony_ci			rockchip,pins =
7598c2ecf20Sopenharmony_ci				<4 RK_PB5 1 &pcfg_pull_none_8ma>;
7608c2ecf20Sopenharmony_ci		};
7618c2ecf20Sopenharmony_ci
7628c2ecf20Sopenharmony_ci		/*
7638c2ecf20Sopenharmony_ci		 * In our case the official card detect is hooked to ground
7648c2ecf20Sopenharmony_ci		 * to avoid getting access to JTAG just by sticking something
7658c2ecf20Sopenharmony_ci		 * in the SD card slot (see the force_jtag bit in the TRM).
7668c2ecf20Sopenharmony_ci		 *
7678c2ecf20Sopenharmony_ci		 * We still configure it as card detect because it doesn't
7688c2ecf20Sopenharmony_ci		 * hurt and dw_mmc will ignore it.  We make sure to disable
7698c2ecf20Sopenharmony_ci		 * the pull though so we don't burn needless power.
7708c2ecf20Sopenharmony_ci		 */
7718c2ecf20Sopenharmony_ci		sdmmc_cd: sdmmc-cd {
7728c2ecf20Sopenharmony_ci			rockchip,pins =
7738c2ecf20Sopenharmony_ci				<0 RK_PA7 1 &pcfg_pull_none>;
7748c2ecf20Sopenharmony_ci		};
7758c2ecf20Sopenharmony_ci
7768c2ecf20Sopenharmony_ci		/* This is where we actually hook up CD; has external pull */
7778c2ecf20Sopenharmony_ci		sdmmc_cd_pin: sdmmc-cd-pin {
7788c2ecf20Sopenharmony_ci			rockchip,pins = <4 RK_PD0 RK_FUNC_GPIO &pcfg_pull_none>;
7798c2ecf20Sopenharmony_ci		};
7808c2ecf20Sopenharmony_ci	};
7818c2ecf20Sopenharmony_ci
7828c2ecf20Sopenharmony_ci	spi1 {
7838c2ecf20Sopenharmony_ci		spi1_sleep: spi1-sleep {
7848c2ecf20Sopenharmony_ci			/*
7858c2ecf20Sopenharmony_ci			 * Pull down SPI1 CLK/CS/RX/TX during suspend, to
7868c2ecf20Sopenharmony_ci			 * prevent leakage.
7878c2ecf20Sopenharmony_ci			 */
7888c2ecf20Sopenharmony_ci			rockchip,pins = <1 RK_PB1 RK_FUNC_GPIO &pcfg_pull_down>,
7898c2ecf20Sopenharmony_ci					<1 RK_PB2 RK_FUNC_GPIO &pcfg_pull_down>,
7908c2ecf20Sopenharmony_ci					<1 RK_PA7 RK_FUNC_GPIO &pcfg_pull_down>,
7918c2ecf20Sopenharmony_ci					<1 RK_PB0 RK_FUNC_GPIO &pcfg_pull_down>;
7928c2ecf20Sopenharmony_ci		};
7938c2ecf20Sopenharmony_ci	};
7948c2ecf20Sopenharmony_ci
7958c2ecf20Sopenharmony_ci	touchscreen {
7968c2ecf20Sopenharmony_ci		touch_int_l: touch-int-l {
7978c2ecf20Sopenharmony_ci			rockchip,pins = <3 RK_PB5 RK_FUNC_GPIO &pcfg_pull_up>;
7988c2ecf20Sopenharmony_ci		};
7998c2ecf20Sopenharmony_ci
8008c2ecf20Sopenharmony_ci		touch_reset_l: touch-reset-l {
8018c2ecf20Sopenharmony_ci			rockchip,pins = <4 RK_PD2 RK_FUNC_GPIO &pcfg_pull_none>;
8028c2ecf20Sopenharmony_ci		};
8038c2ecf20Sopenharmony_ci	};
8048c2ecf20Sopenharmony_ci
8058c2ecf20Sopenharmony_ci	trackpad {
8068c2ecf20Sopenharmony_ci		ap_i2c_tp_pu_en: ap-i2c-tp-pu-en {
8078c2ecf20Sopenharmony_ci			rockchip,pins = <3 RK_PB4 RK_FUNC_GPIO &pcfg_output_high>;
8088c2ecf20Sopenharmony_ci		};
8098c2ecf20Sopenharmony_ci
8108c2ecf20Sopenharmony_ci		trackpad_int_l: trackpad-int-l {
8118c2ecf20Sopenharmony_ci			rockchip,pins = <1 RK_PA4 RK_FUNC_GPIO &pcfg_pull_up>;
8128c2ecf20Sopenharmony_ci		};
8138c2ecf20Sopenharmony_ci	};
8148c2ecf20Sopenharmony_ci
8158c2ecf20Sopenharmony_ci	wifi: wifi {
8168c2ecf20Sopenharmony_ci		wlan_module_reset_l: wlan-module-reset-l {
8178c2ecf20Sopenharmony_ci			rockchip,pins = <1 RK_PB3 RK_FUNC_GPIO &pcfg_pull_none>;
8188c2ecf20Sopenharmony_ci		};
8198c2ecf20Sopenharmony_ci
8208c2ecf20Sopenharmony_ci		bt_host_wake_l: bt-host-wake-l {
8218c2ecf20Sopenharmony_ci			/* Kevin has an external pull up, but Gru does not */
8228c2ecf20Sopenharmony_ci			rockchip,pins = <0 RK_PA3 RK_FUNC_GPIO &pcfg_pull_up>;
8238c2ecf20Sopenharmony_ci		};
8248c2ecf20Sopenharmony_ci	};
8258c2ecf20Sopenharmony_ci
8268c2ecf20Sopenharmony_ci	write-protect {
8278c2ecf20Sopenharmony_ci		ap_fw_wp: ap-fw-wp {
8288c2ecf20Sopenharmony_ci			rockchip,pins = <1 RK_PC2 RK_FUNC_GPIO &pcfg_pull_up>;
8298c2ecf20Sopenharmony_ci		};
8308c2ecf20Sopenharmony_ci	};
8318c2ecf20Sopenharmony_ci};
832