18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0
28c2ecf20Sopenharmony_ci/*
38c2ecf20Sopenharmony_ci * Device Tree Source for the Draak board
48c2ecf20Sopenharmony_ci *
58c2ecf20Sopenharmony_ci * Copyright (C) 2016-2018 Renesas Electronics Corp.
68c2ecf20Sopenharmony_ci * Copyright (C) 2017 Glider bvba
78c2ecf20Sopenharmony_ci */
88c2ecf20Sopenharmony_ci
98c2ecf20Sopenharmony_ci/dts-v1/;
108c2ecf20Sopenharmony_ci#include "r8a77995.dtsi"
118c2ecf20Sopenharmony_ci#include <dt-bindings/gpio/gpio.h>
128c2ecf20Sopenharmony_ci
138c2ecf20Sopenharmony_ci/ {
148c2ecf20Sopenharmony_ci	model = "Renesas Draak board based on r8a77995";
158c2ecf20Sopenharmony_ci	compatible = "renesas,draak", "renesas,r8a77995";
168c2ecf20Sopenharmony_ci
178c2ecf20Sopenharmony_ci	aliases {
188c2ecf20Sopenharmony_ci		serial0 = &scif2;
198c2ecf20Sopenharmony_ci		ethernet0 = &avb;
208c2ecf20Sopenharmony_ci	};
218c2ecf20Sopenharmony_ci
228c2ecf20Sopenharmony_ci	backlight: backlight {
238c2ecf20Sopenharmony_ci		compatible = "pwm-backlight";
248c2ecf20Sopenharmony_ci		pwms = <&pwm1 0 50000>;
258c2ecf20Sopenharmony_ci
268c2ecf20Sopenharmony_ci		brightness-levels = <512 511 505 494 473 440 392 327 241 133 0>;
278c2ecf20Sopenharmony_ci		default-brightness-level = <10>;
288c2ecf20Sopenharmony_ci
298c2ecf20Sopenharmony_ci		power-supply = <&reg_12p0v>;
308c2ecf20Sopenharmony_ci		enable-gpios = <&gpio4 0 GPIO_ACTIVE_HIGH>;
318c2ecf20Sopenharmony_ci	};
328c2ecf20Sopenharmony_ci
338c2ecf20Sopenharmony_ci	chosen {
348c2ecf20Sopenharmony_ci		bootargs = "ignore_loglevel rw root=/dev/nfs ip=on";
358c2ecf20Sopenharmony_ci		stdout-path = "serial0:115200n8";
368c2ecf20Sopenharmony_ci	};
378c2ecf20Sopenharmony_ci
388c2ecf20Sopenharmony_ci	composite-in {
398c2ecf20Sopenharmony_ci		compatible = "composite-video-connector";
408c2ecf20Sopenharmony_ci
418c2ecf20Sopenharmony_ci		port {
428c2ecf20Sopenharmony_ci			composite_con_in: endpoint {
438c2ecf20Sopenharmony_ci				remote-endpoint = <&adv7180_in>;
448c2ecf20Sopenharmony_ci			};
458c2ecf20Sopenharmony_ci		};
468c2ecf20Sopenharmony_ci	};
478c2ecf20Sopenharmony_ci
488c2ecf20Sopenharmony_ci	hdmi-in {
498c2ecf20Sopenharmony_ci		compatible = "hdmi-connector";
508c2ecf20Sopenharmony_ci		type = "a";
518c2ecf20Sopenharmony_ci
528c2ecf20Sopenharmony_ci		port {
538c2ecf20Sopenharmony_ci			hdmi_con_in: endpoint {
548c2ecf20Sopenharmony_ci				remote-endpoint = <&adv7612_in>;
558c2ecf20Sopenharmony_ci			};
568c2ecf20Sopenharmony_ci		};
578c2ecf20Sopenharmony_ci	};
588c2ecf20Sopenharmony_ci
598c2ecf20Sopenharmony_ci	hdmi-out {
608c2ecf20Sopenharmony_ci		compatible = "hdmi-connector";
618c2ecf20Sopenharmony_ci		type = "a";
628c2ecf20Sopenharmony_ci
638c2ecf20Sopenharmony_ci		port {
648c2ecf20Sopenharmony_ci			hdmi_con_out: endpoint {
658c2ecf20Sopenharmony_ci				remote-endpoint = <&adv7511_out>;
668c2ecf20Sopenharmony_ci			};
678c2ecf20Sopenharmony_ci		};
688c2ecf20Sopenharmony_ci	};
698c2ecf20Sopenharmony_ci
708c2ecf20Sopenharmony_ci	lvds-decoder {
718c2ecf20Sopenharmony_ci		compatible = "thine,thc63lvd1024";
728c2ecf20Sopenharmony_ci		vcc-supply = <&reg_3p3v>;
738c2ecf20Sopenharmony_ci
748c2ecf20Sopenharmony_ci		ports {
758c2ecf20Sopenharmony_ci			#address-cells = <1>;
768c2ecf20Sopenharmony_ci			#size-cells = <0>;
778c2ecf20Sopenharmony_ci
788c2ecf20Sopenharmony_ci			port@0 {
798c2ecf20Sopenharmony_ci				reg = <0>;
808c2ecf20Sopenharmony_ci				thc63lvd1024_in: endpoint {
818c2ecf20Sopenharmony_ci					remote-endpoint = <&lvds0_out>;
828c2ecf20Sopenharmony_ci				};
838c2ecf20Sopenharmony_ci			};
848c2ecf20Sopenharmony_ci
858c2ecf20Sopenharmony_ci			port@2 {
868c2ecf20Sopenharmony_ci				reg = <2>;
878c2ecf20Sopenharmony_ci				thc63lvd1024_out: endpoint {
888c2ecf20Sopenharmony_ci					remote-endpoint = <&adv7511_in>;
898c2ecf20Sopenharmony_ci				};
908c2ecf20Sopenharmony_ci			};
918c2ecf20Sopenharmony_ci		};
928c2ecf20Sopenharmony_ci	};
938c2ecf20Sopenharmony_ci
948c2ecf20Sopenharmony_ci	memory@48000000 {
958c2ecf20Sopenharmony_ci		device_type = "memory";
968c2ecf20Sopenharmony_ci		/* first 128MB is reserved for secure area. */
978c2ecf20Sopenharmony_ci		reg = <0x0 0x48000000 0x0 0x18000000>;
988c2ecf20Sopenharmony_ci	};
998c2ecf20Sopenharmony_ci
1008c2ecf20Sopenharmony_ci	reg_1p8v: regulator-1p8v {
1018c2ecf20Sopenharmony_ci		compatible = "regulator-fixed";
1028c2ecf20Sopenharmony_ci		regulator-name = "fixed-1.8V";
1038c2ecf20Sopenharmony_ci		regulator-min-microvolt = <1800000>;
1048c2ecf20Sopenharmony_ci		regulator-max-microvolt = <1800000>;
1058c2ecf20Sopenharmony_ci		regulator-boot-on;
1068c2ecf20Sopenharmony_ci		regulator-always-on;
1078c2ecf20Sopenharmony_ci	};
1088c2ecf20Sopenharmony_ci
1098c2ecf20Sopenharmony_ci	reg_3p3v: regulator-3p3v {
1108c2ecf20Sopenharmony_ci		compatible = "regulator-fixed";
1118c2ecf20Sopenharmony_ci		regulator-name = "fixed-3.3V";
1128c2ecf20Sopenharmony_ci		regulator-min-microvolt = <3300000>;
1138c2ecf20Sopenharmony_ci		regulator-max-microvolt = <3300000>;
1148c2ecf20Sopenharmony_ci		regulator-boot-on;
1158c2ecf20Sopenharmony_ci		regulator-always-on;
1168c2ecf20Sopenharmony_ci	};
1178c2ecf20Sopenharmony_ci
1188c2ecf20Sopenharmony_ci	reg_12p0v: regulator-12p0v {
1198c2ecf20Sopenharmony_ci		compatible = "regulator-fixed";
1208c2ecf20Sopenharmony_ci		regulator-name = "D12.0V";
1218c2ecf20Sopenharmony_ci		regulator-min-microvolt = <12000000>;
1228c2ecf20Sopenharmony_ci		regulator-max-microvolt = <12000000>;
1238c2ecf20Sopenharmony_ci		regulator-boot-on;
1248c2ecf20Sopenharmony_ci		regulator-always-on;
1258c2ecf20Sopenharmony_ci	};
1268c2ecf20Sopenharmony_ci
1278c2ecf20Sopenharmony_ci	vga {
1288c2ecf20Sopenharmony_ci		compatible = "vga-connector";
1298c2ecf20Sopenharmony_ci
1308c2ecf20Sopenharmony_ci		port {
1318c2ecf20Sopenharmony_ci			vga_in: endpoint {
1328c2ecf20Sopenharmony_ci				remote-endpoint = <&adv7123_out>;
1338c2ecf20Sopenharmony_ci			};
1348c2ecf20Sopenharmony_ci		};
1358c2ecf20Sopenharmony_ci	};
1368c2ecf20Sopenharmony_ci
1378c2ecf20Sopenharmony_ci	vga-encoder {
1388c2ecf20Sopenharmony_ci		compatible = "adi,adv7123";
1398c2ecf20Sopenharmony_ci
1408c2ecf20Sopenharmony_ci		ports {
1418c2ecf20Sopenharmony_ci			#address-cells = <1>;
1428c2ecf20Sopenharmony_ci			#size-cells = <0>;
1438c2ecf20Sopenharmony_ci
1448c2ecf20Sopenharmony_ci			port@0 {
1458c2ecf20Sopenharmony_ci				reg = <0>;
1468c2ecf20Sopenharmony_ci				adv7123_in: endpoint {
1478c2ecf20Sopenharmony_ci					remote-endpoint = <&du_out_rgb>;
1488c2ecf20Sopenharmony_ci				};
1498c2ecf20Sopenharmony_ci			};
1508c2ecf20Sopenharmony_ci			port@1 {
1518c2ecf20Sopenharmony_ci				reg = <1>;
1528c2ecf20Sopenharmony_ci				adv7123_out: endpoint {
1538c2ecf20Sopenharmony_ci					remote-endpoint = <&vga_in>;
1548c2ecf20Sopenharmony_ci				};
1558c2ecf20Sopenharmony_ci			};
1568c2ecf20Sopenharmony_ci		};
1578c2ecf20Sopenharmony_ci	};
1588c2ecf20Sopenharmony_ci
1598c2ecf20Sopenharmony_ci	x12_clk: x12 {
1608c2ecf20Sopenharmony_ci		compatible = "fixed-clock";
1618c2ecf20Sopenharmony_ci		#clock-cells = <0>;
1628c2ecf20Sopenharmony_ci		clock-frequency = <74250000>;
1638c2ecf20Sopenharmony_ci	};
1648c2ecf20Sopenharmony_ci};
1658c2ecf20Sopenharmony_ci
1668c2ecf20Sopenharmony_ci&avb {
1678c2ecf20Sopenharmony_ci	pinctrl-0 = <&avb0_pins>;
1688c2ecf20Sopenharmony_ci	pinctrl-names = "default";
1698c2ecf20Sopenharmony_ci	renesas,no-ether-link;
1708c2ecf20Sopenharmony_ci	phy-handle = <&phy0>;
1718c2ecf20Sopenharmony_ci	status = "okay";
1728c2ecf20Sopenharmony_ci
1738c2ecf20Sopenharmony_ci	phy0: ethernet-phy@0 {
1748c2ecf20Sopenharmony_ci		rxc-skew-ps = <1500>;
1758c2ecf20Sopenharmony_ci		reg = <0>;
1768c2ecf20Sopenharmony_ci		interrupt-parent = <&gpio5>;
1778c2ecf20Sopenharmony_ci		interrupts = <19 IRQ_TYPE_LEVEL_LOW>;
1788c2ecf20Sopenharmony_ci		/*
1798c2ecf20Sopenharmony_ci		 * TX clock internal delay mode is required for reliable
1808c2ecf20Sopenharmony_ci		 * 1Gbps communication using the KSZ9031RNX phy present on
1818c2ecf20Sopenharmony_ci		 * the Draak board, however, TX clock internal delay mode
1828c2ecf20Sopenharmony_ci		 * isn't supported on r8a77995.  Thus, limit speed to
1838c2ecf20Sopenharmony_ci		 * 100Mbps for reliable communication.
1848c2ecf20Sopenharmony_ci		 */
1858c2ecf20Sopenharmony_ci		max-speed = <100>;
1868c2ecf20Sopenharmony_ci	};
1878c2ecf20Sopenharmony_ci};
1888c2ecf20Sopenharmony_ci
1898c2ecf20Sopenharmony_ci&can0 {
1908c2ecf20Sopenharmony_ci	pinctrl-0 = <&can0_pins>;
1918c2ecf20Sopenharmony_ci	pinctrl-names = "default";
1928c2ecf20Sopenharmony_ci	status = "okay";
1938c2ecf20Sopenharmony_ci};
1948c2ecf20Sopenharmony_ci
1958c2ecf20Sopenharmony_ci&can1 {
1968c2ecf20Sopenharmony_ci	pinctrl-0 = <&can1_pins>;
1978c2ecf20Sopenharmony_ci	pinctrl-names = "default";
1988c2ecf20Sopenharmony_ci	status = "okay";
1998c2ecf20Sopenharmony_ci};
2008c2ecf20Sopenharmony_ci
2018c2ecf20Sopenharmony_ci&du {
2028c2ecf20Sopenharmony_ci	pinctrl-0 = <&du_pins>;
2038c2ecf20Sopenharmony_ci	pinctrl-names = "default";
2048c2ecf20Sopenharmony_ci	status = "okay";
2058c2ecf20Sopenharmony_ci
2068c2ecf20Sopenharmony_ci	clocks = <&cpg CPG_MOD 724>,
2078c2ecf20Sopenharmony_ci		 <&cpg CPG_MOD 723>,
2088c2ecf20Sopenharmony_ci		 <&x12_clk>;
2098c2ecf20Sopenharmony_ci	clock-names = "du.0", "du.1", "dclkin.0";
2108c2ecf20Sopenharmony_ci
2118c2ecf20Sopenharmony_ci	ports {
2128c2ecf20Sopenharmony_ci		port@0 {
2138c2ecf20Sopenharmony_ci			endpoint {
2148c2ecf20Sopenharmony_ci				remote-endpoint = <&adv7123_in>;
2158c2ecf20Sopenharmony_ci			};
2168c2ecf20Sopenharmony_ci		};
2178c2ecf20Sopenharmony_ci	};
2188c2ecf20Sopenharmony_ci};
2198c2ecf20Sopenharmony_ci
2208c2ecf20Sopenharmony_ci&ehci0 {
2218c2ecf20Sopenharmony_ci	dr_mode = "host";
2228c2ecf20Sopenharmony_ci	status = "okay";
2238c2ecf20Sopenharmony_ci};
2248c2ecf20Sopenharmony_ci
2258c2ecf20Sopenharmony_ci&extal_clk {
2268c2ecf20Sopenharmony_ci	clock-frequency = <48000000>;
2278c2ecf20Sopenharmony_ci};
2288c2ecf20Sopenharmony_ci
2298c2ecf20Sopenharmony_ci&hsusb {
2308c2ecf20Sopenharmony_ci	dr_mode = "host";
2318c2ecf20Sopenharmony_ci	status = "okay";
2328c2ecf20Sopenharmony_ci};
2338c2ecf20Sopenharmony_ci
2348c2ecf20Sopenharmony_ci&i2c0 {
2358c2ecf20Sopenharmony_ci	pinctrl-0 = <&i2c0_pins>;
2368c2ecf20Sopenharmony_ci	pinctrl-names = "default";
2378c2ecf20Sopenharmony_ci	status = "okay";
2388c2ecf20Sopenharmony_ci
2398c2ecf20Sopenharmony_ci	composite-in@20 {
2408c2ecf20Sopenharmony_ci		compatible = "adi,adv7180cp";
2418c2ecf20Sopenharmony_ci		reg = <0x20>;
2428c2ecf20Sopenharmony_ci
2438c2ecf20Sopenharmony_ci		ports {
2448c2ecf20Sopenharmony_ci			#address-cells = <1>;
2458c2ecf20Sopenharmony_ci			#size-cells = <0>;
2468c2ecf20Sopenharmony_ci
2478c2ecf20Sopenharmony_ci			port@0 {
2488c2ecf20Sopenharmony_ci				reg = <0>;
2498c2ecf20Sopenharmony_ci				adv7180_in: endpoint {
2508c2ecf20Sopenharmony_ci					remote-endpoint = <&composite_con_in>;
2518c2ecf20Sopenharmony_ci				};
2528c2ecf20Sopenharmony_ci			};
2538c2ecf20Sopenharmony_ci
2548c2ecf20Sopenharmony_ci			port@3 {
2558c2ecf20Sopenharmony_ci				reg = <3>;
2568c2ecf20Sopenharmony_ci
2578c2ecf20Sopenharmony_ci				/*
2588c2ecf20Sopenharmony_ci				 * The VIN4 video input path is shared between
2598c2ecf20Sopenharmony_ci				 * CVBS and HDMI inputs through SW[49-53]
2608c2ecf20Sopenharmony_ci				 * switches.
2618c2ecf20Sopenharmony_ci				 *
2628c2ecf20Sopenharmony_ci				 * CVBS is the default selection, link it to
2638c2ecf20Sopenharmony_ci				 * VIN4 here.
2648c2ecf20Sopenharmony_ci				 */
2658c2ecf20Sopenharmony_ci				adv7180_out: endpoint {
2668c2ecf20Sopenharmony_ci					remote-endpoint = <&vin4_in>;
2678c2ecf20Sopenharmony_ci				};
2688c2ecf20Sopenharmony_ci			};
2698c2ecf20Sopenharmony_ci		};
2708c2ecf20Sopenharmony_ci
2718c2ecf20Sopenharmony_ci	};
2728c2ecf20Sopenharmony_ci
2738c2ecf20Sopenharmony_ci	hdmi-encoder@39 {
2748c2ecf20Sopenharmony_ci		compatible = "adi,adv7511w";
2758c2ecf20Sopenharmony_ci		reg = <0x39>, <0x3f>, <0x3c>, <0x38>;
2768c2ecf20Sopenharmony_ci		reg-names = "main", "edid", "cec", "packet";
2778c2ecf20Sopenharmony_ci		interrupt-parent = <&gpio1>;
2788c2ecf20Sopenharmony_ci		interrupts = <28 IRQ_TYPE_LEVEL_LOW>;
2798c2ecf20Sopenharmony_ci
2808c2ecf20Sopenharmony_ci		adi,input-depth = <8>;
2818c2ecf20Sopenharmony_ci		adi,input-colorspace = "rgb";
2828c2ecf20Sopenharmony_ci		adi,input-clock = "1x";
2838c2ecf20Sopenharmony_ci
2848c2ecf20Sopenharmony_ci		ports {
2858c2ecf20Sopenharmony_ci			#address-cells = <1>;
2868c2ecf20Sopenharmony_ci			#size-cells = <0>;
2878c2ecf20Sopenharmony_ci
2888c2ecf20Sopenharmony_ci			port@0 {
2898c2ecf20Sopenharmony_ci				reg = <0>;
2908c2ecf20Sopenharmony_ci				adv7511_in: endpoint {
2918c2ecf20Sopenharmony_ci					remote-endpoint = <&thc63lvd1024_out>;
2928c2ecf20Sopenharmony_ci				};
2938c2ecf20Sopenharmony_ci			};
2948c2ecf20Sopenharmony_ci
2958c2ecf20Sopenharmony_ci			port@1 {
2968c2ecf20Sopenharmony_ci				reg = <1>;
2978c2ecf20Sopenharmony_ci				adv7511_out: endpoint {
2988c2ecf20Sopenharmony_ci					remote-endpoint = <&hdmi_con_out>;
2998c2ecf20Sopenharmony_ci				};
3008c2ecf20Sopenharmony_ci			};
3018c2ecf20Sopenharmony_ci		};
3028c2ecf20Sopenharmony_ci	};
3038c2ecf20Sopenharmony_ci
3048c2ecf20Sopenharmony_ci	hdmi-decoder@4c {
3058c2ecf20Sopenharmony_ci		compatible = "adi,adv7612";
3068c2ecf20Sopenharmony_ci		reg = <0x4c>;
3078c2ecf20Sopenharmony_ci		default-input = <0>;
3088c2ecf20Sopenharmony_ci
3098c2ecf20Sopenharmony_ci		ports {
3108c2ecf20Sopenharmony_ci			#address-cells = <1>;
3118c2ecf20Sopenharmony_ci			#size-cells = <0>;
3128c2ecf20Sopenharmony_ci
3138c2ecf20Sopenharmony_ci			port@0 {
3148c2ecf20Sopenharmony_ci				reg = <0>;
3158c2ecf20Sopenharmony_ci
3168c2ecf20Sopenharmony_ci				adv7612_in: endpoint {
3178c2ecf20Sopenharmony_ci					remote-endpoint = <&hdmi_con_in>;
3188c2ecf20Sopenharmony_ci				};
3198c2ecf20Sopenharmony_ci			};
3208c2ecf20Sopenharmony_ci
3218c2ecf20Sopenharmony_ci			port@2 {
3228c2ecf20Sopenharmony_ci				reg = <2>;
3238c2ecf20Sopenharmony_ci
3248c2ecf20Sopenharmony_ci				/*
3258c2ecf20Sopenharmony_ci				 * The VIN4 video input path is shared between
3268c2ecf20Sopenharmony_ci				 * CVBS and HDMI inputs through SW[49-53]
3278c2ecf20Sopenharmony_ci				 * switches.
3288c2ecf20Sopenharmony_ci				 *
3298c2ecf20Sopenharmony_ci				 * CVBS is the default selection, leave HDMI
3308c2ecf20Sopenharmony_ci				 * not connected here.
3318c2ecf20Sopenharmony_ci				 */
3328c2ecf20Sopenharmony_ci				adv7612_out: endpoint {
3338c2ecf20Sopenharmony_ci					pclk-sample = <0>;
3348c2ecf20Sopenharmony_ci					hsync-active = <0>;
3358c2ecf20Sopenharmony_ci					vsync-active = <0>;
3368c2ecf20Sopenharmony_ci				};
3378c2ecf20Sopenharmony_ci			};
3388c2ecf20Sopenharmony_ci		};
3398c2ecf20Sopenharmony_ci	};
3408c2ecf20Sopenharmony_ci
3418c2ecf20Sopenharmony_ci	eeprom@50 {
3428c2ecf20Sopenharmony_ci		compatible = "rohm,br24t01", "atmel,24c01";
3438c2ecf20Sopenharmony_ci		reg = <0x50>;
3448c2ecf20Sopenharmony_ci		pagesize = <8>;
3458c2ecf20Sopenharmony_ci	};
3468c2ecf20Sopenharmony_ci};
3478c2ecf20Sopenharmony_ci
3488c2ecf20Sopenharmony_ci&i2c1 {
3498c2ecf20Sopenharmony_ci	pinctrl-0 = <&i2c1_pins>;
3508c2ecf20Sopenharmony_ci	pinctrl-names = "default";
3518c2ecf20Sopenharmony_ci	status = "okay";
3528c2ecf20Sopenharmony_ci};
3538c2ecf20Sopenharmony_ci
3548c2ecf20Sopenharmony_ci&lvds0 {
3558c2ecf20Sopenharmony_ci	status = "okay";
3568c2ecf20Sopenharmony_ci
3578c2ecf20Sopenharmony_ci	clocks = <&cpg CPG_MOD 727>,
3588c2ecf20Sopenharmony_ci		 <&x12_clk>,
3598c2ecf20Sopenharmony_ci		 <&extal_clk>;
3608c2ecf20Sopenharmony_ci	clock-names = "fck", "dclkin.0", "extal";
3618c2ecf20Sopenharmony_ci
3628c2ecf20Sopenharmony_ci	ports {
3638c2ecf20Sopenharmony_ci		port@1 {
3648c2ecf20Sopenharmony_ci			lvds0_out: endpoint {
3658c2ecf20Sopenharmony_ci				remote-endpoint = <&thc63lvd1024_in>;
3668c2ecf20Sopenharmony_ci			};
3678c2ecf20Sopenharmony_ci		};
3688c2ecf20Sopenharmony_ci	};
3698c2ecf20Sopenharmony_ci};
3708c2ecf20Sopenharmony_ci
3718c2ecf20Sopenharmony_ci&lvds1 {
3728c2ecf20Sopenharmony_ci	/*
3738c2ecf20Sopenharmony_ci	 * Even though the LVDS1 output is not connected, the encoder must be
3748c2ecf20Sopenharmony_ci	 * enabled to supply a pixel clock to the DU for the DPAD output when
3758c2ecf20Sopenharmony_ci	 * LVDS0 is in use.
3768c2ecf20Sopenharmony_ci	 */
3778c2ecf20Sopenharmony_ci	status = "okay";
3788c2ecf20Sopenharmony_ci
3798c2ecf20Sopenharmony_ci	clocks = <&cpg CPG_MOD 727>,
3808c2ecf20Sopenharmony_ci		 <&x12_clk>,
3818c2ecf20Sopenharmony_ci		 <&extal_clk>;
3828c2ecf20Sopenharmony_ci	clock-names = "fck", "dclkin.0", "extal";
3838c2ecf20Sopenharmony_ci};
3848c2ecf20Sopenharmony_ci
3858c2ecf20Sopenharmony_ci&ohci0 {
3868c2ecf20Sopenharmony_ci	dr_mode = "host";
3878c2ecf20Sopenharmony_ci	status = "okay";
3888c2ecf20Sopenharmony_ci};
3898c2ecf20Sopenharmony_ci
3908c2ecf20Sopenharmony_ci&pfc {
3918c2ecf20Sopenharmony_ci	avb0_pins: avb {
3928c2ecf20Sopenharmony_ci		groups = "avb0_link", "avb0_mdio", "avb0_mii";
3938c2ecf20Sopenharmony_ci		function = "avb0";
3948c2ecf20Sopenharmony_ci	};
3958c2ecf20Sopenharmony_ci
3968c2ecf20Sopenharmony_ci	can0_pins: can0 {
3978c2ecf20Sopenharmony_ci		groups = "can0_data_a";
3988c2ecf20Sopenharmony_ci		function = "can0";
3998c2ecf20Sopenharmony_ci	};
4008c2ecf20Sopenharmony_ci
4018c2ecf20Sopenharmony_ci	can1_pins: can1 {
4028c2ecf20Sopenharmony_ci		groups = "can1_data_a";
4038c2ecf20Sopenharmony_ci		function = "can1";
4048c2ecf20Sopenharmony_ci	};
4058c2ecf20Sopenharmony_ci
4068c2ecf20Sopenharmony_ci	du_pins: du {
4078c2ecf20Sopenharmony_ci		groups = "du_rgb888", "du_sync", "du_disp", "du_clk_out_0";
4088c2ecf20Sopenharmony_ci		function = "du";
4098c2ecf20Sopenharmony_ci	};
4108c2ecf20Sopenharmony_ci
4118c2ecf20Sopenharmony_ci	i2c0_pins: i2c0 {
4128c2ecf20Sopenharmony_ci		groups = "i2c0";
4138c2ecf20Sopenharmony_ci		function = "i2c0";
4148c2ecf20Sopenharmony_ci	};
4158c2ecf20Sopenharmony_ci
4168c2ecf20Sopenharmony_ci	i2c1_pins: i2c1 {
4178c2ecf20Sopenharmony_ci		groups = "i2c1";
4188c2ecf20Sopenharmony_ci		function = "i2c1";
4198c2ecf20Sopenharmony_ci	};
4208c2ecf20Sopenharmony_ci
4218c2ecf20Sopenharmony_ci	pwm0_pins: pwm0 {
4228c2ecf20Sopenharmony_ci		groups = "pwm0_c";
4238c2ecf20Sopenharmony_ci		function = "pwm0";
4248c2ecf20Sopenharmony_ci	};
4258c2ecf20Sopenharmony_ci
4268c2ecf20Sopenharmony_ci	pwm1_pins: pwm1 {
4278c2ecf20Sopenharmony_ci		groups = "pwm1_c";
4288c2ecf20Sopenharmony_ci		function = "pwm1";
4298c2ecf20Sopenharmony_ci	};
4308c2ecf20Sopenharmony_ci
4318c2ecf20Sopenharmony_ci	scif2_pins: scif2 {
4328c2ecf20Sopenharmony_ci		groups = "scif2_data";
4338c2ecf20Sopenharmony_ci		function = "scif2";
4348c2ecf20Sopenharmony_ci	};
4358c2ecf20Sopenharmony_ci
4368c2ecf20Sopenharmony_ci	sdhi2_pins: sd2 {
4378c2ecf20Sopenharmony_ci		groups = "mmc_data8", "mmc_ctrl";
4388c2ecf20Sopenharmony_ci		function = "mmc";
4398c2ecf20Sopenharmony_ci		power-source = <1800>;
4408c2ecf20Sopenharmony_ci	};
4418c2ecf20Sopenharmony_ci
4428c2ecf20Sopenharmony_ci	sdhi2_pins_uhs: sd2_uhs {
4438c2ecf20Sopenharmony_ci		groups = "mmc_data8", "mmc_ctrl";
4448c2ecf20Sopenharmony_ci		function = "mmc";
4458c2ecf20Sopenharmony_ci		power-source = <1800>;
4468c2ecf20Sopenharmony_ci	};
4478c2ecf20Sopenharmony_ci
4488c2ecf20Sopenharmony_ci	usb0_pins: usb0 {
4498c2ecf20Sopenharmony_ci		groups = "usb0";
4508c2ecf20Sopenharmony_ci		function = "usb0";
4518c2ecf20Sopenharmony_ci	};
4528c2ecf20Sopenharmony_ci
4538c2ecf20Sopenharmony_ci	vin4_pins_cvbs: vin4 {
4548c2ecf20Sopenharmony_ci		groups = "vin4_data8", "vin4_sync", "vin4_clk";
4558c2ecf20Sopenharmony_ci		function = "vin4";
4568c2ecf20Sopenharmony_ci	};
4578c2ecf20Sopenharmony_ci};
4588c2ecf20Sopenharmony_ci
4598c2ecf20Sopenharmony_ci&pwm0 {
4608c2ecf20Sopenharmony_ci	pinctrl-0 = <&pwm0_pins>;
4618c2ecf20Sopenharmony_ci	pinctrl-names = "default";
4628c2ecf20Sopenharmony_ci
4638c2ecf20Sopenharmony_ci	status = "okay";
4648c2ecf20Sopenharmony_ci};
4658c2ecf20Sopenharmony_ci
4668c2ecf20Sopenharmony_ci&pwm1 {
4678c2ecf20Sopenharmony_ci	pinctrl-0 = <&pwm1_pins>;
4688c2ecf20Sopenharmony_ci	pinctrl-names = "default";
4698c2ecf20Sopenharmony_ci
4708c2ecf20Sopenharmony_ci	status = "okay";
4718c2ecf20Sopenharmony_ci};
4728c2ecf20Sopenharmony_ci
4738c2ecf20Sopenharmony_ci&rwdt {
4748c2ecf20Sopenharmony_ci	timeout-sec = <60>;
4758c2ecf20Sopenharmony_ci	status = "okay";
4768c2ecf20Sopenharmony_ci};
4778c2ecf20Sopenharmony_ci
4788c2ecf20Sopenharmony_ci&scif2 {
4798c2ecf20Sopenharmony_ci	pinctrl-0 = <&scif2_pins>;
4808c2ecf20Sopenharmony_ci	pinctrl-names = "default";
4818c2ecf20Sopenharmony_ci
4828c2ecf20Sopenharmony_ci	status = "okay";
4838c2ecf20Sopenharmony_ci};
4848c2ecf20Sopenharmony_ci
4858c2ecf20Sopenharmony_ci&sdhi2 {
4868c2ecf20Sopenharmony_ci	/* used for on-board eMMC */
4878c2ecf20Sopenharmony_ci	pinctrl-0 = <&sdhi2_pins>;
4888c2ecf20Sopenharmony_ci	pinctrl-1 = <&sdhi2_pins_uhs>;
4898c2ecf20Sopenharmony_ci	pinctrl-names = "default", "state_uhs";
4908c2ecf20Sopenharmony_ci
4918c2ecf20Sopenharmony_ci	vmmc-supply = <&reg_3p3v>;
4928c2ecf20Sopenharmony_ci	vqmmc-supply = <&reg_1p8v>;
4938c2ecf20Sopenharmony_ci	bus-width = <8>;
4948c2ecf20Sopenharmony_ci	mmc-hs200-1_8v;
4958c2ecf20Sopenharmony_ci	non-removable;
4968c2ecf20Sopenharmony_ci	status = "okay";
4978c2ecf20Sopenharmony_ci};
4988c2ecf20Sopenharmony_ci
4998c2ecf20Sopenharmony_ci&usb2_phy0 {
5008c2ecf20Sopenharmony_ci	pinctrl-0 = <&usb0_pins>;
5018c2ecf20Sopenharmony_ci	pinctrl-names = "default";
5028c2ecf20Sopenharmony_ci
5038c2ecf20Sopenharmony_ci	renesas,no-otg-pins;
5048c2ecf20Sopenharmony_ci	status = "okay";
5058c2ecf20Sopenharmony_ci};
5068c2ecf20Sopenharmony_ci
5078c2ecf20Sopenharmony_ci&vin4 {
5088c2ecf20Sopenharmony_ci	pinctrl-0 = <&vin4_pins_cvbs>;
5098c2ecf20Sopenharmony_ci	pinctrl-names = "default";
5108c2ecf20Sopenharmony_ci
5118c2ecf20Sopenharmony_ci	status = "okay";
5128c2ecf20Sopenharmony_ci
5138c2ecf20Sopenharmony_ci	ports {
5148c2ecf20Sopenharmony_ci		port {
5158c2ecf20Sopenharmony_ci			vin4_in: endpoint {
5168c2ecf20Sopenharmony_ci				remote-endpoint = <&adv7180_out>;
5178c2ecf20Sopenharmony_ci			};
5188c2ecf20Sopenharmony_ci		};
5198c2ecf20Sopenharmony_ci	};
5208c2ecf20Sopenharmony_ci};
521