18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: (GPL-2.0-or-later OR BSD-2-Clause) 28c2ecf20Sopenharmony_ci/* 38c2ecf20Sopenharmony_ci * Realtek RTD1293/RTD1295/RTD1296 SoC 48c2ecf20Sopenharmony_ci * 58c2ecf20Sopenharmony_ci * Copyright (c) 2016-2019 Andreas Färber 68c2ecf20Sopenharmony_ci */ 78c2ecf20Sopenharmony_ci 88c2ecf20Sopenharmony_ci/memreserve/ 0x0000000000000000 0x000000000001f000; 98c2ecf20Sopenharmony_ci/memreserve/ 0x000000000001f000 0x00000000000e1000; 108c2ecf20Sopenharmony_ci/memreserve/ 0x0000000001b00000 0x00000000004be000; 118c2ecf20Sopenharmony_ci 128c2ecf20Sopenharmony_ci#include <dt-bindings/interrupt-controller/arm-gic.h> 138c2ecf20Sopenharmony_ci#include <dt-bindings/reset/realtek,rtd1295.h> 148c2ecf20Sopenharmony_ci 158c2ecf20Sopenharmony_ci/ { 168c2ecf20Sopenharmony_ci interrupt-parent = <&gic>; 178c2ecf20Sopenharmony_ci #address-cells = <1>; 188c2ecf20Sopenharmony_ci #size-cells = <1>; 198c2ecf20Sopenharmony_ci 208c2ecf20Sopenharmony_ci reserved-memory { 218c2ecf20Sopenharmony_ci #address-cells = <1>; 228c2ecf20Sopenharmony_ci #size-cells = <1>; 238c2ecf20Sopenharmony_ci ranges; 248c2ecf20Sopenharmony_ci 258c2ecf20Sopenharmony_ci rpc_comm: rpc@1f000 { 268c2ecf20Sopenharmony_ci reg = <0x1f000 0x1000>; 278c2ecf20Sopenharmony_ci }; 288c2ecf20Sopenharmony_ci 298c2ecf20Sopenharmony_ci rpc_ringbuf: rpc@1ffe000 { 308c2ecf20Sopenharmony_ci reg = <0x1ffe000 0x4000>; 318c2ecf20Sopenharmony_ci }; 328c2ecf20Sopenharmony_ci 338c2ecf20Sopenharmony_ci tee: tee@10100000 { 348c2ecf20Sopenharmony_ci reg = <0x10100000 0xf00000>; 358c2ecf20Sopenharmony_ci no-map; 368c2ecf20Sopenharmony_ci }; 378c2ecf20Sopenharmony_ci }; 388c2ecf20Sopenharmony_ci 398c2ecf20Sopenharmony_ci arm_pmu: arm-pmu { 408c2ecf20Sopenharmony_ci compatible = "arm,cortex-a53-pmu"; 418c2ecf20Sopenharmony_ci interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>; 428c2ecf20Sopenharmony_ci }; 438c2ecf20Sopenharmony_ci 448c2ecf20Sopenharmony_ci osc27M: osc { 458c2ecf20Sopenharmony_ci compatible = "fixed-clock"; 468c2ecf20Sopenharmony_ci clock-frequency = <27000000>; 478c2ecf20Sopenharmony_ci #clock-cells = <0>; 488c2ecf20Sopenharmony_ci clock-output-names = "osc27M"; 498c2ecf20Sopenharmony_ci }; 508c2ecf20Sopenharmony_ci 518c2ecf20Sopenharmony_ci soc { 528c2ecf20Sopenharmony_ci compatible = "simple-bus"; 538c2ecf20Sopenharmony_ci #address-cells = <1>; 548c2ecf20Sopenharmony_ci #size-cells = <1>; 558c2ecf20Sopenharmony_ci ranges = <0x00000000 0x00000000 0x0001f000>, /* boot ROM */ 568c2ecf20Sopenharmony_ci /* Exclude up to 2 GiB of RAM */ 578c2ecf20Sopenharmony_ci <0x80000000 0x80000000 0x80000000>; 588c2ecf20Sopenharmony_ci 598c2ecf20Sopenharmony_ci rbus: bus@98000000 { 608c2ecf20Sopenharmony_ci compatible = "simple-bus"; 618c2ecf20Sopenharmony_ci reg = <0x98000000 0x200000>; 628c2ecf20Sopenharmony_ci #address-cells = <1>; 638c2ecf20Sopenharmony_ci #size-cells = <1>; 648c2ecf20Sopenharmony_ci ranges = <0x0 0x98000000 0x200000>; 658c2ecf20Sopenharmony_ci 668c2ecf20Sopenharmony_ci crt: syscon@0 { 678c2ecf20Sopenharmony_ci compatible = "syscon", "simple-mfd"; 688c2ecf20Sopenharmony_ci reg = <0x0 0x1800>; 698c2ecf20Sopenharmony_ci reg-io-width = <4>; 708c2ecf20Sopenharmony_ci #address-cells = <1>; 718c2ecf20Sopenharmony_ci #size-cells = <1>; 728c2ecf20Sopenharmony_ci ranges = <0x0 0x0 0x1800>; 738c2ecf20Sopenharmony_ci }; 748c2ecf20Sopenharmony_ci 758c2ecf20Sopenharmony_ci iso: syscon@7000 { 768c2ecf20Sopenharmony_ci compatible = "syscon", "simple-mfd"; 778c2ecf20Sopenharmony_ci reg = <0x7000 0x1000>; 788c2ecf20Sopenharmony_ci reg-io-width = <4>; 798c2ecf20Sopenharmony_ci #address-cells = <1>; 808c2ecf20Sopenharmony_ci #size-cells = <1>; 818c2ecf20Sopenharmony_ci ranges = <0x0 0x7000 0x1000>; 828c2ecf20Sopenharmony_ci }; 838c2ecf20Sopenharmony_ci 848c2ecf20Sopenharmony_ci sb2: syscon@1a000 { 858c2ecf20Sopenharmony_ci compatible = "syscon", "simple-mfd"; 868c2ecf20Sopenharmony_ci reg = <0x1a000 0x1000>; 878c2ecf20Sopenharmony_ci reg-io-width = <4>; 888c2ecf20Sopenharmony_ci #address-cells = <1>; 898c2ecf20Sopenharmony_ci #size-cells = <1>; 908c2ecf20Sopenharmony_ci ranges = <0x0 0x1a000 0x1000>; 918c2ecf20Sopenharmony_ci }; 928c2ecf20Sopenharmony_ci 938c2ecf20Sopenharmony_ci misc: syscon@1b000 { 948c2ecf20Sopenharmony_ci compatible = "syscon", "simple-mfd"; 958c2ecf20Sopenharmony_ci reg = <0x1b000 0x1000>; 968c2ecf20Sopenharmony_ci reg-io-width = <4>; 978c2ecf20Sopenharmony_ci #address-cells = <1>; 988c2ecf20Sopenharmony_ci #size-cells = <1>; 998c2ecf20Sopenharmony_ci ranges = <0x0 0x1b000 0x1000>; 1008c2ecf20Sopenharmony_ci }; 1018c2ecf20Sopenharmony_ci 1028c2ecf20Sopenharmony_ci scpu_wrapper: syscon@1d000 { 1038c2ecf20Sopenharmony_ci compatible = "syscon", "simple-mfd"; 1048c2ecf20Sopenharmony_ci reg = <0x1d000 0x2000>; 1058c2ecf20Sopenharmony_ci reg-io-width = <4>; 1068c2ecf20Sopenharmony_ci #address-cells = <1>; 1078c2ecf20Sopenharmony_ci #size-cells = <1>; 1088c2ecf20Sopenharmony_ci ranges = <0x0 0x1d000 0x2000>; 1098c2ecf20Sopenharmony_ci }; 1108c2ecf20Sopenharmony_ci }; 1118c2ecf20Sopenharmony_ci 1128c2ecf20Sopenharmony_ci gic: interrupt-controller@ff011000 { 1138c2ecf20Sopenharmony_ci compatible = "arm,gic-400"; 1148c2ecf20Sopenharmony_ci reg = <0xff011000 0x1000>, 1158c2ecf20Sopenharmony_ci <0xff012000 0x2000>, 1168c2ecf20Sopenharmony_ci <0xff014000 0x2000>, 1178c2ecf20Sopenharmony_ci <0xff016000 0x2000>; 1188c2ecf20Sopenharmony_ci interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>; 1198c2ecf20Sopenharmony_ci interrupt-controller; 1208c2ecf20Sopenharmony_ci #interrupt-cells = <3>; 1218c2ecf20Sopenharmony_ci }; 1228c2ecf20Sopenharmony_ci }; 1238c2ecf20Sopenharmony_ci}; 1248c2ecf20Sopenharmony_ci 1258c2ecf20Sopenharmony_ci&crt { 1268c2ecf20Sopenharmony_ci reset1: reset-controller@0 { 1278c2ecf20Sopenharmony_ci compatible = "snps,dw-low-reset"; 1288c2ecf20Sopenharmony_ci reg = <0x0 0x4>; 1298c2ecf20Sopenharmony_ci #reset-cells = <1>; 1308c2ecf20Sopenharmony_ci }; 1318c2ecf20Sopenharmony_ci 1328c2ecf20Sopenharmony_ci reset2: reset-controller@4 { 1338c2ecf20Sopenharmony_ci compatible = "snps,dw-low-reset"; 1348c2ecf20Sopenharmony_ci reg = <0x4 0x4>; 1358c2ecf20Sopenharmony_ci #reset-cells = <1>; 1368c2ecf20Sopenharmony_ci }; 1378c2ecf20Sopenharmony_ci 1388c2ecf20Sopenharmony_ci reset3: reset-controller@8 { 1398c2ecf20Sopenharmony_ci compatible = "snps,dw-low-reset"; 1408c2ecf20Sopenharmony_ci reg = <0x8 0x4>; 1418c2ecf20Sopenharmony_ci #reset-cells = <1>; 1428c2ecf20Sopenharmony_ci }; 1438c2ecf20Sopenharmony_ci 1448c2ecf20Sopenharmony_ci reset4: reset-controller@50 { 1458c2ecf20Sopenharmony_ci compatible = "snps,dw-low-reset"; 1468c2ecf20Sopenharmony_ci reg = <0x50 0x4>; 1478c2ecf20Sopenharmony_ci #reset-cells = <1>; 1488c2ecf20Sopenharmony_ci }; 1498c2ecf20Sopenharmony_ci}; 1508c2ecf20Sopenharmony_ci 1518c2ecf20Sopenharmony_ci&iso { 1528c2ecf20Sopenharmony_ci iso_reset: reset-controller@88 { 1538c2ecf20Sopenharmony_ci compatible = "snps,dw-low-reset"; 1548c2ecf20Sopenharmony_ci reg = <0x88 0x4>; 1558c2ecf20Sopenharmony_ci #reset-cells = <1>; 1568c2ecf20Sopenharmony_ci }; 1578c2ecf20Sopenharmony_ci 1588c2ecf20Sopenharmony_ci wdt: watchdog@680 { 1598c2ecf20Sopenharmony_ci compatible = "realtek,rtd1295-watchdog"; 1608c2ecf20Sopenharmony_ci reg = <0x680 0x100>; 1618c2ecf20Sopenharmony_ci clocks = <&osc27M>; 1628c2ecf20Sopenharmony_ci }; 1638c2ecf20Sopenharmony_ci 1648c2ecf20Sopenharmony_ci uart0: serial@800 { 1658c2ecf20Sopenharmony_ci compatible = "snps,dw-apb-uart"; 1668c2ecf20Sopenharmony_ci reg = <0x800 0x400>; 1678c2ecf20Sopenharmony_ci reg-shift = <2>; 1688c2ecf20Sopenharmony_ci reg-io-width = <4>; 1698c2ecf20Sopenharmony_ci clock-frequency = <27000000>; 1708c2ecf20Sopenharmony_ci resets = <&iso_reset RTD1295_ISO_RSTN_UR0>; 1718c2ecf20Sopenharmony_ci status = "disabled"; 1728c2ecf20Sopenharmony_ci }; 1738c2ecf20Sopenharmony_ci}; 1748c2ecf20Sopenharmony_ci 1758c2ecf20Sopenharmony_ci&misc { 1768c2ecf20Sopenharmony_ci uart1: serial@200 { 1778c2ecf20Sopenharmony_ci compatible = "snps,dw-apb-uart"; 1788c2ecf20Sopenharmony_ci reg = <0x200 0x100>; 1798c2ecf20Sopenharmony_ci reg-shift = <2>; 1808c2ecf20Sopenharmony_ci reg-io-width = <4>; 1818c2ecf20Sopenharmony_ci clock-frequency = <432000000>; 1828c2ecf20Sopenharmony_ci resets = <&reset2 RTD1295_RSTN_UR1>; 1838c2ecf20Sopenharmony_ci status = "disabled"; 1848c2ecf20Sopenharmony_ci }; 1858c2ecf20Sopenharmony_ci 1868c2ecf20Sopenharmony_ci uart2: serial@400 { 1878c2ecf20Sopenharmony_ci compatible = "snps,dw-apb-uart"; 1888c2ecf20Sopenharmony_ci reg = <0x400 0x100>; 1898c2ecf20Sopenharmony_ci reg-shift = <2>; 1908c2ecf20Sopenharmony_ci reg-io-width = <4>; 1918c2ecf20Sopenharmony_ci clock-frequency = <432000000>; 1928c2ecf20Sopenharmony_ci resets = <&reset2 RTD1295_RSTN_UR2>; 1938c2ecf20Sopenharmony_ci status = "disabled"; 1948c2ecf20Sopenharmony_ci }; 1958c2ecf20Sopenharmony_ci}; 196