18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: (GPL-2.0+ OR MIT) 28c2ecf20Sopenharmony_ci/* 38c2ecf20Sopenharmony_ci * Copyright 2019 NXP 48c2ecf20Sopenharmony_ci */ 58c2ecf20Sopenharmony_ci 68c2ecf20Sopenharmony_ci#include <dt-bindings/clock/imx8mm-clock.h> 78c2ecf20Sopenharmony_ci#include <dt-bindings/gpio/gpio.h> 88c2ecf20Sopenharmony_ci#include <dt-bindings/input/input.h> 98c2ecf20Sopenharmony_ci#include <dt-bindings/interrupt-controller/arm-gic.h> 108c2ecf20Sopenharmony_ci#include <dt-bindings/thermal/thermal.h> 118c2ecf20Sopenharmony_ci 128c2ecf20Sopenharmony_ci#include "imx8mm-pinfunc.h" 138c2ecf20Sopenharmony_ci 148c2ecf20Sopenharmony_ci/ { 158c2ecf20Sopenharmony_ci interrupt-parent = <&gic>; 168c2ecf20Sopenharmony_ci #address-cells = <2>; 178c2ecf20Sopenharmony_ci #size-cells = <2>; 188c2ecf20Sopenharmony_ci 198c2ecf20Sopenharmony_ci aliases { 208c2ecf20Sopenharmony_ci ethernet0 = &fec1; 218c2ecf20Sopenharmony_ci gpio0 = &gpio1; 228c2ecf20Sopenharmony_ci gpio1 = &gpio2; 238c2ecf20Sopenharmony_ci gpio2 = &gpio3; 248c2ecf20Sopenharmony_ci gpio3 = &gpio4; 258c2ecf20Sopenharmony_ci gpio4 = &gpio5; 268c2ecf20Sopenharmony_ci i2c0 = &i2c1; 278c2ecf20Sopenharmony_ci i2c1 = &i2c2; 288c2ecf20Sopenharmony_ci i2c2 = &i2c3; 298c2ecf20Sopenharmony_ci i2c3 = &i2c4; 308c2ecf20Sopenharmony_ci mmc0 = &usdhc1; 318c2ecf20Sopenharmony_ci mmc1 = &usdhc2; 328c2ecf20Sopenharmony_ci mmc2 = &usdhc3; 338c2ecf20Sopenharmony_ci serial0 = &uart1; 348c2ecf20Sopenharmony_ci serial1 = &uart2; 358c2ecf20Sopenharmony_ci serial2 = &uart3; 368c2ecf20Sopenharmony_ci serial3 = &uart4; 378c2ecf20Sopenharmony_ci spi0 = &ecspi1; 388c2ecf20Sopenharmony_ci spi1 = &ecspi2; 398c2ecf20Sopenharmony_ci spi2 = &ecspi3; 408c2ecf20Sopenharmony_ci }; 418c2ecf20Sopenharmony_ci 428c2ecf20Sopenharmony_ci cpus { 438c2ecf20Sopenharmony_ci #address-cells = <1>; 448c2ecf20Sopenharmony_ci #size-cells = <0>; 458c2ecf20Sopenharmony_ci 468c2ecf20Sopenharmony_ci idle-states { 478c2ecf20Sopenharmony_ci entry-method = "psci"; 488c2ecf20Sopenharmony_ci 498c2ecf20Sopenharmony_ci cpu_pd_wait: cpu-pd-wait { 508c2ecf20Sopenharmony_ci compatible = "arm,idle-state"; 518c2ecf20Sopenharmony_ci arm,psci-suspend-param = <0x0010033>; 528c2ecf20Sopenharmony_ci local-timer-stop; 538c2ecf20Sopenharmony_ci entry-latency-us = <1000>; 548c2ecf20Sopenharmony_ci exit-latency-us = <700>; 558c2ecf20Sopenharmony_ci min-residency-us = <2700>; 568c2ecf20Sopenharmony_ci }; 578c2ecf20Sopenharmony_ci }; 588c2ecf20Sopenharmony_ci 598c2ecf20Sopenharmony_ci A53_0: cpu@0 { 608c2ecf20Sopenharmony_ci device_type = "cpu"; 618c2ecf20Sopenharmony_ci compatible = "arm,cortex-a53"; 628c2ecf20Sopenharmony_ci reg = <0x0>; 638c2ecf20Sopenharmony_ci clock-latency = <61036>; /* two CLK32 periods */ 648c2ecf20Sopenharmony_ci clocks = <&clk IMX8MM_CLK_ARM>; 658c2ecf20Sopenharmony_ci enable-method = "psci"; 668c2ecf20Sopenharmony_ci next-level-cache = <&A53_L2>; 678c2ecf20Sopenharmony_ci operating-points-v2 = <&a53_opp_table>; 688c2ecf20Sopenharmony_ci nvmem-cells = <&cpu_speed_grade>; 698c2ecf20Sopenharmony_ci nvmem-cell-names = "speed_grade"; 708c2ecf20Sopenharmony_ci cpu-idle-states = <&cpu_pd_wait>; 718c2ecf20Sopenharmony_ci #cooling-cells = <2>; 728c2ecf20Sopenharmony_ci }; 738c2ecf20Sopenharmony_ci 748c2ecf20Sopenharmony_ci A53_1: cpu@1 { 758c2ecf20Sopenharmony_ci device_type = "cpu"; 768c2ecf20Sopenharmony_ci compatible = "arm,cortex-a53"; 778c2ecf20Sopenharmony_ci reg = <0x1>; 788c2ecf20Sopenharmony_ci clock-latency = <61036>; /* two CLK32 periods */ 798c2ecf20Sopenharmony_ci clocks = <&clk IMX8MM_CLK_ARM>; 808c2ecf20Sopenharmony_ci enable-method = "psci"; 818c2ecf20Sopenharmony_ci next-level-cache = <&A53_L2>; 828c2ecf20Sopenharmony_ci operating-points-v2 = <&a53_opp_table>; 838c2ecf20Sopenharmony_ci cpu-idle-states = <&cpu_pd_wait>; 848c2ecf20Sopenharmony_ci #cooling-cells = <2>; 858c2ecf20Sopenharmony_ci }; 868c2ecf20Sopenharmony_ci 878c2ecf20Sopenharmony_ci A53_2: cpu@2 { 888c2ecf20Sopenharmony_ci device_type = "cpu"; 898c2ecf20Sopenharmony_ci compatible = "arm,cortex-a53"; 908c2ecf20Sopenharmony_ci reg = <0x2>; 918c2ecf20Sopenharmony_ci clock-latency = <61036>; /* two CLK32 periods */ 928c2ecf20Sopenharmony_ci clocks = <&clk IMX8MM_CLK_ARM>; 938c2ecf20Sopenharmony_ci enable-method = "psci"; 948c2ecf20Sopenharmony_ci next-level-cache = <&A53_L2>; 958c2ecf20Sopenharmony_ci operating-points-v2 = <&a53_opp_table>; 968c2ecf20Sopenharmony_ci cpu-idle-states = <&cpu_pd_wait>; 978c2ecf20Sopenharmony_ci #cooling-cells = <2>; 988c2ecf20Sopenharmony_ci }; 998c2ecf20Sopenharmony_ci 1008c2ecf20Sopenharmony_ci A53_3: cpu@3 { 1018c2ecf20Sopenharmony_ci device_type = "cpu"; 1028c2ecf20Sopenharmony_ci compatible = "arm,cortex-a53"; 1038c2ecf20Sopenharmony_ci reg = <0x3>; 1048c2ecf20Sopenharmony_ci clock-latency = <61036>; /* two CLK32 periods */ 1058c2ecf20Sopenharmony_ci clocks = <&clk IMX8MM_CLK_ARM>; 1068c2ecf20Sopenharmony_ci enable-method = "psci"; 1078c2ecf20Sopenharmony_ci next-level-cache = <&A53_L2>; 1088c2ecf20Sopenharmony_ci operating-points-v2 = <&a53_opp_table>; 1098c2ecf20Sopenharmony_ci cpu-idle-states = <&cpu_pd_wait>; 1108c2ecf20Sopenharmony_ci #cooling-cells = <2>; 1118c2ecf20Sopenharmony_ci }; 1128c2ecf20Sopenharmony_ci 1138c2ecf20Sopenharmony_ci A53_L2: l2-cache0 { 1148c2ecf20Sopenharmony_ci compatible = "cache"; 1158c2ecf20Sopenharmony_ci }; 1168c2ecf20Sopenharmony_ci }; 1178c2ecf20Sopenharmony_ci 1188c2ecf20Sopenharmony_ci a53_opp_table: opp-table { 1198c2ecf20Sopenharmony_ci compatible = "operating-points-v2"; 1208c2ecf20Sopenharmony_ci opp-shared; 1218c2ecf20Sopenharmony_ci 1228c2ecf20Sopenharmony_ci opp-1200000000 { 1238c2ecf20Sopenharmony_ci opp-hz = /bits/ 64 <1200000000>; 1248c2ecf20Sopenharmony_ci opp-microvolt = <850000>; 1258c2ecf20Sopenharmony_ci opp-supported-hw = <0xe>, <0x7>; 1268c2ecf20Sopenharmony_ci clock-latency-ns = <150000>; 1278c2ecf20Sopenharmony_ci opp-suspend; 1288c2ecf20Sopenharmony_ci }; 1298c2ecf20Sopenharmony_ci 1308c2ecf20Sopenharmony_ci opp-1600000000 { 1318c2ecf20Sopenharmony_ci opp-hz = /bits/ 64 <1600000000>; 1328c2ecf20Sopenharmony_ci opp-microvolt = <950000>; 1338c2ecf20Sopenharmony_ci opp-supported-hw = <0xc>, <0x7>; 1348c2ecf20Sopenharmony_ci clock-latency-ns = <150000>; 1358c2ecf20Sopenharmony_ci opp-suspend; 1368c2ecf20Sopenharmony_ci }; 1378c2ecf20Sopenharmony_ci 1388c2ecf20Sopenharmony_ci opp-1800000000 { 1398c2ecf20Sopenharmony_ci opp-hz = /bits/ 64 <1800000000>; 1408c2ecf20Sopenharmony_ci opp-microvolt = <1000000>; 1418c2ecf20Sopenharmony_ci opp-supported-hw = <0x8>, <0x3>; 1428c2ecf20Sopenharmony_ci clock-latency-ns = <150000>; 1438c2ecf20Sopenharmony_ci opp-suspend; 1448c2ecf20Sopenharmony_ci }; 1458c2ecf20Sopenharmony_ci }; 1468c2ecf20Sopenharmony_ci 1478c2ecf20Sopenharmony_ci osc_32k: clock-osc-32k { 1488c2ecf20Sopenharmony_ci compatible = "fixed-clock"; 1498c2ecf20Sopenharmony_ci #clock-cells = <0>; 1508c2ecf20Sopenharmony_ci clock-frequency = <32768>; 1518c2ecf20Sopenharmony_ci clock-output-names = "osc_32k"; 1528c2ecf20Sopenharmony_ci }; 1538c2ecf20Sopenharmony_ci 1548c2ecf20Sopenharmony_ci osc_24m: clock-osc-24m { 1558c2ecf20Sopenharmony_ci compatible = "fixed-clock"; 1568c2ecf20Sopenharmony_ci #clock-cells = <0>; 1578c2ecf20Sopenharmony_ci clock-frequency = <24000000>; 1588c2ecf20Sopenharmony_ci clock-output-names = "osc_24m"; 1598c2ecf20Sopenharmony_ci }; 1608c2ecf20Sopenharmony_ci 1618c2ecf20Sopenharmony_ci clk_ext1: clock-ext1 { 1628c2ecf20Sopenharmony_ci compatible = "fixed-clock"; 1638c2ecf20Sopenharmony_ci #clock-cells = <0>; 1648c2ecf20Sopenharmony_ci clock-frequency = <133000000>; 1658c2ecf20Sopenharmony_ci clock-output-names = "clk_ext1"; 1668c2ecf20Sopenharmony_ci }; 1678c2ecf20Sopenharmony_ci 1688c2ecf20Sopenharmony_ci clk_ext2: clock-ext2 { 1698c2ecf20Sopenharmony_ci compatible = "fixed-clock"; 1708c2ecf20Sopenharmony_ci #clock-cells = <0>; 1718c2ecf20Sopenharmony_ci clock-frequency = <133000000>; 1728c2ecf20Sopenharmony_ci clock-output-names = "clk_ext2"; 1738c2ecf20Sopenharmony_ci }; 1748c2ecf20Sopenharmony_ci 1758c2ecf20Sopenharmony_ci clk_ext3: clock-ext3 { 1768c2ecf20Sopenharmony_ci compatible = "fixed-clock"; 1778c2ecf20Sopenharmony_ci #clock-cells = <0>; 1788c2ecf20Sopenharmony_ci clock-frequency = <133000000>; 1798c2ecf20Sopenharmony_ci clock-output-names = "clk_ext3"; 1808c2ecf20Sopenharmony_ci }; 1818c2ecf20Sopenharmony_ci 1828c2ecf20Sopenharmony_ci clk_ext4: clock-ext4 { 1838c2ecf20Sopenharmony_ci compatible = "fixed-clock"; 1848c2ecf20Sopenharmony_ci #clock-cells = <0>; 1858c2ecf20Sopenharmony_ci clock-frequency= <133000000>; 1868c2ecf20Sopenharmony_ci clock-output-names = "clk_ext4"; 1878c2ecf20Sopenharmony_ci }; 1888c2ecf20Sopenharmony_ci 1898c2ecf20Sopenharmony_ci psci { 1908c2ecf20Sopenharmony_ci compatible = "arm,psci-1.0"; 1918c2ecf20Sopenharmony_ci method = "smc"; 1928c2ecf20Sopenharmony_ci }; 1938c2ecf20Sopenharmony_ci 1948c2ecf20Sopenharmony_ci pmu { 1958c2ecf20Sopenharmony_ci compatible = "arm,armv8-pmuv3"; 1968c2ecf20Sopenharmony_ci interrupts = <GIC_PPI 7 1978c2ecf20Sopenharmony_ci (GIC_CPU_MASK_SIMPLE(6) | IRQ_TYPE_LEVEL_HIGH)>; 1988c2ecf20Sopenharmony_ci interrupt-affinity = <&A53_0>, <&A53_1>, <&A53_2>, <&A53_3>; 1998c2ecf20Sopenharmony_ci }; 2008c2ecf20Sopenharmony_ci 2018c2ecf20Sopenharmony_ci timer { 2028c2ecf20Sopenharmony_ci compatible = "arm,armv8-timer"; 2038c2ecf20Sopenharmony_ci interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(6) | IRQ_TYPE_LEVEL_LOW)>, /* Physical Secure */ 2048c2ecf20Sopenharmony_ci <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(6) | IRQ_TYPE_LEVEL_LOW)>, /* Physical Non-Secure */ 2058c2ecf20Sopenharmony_ci <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(6) | IRQ_TYPE_LEVEL_LOW)>, /* Virtual */ 2068c2ecf20Sopenharmony_ci <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(6) | IRQ_TYPE_LEVEL_LOW)>; /* Hypervisor */ 2078c2ecf20Sopenharmony_ci clock-frequency = <8000000>; 2088c2ecf20Sopenharmony_ci arm,no-tick-in-suspend; 2098c2ecf20Sopenharmony_ci }; 2108c2ecf20Sopenharmony_ci 2118c2ecf20Sopenharmony_ci thermal-zones { 2128c2ecf20Sopenharmony_ci cpu-thermal { 2138c2ecf20Sopenharmony_ci polling-delay-passive = <250>; 2148c2ecf20Sopenharmony_ci polling-delay = <2000>; 2158c2ecf20Sopenharmony_ci thermal-sensors = <&tmu>; 2168c2ecf20Sopenharmony_ci trips { 2178c2ecf20Sopenharmony_ci cpu_alert0: trip0 { 2188c2ecf20Sopenharmony_ci temperature = <85000>; 2198c2ecf20Sopenharmony_ci hysteresis = <2000>; 2208c2ecf20Sopenharmony_ci type = "passive"; 2218c2ecf20Sopenharmony_ci }; 2228c2ecf20Sopenharmony_ci 2238c2ecf20Sopenharmony_ci cpu_crit0: trip1 { 2248c2ecf20Sopenharmony_ci temperature = <95000>; 2258c2ecf20Sopenharmony_ci hysteresis = <2000>; 2268c2ecf20Sopenharmony_ci type = "critical"; 2278c2ecf20Sopenharmony_ci }; 2288c2ecf20Sopenharmony_ci }; 2298c2ecf20Sopenharmony_ci 2308c2ecf20Sopenharmony_ci cooling-maps { 2318c2ecf20Sopenharmony_ci map0 { 2328c2ecf20Sopenharmony_ci trip = <&cpu_alert0>; 2338c2ecf20Sopenharmony_ci cooling-device = 2348c2ecf20Sopenharmony_ci <&A53_0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 2358c2ecf20Sopenharmony_ci <&A53_1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 2368c2ecf20Sopenharmony_ci <&A53_2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 2378c2ecf20Sopenharmony_ci <&A53_3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 2388c2ecf20Sopenharmony_ci }; 2398c2ecf20Sopenharmony_ci }; 2408c2ecf20Sopenharmony_ci }; 2418c2ecf20Sopenharmony_ci }; 2428c2ecf20Sopenharmony_ci 2438c2ecf20Sopenharmony_ci usbphynop1: usbphynop1 { 2448c2ecf20Sopenharmony_ci compatible = "usb-nop-xceiv"; 2458c2ecf20Sopenharmony_ci clocks = <&clk IMX8MM_CLK_USB_PHY_REF>; 2468c2ecf20Sopenharmony_ci assigned-clocks = <&clk IMX8MM_CLK_USB_PHY_REF>; 2478c2ecf20Sopenharmony_ci assigned-clock-parents = <&clk IMX8MM_SYS_PLL1_100M>; 2488c2ecf20Sopenharmony_ci clock-names = "main_clk"; 2498c2ecf20Sopenharmony_ci }; 2508c2ecf20Sopenharmony_ci 2518c2ecf20Sopenharmony_ci usbphynop2: usbphynop2 { 2528c2ecf20Sopenharmony_ci compatible = "usb-nop-xceiv"; 2538c2ecf20Sopenharmony_ci clocks = <&clk IMX8MM_CLK_USB_PHY_REF>; 2548c2ecf20Sopenharmony_ci assigned-clocks = <&clk IMX8MM_CLK_USB_PHY_REF>; 2558c2ecf20Sopenharmony_ci assigned-clock-parents = <&clk IMX8MM_SYS_PLL1_100M>; 2568c2ecf20Sopenharmony_ci clock-names = "main_clk"; 2578c2ecf20Sopenharmony_ci }; 2588c2ecf20Sopenharmony_ci 2598c2ecf20Sopenharmony_ci soc@0 { 2608c2ecf20Sopenharmony_ci compatible = "simple-bus"; 2618c2ecf20Sopenharmony_ci #address-cells = <1>; 2628c2ecf20Sopenharmony_ci #size-cells = <1>; 2638c2ecf20Sopenharmony_ci ranges = <0x0 0x0 0x0 0x3e000000>; 2648c2ecf20Sopenharmony_ci 2658c2ecf20Sopenharmony_ci aips1: bus@30000000 { 2668c2ecf20Sopenharmony_ci compatible = "fsl,aips-bus", "simple-bus"; 2678c2ecf20Sopenharmony_ci reg = <0x30000000 0x400000>; 2688c2ecf20Sopenharmony_ci #address-cells = <1>; 2698c2ecf20Sopenharmony_ci #size-cells = <1>; 2708c2ecf20Sopenharmony_ci ranges = <0x30000000 0x30000000 0x400000>; 2718c2ecf20Sopenharmony_ci 2728c2ecf20Sopenharmony_ci sai1: sai@30010000 { 2738c2ecf20Sopenharmony_ci #sound-dai-cells = <0>; 2748c2ecf20Sopenharmony_ci compatible = "fsl,imx8mm-sai", "fsl,imx8mq-sai"; 2758c2ecf20Sopenharmony_ci reg = <0x30010000 0x10000>; 2768c2ecf20Sopenharmony_ci interrupts = <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>; 2778c2ecf20Sopenharmony_ci clocks = <&clk IMX8MM_CLK_SAI1_IPG>, 2788c2ecf20Sopenharmony_ci <&clk IMX8MM_CLK_SAI1_ROOT>, 2798c2ecf20Sopenharmony_ci <&clk IMX8MM_CLK_DUMMY>, <&clk IMX8MM_CLK_DUMMY>; 2808c2ecf20Sopenharmony_ci clock-names = "bus", "mclk1", "mclk2", "mclk3"; 2818c2ecf20Sopenharmony_ci dmas = <&sdma2 0 2 0>, <&sdma2 1 2 0>; 2828c2ecf20Sopenharmony_ci dma-names = "rx", "tx"; 2838c2ecf20Sopenharmony_ci status = "disabled"; 2848c2ecf20Sopenharmony_ci }; 2858c2ecf20Sopenharmony_ci 2868c2ecf20Sopenharmony_ci sai2: sai@30020000 { 2878c2ecf20Sopenharmony_ci #sound-dai-cells = <0>; 2888c2ecf20Sopenharmony_ci compatible = "fsl,imx8mm-sai", "fsl,imx8mq-sai"; 2898c2ecf20Sopenharmony_ci reg = <0x30020000 0x10000>; 2908c2ecf20Sopenharmony_ci interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>; 2918c2ecf20Sopenharmony_ci clocks = <&clk IMX8MM_CLK_SAI2_IPG>, 2928c2ecf20Sopenharmony_ci <&clk IMX8MM_CLK_SAI2_ROOT>, 2938c2ecf20Sopenharmony_ci <&clk IMX8MM_CLK_DUMMY>, <&clk IMX8MM_CLK_DUMMY>; 2948c2ecf20Sopenharmony_ci clock-names = "bus", "mclk1", "mclk2", "mclk3"; 2958c2ecf20Sopenharmony_ci dmas = <&sdma2 2 2 0>, <&sdma2 3 2 0>; 2968c2ecf20Sopenharmony_ci dma-names = "rx", "tx"; 2978c2ecf20Sopenharmony_ci status = "disabled"; 2988c2ecf20Sopenharmony_ci }; 2998c2ecf20Sopenharmony_ci 3008c2ecf20Sopenharmony_ci sai3: sai@30030000 { 3018c2ecf20Sopenharmony_ci #sound-dai-cells = <0>; 3028c2ecf20Sopenharmony_ci compatible = "fsl,imx8mm-sai", "fsl,imx8mq-sai"; 3038c2ecf20Sopenharmony_ci reg = <0x30030000 0x10000>; 3048c2ecf20Sopenharmony_ci interrupts = <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>; 3058c2ecf20Sopenharmony_ci clocks = <&clk IMX8MM_CLK_SAI3_IPG>, 3068c2ecf20Sopenharmony_ci <&clk IMX8MM_CLK_SAI3_ROOT>, 3078c2ecf20Sopenharmony_ci <&clk IMX8MM_CLK_DUMMY>, <&clk IMX8MM_CLK_DUMMY>; 3088c2ecf20Sopenharmony_ci clock-names = "bus", "mclk1", "mclk2", "mclk3"; 3098c2ecf20Sopenharmony_ci dmas = <&sdma2 4 2 0>, <&sdma2 5 2 0>; 3108c2ecf20Sopenharmony_ci dma-names = "rx", "tx"; 3118c2ecf20Sopenharmony_ci status = "disabled"; 3128c2ecf20Sopenharmony_ci }; 3138c2ecf20Sopenharmony_ci 3148c2ecf20Sopenharmony_ci sai5: sai@30050000 { 3158c2ecf20Sopenharmony_ci #sound-dai-cells = <0>; 3168c2ecf20Sopenharmony_ci compatible = "fsl,imx8mm-sai", "fsl,imx8mq-sai"; 3178c2ecf20Sopenharmony_ci reg = <0x30050000 0x10000>; 3188c2ecf20Sopenharmony_ci interrupts = <GIC_SPI 90 IRQ_TYPE_LEVEL_HIGH>; 3198c2ecf20Sopenharmony_ci clocks = <&clk IMX8MM_CLK_SAI5_IPG>, 3208c2ecf20Sopenharmony_ci <&clk IMX8MM_CLK_SAI5_ROOT>, 3218c2ecf20Sopenharmony_ci <&clk IMX8MM_CLK_DUMMY>, <&clk IMX8MM_CLK_DUMMY>; 3228c2ecf20Sopenharmony_ci clock-names = "bus", "mclk1", "mclk2", "mclk3"; 3238c2ecf20Sopenharmony_ci dmas = <&sdma2 8 2 0>, <&sdma2 9 2 0>; 3248c2ecf20Sopenharmony_ci dma-names = "rx", "tx"; 3258c2ecf20Sopenharmony_ci status = "disabled"; 3268c2ecf20Sopenharmony_ci }; 3278c2ecf20Sopenharmony_ci 3288c2ecf20Sopenharmony_ci sai6: sai@30060000 { 3298c2ecf20Sopenharmony_ci #sound-dai-cells = <0>; 3308c2ecf20Sopenharmony_ci compatible = "fsl,imx8mm-sai", "fsl,imx8mq-sai"; 3318c2ecf20Sopenharmony_ci reg = <0x30060000 0x10000>; 3328c2ecf20Sopenharmony_ci interrupts = <GIC_SPI 90 IRQ_TYPE_LEVEL_HIGH>; 3338c2ecf20Sopenharmony_ci clocks = <&clk IMX8MM_CLK_SAI6_IPG>, 3348c2ecf20Sopenharmony_ci <&clk IMX8MM_CLK_SAI6_ROOT>, 3358c2ecf20Sopenharmony_ci <&clk IMX8MM_CLK_DUMMY>, <&clk IMX8MM_CLK_DUMMY>; 3368c2ecf20Sopenharmony_ci clock-names = "bus", "mclk1", "mclk2", "mclk3"; 3378c2ecf20Sopenharmony_ci dmas = <&sdma2 10 2 0>, <&sdma2 11 2 0>; 3388c2ecf20Sopenharmony_ci dma-names = "rx", "tx"; 3398c2ecf20Sopenharmony_ci status = "disabled"; 3408c2ecf20Sopenharmony_ci }; 3418c2ecf20Sopenharmony_ci 3428c2ecf20Sopenharmony_ci gpio1: gpio@30200000 { 3438c2ecf20Sopenharmony_ci compatible = "fsl,imx8mm-gpio", "fsl,imx35-gpio"; 3448c2ecf20Sopenharmony_ci reg = <0x30200000 0x10000>; 3458c2ecf20Sopenharmony_ci interrupts = <GIC_SPI 64 IRQ_TYPE_LEVEL_HIGH>, 3468c2ecf20Sopenharmony_ci <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>; 3478c2ecf20Sopenharmony_ci clocks = <&clk IMX8MM_CLK_GPIO1_ROOT>; 3488c2ecf20Sopenharmony_ci gpio-controller; 3498c2ecf20Sopenharmony_ci #gpio-cells = <2>; 3508c2ecf20Sopenharmony_ci interrupt-controller; 3518c2ecf20Sopenharmony_ci #interrupt-cells = <2>; 3528c2ecf20Sopenharmony_ci gpio-ranges = <&iomuxc 0 10 30>; 3538c2ecf20Sopenharmony_ci }; 3548c2ecf20Sopenharmony_ci 3558c2ecf20Sopenharmony_ci gpio2: gpio@30210000 { 3568c2ecf20Sopenharmony_ci compatible = "fsl,imx8mm-gpio", "fsl,imx35-gpio"; 3578c2ecf20Sopenharmony_ci reg = <0x30210000 0x10000>; 3588c2ecf20Sopenharmony_ci interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>, 3598c2ecf20Sopenharmony_ci <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>; 3608c2ecf20Sopenharmony_ci clocks = <&clk IMX8MM_CLK_GPIO2_ROOT>; 3618c2ecf20Sopenharmony_ci gpio-controller; 3628c2ecf20Sopenharmony_ci #gpio-cells = <2>; 3638c2ecf20Sopenharmony_ci interrupt-controller; 3648c2ecf20Sopenharmony_ci #interrupt-cells = <2>; 3658c2ecf20Sopenharmony_ci gpio-ranges = <&iomuxc 0 40 21>; 3668c2ecf20Sopenharmony_ci }; 3678c2ecf20Sopenharmony_ci 3688c2ecf20Sopenharmony_ci gpio3: gpio@30220000 { 3698c2ecf20Sopenharmony_ci compatible = "fsl,imx8mm-gpio", "fsl,imx35-gpio"; 3708c2ecf20Sopenharmony_ci reg = <0x30220000 0x10000>; 3718c2ecf20Sopenharmony_ci interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>, 3728c2ecf20Sopenharmony_ci <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>; 3738c2ecf20Sopenharmony_ci clocks = <&clk IMX8MM_CLK_GPIO3_ROOT>; 3748c2ecf20Sopenharmony_ci gpio-controller; 3758c2ecf20Sopenharmony_ci #gpio-cells = <2>; 3768c2ecf20Sopenharmony_ci interrupt-controller; 3778c2ecf20Sopenharmony_ci #interrupt-cells = <2>; 3788c2ecf20Sopenharmony_ci gpio-ranges = <&iomuxc 0 61 26>; 3798c2ecf20Sopenharmony_ci }; 3808c2ecf20Sopenharmony_ci 3818c2ecf20Sopenharmony_ci gpio4: gpio@30230000 { 3828c2ecf20Sopenharmony_ci compatible = "fsl,imx8mm-gpio", "fsl,imx35-gpio"; 3838c2ecf20Sopenharmony_ci reg = <0x30230000 0x10000>; 3848c2ecf20Sopenharmony_ci interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>, 3858c2ecf20Sopenharmony_ci <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>; 3868c2ecf20Sopenharmony_ci clocks = <&clk IMX8MM_CLK_GPIO4_ROOT>; 3878c2ecf20Sopenharmony_ci gpio-controller; 3888c2ecf20Sopenharmony_ci #gpio-cells = <2>; 3898c2ecf20Sopenharmony_ci interrupt-controller; 3908c2ecf20Sopenharmony_ci #interrupt-cells = <2>; 3918c2ecf20Sopenharmony_ci gpio-ranges = <&iomuxc 0 87 32>; 3928c2ecf20Sopenharmony_ci }; 3938c2ecf20Sopenharmony_ci 3948c2ecf20Sopenharmony_ci gpio5: gpio@30240000 { 3958c2ecf20Sopenharmony_ci compatible = "fsl,imx8mm-gpio", "fsl,imx35-gpio"; 3968c2ecf20Sopenharmony_ci reg = <0x30240000 0x10000>; 3978c2ecf20Sopenharmony_ci interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>, 3988c2ecf20Sopenharmony_ci <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>; 3998c2ecf20Sopenharmony_ci clocks = <&clk IMX8MM_CLK_GPIO5_ROOT>; 4008c2ecf20Sopenharmony_ci gpio-controller; 4018c2ecf20Sopenharmony_ci #gpio-cells = <2>; 4028c2ecf20Sopenharmony_ci interrupt-controller; 4038c2ecf20Sopenharmony_ci #interrupt-cells = <2>; 4048c2ecf20Sopenharmony_ci gpio-ranges = <&iomuxc 0 119 30>; 4058c2ecf20Sopenharmony_ci }; 4068c2ecf20Sopenharmony_ci 4078c2ecf20Sopenharmony_ci tmu: tmu@30260000 { 4088c2ecf20Sopenharmony_ci compatible = "fsl,imx8mm-tmu"; 4098c2ecf20Sopenharmony_ci reg = <0x30260000 0x10000>; 4108c2ecf20Sopenharmony_ci clocks = <&clk IMX8MM_CLK_TMU_ROOT>; 4118c2ecf20Sopenharmony_ci #thermal-sensor-cells = <0>; 4128c2ecf20Sopenharmony_ci }; 4138c2ecf20Sopenharmony_ci 4148c2ecf20Sopenharmony_ci wdog1: watchdog@30280000 { 4158c2ecf20Sopenharmony_ci compatible = "fsl,imx8mm-wdt", "fsl,imx21-wdt"; 4168c2ecf20Sopenharmony_ci reg = <0x30280000 0x10000>; 4178c2ecf20Sopenharmony_ci interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>; 4188c2ecf20Sopenharmony_ci clocks = <&clk IMX8MM_CLK_WDOG1_ROOT>; 4198c2ecf20Sopenharmony_ci status = "disabled"; 4208c2ecf20Sopenharmony_ci }; 4218c2ecf20Sopenharmony_ci 4228c2ecf20Sopenharmony_ci wdog2: watchdog@30290000 { 4238c2ecf20Sopenharmony_ci compatible = "fsl,imx8mm-wdt", "fsl,imx21-wdt"; 4248c2ecf20Sopenharmony_ci reg = <0x30290000 0x10000>; 4258c2ecf20Sopenharmony_ci interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>; 4268c2ecf20Sopenharmony_ci clocks = <&clk IMX8MM_CLK_WDOG2_ROOT>; 4278c2ecf20Sopenharmony_ci status = "disabled"; 4288c2ecf20Sopenharmony_ci }; 4298c2ecf20Sopenharmony_ci 4308c2ecf20Sopenharmony_ci wdog3: watchdog@302a0000 { 4318c2ecf20Sopenharmony_ci compatible = "fsl,imx8mm-wdt", "fsl,imx21-wdt"; 4328c2ecf20Sopenharmony_ci reg = <0x302a0000 0x10000>; 4338c2ecf20Sopenharmony_ci interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>; 4348c2ecf20Sopenharmony_ci clocks = <&clk IMX8MM_CLK_WDOG3_ROOT>; 4358c2ecf20Sopenharmony_ci status = "disabled"; 4368c2ecf20Sopenharmony_ci }; 4378c2ecf20Sopenharmony_ci 4388c2ecf20Sopenharmony_ci sdma2: dma-controller@302c0000 { 4398c2ecf20Sopenharmony_ci compatible = "fsl,imx8mm-sdma", "fsl,imx8mq-sdma"; 4408c2ecf20Sopenharmony_ci reg = <0x302c0000 0x10000>; 4418c2ecf20Sopenharmony_ci interrupts = <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>; 4428c2ecf20Sopenharmony_ci clocks = <&clk IMX8MM_CLK_SDMA2_ROOT>, 4438c2ecf20Sopenharmony_ci <&clk IMX8MM_CLK_SDMA2_ROOT>; 4448c2ecf20Sopenharmony_ci clock-names = "ipg", "ahb"; 4458c2ecf20Sopenharmony_ci #dma-cells = <3>; 4468c2ecf20Sopenharmony_ci fsl,sdma-ram-script-name = "imx/sdma/sdma-imx7d.bin"; 4478c2ecf20Sopenharmony_ci }; 4488c2ecf20Sopenharmony_ci 4498c2ecf20Sopenharmony_ci sdma3: dma-controller@302b0000 { 4508c2ecf20Sopenharmony_ci compatible = "fsl,imx8mm-sdma", "fsl,imx8mq-sdma"; 4518c2ecf20Sopenharmony_ci reg = <0x302b0000 0x10000>; 4528c2ecf20Sopenharmony_ci interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>; 4538c2ecf20Sopenharmony_ci clocks = <&clk IMX8MM_CLK_SDMA3_ROOT>, 4548c2ecf20Sopenharmony_ci <&clk IMX8MM_CLK_SDMA3_ROOT>; 4558c2ecf20Sopenharmony_ci clock-names = "ipg", "ahb"; 4568c2ecf20Sopenharmony_ci #dma-cells = <3>; 4578c2ecf20Sopenharmony_ci fsl,sdma-ram-script-name = "imx/sdma/sdma-imx7d.bin"; 4588c2ecf20Sopenharmony_ci }; 4598c2ecf20Sopenharmony_ci 4608c2ecf20Sopenharmony_ci iomuxc: pinctrl@30330000 { 4618c2ecf20Sopenharmony_ci compatible = "fsl,imx8mm-iomuxc"; 4628c2ecf20Sopenharmony_ci reg = <0x30330000 0x10000>; 4638c2ecf20Sopenharmony_ci }; 4648c2ecf20Sopenharmony_ci 4658c2ecf20Sopenharmony_ci gpr: iomuxc-gpr@30340000 { 4668c2ecf20Sopenharmony_ci compatible = "fsl,imx8mm-iomuxc-gpr", "syscon"; 4678c2ecf20Sopenharmony_ci reg = <0x30340000 0x10000>; 4688c2ecf20Sopenharmony_ci }; 4698c2ecf20Sopenharmony_ci 4708c2ecf20Sopenharmony_ci ocotp: efuse@30350000 { 4718c2ecf20Sopenharmony_ci compatible = "fsl,imx8mm-ocotp", "syscon"; 4728c2ecf20Sopenharmony_ci reg = <0x30350000 0x10000>; 4738c2ecf20Sopenharmony_ci clocks = <&clk IMX8MM_CLK_OCOTP_ROOT>; 4748c2ecf20Sopenharmony_ci /* For nvmem subnodes */ 4758c2ecf20Sopenharmony_ci #address-cells = <1>; 4768c2ecf20Sopenharmony_ci #size-cells = <1>; 4778c2ecf20Sopenharmony_ci 4788c2ecf20Sopenharmony_ci cpu_speed_grade: speed-grade@10 { 4798c2ecf20Sopenharmony_ci reg = <0x10 4>; 4808c2ecf20Sopenharmony_ci }; 4818c2ecf20Sopenharmony_ci }; 4828c2ecf20Sopenharmony_ci 4838c2ecf20Sopenharmony_ci anatop: anatop@30360000 { 4848c2ecf20Sopenharmony_ci compatible = "fsl,imx8mm-anatop", "syscon"; 4858c2ecf20Sopenharmony_ci reg = <0x30360000 0x10000>; 4868c2ecf20Sopenharmony_ci }; 4878c2ecf20Sopenharmony_ci 4888c2ecf20Sopenharmony_ci snvs: snvs@30370000 { 4898c2ecf20Sopenharmony_ci compatible = "fsl,sec-v4.0-mon","syscon", "simple-mfd"; 4908c2ecf20Sopenharmony_ci reg = <0x30370000 0x10000>; 4918c2ecf20Sopenharmony_ci 4928c2ecf20Sopenharmony_ci snvs_rtc: snvs-rtc-lp { 4938c2ecf20Sopenharmony_ci compatible = "fsl,sec-v4.0-mon-rtc-lp"; 4948c2ecf20Sopenharmony_ci regmap = <&snvs>; 4958c2ecf20Sopenharmony_ci offset = <0x34>; 4968c2ecf20Sopenharmony_ci interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>, 4978c2ecf20Sopenharmony_ci <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>; 4988c2ecf20Sopenharmony_ci clocks = <&clk IMX8MM_CLK_SNVS_ROOT>; 4998c2ecf20Sopenharmony_ci clock-names = "snvs-rtc"; 5008c2ecf20Sopenharmony_ci }; 5018c2ecf20Sopenharmony_ci 5028c2ecf20Sopenharmony_ci snvs_pwrkey: snvs-powerkey { 5038c2ecf20Sopenharmony_ci compatible = "fsl,sec-v4.0-pwrkey"; 5048c2ecf20Sopenharmony_ci regmap = <&snvs>; 5058c2ecf20Sopenharmony_ci interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>; 5068c2ecf20Sopenharmony_ci clocks = <&clk IMX8MM_CLK_SNVS_ROOT>; 5078c2ecf20Sopenharmony_ci clock-names = "snvs-pwrkey"; 5088c2ecf20Sopenharmony_ci linux,keycode = <KEY_POWER>; 5098c2ecf20Sopenharmony_ci wakeup-source; 5108c2ecf20Sopenharmony_ci status = "disabled"; 5118c2ecf20Sopenharmony_ci }; 5128c2ecf20Sopenharmony_ci }; 5138c2ecf20Sopenharmony_ci 5148c2ecf20Sopenharmony_ci clk: clock-controller@30380000 { 5158c2ecf20Sopenharmony_ci compatible = "fsl,imx8mm-ccm"; 5168c2ecf20Sopenharmony_ci reg = <0x30380000 0x10000>; 5178c2ecf20Sopenharmony_ci #clock-cells = <1>; 5188c2ecf20Sopenharmony_ci clocks = <&osc_32k>, <&osc_24m>, <&clk_ext1>, <&clk_ext2>, 5198c2ecf20Sopenharmony_ci <&clk_ext3>, <&clk_ext4>; 5208c2ecf20Sopenharmony_ci clock-names = "osc_32k", "osc_24m", "clk_ext1", "clk_ext2", 5218c2ecf20Sopenharmony_ci "clk_ext3", "clk_ext4"; 5228c2ecf20Sopenharmony_ci assigned-clocks = <&clk IMX8MM_CLK_A53_SRC>, 5238c2ecf20Sopenharmony_ci <&clk IMX8MM_CLK_A53_CORE>, 5248c2ecf20Sopenharmony_ci <&clk IMX8MM_CLK_NOC>, 5258c2ecf20Sopenharmony_ci <&clk IMX8MM_CLK_AUDIO_AHB>, 5268c2ecf20Sopenharmony_ci <&clk IMX8MM_CLK_IPG_AUDIO_ROOT>, 5278c2ecf20Sopenharmony_ci <&clk IMX8MM_SYS_PLL3>, 5288c2ecf20Sopenharmony_ci <&clk IMX8MM_VIDEO_PLL1>, 5298c2ecf20Sopenharmony_ci <&clk IMX8MM_AUDIO_PLL1>, 5308c2ecf20Sopenharmony_ci <&clk IMX8MM_AUDIO_PLL2>; 5318c2ecf20Sopenharmony_ci assigned-clock-parents = <&clk IMX8MM_SYS_PLL1_800M>, 5328c2ecf20Sopenharmony_ci <&clk IMX8MM_ARM_PLL_OUT>, 5338c2ecf20Sopenharmony_ci <&clk IMX8MM_SYS_PLL3_OUT>, 5348c2ecf20Sopenharmony_ci <&clk IMX8MM_SYS_PLL1_800M>; 5358c2ecf20Sopenharmony_ci assigned-clock-rates = <0>, <0>, <0>, 5368c2ecf20Sopenharmony_ci <400000000>, 5378c2ecf20Sopenharmony_ci <400000000>, 5388c2ecf20Sopenharmony_ci <750000000>, 5398c2ecf20Sopenharmony_ci <594000000>, 5408c2ecf20Sopenharmony_ci <393216000>, 5418c2ecf20Sopenharmony_ci <361267200>; 5428c2ecf20Sopenharmony_ci }; 5438c2ecf20Sopenharmony_ci 5448c2ecf20Sopenharmony_ci src: reset-controller@30390000 { 5458c2ecf20Sopenharmony_ci compatible = "fsl,imx8mm-src", "fsl,imx8mq-src", "syscon"; 5468c2ecf20Sopenharmony_ci reg = <0x30390000 0x10000>; 5478c2ecf20Sopenharmony_ci interrupts = <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>; 5488c2ecf20Sopenharmony_ci #reset-cells = <1>; 5498c2ecf20Sopenharmony_ci }; 5508c2ecf20Sopenharmony_ci }; 5518c2ecf20Sopenharmony_ci 5528c2ecf20Sopenharmony_ci aips2: bus@30400000 { 5538c2ecf20Sopenharmony_ci compatible = "fsl,aips-bus", "simple-bus"; 5548c2ecf20Sopenharmony_ci reg = <0x30400000 0x400000>; 5558c2ecf20Sopenharmony_ci #address-cells = <1>; 5568c2ecf20Sopenharmony_ci #size-cells = <1>; 5578c2ecf20Sopenharmony_ci ranges = <0x30400000 0x30400000 0x400000>; 5588c2ecf20Sopenharmony_ci 5598c2ecf20Sopenharmony_ci pwm1: pwm@30660000 { 5608c2ecf20Sopenharmony_ci compatible = "fsl,imx8mm-pwm", "fsl,imx27-pwm"; 5618c2ecf20Sopenharmony_ci reg = <0x30660000 0x10000>; 5628c2ecf20Sopenharmony_ci interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>; 5638c2ecf20Sopenharmony_ci clocks = <&clk IMX8MM_CLK_PWM1_ROOT>, 5648c2ecf20Sopenharmony_ci <&clk IMX8MM_CLK_PWM1_ROOT>; 5658c2ecf20Sopenharmony_ci clock-names = "ipg", "per"; 5668c2ecf20Sopenharmony_ci #pwm-cells = <2>; 5678c2ecf20Sopenharmony_ci status = "disabled"; 5688c2ecf20Sopenharmony_ci }; 5698c2ecf20Sopenharmony_ci 5708c2ecf20Sopenharmony_ci pwm2: pwm@30670000 { 5718c2ecf20Sopenharmony_ci compatible = "fsl,imx8mm-pwm", "fsl,imx27-pwm"; 5728c2ecf20Sopenharmony_ci reg = <0x30670000 0x10000>; 5738c2ecf20Sopenharmony_ci interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>; 5748c2ecf20Sopenharmony_ci clocks = <&clk IMX8MM_CLK_PWM2_ROOT>, 5758c2ecf20Sopenharmony_ci <&clk IMX8MM_CLK_PWM2_ROOT>; 5768c2ecf20Sopenharmony_ci clock-names = "ipg", "per"; 5778c2ecf20Sopenharmony_ci #pwm-cells = <2>; 5788c2ecf20Sopenharmony_ci status = "disabled"; 5798c2ecf20Sopenharmony_ci }; 5808c2ecf20Sopenharmony_ci 5818c2ecf20Sopenharmony_ci pwm3: pwm@30680000 { 5828c2ecf20Sopenharmony_ci compatible = "fsl,imx8mm-pwm", "fsl,imx27-pwm"; 5838c2ecf20Sopenharmony_ci reg = <0x30680000 0x10000>; 5848c2ecf20Sopenharmony_ci interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>; 5858c2ecf20Sopenharmony_ci clocks = <&clk IMX8MM_CLK_PWM3_ROOT>, 5868c2ecf20Sopenharmony_ci <&clk IMX8MM_CLK_PWM3_ROOT>; 5878c2ecf20Sopenharmony_ci clock-names = "ipg", "per"; 5888c2ecf20Sopenharmony_ci #pwm-cells = <2>; 5898c2ecf20Sopenharmony_ci status = "disabled"; 5908c2ecf20Sopenharmony_ci }; 5918c2ecf20Sopenharmony_ci 5928c2ecf20Sopenharmony_ci pwm4: pwm@30690000 { 5938c2ecf20Sopenharmony_ci compatible = "fsl,imx8mm-pwm", "fsl,imx27-pwm"; 5948c2ecf20Sopenharmony_ci reg = <0x30690000 0x10000>; 5958c2ecf20Sopenharmony_ci interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>; 5968c2ecf20Sopenharmony_ci clocks = <&clk IMX8MM_CLK_PWM4_ROOT>, 5978c2ecf20Sopenharmony_ci <&clk IMX8MM_CLK_PWM4_ROOT>; 5988c2ecf20Sopenharmony_ci clock-names = "ipg", "per"; 5998c2ecf20Sopenharmony_ci #pwm-cells = <2>; 6008c2ecf20Sopenharmony_ci status = "disabled"; 6018c2ecf20Sopenharmony_ci }; 6028c2ecf20Sopenharmony_ci 6038c2ecf20Sopenharmony_ci system_counter: timer@306a0000 { 6048c2ecf20Sopenharmony_ci compatible = "nxp,sysctr-timer"; 6058c2ecf20Sopenharmony_ci reg = <0x306a0000 0x20000>; 6068c2ecf20Sopenharmony_ci interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>; 6078c2ecf20Sopenharmony_ci clocks = <&osc_24m>; 6088c2ecf20Sopenharmony_ci clock-names = "per"; 6098c2ecf20Sopenharmony_ci }; 6108c2ecf20Sopenharmony_ci }; 6118c2ecf20Sopenharmony_ci 6128c2ecf20Sopenharmony_ci aips3: bus@30800000 { 6138c2ecf20Sopenharmony_ci compatible = "fsl,aips-bus", "simple-bus"; 6148c2ecf20Sopenharmony_ci reg = <0x30800000 0x400000>; 6158c2ecf20Sopenharmony_ci #address-cells = <1>; 6168c2ecf20Sopenharmony_ci #size-cells = <1>; 6178c2ecf20Sopenharmony_ci ranges = <0x30800000 0x30800000 0x400000>, 6188c2ecf20Sopenharmony_ci <0x8000000 0x8000000 0x10000000>; 6198c2ecf20Sopenharmony_ci 6208c2ecf20Sopenharmony_ci ecspi1: spi@30820000 { 6218c2ecf20Sopenharmony_ci compatible = "fsl,imx8mm-ecspi", "fsl,imx51-ecspi"; 6228c2ecf20Sopenharmony_ci #address-cells = <1>; 6238c2ecf20Sopenharmony_ci #size-cells = <0>; 6248c2ecf20Sopenharmony_ci reg = <0x30820000 0x10000>; 6258c2ecf20Sopenharmony_ci interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>; 6268c2ecf20Sopenharmony_ci clocks = <&clk IMX8MM_CLK_ECSPI1_ROOT>, 6278c2ecf20Sopenharmony_ci <&clk IMX8MM_CLK_ECSPI1_ROOT>; 6288c2ecf20Sopenharmony_ci clock-names = "ipg", "per"; 6298c2ecf20Sopenharmony_ci dmas = <&sdma1 0 7 1>, <&sdma1 1 7 2>; 6308c2ecf20Sopenharmony_ci dma-names = "rx", "tx"; 6318c2ecf20Sopenharmony_ci status = "disabled"; 6328c2ecf20Sopenharmony_ci }; 6338c2ecf20Sopenharmony_ci 6348c2ecf20Sopenharmony_ci ecspi2: spi@30830000 { 6358c2ecf20Sopenharmony_ci compatible = "fsl,imx8mm-ecspi", "fsl,imx51-ecspi"; 6368c2ecf20Sopenharmony_ci #address-cells = <1>; 6378c2ecf20Sopenharmony_ci #size-cells = <0>; 6388c2ecf20Sopenharmony_ci reg = <0x30830000 0x10000>; 6398c2ecf20Sopenharmony_ci interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>; 6408c2ecf20Sopenharmony_ci clocks = <&clk IMX8MM_CLK_ECSPI2_ROOT>, 6418c2ecf20Sopenharmony_ci <&clk IMX8MM_CLK_ECSPI2_ROOT>; 6428c2ecf20Sopenharmony_ci clock-names = "ipg", "per"; 6438c2ecf20Sopenharmony_ci dmas = <&sdma1 2 7 1>, <&sdma1 3 7 2>; 6448c2ecf20Sopenharmony_ci dma-names = "rx", "tx"; 6458c2ecf20Sopenharmony_ci status = "disabled"; 6468c2ecf20Sopenharmony_ci }; 6478c2ecf20Sopenharmony_ci 6488c2ecf20Sopenharmony_ci ecspi3: spi@30840000 { 6498c2ecf20Sopenharmony_ci compatible = "fsl,imx8mm-ecspi", "fsl,imx51-ecspi"; 6508c2ecf20Sopenharmony_ci #address-cells = <1>; 6518c2ecf20Sopenharmony_ci #size-cells = <0>; 6528c2ecf20Sopenharmony_ci reg = <0x30840000 0x10000>; 6538c2ecf20Sopenharmony_ci interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>; 6548c2ecf20Sopenharmony_ci clocks = <&clk IMX8MM_CLK_ECSPI3_ROOT>, 6558c2ecf20Sopenharmony_ci <&clk IMX8MM_CLK_ECSPI3_ROOT>; 6568c2ecf20Sopenharmony_ci clock-names = "ipg", "per"; 6578c2ecf20Sopenharmony_ci dmas = <&sdma1 4 7 1>, <&sdma1 5 7 2>; 6588c2ecf20Sopenharmony_ci dma-names = "rx", "tx"; 6598c2ecf20Sopenharmony_ci status = "disabled"; 6608c2ecf20Sopenharmony_ci }; 6618c2ecf20Sopenharmony_ci 6628c2ecf20Sopenharmony_ci uart1: serial@30860000 { 6638c2ecf20Sopenharmony_ci compatible = "fsl,imx8mm-uart", "fsl,imx6q-uart"; 6648c2ecf20Sopenharmony_ci reg = <0x30860000 0x10000>; 6658c2ecf20Sopenharmony_ci interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>; 6668c2ecf20Sopenharmony_ci clocks = <&clk IMX8MM_CLK_UART1_ROOT>, 6678c2ecf20Sopenharmony_ci <&clk IMX8MM_CLK_UART1_ROOT>; 6688c2ecf20Sopenharmony_ci clock-names = "ipg", "per"; 6698c2ecf20Sopenharmony_ci dmas = <&sdma1 22 4 0>, <&sdma1 23 4 0>; 6708c2ecf20Sopenharmony_ci dma-names = "rx", "tx"; 6718c2ecf20Sopenharmony_ci status = "disabled"; 6728c2ecf20Sopenharmony_ci }; 6738c2ecf20Sopenharmony_ci 6748c2ecf20Sopenharmony_ci uart3: serial@30880000 { 6758c2ecf20Sopenharmony_ci compatible = "fsl,imx8mm-uart", "fsl,imx6q-uart"; 6768c2ecf20Sopenharmony_ci reg = <0x30880000 0x10000>; 6778c2ecf20Sopenharmony_ci interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>; 6788c2ecf20Sopenharmony_ci clocks = <&clk IMX8MM_CLK_UART3_ROOT>, 6798c2ecf20Sopenharmony_ci <&clk IMX8MM_CLK_UART3_ROOT>; 6808c2ecf20Sopenharmony_ci clock-names = "ipg", "per"; 6818c2ecf20Sopenharmony_ci dmas = <&sdma1 26 4 0>, <&sdma1 27 4 0>; 6828c2ecf20Sopenharmony_ci dma-names = "rx", "tx"; 6838c2ecf20Sopenharmony_ci status = "disabled"; 6848c2ecf20Sopenharmony_ci }; 6858c2ecf20Sopenharmony_ci 6868c2ecf20Sopenharmony_ci uart2: serial@30890000 { 6878c2ecf20Sopenharmony_ci compatible = "fsl,imx8mm-uart", "fsl,imx6q-uart"; 6888c2ecf20Sopenharmony_ci reg = <0x30890000 0x10000>; 6898c2ecf20Sopenharmony_ci interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>; 6908c2ecf20Sopenharmony_ci clocks = <&clk IMX8MM_CLK_UART2_ROOT>, 6918c2ecf20Sopenharmony_ci <&clk IMX8MM_CLK_UART2_ROOT>; 6928c2ecf20Sopenharmony_ci clock-names = "ipg", "per"; 6938c2ecf20Sopenharmony_ci status = "disabled"; 6948c2ecf20Sopenharmony_ci }; 6958c2ecf20Sopenharmony_ci 6968c2ecf20Sopenharmony_ci crypto: crypto@30900000 { 6978c2ecf20Sopenharmony_ci compatible = "fsl,sec-v4.0"; 6988c2ecf20Sopenharmony_ci #address-cells = <1>; 6998c2ecf20Sopenharmony_ci #size-cells = <1>; 7008c2ecf20Sopenharmony_ci reg = <0x30900000 0x40000>; 7018c2ecf20Sopenharmony_ci ranges = <0 0x30900000 0x40000>; 7028c2ecf20Sopenharmony_ci interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>; 7038c2ecf20Sopenharmony_ci clocks = <&clk IMX8MM_CLK_AHB>, 7048c2ecf20Sopenharmony_ci <&clk IMX8MM_CLK_IPG_ROOT>; 7058c2ecf20Sopenharmony_ci clock-names = "aclk", "ipg"; 7068c2ecf20Sopenharmony_ci 7078c2ecf20Sopenharmony_ci sec_jr0: jr@1000 { 7088c2ecf20Sopenharmony_ci compatible = "fsl,sec-v4.0-job-ring"; 7098c2ecf20Sopenharmony_ci reg = <0x1000 0x1000>; 7108c2ecf20Sopenharmony_ci interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>; 7118c2ecf20Sopenharmony_ci }; 7128c2ecf20Sopenharmony_ci 7138c2ecf20Sopenharmony_ci sec_jr1: jr@2000 { 7148c2ecf20Sopenharmony_ci compatible = "fsl,sec-v4.0-job-ring"; 7158c2ecf20Sopenharmony_ci reg = <0x2000 0x1000>; 7168c2ecf20Sopenharmony_ci interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>; 7178c2ecf20Sopenharmony_ci }; 7188c2ecf20Sopenharmony_ci 7198c2ecf20Sopenharmony_ci sec_jr2: jr@3000 { 7208c2ecf20Sopenharmony_ci compatible = "fsl,sec-v4.0-job-ring"; 7218c2ecf20Sopenharmony_ci reg = <0x3000 0x1000>; 7228c2ecf20Sopenharmony_ci interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>; 7238c2ecf20Sopenharmony_ci }; 7248c2ecf20Sopenharmony_ci }; 7258c2ecf20Sopenharmony_ci 7268c2ecf20Sopenharmony_ci i2c1: i2c@30a20000 { 7278c2ecf20Sopenharmony_ci compatible = "fsl,imx8mm-i2c", "fsl,imx21-i2c"; 7288c2ecf20Sopenharmony_ci #address-cells = <1>; 7298c2ecf20Sopenharmony_ci #size-cells = <0>; 7308c2ecf20Sopenharmony_ci reg = <0x30a20000 0x10000>; 7318c2ecf20Sopenharmony_ci interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>; 7328c2ecf20Sopenharmony_ci clocks = <&clk IMX8MM_CLK_I2C1_ROOT>; 7338c2ecf20Sopenharmony_ci status = "disabled"; 7348c2ecf20Sopenharmony_ci }; 7358c2ecf20Sopenharmony_ci 7368c2ecf20Sopenharmony_ci i2c2: i2c@30a30000 { 7378c2ecf20Sopenharmony_ci compatible = "fsl,imx8mm-i2c", "fsl,imx21-i2c"; 7388c2ecf20Sopenharmony_ci #address-cells = <1>; 7398c2ecf20Sopenharmony_ci #size-cells = <0>; 7408c2ecf20Sopenharmony_ci reg = <0x30a30000 0x10000>; 7418c2ecf20Sopenharmony_ci interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>; 7428c2ecf20Sopenharmony_ci clocks = <&clk IMX8MM_CLK_I2C2_ROOT>; 7438c2ecf20Sopenharmony_ci status = "disabled"; 7448c2ecf20Sopenharmony_ci }; 7458c2ecf20Sopenharmony_ci 7468c2ecf20Sopenharmony_ci i2c3: i2c@30a40000 { 7478c2ecf20Sopenharmony_ci #address-cells = <1>; 7488c2ecf20Sopenharmony_ci #size-cells = <0>; 7498c2ecf20Sopenharmony_ci compatible = "fsl,imx8mm-i2c", "fsl,imx21-i2c"; 7508c2ecf20Sopenharmony_ci reg = <0x30a40000 0x10000>; 7518c2ecf20Sopenharmony_ci interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>; 7528c2ecf20Sopenharmony_ci clocks = <&clk IMX8MM_CLK_I2C3_ROOT>; 7538c2ecf20Sopenharmony_ci status = "disabled"; 7548c2ecf20Sopenharmony_ci }; 7558c2ecf20Sopenharmony_ci 7568c2ecf20Sopenharmony_ci i2c4: i2c@30a50000 { 7578c2ecf20Sopenharmony_ci compatible = "fsl,imx8mm-i2c", "fsl,imx21-i2c"; 7588c2ecf20Sopenharmony_ci #address-cells = <1>; 7598c2ecf20Sopenharmony_ci #size-cells = <0>; 7608c2ecf20Sopenharmony_ci reg = <0x30a50000 0x10000>; 7618c2ecf20Sopenharmony_ci interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>; 7628c2ecf20Sopenharmony_ci clocks = <&clk IMX8MM_CLK_I2C4_ROOT>; 7638c2ecf20Sopenharmony_ci status = "disabled"; 7648c2ecf20Sopenharmony_ci }; 7658c2ecf20Sopenharmony_ci 7668c2ecf20Sopenharmony_ci uart4: serial@30a60000 { 7678c2ecf20Sopenharmony_ci compatible = "fsl,imx8mm-uart", "fsl,imx6q-uart"; 7688c2ecf20Sopenharmony_ci reg = <0x30a60000 0x10000>; 7698c2ecf20Sopenharmony_ci interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>; 7708c2ecf20Sopenharmony_ci clocks = <&clk IMX8MM_CLK_UART4_ROOT>, 7718c2ecf20Sopenharmony_ci <&clk IMX8MM_CLK_UART4_ROOT>; 7728c2ecf20Sopenharmony_ci clock-names = "ipg", "per"; 7738c2ecf20Sopenharmony_ci dmas = <&sdma1 28 4 0>, <&sdma1 29 4 0>; 7748c2ecf20Sopenharmony_ci dma-names = "rx", "tx"; 7758c2ecf20Sopenharmony_ci status = "disabled"; 7768c2ecf20Sopenharmony_ci }; 7778c2ecf20Sopenharmony_ci 7788c2ecf20Sopenharmony_ci mu: mailbox@30aa0000 { 7798c2ecf20Sopenharmony_ci compatible = "fsl,imx8mm-mu", "fsl,imx6sx-mu"; 7808c2ecf20Sopenharmony_ci reg = <0x30aa0000 0x10000>; 7818c2ecf20Sopenharmony_ci interrupts = <GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>; 7828c2ecf20Sopenharmony_ci clocks = <&clk IMX8MM_CLK_MU_ROOT>; 7838c2ecf20Sopenharmony_ci #mbox-cells = <2>; 7848c2ecf20Sopenharmony_ci }; 7858c2ecf20Sopenharmony_ci 7868c2ecf20Sopenharmony_ci usdhc1: mmc@30b40000 { 7878c2ecf20Sopenharmony_ci compatible = "fsl,imx8mm-usdhc", "fsl,imx7d-usdhc"; 7888c2ecf20Sopenharmony_ci reg = <0x30b40000 0x10000>; 7898c2ecf20Sopenharmony_ci interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>; 7908c2ecf20Sopenharmony_ci clocks = <&clk IMX8MM_CLK_IPG_ROOT>, 7918c2ecf20Sopenharmony_ci <&clk IMX8MM_CLK_NAND_USDHC_BUS>, 7928c2ecf20Sopenharmony_ci <&clk IMX8MM_CLK_USDHC1_ROOT>; 7938c2ecf20Sopenharmony_ci clock-names = "ipg", "ahb", "per"; 7948c2ecf20Sopenharmony_ci fsl,tuning-start-tap = <20>; 7958c2ecf20Sopenharmony_ci fsl,tuning-step= <2>; 7968c2ecf20Sopenharmony_ci bus-width = <4>; 7978c2ecf20Sopenharmony_ci status = "disabled"; 7988c2ecf20Sopenharmony_ci }; 7998c2ecf20Sopenharmony_ci 8008c2ecf20Sopenharmony_ci usdhc2: mmc@30b50000 { 8018c2ecf20Sopenharmony_ci compatible = "fsl,imx8mm-usdhc", "fsl,imx7d-usdhc"; 8028c2ecf20Sopenharmony_ci reg = <0x30b50000 0x10000>; 8038c2ecf20Sopenharmony_ci interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>; 8048c2ecf20Sopenharmony_ci clocks = <&clk IMX8MM_CLK_IPG_ROOT>, 8058c2ecf20Sopenharmony_ci <&clk IMX8MM_CLK_NAND_USDHC_BUS>, 8068c2ecf20Sopenharmony_ci <&clk IMX8MM_CLK_USDHC2_ROOT>; 8078c2ecf20Sopenharmony_ci clock-names = "ipg", "ahb", "per"; 8088c2ecf20Sopenharmony_ci fsl,tuning-start-tap = <20>; 8098c2ecf20Sopenharmony_ci fsl,tuning-step= <2>; 8108c2ecf20Sopenharmony_ci bus-width = <4>; 8118c2ecf20Sopenharmony_ci status = "disabled"; 8128c2ecf20Sopenharmony_ci }; 8138c2ecf20Sopenharmony_ci 8148c2ecf20Sopenharmony_ci usdhc3: mmc@30b60000 { 8158c2ecf20Sopenharmony_ci compatible = "fsl,imx8mm-usdhc", "fsl,imx7d-usdhc"; 8168c2ecf20Sopenharmony_ci reg = <0x30b60000 0x10000>; 8178c2ecf20Sopenharmony_ci interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>; 8188c2ecf20Sopenharmony_ci clocks = <&clk IMX8MM_CLK_IPG_ROOT>, 8198c2ecf20Sopenharmony_ci <&clk IMX8MM_CLK_NAND_USDHC_BUS>, 8208c2ecf20Sopenharmony_ci <&clk IMX8MM_CLK_USDHC3_ROOT>; 8218c2ecf20Sopenharmony_ci clock-names = "ipg", "ahb", "per"; 8228c2ecf20Sopenharmony_ci fsl,tuning-start-tap = <20>; 8238c2ecf20Sopenharmony_ci fsl,tuning-step= <2>; 8248c2ecf20Sopenharmony_ci bus-width = <4>; 8258c2ecf20Sopenharmony_ci status = "disabled"; 8268c2ecf20Sopenharmony_ci }; 8278c2ecf20Sopenharmony_ci 8288c2ecf20Sopenharmony_ci flexspi: spi@30bb0000 { 8298c2ecf20Sopenharmony_ci #address-cells = <1>; 8308c2ecf20Sopenharmony_ci #size-cells = <0>; 8318c2ecf20Sopenharmony_ci compatible = "nxp,imx8mm-fspi"; 8328c2ecf20Sopenharmony_ci reg = <0x30bb0000 0x10000>, <0x8000000 0x10000000>; 8338c2ecf20Sopenharmony_ci reg-names = "fspi_base", "fspi_mmap"; 8348c2ecf20Sopenharmony_ci interrupts = <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>; 8358c2ecf20Sopenharmony_ci clocks = <&clk IMX8MM_CLK_QSPI_ROOT>, 8368c2ecf20Sopenharmony_ci <&clk IMX8MM_CLK_QSPI_ROOT>; 8378c2ecf20Sopenharmony_ci clock-names = "fspi", "fspi_en"; 8388c2ecf20Sopenharmony_ci status = "disabled"; 8398c2ecf20Sopenharmony_ci }; 8408c2ecf20Sopenharmony_ci 8418c2ecf20Sopenharmony_ci sdma1: dma-controller@30bd0000 { 8428c2ecf20Sopenharmony_ci compatible = "fsl,imx8mm-sdma", "fsl,imx8mq-sdma"; 8438c2ecf20Sopenharmony_ci reg = <0x30bd0000 0x10000>; 8448c2ecf20Sopenharmony_ci interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>; 8458c2ecf20Sopenharmony_ci clocks = <&clk IMX8MM_CLK_SDMA1_ROOT>, 8468c2ecf20Sopenharmony_ci <&clk IMX8MM_CLK_AHB>; 8478c2ecf20Sopenharmony_ci clock-names = "ipg", "ahb"; 8488c2ecf20Sopenharmony_ci #dma-cells = <3>; 8498c2ecf20Sopenharmony_ci fsl,sdma-ram-script-name = "imx/sdma/sdma-imx7d.bin"; 8508c2ecf20Sopenharmony_ci }; 8518c2ecf20Sopenharmony_ci 8528c2ecf20Sopenharmony_ci fec1: ethernet@30be0000 { 8538c2ecf20Sopenharmony_ci compatible = "fsl,imx8mm-fec", "fsl,imx6sx-fec"; 8548c2ecf20Sopenharmony_ci reg = <0x30be0000 0x10000>; 8558c2ecf20Sopenharmony_ci interrupts = <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>, 8568c2ecf20Sopenharmony_ci <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>, 8578c2ecf20Sopenharmony_ci <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>, 8588c2ecf20Sopenharmony_ci <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>; 8598c2ecf20Sopenharmony_ci clocks = <&clk IMX8MM_CLK_ENET1_ROOT>, 8608c2ecf20Sopenharmony_ci <&clk IMX8MM_CLK_ENET1_ROOT>, 8618c2ecf20Sopenharmony_ci <&clk IMX8MM_CLK_ENET_TIMER>, 8628c2ecf20Sopenharmony_ci <&clk IMX8MM_CLK_ENET_REF>, 8638c2ecf20Sopenharmony_ci <&clk IMX8MM_CLK_ENET_PHY_REF>; 8648c2ecf20Sopenharmony_ci clock-names = "ipg", "ahb", "ptp", 8658c2ecf20Sopenharmony_ci "enet_clk_ref", "enet_out"; 8668c2ecf20Sopenharmony_ci assigned-clocks = <&clk IMX8MM_CLK_ENET_AXI>, 8678c2ecf20Sopenharmony_ci <&clk IMX8MM_CLK_ENET_TIMER>, 8688c2ecf20Sopenharmony_ci <&clk IMX8MM_CLK_ENET_REF>, 8698c2ecf20Sopenharmony_ci <&clk IMX8MM_CLK_ENET_PHY_REF>; 8708c2ecf20Sopenharmony_ci assigned-clock-parents = <&clk IMX8MM_SYS_PLL1_266M>, 8718c2ecf20Sopenharmony_ci <&clk IMX8MM_SYS_PLL2_100M>, 8728c2ecf20Sopenharmony_ci <&clk IMX8MM_SYS_PLL2_125M>, 8738c2ecf20Sopenharmony_ci <&clk IMX8MM_SYS_PLL2_50M>; 8748c2ecf20Sopenharmony_ci assigned-clock-rates = <0>, <100000000>, <125000000>, <0>; 8758c2ecf20Sopenharmony_ci fsl,num-tx-queues = <3>; 8768c2ecf20Sopenharmony_ci fsl,num-rx-queues = <3>; 8778c2ecf20Sopenharmony_ci status = "disabled"; 8788c2ecf20Sopenharmony_ci }; 8798c2ecf20Sopenharmony_ci 8808c2ecf20Sopenharmony_ci }; 8818c2ecf20Sopenharmony_ci 8828c2ecf20Sopenharmony_ci aips4: bus@32c00000 { 8838c2ecf20Sopenharmony_ci compatible = "fsl,aips-bus", "simple-bus"; 8848c2ecf20Sopenharmony_ci reg = <0x32c00000 0x400000>; 8858c2ecf20Sopenharmony_ci #address-cells = <1>; 8868c2ecf20Sopenharmony_ci #size-cells = <1>; 8878c2ecf20Sopenharmony_ci ranges = <0x32c00000 0x32c00000 0x400000>; 8888c2ecf20Sopenharmony_ci 8898c2ecf20Sopenharmony_ci usbotg1: usb@32e40000 { 8908c2ecf20Sopenharmony_ci compatible = "fsl,imx8mm-usb", "fsl,imx7d-usb"; 8918c2ecf20Sopenharmony_ci reg = <0x32e40000 0x200>; 8928c2ecf20Sopenharmony_ci interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>; 8938c2ecf20Sopenharmony_ci clocks = <&clk IMX8MM_CLK_USB1_CTRL_ROOT>; 8948c2ecf20Sopenharmony_ci clock-names = "usb1_ctrl_root_clk"; 8958c2ecf20Sopenharmony_ci assigned-clocks = <&clk IMX8MM_CLK_USB_BUS>; 8968c2ecf20Sopenharmony_ci assigned-clock-parents = <&clk IMX8MM_SYS_PLL2_500M>; 8978c2ecf20Sopenharmony_ci fsl,usbphy = <&usbphynop1>; 8988c2ecf20Sopenharmony_ci fsl,usbmisc = <&usbmisc1 0>; 8998c2ecf20Sopenharmony_ci status = "disabled"; 9008c2ecf20Sopenharmony_ci }; 9018c2ecf20Sopenharmony_ci 9028c2ecf20Sopenharmony_ci usbmisc1: usbmisc@32e40200 { 9038c2ecf20Sopenharmony_ci compatible = "fsl,imx8mm-usbmisc", "fsl,imx7d-usbmisc"; 9048c2ecf20Sopenharmony_ci #index-cells = <1>; 9058c2ecf20Sopenharmony_ci reg = <0x32e40200 0x200>; 9068c2ecf20Sopenharmony_ci }; 9078c2ecf20Sopenharmony_ci 9088c2ecf20Sopenharmony_ci usbotg2: usb@32e50000 { 9098c2ecf20Sopenharmony_ci compatible = "fsl,imx8mm-usb", "fsl,imx7d-usb"; 9108c2ecf20Sopenharmony_ci reg = <0x32e50000 0x200>; 9118c2ecf20Sopenharmony_ci interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>; 9128c2ecf20Sopenharmony_ci clocks = <&clk IMX8MM_CLK_USB1_CTRL_ROOT>; 9138c2ecf20Sopenharmony_ci clock-names = "usb1_ctrl_root_clk"; 9148c2ecf20Sopenharmony_ci assigned-clocks = <&clk IMX8MM_CLK_USB_BUS>; 9158c2ecf20Sopenharmony_ci assigned-clock-parents = <&clk IMX8MM_SYS_PLL2_500M>; 9168c2ecf20Sopenharmony_ci fsl,usbphy = <&usbphynop2>; 9178c2ecf20Sopenharmony_ci fsl,usbmisc = <&usbmisc2 0>; 9188c2ecf20Sopenharmony_ci status = "disabled"; 9198c2ecf20Sopenharmony_ci }; 9208c2ecf20Sopenharmony_ci 9218c2ecf20Sopenharmony_ci usbmisc2: usbmisc@32e50200 { 9228c2ecf20Sopenharmony_ci compatible = "fsl,imx8mm-usbmisc", "fsl,imx7d-usbmisc"; 9238c2ecf20Sopenharmony_ci #index-cells = <1>; 9248c2ecf20Sopenharmony_ci reg = <0x32e50200 0x200>; 9258c2ecf20Sopenharmony_ci }; 9268c2ecf20Sopenharmony_ci 9278c2ecf20Sopenharmony_ci }; 9288c2ecf20Sopenharmony_ci 9298c2ecf20Sopenharmony_ci dma_apbh: dma-controller@33000000 { 9308c2ecf20Sopenharmony_ci compatible = "fsl,imx7d-dma-apbh", "fsl,imx28-dma-apbh"; 9318c2ecf20Sopenharmony_ci reg = <0x33000000 0x2000>; 9328c2ecf20Sopenharmony_ci interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>, 9338c2ecf20Sopenharmony_ci <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>, 9348c2ecf20Sopenharmony_ci <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>, 9358c2ecf20Sopenharmony_ci <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>; 9368c2ecf20Sopenharmony_ci interrupt-names = "gpmi0", "gpmi1", "gpmi2", "gpmi3"; 9378c2ecf20Sopenharmony_ci #dma-cells = <1>; 9388c2ecf20Sopenharmony_ci dma-channels = <4>; 9398c2ecf20Sopenharmony_ci clocks = <&clk IMX8MM_CLK_NAND_USDHC_BUS_RAWNAND_CLK>; 9408c2ecf20Sopenharmony_ci }; 9418c2ecf20Sopenharmony_ci 9428c2ecf20Sopenharmony_ci gpmi: nand-controller@33002000 { 9438c2ecf20Sopenharmony_ci compatible = "fsl,imx8mm-gpmi-nand", "fsl,imx7d-gpmi-nand"; 9448c2ecf20Sopenharmony_ci #address-cells = <1>; 9458c2ecf20Sopenharmony_ci #size-cells = <0>; 9468c2ecf20Sopenharmony_ci reg = <0x33002000 0x2000>, <0x33004000 0x4000>; 9478c2ecf20Sopenharmony_ci reg-names = "gpmi-nand", "bch"; 9488c2ecf20Sopenharmony_ci interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>; 9498c2ecf20Sopenharmony_ci interrupt-names = "bch"; 9508c2ecf20Sopenharmony_ci clocks = <&clk IMX8MM_CLK_NAND_ROOT>, 9518c2ecf20Sopenharmony_ci <&clk IMX8MM_CLK_NAND_USDHC_BUS_RAWNAND_CLK>; 9528c2ecf20Sopenharmony_ci clock-names = "gpmi_io", "gpmi_bch_apb"; 9538c2ecf20Sopenharmony_ci dmas = <&dma_apbh 0>; 9548c2ecf20Sopenharmony_ci dma-names = "rx-tx"; 9558c2ecf20Sopenharmony_ci status = "disabled"; 9568c2ecf20Sopenharmony_ci }; 9578c2ecf20Sopenharmony_ci 9588c2ecf20Sopenharmony_ci gic: interrupt-controller@38800000 { 9598c2ecf20Sopenharmony_ci compatible = "arm,gic-v3"; 9608c2ecf20Sopenharmony_ci reg = <0x38800000 0x10000>, /* GIC Dist */ 9618c2ecf20Sopenharmony_ci <0x38880000 0xc0000>; /* GICR (RD_base + SGI_base) */ 9628c2ecf20Sopenharmony_ci #interrupt-cells = <3>; 9638c2ecf20Sopenharmony_ci interrupt-controller; 9648c2ecf20Sopenharmony_ci interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_HIGH>; 9658c2ecf20Sopenharmony_ci }; 9668c2ecf20Sopenharmony_ci 9678c2ecf20Sopenharmony_ci ddrc: memory-controller@3d400000 { 9688c2ecf20Sopenharmony_ci compatible = "fsl,imx8mm-ddrc", "fsl,imx8m-ddrc"; 9698c2ecf20Sopenharmony_ci reg = <0x3d400000 0x400000>; 9708c2ecf20Sopenharmony_ci clock-names = "core", "pll", "alt", "apb"; 9718c2ecf20Sopenharmony_ci clocks = <&clk IMX8MM_CLK_DRAM_CORE>, 9728c2ecf20Sopenharmony_ci <&clk IMX8MM_DRAM_PLL>, 9738c2ecf20Sopenharmony_ci <&clk IMX8MM_CLK_DRAM_ALT>, 9748c2ecf20Sopenharmony_ci <&clk IMX8MM_CLK_DRAM_APB>; 9758c2ecf20Sopenharmony_ci }; 9768c2ecf20Sopenharmony_ci 9778c2ecf20Sopenharmony_ci ddr-pmu@3d800000 { 9788c2ecf20Sopenharmony_ci compatible = "fsl,imx8mm-ddr-pmu", "fsl,imx8m-ddr-pmu"; 9798c2ecf20Sopenharmony_ci reg = <0x3d800000 0x400000>; 9808c2ecf20Sopenharmony_ci interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>; 9818c2ecf20Sopenharmony_ci }; 9828c2ecf20Sopenharmony_ci }; 9838c2ecf20Sopenharmony_ci}; 984