18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: (GPL-2.0+ OR MIT) 28c2ecf20Sopenharmony_ci/* 38c2ecf20Sopenharmony_ci * Device Tree Include file for Freescale Layerscape-1046A family SoC. 48c2ecf20Sopenharmony_ci * 58c2ecf20Sopenharmony_ci * Copyright 2016 Freescale Semiconductor, Inc. 68c2ecf20Sopenharmony_ci * Copyright 2018 NXP 78c2ecf20Sopenharmony_ci * 88c2ecf20Sopenharmony_ci * Shaohui Xie <Shaohui.Xie@nxp.com> 98c2ecf20Sopenharmony_ci */ 108c2ecf20Sopenharmony_ci 118c2ecf20Sopenharmony_ci/dts-v1/; 128c2ecf20Sopenharmony_ci 138c2ecf20Sopenharmony_ci#include "fsl-ls1046a.dtsi" 148c2ecf20Sopenharmony_ci 158c2ecf20Sopenharmony_ci/ { 168c2ecf20Sopenharmony_ci model = "LS1046A QDS Board"; 178c2ecf20Sopenharmony_ci compatible = "fsl,ls1046a-qds", "fsl,ls1046a"; 188c2ecf20Sopenharmony_ci 198c2ecf20Sopenharmony_ci aliases { 208c2ecf20Sopenharmony_ci gpio0 = &gpio0; 218c2ecf20Sopenharmony_ci gpio1 = &gpio1; 228c2ecf20Sopenharmony_ci gpio2 = &gpio2; 238c2ecf20Sopenharmony_ci gpio3 = &gpio3; 248c2ecf20Sopenharmony_ci serial0 = &duart0; 258c2ecf20Sopenharmony_ci serial1 = &duart1; 268c2ecf20Sopenharmony_ci serial2 = &duart2; 278c2ecf20Sopenharmony_ci serial3 = &duart3; 288c2ecf20Sopenharmony_ci }; 298c2ecf20Sopenharmony_ci 308c2ecf20Sopenharmony_ci chosen { 318c2ecf20Sopenharmony_ci stdout-path = "serial0:115200n8"; 328c2ecf20Sopenharmony_ci }; 338c2ecf20Sopenharmony_ci}; 348c2ecf20Sopenharmony_ci 358c2ecf20Sopenharmony_ci&dspi { 368c2ecf20Sopenharmony_ci bus-num = <0>; 378c2ecf20Sopenharmony_ci status = "okay"; 388c2ecf20Sopenharmony_ci 398c2ecf20Sopenharmony_ci flash@0 { 408c2ecf20Sopenharmony_ci #address-cells = <1>; 418c2ecf20Sopenharmony_ci #size-cells = <1>; 428c2ecf20Sopenharmony_ci compatible = "n25q128a11", "jedec,spi-nor"; 438c2ecf20Sopenharmony_ci reg = <0>; 448c2ecf20Sopenharmony_ci spi-max-frequency = <10000000>; 458c2ecf20Sopenharmony_ci }; 468c2ecf20Sopenharmony_ci 478c2ecf20Sopenharmony_ci flash@1 { 488c2ecf20Sopenharmony_ci #address-cells = <1>; 498c2ecf20Sopenharmony_ci #size-cells = <1>; 508c2ecf20Sopenharmony_ci compatible = "sst25wf040b", "jedec,spi-nor"; 518c2ecf20Sopenharmony_ci spi-cpol; 528c2ecf20Sopenharmony_ci spi-cpha; 538c2ecf20Sopenharmony_ci reg = <1>; 548c2ecf20Sopenharmony_ci spi-max-frequency = <10000000>; 558c2ecf20Sopenharmony_ci }; 568c2ecf20Sopenharmony_ci 578c2ecf20Sopenharmony_ci flash@2 { 588c2ecf20Sopenharmony_ci #address-cells = <1>; 598c2ecf20Sopenharmony_ci #size-cells = <1>; 608c2ecf20Sopenharmony_ci compatible = "en25s64", "jedec,spi-nor"; 618c2ecf20Sopenharmony_ci spi-cpol; 628c2ecf20Sopenharmony_ci spi-cpha; 638c2ecf20Sopenharmony_ci reg = <2>; 648c2ecf20Sopenharmony_ci spi-max-frequency = <10000000>; 658c2ecf20Sopenharmony_ci }; 668c2ecf20Sopenharmony_ci}; 678c2ecf20Sopenharmony_ci 688c2ecf20Sopenharmony_ci&duart0 { 698c2ecf20Sopenharmony_ci status = "okay"; 708c2ecf20Sopenharmony_ci}; 718c2ecf20Sopenharmony_ci 728c2ecf20Sopenharmony_ci&duart1 { 738c2ecf20Sopenharmony_ci status = "okay"; 748c2ecf20Sopenharmony_ci}; 758c2ecf20Sopenharmony_ci 768c2ecf20Sopenharmony_ci&i2c0 { 778c2ecf20Sopenharmony_ci status = "okay"; 788c2ecf20Sopenharmony_ci 798c2ecf20Sopenharmony_ci pca9547@77 { 808c2ecf20Sopenharmony_ci compatible = "nxp,pca9547"; 818c2ecf20Sopenharmony_ci reg = <0x77>; 828c2ecf20Sopenharmony_ci #address-cells = <1>; 838c2ecf20Sopenharmony_ci #size-cells = <0>; 848c2ecf20Sopenharmony_ci 858c2ecf20Sopenharmony_ci i2c@2 { 868c2ecf20Sopenharmony_ci #address-cells = <1>; 878c2ecf20Sopenharmony_ci #size-cells = <0>; 888c2ecf20Sopenharmony_ci reg = <0x2>; 898c2ecf20Sopenharmony_ci 908c2ecf20Sopenharmony_ci ina220@40 { 918c2ecf20Sopenharmony_ci compatible = "ti,ina220"; 928c2ecf20Sopenharmony_ci reg = <0x40>; 938c2ecf20Sopenharmony_ci shunt-resistor = <1000>; 948c2ecf20Sopenharmony_ci }; 958c2ecf20Sopenharmony_ci 968c2ecf20Sopenharmony_ci ina220@41 { 978c2ecf20Sopenharmony_ci compatible = "ti,ina220"; 988c2ecf20Sopenharmony_ci reg = <0x41>; 998c2ecf20Sopenharmony_ci shunt-resistor = <1000>; 1008c2ecf20Sopenharmony_ci }; 1018c2ecf20Sopenharmony_ci }; 1028c2ecf20Sopenharmony_ci 1038c2ecf20Sopenharmony_ci i2c@3 { 1048c2ecf20Sopenharmony_ci #address-cells = <1>; 1058c2ecf20Sopenharmony_ci #size-cells = <0>; 1068c2ecf20Sopenharmony_ci reg = <0x3>; 1078c2ecf20Sopenharmony_ci 1088c2ecf20Sopenharmony_ci rtc@51 { 1098c2ecf20Sopenharmony_ci compatible = "nxp,pcf2129"; 1108c2ecf20Sopenharmony_ci reg = <0x51>; 1118c2ecf20Sopenharmony_ci /* IRQ10_B */ 1128c2ecf20Sopenharmony_ci interrupts = <0 150 0x4>; 1138c2ecf20Sopenharmony_ci }; 1148c2ecf20Sopenharmony_ci 1158c2ecf20Sopenharmony_ci eeprom@56 { 1168c2ecf20Sopenharmony_ci compatible = "atmel,24c512"; 1178c2ecf20Sopenharmony_ci reg = <0x56>; 1188c2ecf20Sopenharmony_ci }; 1198c2ecf20Sopenharmony_ci 1208c2ecf20Sopenharmony_ci eeprom@57 { 1218c2ecf20Sopenharmony_ci compatible = "atmel,24c512"; 1228c2ecf20Sopenharmony_ci reg = <0x57>; 1238c2ecf20Sopenharmony_ci }; 1248c2ecf20Sopenharmony_ci 1258c2ecf20Sopenharmony_ci temp-sensor@4c { 1268c2ecf20Sopenharmony_ci compatible = "adi,adt7461a"; 1278c2ecf20Sopenharmony_ci reg = <0x4c>; 1288c2ecf20Sopenharmony_ci }; 1298c2ecf20Sopenharmony_ci }; 1308c2ecf20Sopenharmony_ci }; 1318c2ecf20Sopenharmony_ci}; 1328c2ecf20Sopenharmony_ci 1338c2ecf20Sopenharmony_ci&ifc { 1348c2ecf20Sopenharmony_ci #address-cells = <2>; 1358c2ecf20Sopenharmony_ci #size-cells = <1>; 1368c2ecf20Sopenharmony_ci /* NOR, NAND Flashes and FPGA on board */ 1378c2ecf20Sopenharmony_ci ranges = <0x0 0x0 0x0 0x60000000 0x08000000 1388c2ecf20Sopenharmony_ci 0x1 0x0 0x0 0x7e800000 0x00010000 1398c2ecf20Sopenharmony_ci 0x2 0x0 0x0 0x7fb00000 0x00000100>; 1408c2ecf20Sopenharmony_ci status = "okay"; 1418c2ecf20Sopenharmony_ci 1428c2ecf20Sopenharmony_ci nor@0,0 { 1438c2ecf20Sopenharmony_ci compatible = "cfi-flash"; 1448c2ecf20Sopenharmony_ci reg = <0x0 0x0 0x8000000>; 1458c2ecf20Sopenharmony_ci big-endian; 1468c2ecf20Sopenharmony_ci bank-width = <2>; 1478c2ecf20Sopenharmony_ci device-width = <1>; 1488c2ecf20Sopenharmony_ci }; 1498c2ecf20Sopenharmony_ci 1508c2ecf20Sopenharmony_ci nand@1,0 { 1518c2ecf20Sopenharmony_ci compatible = "fsl,ifc-nand"; 1528c2ecf20Sopenharmony_ci reg = <0x1 0x0 0x10000>; 1538c2ecf20Sopenharmony_ci }; 1548c2ecf20Sopenharmony_ci 1558c2ecf20Sopenharmony_ci fpga: board-control@2,0 { 1568c2ecf20Sopenharmony_ci compatible = "fsl,ls1046aqds-fpga", "fsl,fpga-qixis"; 1578c2ecf20Sopenharmony_ci reg = <0x2 0x0 0x0000100>; 1588c2ecf20Sopenharmony_ci }; 1598c2ecf20Sopenharmony_ci}; 1608c2ecf20Sopenharmony_ci 1618c2ecf20Sopenharmony_ci&lpuart0 { 1628c2ecf20Sopenharmony_ci status = "okay"; 1638c2ecf20Sopenharmony_ci}; 1648c2ecf20Sopenharmony_ci 1658c2ecf20Sopenharmony_ci&qspi { 1668c2ecf20Sopenharmony_ci status = "okay"; 1678c2ecf20Sopenharmony_ci 1688c2ecf20Sopenharmony_ci qflash0: flash@0 { 1698c2ecf20Sopenharmony_ci compatible = "spansion,m25p80"; 1708c2ecf20Sopenharmony_ci #address-cells = <1>; 1718c2ecf20Sopenharmony_ci #size-cells = <1>; 1728c2ecf20Sopenharmony_ci spi-max-frequency = <20000000>; 1738c2ecf20Sopenharmony_ci spi-rx-bus-width = <4>; 1748c2ecf20Sopenharmony_ci spi-tx-bus-width = <4>; 1758c2ecf20Sopenharmony_ci reg = <0>; 1768c2ecf20Sopenharmony_ci }; 1778c2ecf20Sopenharmony_ci}; 1788c2ecf20Sopenharmony_ci 1798c2ecf20Sopenharmony_ci#include "fsl-ls1046-post.dtsi" 180