18c2ecf20Sopenharmony_ci/* 28c2ecf20Sopenharmony_ci * Header for MultiMediaCard (MMC) 38c2ecf20Sopenharmony_ci * 48c2ecf20Sopenharmony_ci * Copyright 2002 Hewlett-Packard Company 58c2ecf20Sopenharmony_ci * 68c2ecf20Sopenharmony_ci * Use consistent with the GNU GPL is permitted, 78c2ecf20Sopenharmony_ci * provided that this copyright notice is 88c2ecf20Sopenharmony_ci * preserved in its entirety in all copies and derived works. 98c2ecf20Sopenharmony_ci * 108c2ecf20Sopenharmony_ci * HEWLETT-PACKARD COMPANY MAKES NO WARRANTIES, EXPRESSED OR IMPLIED, 118c2ecf20Sopenharmony_ci * AS TO THE USEFULNESS OR CORRECTNESS OF THIS CODE OR ITS 128c2ecf20Sopenharmony_ci * FITNESS FOR ANY PARTICULAR PURPOSE. 138c2ecf20Sopenharmony_ci * 148c2ecf20Sopenharmony_ci * Many thanks to Alessandro Rubini and Jonathan Corbet! 158c2ecf20Sopenharmony_ci * 168c2ecf20Sopenharmony_ci * Based strongly on code by: 178c2ecf20Sopenharmony_ci * 188c2ecf20Sopenharmony_ci * Author: Yong-iL Joh <tolkien@mizi.com> 198c2ecf20Sopenharmony_ci * 208c2ecf20Sopenharmony_ci * Author: Andrew Christian 218c2ecf20Sopenharmony_ci * 15 May 2002 228c2ecf20Sopenharmony_ci */ 238c2ecf20Sopenharmony_ci 248c2ecf20Sopenharmony_ci#ifndef LINUX_MMC_MMC_H 258c2ecf20Sopenharmony_ci#define LINUX_MMC_MMC_H 268c2ecf20Sopenharmony_ci 278c2ecf20Sopenharmony_ci#include <linux/types.h> 288c2ecf20Sopenharmony_ci 298c2ecf20Sopenharmony_ci/* Standard MMC commands (4.1) type argument response */ 308c2ecf20Sopenharmony_ci /* class 1 */ 318c2ecf20Sopenharmony_ci#define MMC_GO_IDLE_STATE 0 /* bc */ 328c2ecf20Sopenharmony_ci#define MMC_SEND_OP_COND 1 /* bcr [31:0] OCR R3 */ 338c2ecf20Sopenharmony_ci#define MMC_ALL_SEND_CID 2 /* bcr R2 */ 348c2ecf20Sopenharmony_ci#define MMC_SET_RELATIVE_ADDR 3 /* ac [31:16] RCA R1 */ 358c2ecf20Sopenharmony_ci#define MMC_SET_DSR 4 /* bc [31:16] RCA */ 368c2ecf20Sopenharmony_ci#define MMC_SLEEP_AWAKE 5 /* ac [31:16] RCA 15:flg R1b */ 378c2ecf20Sopenharmony_ci#define MMC_SWITCH 6 /* ac [31:0] See below R1b */ 388c2ecf20Sopenharmony_ci#define MMC_SELECT_CARD 7 /* ac [31:16] RCA R1 */ 398c2ecf20Sopenharmony_ci#define MMC_SEND_EXT_CSD 8 /* adtc R1 */ 408c2ecf20Sopenharmony_ci#define MMC_SEND_CSD 9 /* ac [31:16] RCA R2 */ 418c2ecf20Sopenharmony_ci#define MMC_SEND_CID 10 /* ac [31:16] RCA R2 */ 428c2ecf20Sopenharmony_ci#define MMC_READ_DAT_UNTIL_STOP 11 /* adtc [31:0] dadr R1 */ 438c2ecf20Sopenharmony_ci#define MMC_STOP_TRANSMISSION 12 /* ac R1b */ 448c2ecf20Sopenharmony_ci#define MMC_SEND_STATUS 13 /* ac [31:16] RCA R1 */ 458c2ecf20Sopenharmony_ci#define MMC_BUS_TEST_R 14 /* adtc R1 */ 468c2ecf20Sopenharmony_ci#define MMC_GO_INACTIVE_STATE 15 /* ac [31:16] RCA */ 478c2ecf20Sopenharmony_ci#define MMC_BUS_TEST_W 19 /* adtc R1 */ 488c2ecf20Sopenharmony_ci#define MMC_SPI_READ_OCR 58 /* spi spi_R3 */ 498c2ecf20Sopenharmony_ci#define MMC_SPI_CRC_ON_OFF 59 /* spi [0:0] flag spi_R1 */ 508c2ecf20Sopenharmony_ci 518c2ecf20Sopenharmony_ci /* class 2 */ 528c2ecf20Sopenharmony_ci#define MMC_SET_BLOCKLEN 16 /* ac [31:0] block len R1 */ 538c2ecf20Sopenharmony_ci#define MMC_READ_SINGLE_BLOCK 17 /* adtc [31:0] data addr R1 */ 548c2ecf20Sopenharmony_ci#define MMC_READ_MULTIPLE_BLOCK 18 /* adtc [31:0] data addr R1 */ 558c2ecf20Sopenharmony_ci#define MMC_SEND_TUNING_BLOCK 19 /* adtc R1 */ 568c2ecf20Sopenharmony_ci#define MMC_SEND_TUNING_BLOCK_HS200 21 /* adtc R1 */ 578c2ecf20Sopenharmony_ci 588c2ecf20Sopenharmony_ci /* class 3 */ 598c2ecf20Sopenharmony_ci#define MMC_WRITE_DAT_UNTIL_STOP 20 /* adtc [31:0] data addr R1 */ 608c2ecf20Sopenharmony_ci 618c2ecf20Sopenharmony_ci /* class 4 */ 628c2ecf20Sopenharmony_ci#define MMC_SET_BLOCK_COUNT 23 /* adtc [31:0] data addr R1 */ 638c2ecf20Sopenharmony_ci#define MMC_WRITE_BLOCK 24 /* adtc [31:0] data addr R1 */ 648c2ecf20Sopenharmony_ci#define MMC_WRITE_MULTIPLE_BLOCK 25 /* adtc R1 */ 658c2ecf20Sopenharmony_ci#define MMC_PROGRAM_CID 26 /* adtc R1 */ 668c2ecf20Sopenharmony_ci#define MMC_PROGRAM_CSD 27 /* adtc R1 */ 678c2ecf20Sopenharmony_ci 688c2ecf20Sopenharmony_ci /* class 6 */ 698c2ecf20Sopenharmony_ci#define MMC_SET_WRITE_PROT 28 /* ac [31:0] data addr R1b */ 708c2ecf20Sopenharmony_ci#define MMC_CLR_WRITE_PROT 29 /* ac [31:0] data addr R1b */ 718c2ecf20Sopenharmony_ci#define MMC_SEND_WRITE_PROT 30 /* adtc [31:0] wpdata addr R1 */ 728c2ecf20Sopenharmony_ci 738c2ecf20Sopenharmony_ci /* class 5 */ 748c2ecf20Sopenharmony_ci#define MMC_ERASE_GROUP_START 35 /* ac [31:0] data addr R1 */ 758c2ecf20Sopenharmony_ci#define MMC_ERASE_GROUP_END 36 /* ac [31:0] data addr R1 */ 768c2ecf20Sopenharmony_ci#define MMC_ERASE 38 /* ac R1b */ 778c2ecf20Sopenharmony_ci 788c2ecf20Sopenharmony_ci /* class 9 */ 798c2ecf20Sopenharmony_ci#define MMC_FAST_IO 39 /* ac <Complex> R4 */ 808c2ecf20Sopenharmony_ci#define MMC_GO_IRQ_STATE 40 /* bcr R5 */ 818c2ecf20Sopenharmony_ci 828c2ecf20Sopenharmony_ci /* class 7 */ 838c2ecf20Sopenharmony_ci#define MMC_LOCK_UNLOCK 42 /* adtc R1b */ 848c2ecf20Sopenharmony_ci 858c2ecf20Sopenharmony_ci /* class 8 */ 868c2ecf20Sopenharmony_ci#define MMC_APP_CMD 55 /* ac [31:16] RCA R1 */ 878c2ecf20Sopenharmony_ci#define MMC_GEN_CMD 56 /* adtc [0] RD/WR R1 */ 888c2ecf20Sopenharmony_ci 898c2ecf20Sopenharmony_ci /* class 11 */ 908c2ecf20Sopenharmony_ci#define MMC_QUE_TASK_PARAMS 44 /* ac [20:16] task id R1 */ 918c2ecf20Sopenharmony_ci#define MMC_QUE_TASK_ADDR 45 /* ac [31:0] data addr R1 */ 928c2ecf20Sopenharmony_ci#define MMC_EXECUTE_READ_TASK 46 /* adtc [20:16] task id R1 */ 938c2ecf20Sopenharmony_ci#define MMC_EXECUTE_WRITE_TASK 47 /* adtc [20:16] task id R1 */ 948c2ecf20Sopenharmony_ci#define MMC_CMDQ_TASK_MGMT 48 /* ac [20:16] task id R1b */ 958c2ecf20Sopenharmony_ci 968c2ecf20Sopenharmony_cistatic inline bool mmc_op_multi(u32 opcode) 978c2ecf20Sopenharmony_ci{ 988c2ecf20Sopenharmony_ci return opcode == MMC_WRITE_MULTIPLE_BLOCK || 998c2ecf20Sopenharmony_ci opcode == MMC_READ_MULTIPLE_BLOCK; 1008c2ecf20Sopenharmony_ci} 1018c2ecf20Sopenharmony_ci 1028c2ecf20Sopenharmony_ci/* 1038c2ecf20Sopenharmony_ci * MMC_SWITCH argument format: 1048c2ecf20Sopenharmony_ci * 1058c2ecf20Sopenharmony_ci * [31:26] Always 0 1068c2ecf20Sopenharmony_ci * [25:24] Access Mode 1078c2ecf20Sopenharmony_ci * [23:16] Location of target Byte in EXT_CSD 1088c2ecf20Sopenharmony_ci * [15:08] Value Byte 1098c2ecf20Sopenharmony_ci * [07:03] Always 0 1108c2ecf20Sopenharmony_ci * [02:00] Command Set 1118c2ecf20Sopenharmony_ci */ 1128c2ecf20Sopenharmony_ci 1138c2ecf20Sopenharmony_ci/* 1148c2ecf20Sopenharmony_ci MMC status in R1, for native mode (SPI bits are different) 1158c2ecf20Sopenharmony_ci Type 1168c2ecf20Sopenharmony_ci e : error bit 1178c2ecf20Sopenharmony_ci s : status bit 1188c2ecf20Sopenharmony_ci r : detected and set for the actual command response 1198c2ecf20Sopenharmony_ci x : detected and set during command execution. the host must poll 1208c2ecf20Sopenharmony_ci the card by sending status command in order to read these bits. 1218c2ecf20Sopenharmony_ci Clear condition 1228c2ecf20Sopenharmony_ci a : according to the card state 1238c2ecf20Sopenharmony_ci b : always related to the previous command. Reception of 1248c2ecf20Sopenharmony_ci a valid command will clear it (with a delay of one command) 1258c2ecf20Sopenharmony_ci c : clear by read 1268c2ecf20Sopenharmony_ci */ 1278c2ecf20Sopenharmony_ci 1288c2ecf20Sopenharmony_ci#define R1_OUT_OF_RANGE (1 << 31) /* er, c */ 1298c2ecf20Sopenharmony_ci#define R1_ADDRESS_ERROR (1 << 30) /* erx, c */ 1308c2ecf20Sopenharmony_ci#define R1_BLOCK_LEN_ERROR (1 << 29) /* er, c */ 1318c2ecf20Sopenharmony_ci#define R1_ERASE_SEQ_ERROR (1 << 28) /* er, c */ 1328c2ecf20Sopenharmony_ci#define R1_ERASE_PARAM (1 << 27) /* ex, c */ 1338c2ecf20Sopenharmony_ci#define R1_WP_VIOLATION (1 << 26) /* erx, c */ 1348c2ecf20Sopenharmony_ci#define R1_CARD_IS_LOCKED (1 << 25) /* sx, a */ 1358c2ecf20Sopenharmony_ci#define R1_LOCK_UNLOCK_FAILED (1 << 24) /* erx, c */ 1368c2ecf20Sopenharmony_ci#define R1_COM_CRC_ERROR (1 << 23) /* er, b */ 1378c2ecf20Sopenharmony_ci#define R1_ILLEGAL_COMMAND (1 << 22) /* er, b */ 1388c2ecf20Sopenharmony_ci#define R1_CARD_ECC_FAILED (1 << 21) /* ex, c */ 1398c2ecf20Sopenharmony_ci#define R1_CC_ERROR (1 << 20) /* erx, c */ 1408c2ecf20Sopenharmony_ci#define R1_ERROR (1 << 19) /* erx, c */ 1418c2ecf20Sopenharmony_ci#define R1_UNDERRUN (1 << 18) /* ex, c */ 1428c2ecf20Sopenharmony_ci#define R1_OVERRUN (1 << 17) /* ex, c */ 1438c2ecf20Sopenharmony_ci#define R1_CID_CSD_OVERWRITE (1 << 16) /* erx, c, CID/CSD overwrite */ 1448c2ecf20Sopenharmony_ci#define R1_WP_ERASE_SKIP (1 << 15) /* sx, c */ 1458c2ecf20Sopenharmony_ci#define R1_CARD_ECC_DISABLED (1 << 14) /* sx, a */ 1468c2ecf20Sopenharmony_ci#define R1_ERASE_RESET (1 << 13) /* sr, c */ 1478c2ecf20Sopenharmony_ci#define R1_STATUS(x) (x & 0xFFF9A000) 1488c2ecf20Sopenharmony_ci#define R1_CURRENT_STATE(x) ((x & 0x00001E00) >> 9) /* sx, b (4 bits) */ 1498c2ecf20Sopenharmony_ci#define R1_READY_FOR_DATA (1 << 8) /* sx, a */ 1508c2ecf20Sopenharmony_ci#define R1_SWITCH_ERROR (1 << 7) /* sx, c */ 1518c2ecf20Sopenharmony_ci#define R1_EXCEPTION_EVENT (1 << 6) /* sr, a */ 1528c2ecf20Sopenharmony_ci#define R1_APP_CMD (1 << 5) /* sr, c */ 1538c2ecf20Sopenharmony_ci 1548c2ecf20Sopenharmony_ci#define R1_STATE_IDLE 0 1558c2ecf20Sopenharmony_ci#define R1_STATE_READY 1 1568c2ecf20Sopenharmony_ci#define R1_STATE_IDENT 2 1578c2ecf20Sopenharmony_ci#define R1_STATE_STBY 3 1588c2ecf20Sopenharmony_ci#define R1_STATE_TRAN 4 1598c2ecf20Sopenharmony_ci#define R1_STATE_DATA 5 1608c2ecf20Sopenharmony_ci#define R1_STATE_RCV 6 1618c2ecf20Sopenharmony_ci#define R1_STATE_PRG 7 1628c2ecf20Sopenharmony_ci#define R1_STATE_DIS 8 1638c2ecf20Sopenharmony_ci 1648c2ecf20Sopenharmony_cistatic inline bool mmc_ready_for_data(u32 status) 1658c2ecf20Sopenharmony_ci{ 1668c2ecf20Sopenharmony_ci /* 1678c2ecf20Sopenharmony_ci * Some cards mishandle the status bits, so make sure to check both the 1688c2ecf20Sopenharmony_ci * busy indication and the card state. 1698c2ecf20Sopenharmony_ci */ 1708c2ecf20Sopenharmony_ci return status & R1_READY_FOR_DATA && 1718c2ecf20Sopenharmony_ci R1_CURRENT_STATE(status) == R1_STATE_TRAN; 1728c2ecf20Sopenharmony_ci} 1738c2ecf20Sopenharmony_ci 1748c2ecf20Sopenharmony_ci/* 1758c2ecf20Sopenharmony_ci * MMC/SD in SPI mode reports R1 status always, and R2 for SEND_STATUS 1768c2ecf20Sopenharmony_ci * R1 is the low order byte; R2 is the next highest byte, when present. 1778c2ecf20Sopenharmony_ci */ 1788c2ecf20Sopenharmony_ci#define R1_SPI_IDLE (1 << 0) 1798c2ecf20Sopenharmony_ci#define R1_SPI_ERASE_RESET (1 << 1) 1808c2ecf20Sopenharmony_ci#define R1_SPI_ILLEGAL_COMMAND (1 << 2) 1818c2ecf20Sopenharmony_ci#define R1_SPI_COM_CRC (1 << 3) 1828c2ecf20Sopenharmony_ci#define R1_SPI_ERASE_SEQ (1 << 4) 1838c2ecf20Sopenharmony_ci#define R1_SPI_ADDRESS (1 << 5) 1848c2ecf20Sopenharmony_ci#define R1_SPI_PARAMETER (1 << 6) 1858c2ecf20Sopenharmony_ci/* R1 bit 7 is always zero */ 1868c2ecf20Sopenharmony_ci#define R2_SPI_CARD_LOCKED (1 << 8) 1878c2ecf20Sopenharmony_ci#define R2_SPI_WP_ERASE_SKIP (1 << 9) /* or lock/unlock fail */ 1888c2ecf20Sopenharmony_ci#define R2_SPI_LOCK_UNLOCK_FAIL R2_SPI_WP_ERASE_SKIP 1898c2ecf20Sopenharmony_ci#define R2_SPI_ERROR (1 << 10) 1908c2ecf20Sopenharmony_ci#define R2_SPI_CC_ERROR (1 << 11) 1918c2ecf20Sopenharmony_ci#define R2_SPI_CARD_ECC_ERROR (1 << 12) 1928c2ecf20Sopenharmony_ci#define R2_SPI_WP_VIOLATION (1 << 13) 1938c2ecf20Sopenharmony_ci#define R2_SPI_ERASE_PARAM (1 << 14) 1948c2ecf20Sopenharmony_ci#define R2_SPI_OUT_OF_RANGE (1 << 15) /* or CSD overwrite */ 1958c2ecf20Sopenharmony_ci#define R2_SPI_CSD_OVERWRITE R2_SPI_OUT_OF_RANGE 1968c2ecf20Sopenharmony_ci 1978c2ecf20Sopenharmony_ci/* 1988c2ecf20Sopenharmony_ci * OCR bits are mostly in host.h 1998c2ecf20Sopenharmony_ci */ 2008c2ecf20Sopenharmony_ci#define MMC_CARD_BUSY 0x80000000 /* Card Power up status bit */ 2018c2ecf20Sopenharmony_ci 2028c2ecf20Sopenharmony_ci/* 2038c2ecf20Sopenharmony_ci * Card Command Classes (CCC) 2048c2ecf20Sopenharmony_ci */ 2058c2ecf20Sopenharmony_ci#define CCC_BASIC (1<<0) /* (0) Basic protocol functions */ 2068c2ecf20Sopenharmony_ci /* (CMD0,1,2,3,4,7,9,10,12,13,15) */ 2078c2ecf20Sopenharmony_ci /* (and for SPI, CMD58,59) */ 2088c2ecf20Sopenharmony_ci#define CCC_STREAM_READ (1<<1) /* (1) Stream read commands */ 2098c2ecf20Sopenharmony_ci /* (CMD11) */ 2108c2ecf20Sopenharmony_ci#define CCC_BLOCK_READ (1<<2) /* (2) Block read commands */ 2118c2ecf20Sopenharmony_ci /* (CMD16,17,18) */ 2128c2ecf20Sopenharmony_ci#define CCC_STREAM_WRITE (1<<3) /* (3) Stream write commands */ 2138c2ecf20Sopenharmony_ci /* (CMD20) */ 2148c2ecf20Sopenharmony_ci#define CCC_BLOCK_WRITE (1<<4) /* (4) Block write commands */ 2158c2ecf20Sopenharmony_ci /* (CMD16,24,25,26,27) */ 2168c2ecf20Sopenharmony_ci#define CCC_ERASE (1<<5) /* (5) Ability to erase blocks */ 2178c2ecf20Sopenharmony_ci /* (CMD32,33,34,35,36,37,38,39) */ 2188c2ecf20Sopenharmony_ci#define CCC_WRITE_PROT (1<<6) /* (6) Able to write protect blocks */ 2198c2ecf20Sopenharmony_ci /* (CMD28,29,30) */ 2208c2ecf20Sopenharmony_ci#define CCC_LOCK_CARD (1<<7) /* (7) Able to lock down card */ 2218c2ecf20Sopenharmony_ci /* (CMD16,CMD42) */ 2228c2ecf20Sopenharmony_ci#define CCC_APP_SPEC (1<<8) /* (8) Application specific */ 2238c2ecf20Sopenharmony_ci /* (CMD55,56,57,ACMD*) */ 2248c2ecf20Sopenharmony_ci#define CCC_IO_MODE (1<<9) /* (9) I/O mode */ 2258c2ecf20Sopenharmony_ci /* (CMD5,39,40,52,53) */ 2268c2ecf20Sopenharmony_ci#define CCC_SWITCH (1<<10) /* (10) High speed switch */ 2278c2ecf20Sopenharmony_ci /* (CMD6,34,35,36,37,50) */ 2288c2ecf20Sopenharmony_ci /* (11) Reserved */ 2298c2ecf20Sopenharmony_ci /* (CMD?) */ 2308c2ecf20Sopenharmony_ci 2318c2ecf20Sopenharmony_ci/* 2328c2ecf20Sopenharmony_ci * CSD field definitions 2338c2ecf20Sopenharmony_ci */ 2348c2ecf20Sopenharmony_ci 2358c2ecf20Sopenharmony_ci#define CSD_STRUCT_VER_1_0 0 /* Valid for system specification 1.0 - 1.2 */ 2368c2ecf20Sopenharmony_ci#define CSD_STRUCT_VER_1_1 1 /* Valid for system specification 1.4 - 2.2 */ 2378c2ecf20Sopenharmony_ci#define CSD_STRUCT_VER_1_2 2 /* Valid for system specification 3.1 - 3.2 - 3.31 - 4.0 - 4.1 */ 2388c2ecf20Sopenharmony_ci#define CSD_STRUCT_EXT_CSD 3 /* Version is coded in CSD_STRUCTURE in EXT_CSD */ 2398c2ecf20Sopenharmony_ci 2408c2ecf20Sopenharmony_ci#define CSD_SPEC_VER_0 0 /* Implements system specification 1.0 - 1.2 */ 2418c2ecf20Sopenharmony_ci#define CSD_SPEC_VER_1 1 /* Implements system specification 1.4 */ 2428c2ecf20Sopenharmony_ci#define CSD_SPEC_VER_2 2 /* Implements system specification 2.0 - 2.2 */ 2438c2ecf20Sopenharmony_ci#define CSD_SPEC_VER_3 3 /* Implements system specification 3.1 - 3.2 - 3.31 */ 2448c2ecf20Sopenharmony_ci#define CSD_SPEC_VER_4 4 /* Implements system specification 4.0 - 4.1 */ 2458c2ecf20Sopenharmony_ci 2468c2ecf20Sopenharmony_ci/* 2478c2ecf20Sopenharmony_ci * EXT_CSD fields 2488c2ecf20Sopenharmony_ci */ 2498c2ecf20Sopenharmony_ci 2508c2ecf20Sopenharmony_ci#define EXT_CSD_CMDQ_MODE_EN 15 /* R/W */ 2518c2ecf20Sopenharmony_ci#define EXT_CSD_FLUSH_CACHE 32 /* W */ 2528c2ecf20Sopenharmony_ci#define EXT_CSD_CACHE_CTRL 33 /* R/W */ 2538c2ecf20Sopenharmony_ci#define EXT_CSD_POWER_OFF_NOTIFICATION 34 /* R/W */ 2548c2ecf20Sopenharmony_ci#define EXT_CSD_PACKED_FAILURE_INDEX 35 /* RO */ 2558c2ecf20Sopenharmony_ci#define EXT_CSD_PACKED_CMD_STATUS 36 /* RO */ 2568c2ecf20Sopenharmony_ci#define EXT_CSD_EXP_EVENTS_STATUS 54 /* RO, 2 bytes */ 2578c2ecf20Sopenharmony_ci#define EXT_CSD_EXP_EVENTS_CTRL 56 /* R/W, 2 bytes */ 2588c2ecf20Sopenharmony_ci#define EXT_CSD_DATA_SECTOR_SIZE 61 /* R */ 2598c2ecf20Sopenharmony_ci#define EXT_CSD_GP_SIZE_MULT 143 /* R/W */ 2608c2ecf20Sopenharmony_ci#define EXT_CSD_PARTITION_SETTING_COMPLETED 155 /* R/W */ 2618c2ecf20Sopenharmony_ci#define EXT_CSD_PARTITION_ATTRIBUTE 156 /* R/W */ 2628c2ecf20Sopenharmony_ci#define EXT_CSD_PARTITION_SUPPORT 160 /* RO */ 2638c2ecf20Sopenharmony_ci#define EXT_CSD_HPI_MGMT 161 /* R/W */ 2648c2ecf20Sopenharmony_ci#define EXT_CSD_RST_N_FUNCTION 162 /* R/W */ 2658c2ecf20Sopenharmony_ci#define EXT_CSD_BKOPS_EN 163 /* R/W */ 2668c2ecf20Sopenharmony_ci#define EXT_CSD_BKOPS_START 164 /* W */ 2678c2ecf20Sopenharmony_ci#define EXT_CSD_SANITIZE_START 165 /* W */ 2688c2ecf20Sopenharmony_ci#define EXT_CSD_WR_REL_PARAM 166 /* RO */ 2698c2ecf20Sopenharmony_ci#define EXT_CSD_RPMB_MULT 168 /* RO */ 2708c2ecf20Sopenharmony_ci#define EXT_CSD_FW_CONFIG 169 /* R/W */ 2718c2ecf20Sopenharmony_ci#define EXT_CSD_BOOT_WP 173 /* R/W */ 2728c2ecf20Sopenharmony_ci#define EXT_CSD_ERASE_GROUP_DEF 175 /* R/W */ 2738c2ecf20Sopenharmony_ci#define EXT_CSD_PART_CONFIG 179 /* R/W */ 2748c2ecf20Sopenharmony_ci#define EXT_CSD_ERASED_MEM_CONT 181 /* RO */ 2758c2ecf20Sopenharmony_ci#define EXT_CSD_BUS_WIDTH 183 /* R/W */ 2768c2ecf20Sopenharmony_ci#define EXT_CSD_STROBE_SUPPORT 184 /* RO */ 2778c2ecf20Sopenharmony_ci#define EXT_CSD_HS_TIMING 185 /* R/W */ 2788c2ecf20Sopenharmony_ci#define EXT_CSD_POWER_CLASS 187 /* R/W */ 2798c2ecf20Sopenharmony_ci#define EXT_CSD_REV 192 /* RO */ 2808c2ecf20Sopenharmony_ci#define EXT_CSD_STRUCTURE 194 /* RO */ 2818c2ecf20Sopenharmony_ci#define EXT_CSD_CARD_TYPE 196 /* RO */ 2828c2ecf20Sopenharmony_ci#define EXT_CSD_DRIVER_STRENGTH 197 /* RO */ 2838c2ecf20Sopenharmony_ci#define EXT_CSD_OUT_OF_INTERRUPT_TIME 198 /* RO */ 2848c2ecf20Sopenharmony_ci#define EXT_CSD_PART_SWITCH_TIME 199 /* RO */ 2858c2ecf20Sopenharmony_ci#define EXT_CSD_PWR_CL_52_195 200 /* RO */ 2868c2ecf20Sopenharmony_ci#define EXT_CSD_PWR_CL_26_195 201 /* RO */ 2878c2ecf20Sopenharmony_ci#define EXT_CSD_PWR_CL_52_360 202 /* RO */ 2888c2ecf20Sopenharmony_ci#define EXT_CSD_PWR_CL_26_360 203 /* RO */ 2898c2ecf20Sopenharmony_ci#define EXT_CSD_SEC_CNT 212 /* RO, 4 bytes */ 2908c2ecf20Sopenharmony_ci#define EXT_CSD_S_A_TIMEOUT 217 /* RO */ 2918c2ecf20Sopenharmony_ci#define EXT_CSD_REL_WR_SEC_C 222 /* RO */ 2928c2ecf20Sopenharmony_ci#define EXT_CSD_HC_WP_GRP_SIZE 221 /* RO */ 2938c2ecf20Sopenharmony_ci#define EXT_CSD_ERASE_TIMEOUT_MULT 223 /* RO */ 2948c2ecf20Sopenharmony_ci#define EXT_CSD_HC_ERASE_GRP_SIZE 224 /* RO */ 2958c2ecf20Sopenharmony_ci#define EXT_CSD_BOOT_MULT 226 /* RO */ 2968c2ecf20Sopenharmony_ci#define EXT_CSD_SEC_TRIM_MULT 229 /* RO */ 2978c2ecf20Sopenharmony_ci#define EXT_CSD_SEC_ERASE_MULT 230 /* RO */ 2988c2ecf20Sopenharmony_ci#define EXT_CSD_SEC_FEATURE_SUPPORT 231 /* RO */ 2998c2ecf20Sopenharmony_ci#define EXT_CSD_TRIM_MULT 232 /* RO */ 3008c2ecf20Sopenharmony_ci#define EXT_CSD_PWR_CL_200_195 236 /* RO */ 3018c2ecf20Sopenharmony_ci#define EXT_CSD_PWR_CL_200_360 237 /* RO */ 3028c2ecf20Sopenharmony_ci#define EXT_CSD_PWR_CL_DDR_52_195 238 /* RO */ 3038c2ecf20Sopenharmony_ci#define EXT_CSD_PWR_CL_DDR_52_360 239 /* RO */ 3048c2ecf20Sopenharmony_ci#define EXT_CSD_BKOPS_STATUS 246 /* RO */ 3058c2ecf20Sopenharmony_ci#define EXT_CSD_POWER_OFF_LONG_TIME 247 /* RO */ 3068c2ecf20Sopenharmony_ci#define EXT_CSD_GENERIC_CMD6_TIME 248 /* RO */ 3078c2ecf20Sopenharmony_ci#define EXT_CSD_CACHE_SIZE 249 /* RO, 4 bytes */ 3088c2ecf20Sopenharmony_ci#define EXT_CSD_PWR_CL_DDR_200_360 253 /* RO */ 3098c2ecf20Sopenharmony_ci#define EXT_CSD_FIRMWARE_VERSION 254 /* RO, 8 bytes */ 3108c2ecf20Sopenharmony_ci#define EXT_CSD_PRE_EOL_INFO 267 /* RO */ 3118c2ecf20Sopenharmony_ci#define EXT_CSD_DEVICE_LIFE_TIME_EST_TYP_A 268 /* RO */ 3128c2ecf20Sopenharmony_ci#define EXT_CSD_DEVICE_LIFE_TIME_EST_TYP_B 269 /* RO */ 3138c2ecf20Sopenharmony_ci#define EXT_CSD_CMDQ_DEPTH 307 /* RO */ 3148c2ecf20Sopenharmony_ci#define EXT_CSD_CMDQ_SUPPORT 308 /* RO */ 3158c2ecf20Sopenharmony_ci#define EXT_CSD_SUPPORTED_MODE 493 /* RO */ 3168c2ecf20Sopenharmony_ci#define EXT_CSD_TAG_UNIT_SIZE 498 /* RO */ 3178c2ecf20Sopenharmony_ci#define EXT_CSD_DATA_TAG_SUPPORT 499 /* RO */ 3188c2ecf20Sopenharmony_ci#define EXT_CSD_MAX_PACKED_WRITES 500 /* RO */ 3198c2ecf20Sopenharmony_ci#define EXT_CSD_MAX_PACKED_READS 501 /* RO */ 3208c2ecf20Sopenharmony_ci#define EXT_CSD_BKOPS_SUPPORT 502 /* RO */ 3218c2ecf20Sopenharmony_ci#define EXT_CSD_HPI_FEATURES 503 /* RO */ 3228c2ecf20Sopenharmony_ci 3238c2ecf20Sopenharmony_ci/* 3248c2ecf20Sopenharmony_ci * EXT_CSD field definitions 3258c2ecf20Sopenharmony_ci */ 3268c2ecf20Sopenharmony_ci 3278c2ecf20Sopenharmony_ci#define EXT_CSD_WR_REL_PARAM_EN (1<<2) 3288c2ecf20Sopenharmony_ci#define EXT_CSD_WR_REL_PARAM_EN_RPMB_REL_WR (1<<4) 3298c2ecf20Sopenharmony_ci 3308c2ecf20Sopenharmony_ci#define EXT_CSD_BOOT_WP_B_PWR_WP_DIS (0x40) 3318c2ecf20Sopenharmony_ci#define EXT_CSD_BOOT_WP_B_PERM_WP_DIS (0x10) 3328c2ecf20Sopenharmony_ci#define EXT_CSD_BOOT_WP_B_PERM_WP_EN (0x04) 3338c2ecf20Sopenharmony_ci#define EXT_CSD_BOOT_WP_B_PWR_WP_EN (0x01) 3348c2ecf20Sopenharmony_ci 3358c2ecf20Sopenharmony_ci#define EXT_CSD_PART_CONFIG_ACC_MASK (0x7) 3368c2ecf20Sopenharmony_ci#define EXT_CSD_PART_CONFIG_ACC_BOOT0 (0x1) 3378c2ecf20Sopenharmony_ci#define EXT_CSD_PART_CONFIG_ACC_RPMB (0x3) 3388c2ecf20Sopenharmony_ci#define EXT_CSD_PART_CONFIG_ACC_GP0 (0x4) 3398c2ecf20Sopenharmony_ci 3408c2ecf20Sopenharmony_ci#define EXT_CSD_PART_SETTING_COMPLETED (0x1) 3418c2ecf20Sopenharmony_ci#define EXT_CSD_PART_SUPPORT_PART_EN (0x1) 3428c2ecf20Sopenharmony_ci 3438c2ecf20Sopenharmony_ci#define EXT_CSD_CMD_SET_NORMAL (1<<0) 3448c2ecf20Sopenharmony_ci#define EXT_CSD_CMD_SET_SECURE (1<<1) 3458c2ecf20Sopenharmony_ci#define EXT_CSD_CMD_SET_CPSECURE (1<<2) 3468c2ecf20Sopenharmony_ci 3478c2ecf20Sopenharmony_ci#define EXT_CSD_CARD_TYPE_HS_26 (1<<0) /* Card can run at 26MHz */ 3488c2ecf20Sopenharmony_ci#define EXT_CSD_CARD_TYPE_HS_52 (1<<1) /* Card can run at 52MHz */ 3498c2ecf20Sopenharmony_ci#define EXT_CSD_CARD_TYPE_HS (EXT_CSD_CARD_TYPE_HS_26 | \ 3508c2ecf20Sopenharmony_ci EXT_CSD_CARD_TYPE_HS_52) 3518c2ecf20Sopenharmony_ci#define EXT_CSD_CARD_TYPE_DDR_1_8V (1<<2) /* Card can run at 52MHz */ 3528c2ecf20Sopenharmony_ci /* DDR mode @1.8V or 3V I/O */ 3538c2ecf20Sopenharmony_ci#define EXT_CSD_CARD_TYPE_DDR_1_2V (1<<3) /* Card can run at 52MHz */ 3548c2ecf20Sopenharmony_ci /* DDR mode @1.2V I/O */ 3558c2ecf20Sopenharmony_ci#define EXT_CSD_CARD_TYPE_DDR_52 (EXT_CSD_CARD_TYPE_DDR_1_8V \ 3568c2ecf20Sopenharmony_ci | EXT_CSD_CARD_TYPE_DDR_1_2V) 3578c2ecf20Sopenharmony_ci#define EXT_CSD_CARD_TYPE_HS200_1_8V (1<<4) /* Card can run at 200MHz */ 3588c2ecf20Sopenharmony_ci#define EXT_CSD_CARD_TYPE_HS200_1_2V (1<<5) /* Card can run at 200MHz */ 3598c2ecf20Sopenharmony_ci /* SDR mode @1.2V I/O */ 3608c2ecf20Sopenharmony_ci#define EXT_CSD_CARD_TYPE_HS200 (EXT_CSD_CARD_TYPE_HS200_1_8V | \ 3618c2ecf20Sopenharmony_ci EXT_CSD_CARD_TYPE_HS200_1_2V) 3628c2ecf20Sopenharmony_ci#define EXT_CSD_CARD_TYPE_HS400_1_8V (1<<6) /* Card can run at 200MHz DDR, 1.8V */ 3638c2ecf20Sopenharmony_ci#define EXT_CSD_CARD_TYPE_HS400_1_2V (1<<7) /* Card can run at 200MHz DDR, 1.2V */ 3648c2ecf20Sopenharmony_ci#define EXT_CSD_CARD_TYPE_HS400 (EXT_CSD_CARD_TYPE_HS400_1_8V | \ 3658c2ecf20Sopenharmony_ci EXT_CSD_CARD_TYPE_HS400_1_2V) 3668c2ecf20Sopenharmony_ci#define EXT_CSD_CARD_TYPE_HS400ES (1<<8) /* Card can run at HS400ES */ 3678c2ecf20Sopenharmony_ci 3688c2ecf20Sopenharmony_ci#define EXT_CSD_BUS_WIDTH_1 0 /* Card is in 1 bit mode */ 3698c2ecf20Sopenharmony_ci#define EXT_CSD_BUS_WIDTH_4 1 /* Card is in 4 bit mode */ 3708c2ecf20Sopenharmony_ci#define EXT_CSD_BUS_WIDTH_8 2 /* Card is in 8 bit mode */ 3718c2ecf20Sopenharmony_ci#define EXT_CSD_DDR_BUS_WIDTH_4 5 /* Card is in 4 bit DDR mode */ 3728c2ecf20Sopenharmony_ci#define EXT_CSD_DDR_BUS_WIDTH_8 6 /* Card is in 8 bit DDR mode */ 3738c2ecf20Sopenharmony_ci#define EXT_CSD_BUS_WIDTH_STROBE BIT(7) /* Enhanced strobe mode */ 3748c2ecf20Sopenharmony_ci 3758c2ecf20Sopenharmony_ci#define EXT_CSD_TIMING_BC 0 /* Backwards compatility */ 3768c2ecf20Sopenharmony_ci#define EXT_CSD_TIMING_HS 1 /* High speed */ 3778c2ecf20Sopenharmony_ci#define EXT_CSD_TIMING_HS200 2 /* HS200 */ 3788c2ecf20Sopenharmony_ci#define EXT_CSD_TIMING_HS400 3 /* HS400 */ 3798c2ecf20Sopenharmony_ci#define EXT_CSD_DRV_STR_SHIFT 4 /* Driver Strength shift */ 3808c2ecf20Sopenharmony_ci 3818c2ecf20Sopenharmony_ci#define EXT_CSD_SEC_ER_EN BIT(0) 3828c2ecf20Sopenharmony_ci#define EXT_CSD_SEC_BD_BLK_EN BIT(2) 3838c2ecf20Sopenharmony_ci#define EXT_CSD_SEC_GB_CL_EN BIT(4) 3848c2ecf20Sopenharmony_ci#define EXT_CSD_SEC_SANITIZE BIT(6) /* v4.5 only */ 3858c2ecf20Sopenharmony_ci 3868c2ecf20Sopenharmony_ci#define EXT_CSD_RST_N_EN_MASK 0x3 3878c2ecf20Sopenharmony_ci#define EXT_CSD_RST_N_ENABLED 1 /* RST_n is enabled on card */ 3888c2ecf20Sopenharmony_ci 3898c2ecf20Sopenharmony_ci#define EXT_CSD_NO_POWER_NOTIFICATION 0 3908c2ecf20Sopenharmony_ci#define EXT_CSD_POWER_ON 1 3918c2ecf20Sopenharmony_ci#define EXT_CSD_POWER_OFF_SHORT 2 3928c2ecf20Sopenharmony_ci#define EXT_CSD_POWER_OFF_LONG 3 3938c2ecf20Sopenharmony_ci 3948c2ecf20Sopenharmony_ci#define EXT_CSD_PWR_CL_8BIT_MASK 0xF0 /* 8 bit PWR CLS */ 3958c2ecf20Sopenharmony_ci#define EXT_CSD_PWR_CL_4BIT_MASK 0x0F /* 8 bit PWR CLS */ 3968c2ecf20Sopenharmony_ci#define EXT_CSD_PWR_CL_8BIT_SHIFT 4 3978c2ecf20Sopenharmony_ci#define EXT_CSD_PWR_CL_4BIT_SHIFT 0 3988c2ecf20Sopenharmony_ci 3998c2ecf20Sopenharmony_ci#define EXT_CSD_PACKED_EVENT_EN BIT(3) 4008c2ecf20Sopenharmony_ci 4018c2ecf20Sopenharmony_ci/* 4028c2ecf20Sopenharmony_ci * EXCEPTION_EVENT_STATUS field 4038c2ecf20Sopenharmony_ci */ 4048c2ecf20Sopenharmony_ci#define EXT_CSD_URGENT_BKOPS BIT(0) 4058c2ecf20Sopenharmony_ci#define EXT_CSD_DYNCAP_NEEDED BIT(1) 4068c2ecf20Sopenharmony_ci#define EXT_CSD_SYSPOOL_EXHAUSTED BIT(2) 4078c2ecf20Sopenharmony_ci#define EXT_CSD_PACKED_FAILURE BIT(3) 4088c2ecf20Sopenharmony_ci 4098c2ecf20Sopenharmony_ci#define EXT_CSD_PACKED_GENERIC_ERROR BIT(0) 4108c2ecf20Sopenharmony_ci#define EXT_CSD_PACKED_INDEXED_ERROR BIT(1) 4118c2ecf20Sopenharmony_ci 4128c2ecf20Sopenharmony_ci/* 4138c2ecf20Sopenharmony_ci * BKOPS status level 4148c2ecf20Sopenharmony_ci */ 4158c2ecf20Sopenharmony_ci#define EXT_CSD_BKOPS_LEVEL_2 0x2 4168c2ecf20Sopenharmony_ci 4178c2ecf20Sopenharmony_ci/* 4188c2ecf20Sopenharmony_ci * BKOPS modes 4198c2ecf20Sopenharmony_ci */ 4208c2ecf20Sopenharmony_ci#define EXT_CSD_MANUAL_BKOPS_MASK 0x01 4218c2ecf20Sopenharmony_ci#define EXT_CSD_AUTO_BKOPS_MASK 0x02 4228c2ecf20Sopenharmony_ci 4238c2ecf20Sopenharmony_ci/* 4248c2ecf20Sopenharmony_ci * Command Queue 4258c2ecf20Sopenharmony_ci */ 4268c2ecf20Sopenharmony_ci#define EXT_CSD_CMDQ_MODE_ENABLED BIT(0) 4278c2ecf20Sopenharmony_ci#define EXT_CSD_CMDQ_DEPTH_MASK GENMASK(4, 0) 4288c2ecf20Sopenharmony_ci#define EXT_CSD_CMDQ_SUPPORTED BIT(0) 4298c2ecf20Sopenharmony_ci 4308c2ecf20Sopenharmony_ci/* 4318c2ecf20Sopenharmony_ci * MMC_SWITCH access modes 4328c2ecf20Sopenharmony_ci */ 4338c2ecf20Sopenharmony_ci#define MMC_SWITCH_MODE_CMD_SET 0x00 /* Change the command set */ 4348c2ecf20Sopenharmony_ci#define MMC_SWITCH_MODE_SET_BITS 0x01 /* Set bits which are 1 in value */ 4358c2ecf20Sopenharmony_ci#define MMC_SWITCH_MODE_CLEAR_BITS 0x02 /* Clear bits which are 1 in value */ 4368c2ecf20Sopenharmony_ci#define MMC_SWITCH_MODE_WRITE_BYTE 0x03 /* Set target to value */ 4378c2ecf20Sopenharmony_ci 4388c2ecf20Sopenharmony_ci/* 4398c2ecf20Sopenharmony_ci * Erase/trim/discard 4408c2ecf20Sopenharmony_ci */ 4418c2ecf20Sopenharmony_ci#define MMC_ERASE_ARG 0x00000000 4428c2ecf20Sopenharmony_ci#define MMC_SECURE_ERASE_ARG 0x80000000 4438c2ecf20Sopenharmony_ci#define MMC_TRIM_ARG 0x00000001 4448c2ecf20Sopenharmony_ci#define MMC_DISCARD_ARG 0x00000003 4458c2ecf20Sopenharmony_ci#define MMC_SECURE_TRIM1_ARG 0x80000001 4468c2ecf20Sopenharmony_ci#define MMC_SECURE_TRIM2_ARG 0x80008000 4478c2ecf20Sopenharmony_ci#define MMC_SECURE_ARGS 0x80000000 4488c2ecf20Sopenharmony_ci#define MMC_TRIM_OR_DISCARD_ARGS 0x00008003 4498c2ecf20Sopenharmony_ci 4508c2ecf20Sopenharmony_ci#define mmc_driver_type_mask(n) (1 << (n)) 4518c2ecf20Sopenharmony_ci 4528c2ecf20Sopenharmony_ci#endif /* LINUX_MMC_MMC_H */ 453