18c2ecf20Sopenharmony_ci/* SPDX-License-Identifier: GPL-2.0-only */
28c2ecf20Sopenharmony_ci/*
38c2ecf20Sopenharmony_ci * Copyright (c) 2014, The Linux Foundation. All rights reserved.
48c2ecf20Sopenharmony_ci */
58c2ecf20Sopenharmony_ci
68c2ecf20Sopenharmony_ci#ifndef _DT_BINDINGS_RESET_IPQ_806X_H
78c2ecf20Sopenharmony_ci#define _DT_BINDINGS_RESET_IPQ_806X_H
88c2ecf20Sopenharmony_ci
98c2ecf20Sopenharmony_ci#define QDSS_STM_RESET					0
108c2ecf20Sopenharmony_ci#define AFAB_SMPSS_S_RESET				1
118c2ecf20Sopenharmony_ci#define AFAB_SMPSS_M1_RESET				2
128c2ecf20Sopenharmony_ci#define AFAB_SMPSS_M0_RESET				3
138c2ecf20Sopenharmony_ci#define AFAB_EBI1_CH0_RESET				4
148c2ecf20Sopenharmony_ci#define AFAB_EBI1_CH1_RESET				5
158c2ecf20Sopenharmony_ci#define SFAB_ADM0_M0_RESET				6
168c2ecf20Sopenharmony_ci#define SFAB_ADM0_M1_RESET				7
178c2ecf20Sopenharmony_ci#define SFAB_ADM0_M2_RESET				8
188c2ecf20Sopenharmony_ci#define ADM0_C2_RESET					9
198c2ecf20Sopenharmony_ci#define ADM0_C1_RESET					10
208c2ecf20Sopenharmony_ci#define ADM0_C0_RESET					11
218c2ecf20Sopenharmony_ci#define ADM0_PBUS_RESET					12
228c2ecf20Sopenharmony_ci#define ADM0_RESET					13
238c2ecf20Sopenharmony_ci#define QDSS_CLKS_SW_RESET				14
248c2ecf20Sopenharmony_ci#define QDSS_POR_RESET					15
258c2ecf20Sopenharmony_ci#define QDSS_TSCTR_RESET				16
268c2ecf20Sopenharmony_ci#define QDSS_HRESET_RESET				17
278c2ecf20Sopenharmony_ci#define QDSS_AXI_RESET					18
288c2ecf20Sopenharmony_ci#define QDSS_DBG_RESET					19
298c2ecf20Sopenharmony_ci#define SFAB_PCIE_M_RESET				20
308c2ecf20Sopenharmony_ci#define SFAB_PCIE_S_RESET				21
318c2ecf20Sopenharmony_ci#define PCIE_EXT_RESET					22
328c2ecf20Sopenharmony_ci#define PCIE_PHY_RESET					23
338c2ecf20Sopenharmony_ci#define PCIE_PCI_RESET					24
348c2ecf20Sopenharmony_ci#define PCIE_POR_RESET					25
358c2ecf20Sopenharmony_ci#define PCIE_HCLK_RESET					26
368c2ecf20Sopenharmony_ci#define PCIE_ACLK_RESET					27
378c2ecf20Sopenharmony_ci#define SFAB_LPASS_RESET				28
388c2ecf20Sopenharmony_ci#define SFAB_AFAB_M_RESET				29
398c2ecf20Sopenharmony_ci#define AFAB_SFAB_M0_RESET				30
408c2ecf20Sopenharmony_ci#define AFAB_SFAB_M1_RESET				31
418c2ecf20Sopenharmony_ci#define SFAB_SATA_S_RESET				32
428c2ecf20Sopenharmony_ci#define SFAB_DFAB_M_RESET				33
438c2ecf20Sopenharmony_ci#define DFAB_SFAB_M_RESET				34
448c2ecf20Sopenharmony_ci#define DFAB_SWAY0_RESET				35
458c2ecf20Sopenharmony_ci#define DFAB_SWAY1_RESET				36
468c2ecf20Sopenharmony_ci#define DFAB_ARB0_RESET					37
478c2ecf20Sopenharmony_ci#define DFAB_ARB1_RESET					38
488c2ecf20Sopenharmony_ci#define PPSS_PROC_RESET					39
498c2ecf20Sopenharmony_ci#define PPSS_RESET					40
508c2ecf20Sopenharmony_ci#define DMA_BAM_RESET					41
518c2ecf20Sopenharmony_ci#define SPS_TIC_H_RESET					42
528c2ecf20Sopenharmony_ci#define SFAB_CFPB_M_RESET				43
538c2ecf20Sopenharmony_ci#define SFAB_CFPB_S_RESET				44
548c2ecf20Sopenharmony_ci#define TSIF_H_RESET					45
558c2ecf20Sopenharmony_ci#define CE1_H_RESET					46
568c2ecf20Sopenharmony_ci#define CE1_CORE_RESET					47
578c2ecf20Sopenharmony_ci#define CE1_SLEEP_RESET					48
588c2ecf20Sopenharmony_ci#define CE2_H_RESET					49
598c2ecf20Sopenharmony_ci#define CE2_CORE_RESET					50
608c2ecf20Sopenharmony_ci#define SFAB_SFPB_M_RESET				51
618c2ecf20Sopenharmony_ci#define SFAB_SFPB_S_RESET				52
628c2ecf20Sopenharmony_ci#define RPM_PROC_RESET					53
638c2ecf20Sopenharmony_ci#define PMIC_SSBI2_RESET				54
648c2ecf20Sopenharmony_ci#define SDC1_RESET					55
658c2ecf20Sopenharmony_ci#define SDC2_RESET					56
668c2ecf20Sopenharmony_ci#define SDC3_RESET					57
678c2ecf20Sopenharmony_ci#define SDC4_RESET					58
688c2ecf20Sopenharmony_ci#define USB_HS1_RESET					59
698c2ecf20Sopenharmony_ci#define USB_HSIC_RESET					60
708c2ecf20Sopenharmony_ci#define USB_FS1_XCVR_RESET				61
718c2ecf20Sopenharmony_ci#define USB_FS1_RESET					62
728c2ecf20Sopenharmony_ci#define GSBI1_RESET					63
738c2ecf20Sopenharmony_ci#define GSBI2_RESET					64
748c2ecf20Sopenharmony_ci#define GSBI3_RESET					65
758c2ecf20Sopenharmony_ci#define GSBI4_RESET					66
768c2ecf20Sopenharmony_ci#define GSBI5_RESET					67
778c2ecf20Sopenharmony_ci#define GSBI6_RESET					68
788c2ecf20Sopenharmony_ci#define GSBI7_RESET					69
798c2ecf20Sopenharmony_ci#define SPDM_RESET					70
808c2ecf20Sopenharmony_ci#define SEC_CTRL_RESET					71
818c2ecf20Sopenharmony_ci#define TLMM_H_RESET					72
828c2ecf20Sopenharmony_ci#define SFAB_SATA_M_RESET				73
838c2ecf20Sopenharmony_ci#define SATA_RESET					74
848c2ecf20Sopenharmony_ci#define TSSC_RESET					75
858c2ecf20Sopenharmony_ci#define PDM_RESET					76
868c2ecf20Sopenharmony_ci#define MPM_H_RESET					77
878c2ecf20Sopenharmony_ci#define MPM_RESET					78
888c2ecf20Sopenharmony_ci#define SFAB_SMPSS_S_RESET				79
898c2ecf20Sopenharmony_ci#define PRNG_RESET					80
908c2ecf20Sopenharmony_ci#define SFAB_CE3_M_RESET				81
918c2ecf20Sopenharmony_ci#define SFAB_CE3_S_RESET				82
928c2ecf20Sopenharmony_ci#define CE3_SLEEP_RESET					83
938c2ecf20Sopenharmony_ci#define PCIE_1_M_RESET					84
948c2ecf20Sopenharmony_ci#define PCIE_1_S_RESET					85
958c2ecf20Sopenharmony_ci#define PCIE_1_EXT_RESET				86
968c2ecf20Sopenharmony_ci#define PCIE_1_PHY_RESET				87
978c2ecf20Sopenharmony_ci#define PCIE_1_PCI_RESET				88
988c2ecf20Sopenharmony_ci#define PCIE_1_POR_RESET				89
998c2ecf20Sopenharmony_ci#define PCIE_1_HCLK_RESET				90
1008c2ecf20Sopenharmony_ci#define PCIE_1_ACLK_RESET				91
1018c2ecf20Sopenharmony_ci#define PCIE_2_M_RESET					92
1028c2ecf20Sopenharmony_ci#define PCIE_2_S_RESET					93
1038c2ecf20Sopenharmony_ci#define PCIE_2_EXT_RESET				94
1048c2ecf20Sopenharmony_ci#define PCIE_2_PHY_RESET				95
1058c2ecf20Sopenharmony_ci#define PCIE_2_PCI_RESET				96
1068c2ecf20Sopenharmony_ci#define PCIE_2_POR_RESET				97
1078c2ecf20Sopenharmony_ci#define PCIE_2_HCLK_RESET				98
1088c2ecf20Sopenharmony_ci#define PCIE_2_ACLK_RESET				99
1098c2ecf20Sopenharmony_ci#define SFAB_USB30_S_RESET				100
1108c2ecf20Sopenharmony_ci#define SFAB_USB30_M_RESET				101
1118c2ecf20Sopenharmony_ci#define USB30_0_PORT2_HS_PHY_RESET			102
1128c2ecf20Sopenharmony_ci#define USB30_0_MASTER_RESET				103
1138c2ecf20Sopenharmony_ci#define USB30_0_SLEEP_RESET				104
1148c2ecf20Sopenharmony_ci#define USB30_0_UTMI_PHY_RESET				105
1158c2ecf20Sopenharmony_ci#define USB30_0_POWERON_RESET				106
1168c2ecf20Sopenharmony_ci#define USB30_0_PHY_RESET				107
1178c2ecf20Sopenharmony_ci#define USB30_1_MASTER_RESET				108
1188c2ecf20Sopenharmony_ci#define USB30_1_SLEEP_RESET				109
1198c2ecf20Sopenharmony_ci#define USB30_1_UTMI_PHY_RESET				110
1208c2ecf20Sopenharmony_ci#define USB30_1_POWERON_RESET				111
1218c2ecf20Sopenharmony_ci#define USB30_1_PHY_RESET				112
1228c2ecf20Sopenharmony_ci#define NSSFB0_RESET					113
1238c2ecf20Sopenharmony_ci#define NSSFB1_RESET					114
1248c2ecf20Sopenharmony_ci#define UBI32_CORE1_CLKRST_CLAMP_RESET			115
1258c2ecf20Sopenharmony_ci#define UBI32_CORE1_CLAMP_RESET				116
1268c2ecf20Sopenharmony_ci#define UBI32_CORE1_AHB_RESET				117
1278c2ecf20Sopenharmony_ci#define UBI32_CORE1_AXI_RESET				118
1288c2ecf20Sopenharmony_ci#define UBI32_CORE2_CLKRST_CLAMP_RESET			119
1298c2ecf20Sopenharmony_ci#define UBI32_CORE2_CLAMP_RESET				120
1308c2ecf20Sopenharmony_ci#define UBI32_CORE2_AHB_RESET				121
1318c2ecf20Sopenharmony_ci#define UBI32_CORE2_AXI_RESET				122
1328c2ecf20Sopenharmony_ci#define GMAC_CORE1_RESET				123
1338c2ecf20Sopenharmony_ci#define GMAC_CORE2_RESET				124
1348c2ecf20Sopenharmony_ci#define GMAC_CORE3_RESET				125
1358c2ecf20Sopenharmony_ci#define GMAC_CORE4_RESET				126
1368c2ecf20Sopenharmony_ci#define GMAC_AHB_RESET					127
1378c2ecf20Sopenharmony_ci#define NSS_CH0_RST_RX_CLK_N_RESET			128
1388c2ecf20Sopenharmony_ci#define NSS_CH0_RST_TX_CLK_N_RESET			129
1398c2ecf20Sopenharmony_ci#define NSS_CH0_RST_RX_125M_N_RESET			130
1408c2ecf20Sopenharmony_ci#define NSS_CH0_HW_RST_RX_125M_N_RESET			131
1418c2ecf20Sopenharmony_ci#define NSS_CH0_RST_TX_125M_N_RESET			132
1428c2ecf20Sopenharmony_ci#define NSS_CH1_RST_RX_CLK_N_RESET			133
1438c2ecf20Sopenharmony_ci#define NSS_CH1_RST_TX_CLK_N_RESET			134
1448c2ecf20Sopenharmony_ci#define NSS_CH1_RST_RX_125M_N_RESET			135
1458c2ecf20Sopenharmony_ci#define NSS_CH1_HW_RST_RX_125M_N_RESET			136
1468c2ecf20Sopenharmony_ci#define NSS_CH1_RST_TX_125M_N_RESET			137
1478c2ecf20Sopenharmony_ci#define NSS_CH2_RST_RX_CLK_N_RESET			138
1488c2ecf20Sopenharmony_ci#define NSS_CH2_RST_TX_CLK_N_RESET			139
1498c2ecf20Sopenharmony_ci#define NSS_CH2_RST_RX_125M_N_RESET			140
1508c2ecf20Sopenharmony_ci#define NSS_CH2_HW_RST_RX_125M_N_RESET			141
1518c2ecf20Sopenharmony_ci#define NSS_CH2_RST_TX_125M_N_RESET			142
1528c2ecf20Sopenharmony_ci#define NSS_CH3_RST_RX_CLK_N_RESET			143
1538c2ecf20Sopenharmony_ci#define NSS_CH3_RST_TX_CLK_N_RESET			144
1548c2ecf20Sopenharmony_ci#define NSS_CH3_RST_RX_125M_N_RESET			145
1558c2ecf20Sopenharmony_ci#define NSS_CH3_HW_RST_RX_125M_N_RESET			146
1568c2ecf20Sopenharmony_ci#define NSS_CH3_RST_TX_125M_N_RESET			147
1578c2ecf20Sopenharmony_ci#define NSS_RST_RX_250M_125M_N_RESET			148
1588c2ecf20Sopenharmony_ci#define NSS_RST_TX_250M_125M_N_RESET			149
1598c2ecf20Sopenharmony_ci#define NSS_QSGMII_TXPI_RST_N_RESET			150
1608c2ecf20Sopenharmony_ci#define NSS_QSGMII_CDR_RST_N_RESET			151
1618c2ecf20Sopenharmony_ci#define NSS_SGMII2_CDR_RST_N_RESET			152
1628c2ecf20Sopenharmony_ci#define NSS_SGMII3_CDR_RST_N_RESET			153
1638c2ecf20Sopenharmony_ci#define NSS_CAL_PRBS_RST_N_RESET			154
1648c2ecf20Sopenharmony_ci#define NSS_LCKDT_RST_N_RESET				155
1658c2ecf20Sopenharmony_ci#define NSS_SRDS_N_RESET				156
1668c2ecf20Sopenharmony_ci
1678c2ecf20Sopenharmony_ci#endif
168