1/* 2 * Copyright © 2008 Keith Packard 3 * 4 * Permission to use, copy, modify, distribute, and sell this software and its 5 * documentation for any purpose is hereby granted without fee, provided that 6 * the above copyright notice appear in all copies and that both that copyright 7 * notice and this permission notice appear in supporting documentation, and 8 * that the name of the copyright holders not be used in advertising or 9 * publicity pertaining to distribution of the software without specific, 10 * written prior permission. The copyright holders make no representations 11 * about the suitability of this software for any purpose. It is provided "as 12 * is" without express or implied warranty. 13 * 14 * THE COPYRIGHT HOLDERS DISCLAIM ALL WARRANTIES WITH REGARD TO THIS SOFTWARE, 15 * INCLUDING ALL IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS, IN NO 16 * EVENT SHALL THE COPYRIGHT HOLDERS BE LIABLE FOR ANY SPECIAL, INDIRECT OR 17 * CONSEQUENTIAL DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, 18 * DATA OR PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER 19 * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR PERFORMANCE 20 * OF THIS SOFTWARE. 21 */ 22 23#ifndef _DRM_DP_HELPER_H_ 24#define _DRM_DP_HELPER_H_ 25 26#include <linux/delay.h> 27#include <linux/i2c.h> 28#include <linux/types.h> 29#include <drm/drm_connector.h> 30 31struct drm_device; 32 33/* 34 * Unless otherwise noted, all values are from the DP 1.1a spec. Note that 35 * DP and DPCD versions are independent. Differences from 1.0 are not noted, 36 * 1.0 devices basically don't exist in the wild. 37 * 38 * Abbreviations, in chronological order: 39 * 40 * eDP: Embedded DisplayPort version 1 41 * DPI: DisplayPort Interoperability Guideline v1.1a 42 * 1.2: DisplayPort 1.2 43 * MST: Multistream Transport - part of DP 1.2a 44 * 45 * 1.2 formally includes both eDP and DPI definitions. 46 */ 47 48/* MSA (Main Stream Attribute) MISC bits (as MISC1<<8|MISC0) */ 49#define DP_MSA_MISC_SYNC_CLOCK (1 << 0) 50#define DP_MSA_MISC_INTERLACE_VTOTAL_EVEN (1 << 8) 51#define DP_MSA_MISC_STEREO_NO_3D (0 << 9) 52#define DP_MSA_MISC_STEREO_PROG_RIGHT_EYE (1 << 9) 53#define DP_MSA_MISC_STEREO_PROG_LEFT_EYE (3 << 9) 54/* bits per component for non-RAW */ 55#define DP_MSA_MISC_6_BPC (0 << 5) 56#define DP_MSA_MISC_8_BPC (1 << 5) 57#define DP_MSA_MISC_10_BPC (2 << 5) 58#define DP_MSA_MISC_12_BPC (3 << 5) 59#define DP_MSA_MISC_16_BPC (4 << 5) 60/* bits per component for RAW */ 61#define DP_MSA_MISC_RAW_6_BPC (1 << 5) 62#define DP_MSA_MISC_RAW_7_BPC (2 << 5) 63#define DP_MSA_MISC_RAW_8_BPC (3 << 5) 64#define DP_MSA_MISC_RAW_10_BPC (4 << 5) 65#define DP_MSA_MISC_RAW_12_BPC (5 << 5) 66#define DP_MSA_MISC_RAW_14_BPC (6 << 5) 67#define DP_MSA_MISC_RAW_16_BPC (7 << 5) 68/* pixel encoding/colorimetry format */ 69#define _DP_MSA_MISC_COLOR(misc1_7, misc0_21, misc0_3, misc0_4) \ 70 ((misc1_7) << 15 | (misc0_4) << 4 | (misc0_3) << 3 | ((misc0_21) << 1)) 71#define DP_MSA_MISC_COLOR_RGB _DP_MSA_MISC_COLOR(0, 0, 0, 0) 72#define DP_MSA_MISC_COLOR_CEA_RGB _DP_MSA_MISC_COLOR(0, 0, 1, 0) 73#define DP_MSA_MISC_COLOR_RGB_WIDE_FIXED _DP_MSA_MISC_COLOR(0, 3, 0, 0) 74#define DP_MSA_MISC_COLOR_RGB_WIDE_FLOAT _DP_MSA_MISC_COLOR(0, 3, 0, 1) 75#define DP_MSA_MISC_COLOR_Y_ONLY _DP_MSA_MISC_COLOR(1, 0, 0, 0) 76#define DP_MSA_MISC_COLOR_RAW _DP_MSA_MISC_COLOR(1, 1, 0, 0) 77#define DP_MSA_MISC_COLOR_YCBCR_422_BT601 _DP_MSA_MISC_COLOR(0, 1, 1, 0) 78#define DP_MSA_MISC_COLOR_YCBCR_422_BT709 _DP_MSA_MISC_COLOR(0, 1, 1, 1) 79#define DP_MSA_MISC_COLOR_YCBCR_444_BT601 _DP_MSA_MISC_COLOR(0, 2, 1, 0) 80#define DP_MSA_MISC_COLOR_YCBCR_444_BT709 _DP_MSA_MISC_COLOR(0, 2, 1, 1) 81#define DP_MSA_MISC_COLOR_XVYCC_422_BT601 _DP_MSA_MISC_COLOR(0, 1, 0, 0) 82#define DP_MSA_MISC_COLOR_XVYCC_422_BT709 _DP_MSA_MISC_COLOR(0, 1, 0, 1) 83#define DP_MSA_MISC_COLOR_XVYCC_444_BT601 _DP_MSA_MISC_COLOR(0, 2, 0, 0) 84#define DP_MSA_MISC_COLOR_XVYCC_444_BT709 _DP_MSA_MISC_COLOR(0, 2, 0, 1) 85#define DP_MSA_MISC_COLOR_OPRGB _DP_MSA_MISC_COLOR(0, 0, 1, 1) 86#define DP_MSA_MISC_COLOR_DCI_P3 _DP_MSA_MISC_COLOR(0, 3, 1, 0) 87#define DP_MSA_MISC_COLOR_COLOR_PROFILE _DP_MSA_MISC_COLOR(0, 3, 1, 1) 88#define DP_MSA_MISC_COLOR_VSC_SDP (1 << 14) 89 90#define DP_AUX_MAX_PAYLOAD_BYTES 16 91 92#define DP_AUX_I2C_WRITE 0x0 93#define DP_AUX_I2C_READ 0x1 94#define DP_AUX_I2C_WRITE_STATUS_UPDATE 0x2 95#define DP_AUX_I2C_MOT 0x4 96#define DP_AUX_NATIVE_WRITE 0x8 97#define DP_AUX_NATIVE_READ 0x9 98 99#define DP_AUX_NATIVE_REPLY_ACK (0x0 << 0) 100#define DP_AUX_NATIVE_REPLY_NACK (0x1 << 0) 101#define DP_AUX_NATIVE_REPLY_DEFER (0x2 << 0) 102#define DP_AUX_NATIVE_REPLY_MASK (0x3 << 0) 103 104#define DP_AUX_I2C_REPLY_ACK (0x0 << 2) 105#define DP_AUX_I2C_REPLY_NACK (0x1 << 2) 106#define DP_AUX_I2C_REPLY_DEFER (0x2 << 2) 107#define DP_AUX_I2C_REPLY_MASK (0x3 << 2) 108 109/* AUX CH addresses */ 110/* DPCD */ 111#define DP_DPCD_REV 0x000 112# define DP_DPCD_REV_10 0x10 113# define DP_DPCD_REV_11 0x11 114# define DP_DPCD_REV_12 0x12 115# define DP_DPCD_REV_13 0x13 116# define DP_DPCD_REV_14 0x14 117 118#define DP_MAX_LINK_RATE 0x001 119 120#define DP_MAX_LANE_COUNT 0x002 121# define DP_MAX_LANE_COUNT_MASK 0x1f 122# define DP_TPS3_SUPPORTED (1 << 6) /* 1.2 */ 123# define DP_ENHANCED_FRAME_CAP (1 << 7) 124 125#define DP_MAX_DOWNSPREAD 0x003 126# define DP_MAX_DOWNSPREAD_0_5 (1 << 0) 127# define DP_NO_AUX_HANDSHAKE_LINK_TRAINING (1 << 6) 128# define DP_TPS4_SUPPORTED (1 << 7) 129 130#define DP_NORP 0x004 131 132#define DP_DOWNSTREAMPORT_PRESENT 0x005 133# define DP_DWN_STRM_PORT_PRESENT (1 << 0) 134# define DP_DWN_STRM_PORT_TYPE_MASK 0x06 135# define DP_DWN_STRM_PORT_TYPE_DP (0 << 1) 136# define DP_DWN_STRM_PORT_TYPE_ANALOG (1 << 1) 137# define DP_DWN_STRM_PORT_TYPE_TMDS (2 << 1) 138# define DP_DWN_STRM_PORT_TYPE_OTHER (3 << 1) 139# define DP_FORMAT_CONVERSION (1 << 3) 140# define DP_DETAILED_CAP_INFO_AVAILABLE (1 << 4) /* DPI */ 141 142#define DP_MAIN_LINK_CHANNEL_CODING 0x006 143# define DP_CAP_ANSI_8B10B (1 << 0) 144 145#define DP_DOWN_STREAM_PORT_COUNT 0x007 146# define DP_PORT_COUNT_MASK 0x0f 147# define DP_MSA_TIMING_PAR_IGNORED (1 << 6) /* eDP */ 148# define DP_OUI_SUPPORT (1 << 7) 149 150#define DP_RECEIVE_PORT_0_CAP_0 0x008 151# define DP_LOCAL_EDID_PRESENT (1 << 1) 152# define DP_ASSOCIATED_TO_PRECEDING_PORT (1 << 2) 153 154#define DP_RECEIVE_PORT_0_BUFFER_SIZE 0x009 155 156#define DP_RECEIVE_PORT_1_CAP_0 0x00a 157#define DP_RECEIVE_PORT_1_BUFFER_SIZE 0x00b 158 159#define DP_I2C_SPEED_CAP 0x00c /* DPI */ 160# define DP_I2C_SPEED_1K 0x01 161# define DP_I2C_SPEED_5K 0x02 162# define DP_I2C_SPEED_10K 0x04 163# define DP_I2C_SPEED_100K 0x08 164# define DP_I2C_SPEED_400K 0x10 165# define DP_I2C_SPEED_1M 0x20 166 167#define DP_EDP_CONFIGURATION_CAP 0x00d /* XXX 1.2? */ 168# define DP_ALTERNATE_SCRAMBLER_RESET_CAP (1 << 0) 169# define DP_FRAMING_CHANGE_CAP (1 << 1) 170# define DP_DPCD_DISPLAY_CONTROL_CAPABLE (1 << 3) /* edp v1.2 or higher */ 171 172#define DP_TRAINING_AUX_RD_INTERVAL 0x00e /* XXX 1.2? */ 173# define DP_TRAINING_AUX_RD_MASK 0x7F /* DP 1.3 */ 174# define DP_EXTENDED_RECEIVER_CAP_FIELD_PRESENT (1 << 7) /* DP 1.3 */ 175 176#define DP_ADAPTER_CAP 0x00f /* 1.2 */ 177# define DP_FORCE_LOAD_SENSE_CAP (1 << 0) 178# define DP_ALTERNATE_I2C_PATTERN_CAP (1 << 1) 179 180#define DP_SUPPORTED_LINK_RATES 0x010 /* eDP 1.4 */ 181# define DP_MAX_SUPPORTED_RATES 8 /* 16-bit little-endian */ 182 183/* Multiple stream transport */ 184#define DP_FAUX_CAP 0x020 /* 1.2 */ 185# define DP_FAUX_CAP_1 (1 << 0) 186 187#define DP_MSTM_CAP 0x021 /* 1.2 */ 188# define DP_MST_CAP (1 << 0) 189 190#define DP_NUMBER_OF_AUDIO_ENDPOINTS 0x022 /* 1.2 */ 191 192/* AV_SYNC_DATA_BLOCK 1.2 */ 193#define DP_AV_GRANULARITY 0x023 194# define DP_AG_FACTOR_MASK (0xf << 0) 195# define DP_AG_FACTOR_3MS (0 << 0) 196# define DP_AG_FACTOR_2MS (1 << 0) 197# define DP_AG_FACTOR_1MS (2 << 0) 198# define DP_AG_FACTOR_500US (3 << 0) 199# define DP_AG_FACTOR_200US (4 << 0) 200# define DP_AG_FACTOR_100US (5 << 0) 201# define DP_AG_FACTOR_10US (6 << 0) 202# define DP_AG_FACTOR_1US (7 << 0) 203# define DP_VG_FACTOR_MASK (0xf << 4) 204# define DP_VG_FACTOR_3MS (0 << 4) 205# define DP_VG_FACTOR_2MS (1 << 4) 206# define DP_VG_FACTOR_1MS (2 << 4) 207# define DP_VG_FACTOR_500US (3 << 4) 208# define DP_VG_FACTOR_200US (4 << 4) 209# define DP_VG_FACTOR_100US (5 << 4) 210 211#define DP_AUD_DEC_LAT0 0x024 212#define DP_AUD_DEC_LAT1 0x025 213 214#define DP_AUD_PP_LAT0 0x026 215#define DP_AUD_PP_LAT1 0x027 216 217#define DP_VID_INTER_LAT 0x028 218 219#define DP_VID_PROG_LAT 0x029 220 221#define DP_REP_LAT 0x02a 222 223#define DP_AUD_DEL_INS0 0x02b 224#define DP_AUD_DEL_INS1 0x02c 225#define DP_AUD_DEL_INS2 0x02d 226/* End of AV_SYNC_DATA_BLOCK */ 227 228#define DP_RECEIVER_ALPM_CAP 0x02e /* eDP 1.4 */ 229# define DP_ALPM_CAP (1 << 0) 230 231#define DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP 0x02f /* eDP 1.4 */ 232# define DP_AUX_FRAME_SYNC_CAP (1 << 0) 233 234#define DP_GUID 0x030 /* 1.2 */ 235 236#define DP_DSC_SUPPORT 0x060 /* DP 1.4 */ 237# define DP_DSC_DECOMPRESSION_IS_SUPPORTED (1 << 0) 238 239#define DP_DSC_REV 0x061 240# define DP_DSC_MAJOR_MASK (0xf << 0) 241# define DP_DSC_MINOR_MASK (0xf << 4) 242# define DP_DSC_MAJOR_SHIFT 0 243# define DP_DSC_MINOR_SHIFT 4 244 245#define DP_DSC_RC_BUF_BLK_SIZE 0x062 246# define DP_DSC_RC_BUF_BLK_SIZE_1 0x0 247# define DP_DSC_RC_BUF_BLK_SIZE_4 0x1 248# define DP_DSC_RC_BUF_BLK_SIZE_16 0x2 249# define DP_DSC_RC_BUF_BLK_SIZE_64 0x3 250 251#define DP_DSC_RC_BUF_SIZE 0x063 252 253#define DP_DSC_SLICE_CAP_1 0x064 254# define DP_DSC_1_PER_DP_DSC_SINK (1 << 0) 255# define DP_DSC_2_PER_DP_DSC_SINK (1 << 1) 256# define DP_DSC_4_PER_DP_DSC_SINK (1 << 3) 257# define DP_DSC_6_PER_DP_DSC_SINK (1 << 4) 258# define DP_DSC_8_PER_DP_DSC_SINK (1 << 5) 259# define DP_DSC_10_PER_DP_DSC_SINK (1 << 6) 260# define DP_DSC_12_PER_DP_DSC_SINK (1 << 7) 261 262#define DP_DSC_LINE_BUF_BIT_DEPTH 0x065 263# define DP_DSC_LINE_BUF_BIT_DEPTH_MASK (0xf << 0) 264# define DP_DSC_LINE_BUF_BIT_DEPTH_9 0x0 265# define DP_DSC_LINE_BUF_BIT_DEPTH_10 0x1 266# define DP_DSC_LINE_BUF_BIT_DEPTH_11 0x2 267# define DP_DSC_LINE_BUF_BIT_DEPTH_12 0x3 268# define DP_DSC_LINE_BUF_BIT_DEPTH_13 0x4 269# define DP_DSC_LINE_BUF_BIT_DEPTH_14 0x5 270# define DP_DSC_LINE_BUF_BIT_DEPTH_15 0x6 271# define DP_DSC_LINE_BUF_BIT_DEPTH_16 0x7 272# define DP_DSC_LINE_BUF_BIT_DEPTH_8 0x8 273 274#define DP_DSC_BLK_PREDICTION_SUPPORT 0x066 275# define DP_DSC_BLK_PREDICTION_IS_SUPPORTED (1 << 0) 276 277#define DP_DSC_MAX_BITS_PER_PIXEL_LOW 0x067 /* eDP 1.4 */ 278 279#define DP_DSC_MAX_BITS_PER_PIXEL_HI 0x068 /* eDP 1.4 */ 280# define DP_DSC_MAX_BITS_PER_PIXEL_HI_MASK (0x3 << 0) 281# define DP_DSC_MAX_BITS_PER_PIXEL_HI_SHIFT 8 282 283#define DP_DSC_DEC_COLOR_FORMAT_CAP 0x069 284# define DP_DSC_RGB (1 << 0) 285# define DP_DSC_YCbCr444 (1 << 1) 286# define DP_DSC_YCbCr422_Simple (1 << 2) 287# define DP_DSC_YCbCr422_Native (1 << 3) 288# define DP_DSC_YCbCr420_Native (1 << 4) 289 290#define DP_DSC_DEC_COLOR_DEPTH_CAP 0x06A 291# define DP_DSC_8_BPC (1 << 1) 292# define DP_DSC_10_BPC (1 << 2) 293# define DP_DSC_12_BPC (1 << 3) 294 295#define DP_DSC_PEAK_THROUGHPUT 0x06B 296# define DP_DSC_THROUGHPUT_MODE_0_MASK (0xf << 0) 297# define DP_DSC_THROUGHPUT_MODE_0_SHIFT 0 298# define DP_DSC_THROUGHPUT_MODE_0_UNSUPPORTED 0 299# define DP_DSC_THROUGHPUT_MODE_0_340 (1 << 0) 300# define DP_DSC_THROUGHPUT_MODE_0_400 (2 << 0) 301# define DP_DSC_THROUGHPUT_MODE_0_450 (3 << 0) 302# define DP_DSC_THROUGHPUT_MODE_0_500 (4 << 0) 303# define DP_DSC_THROUGHPUT_MODE_0_550 (5 << 0) 304# define DP_DSC_THROUGHPUT_MODE_0_600 (6 << 0) 305# define DP_DSC_THROUGHPUT_MODE_0_650 (7 << 0) 306# define DP_DSC_THROUGHPUT_MODE_0_700 (8 << 0) 307# define DP_DSC_THROUGHPUT_MODE_0_750 (9 << 0) 308# define DP_DSC_THROUGHPUT_MODE_0_800 (10 << 0) 309# define DP_DSC_THROUGHPUT_MODE_0_850 (11 << 0) 310# define DP_DSC_THROUGHPUT_MODE_0_900 (12 << 0) 311# define DP_DSC_THROUGHPUT_MODE_0_950 (13 << 0) 312# define DP_DSC_THROUGHPUT_MODE_0_1000 (14 << 0) 313# define DP_DSC_THROUGHPUT_MODE_0_170 (15 << 0) /* 1.4a */ 314# define DP_DSC_THROUGHPUT_MODE_1_MASK (0xf << 4) 315# define DP_DSC_THROUGHPUT_MODE_1_SHIFT 4 316# define DP_DSC_THROUGHPUT_MODE_1_UNSUPPORTED 0 317# define DP_DSC_THROUGHPUT_MODE_1_340 (1 << 4) 318# define DP_DSC_THROUGHPUT_MODE_1_400 (2 << 4) 319# define DP_DSC_THROUGHPUT_MODE_1_450 (3 << 4) 320# define DP_DSC_THROUGHPUT_MODE_1_500 (4 << 4) 321# define DP_DSC_THROUGHPUT_MODE_1_550 (5 << 4) 322# define DP_DSC_THROUGHPUT_MODE_1_600 (6 << 4) 323# define DP_DSC_THROUGHPUT_MODE_1_650 (7 << 4) 324# define DP_DSC_THROUGHPUT_MODE_1_700 (8 << 4) 325# define DP_DSC_THROUGHPUT_MODE_1_750 (9 << 4) 326# define DP_DSC_THROUGHPUT_MODE_1_800 (10 << 4) 327# define DP_DSC_THROUGHPUT_MODE_1_850 (11 << 4) 328# define DP_DSC_THROUGHPUT_MODE_1_900 (12 << 4) 329# define DP_DSC_THROUGHPUT_MODE_1_950 (13 << 4) 330# define DP_DSC_THROUGHPUT_MODE_1_1000 (14 << 4) 331# define DP_DSC_THROUGHPUT_MODE_1_170 (15 << 4) 332 333#define DP_DSC_MAX_SLICE_WIDTH 0x06C 334#define DP_DSC_MIN_SLICE_WIDTH_VALUE 2560 335#define DP_DSC_SLICE_WIDTH_MULTIPLIER 320 336 337#define DP_DSC_SLICE_CAP_2 0x06D 338# define DP_DSC_16_PER_DP_DSC_SINK (1 << 0) 339# define DP_DSC_20_PER_DP_DSC_SINK (1 << 1) 340# define DP_DSC_24_PER_DP_DSC_SINK (1 << 2) 341 342#define DP_DSC_BITS_PER_PIXEL_INC 0x06F 343# define DP_DSC_BITS_PER_PIXEL_1_16 0x0 344# define DP_DSC_BITS_PER_PIXEL_1_8 0x1 345# define DP_DSC_BITS_PER_PIXEL_1_4 0x2 346# define DP_DSC_BITS_PER_PIXEL_1_2 0x3 347# define DP_DSC_BITS_PER_PIXEL_1 0x4 348 349#define DP_PSR_SUPPORT 0x070 /* XXX 1.2? */ 350# define DP_PSR_IS_SUPPORTED 1 351# define DP_PSR2_IS_SUPPORTED 2 /* eDP 1.4 */ 352# define DP_PSR2_WITH_Y_COORD_IS_SUPPORTED 3 /* eDP 1.4a */ 353 354#define DP_PSR_CAPS 0x071 /* XXX 1.2? */ 355# define DP_PSR_NO_TRAIN_ON_EXIT 1 356# define DP_PSR_SETUP_TIME_330 (0 << 1) 357# define DP_PSR_SETUP_TIME_275 (1 << 1) 358# define DP_PSR_SETUP_TIME_220 (2 << 1) 359# define DP_PSR_SETUP_TIME_165 (3 << 1) 360# define DP_PSR_SETUP_TIME_110 (4 << 1) 361# define DP_PSR_SETUP_TIME_55 (5 << 1) 362# define DP_PSR_SETUP_TIME_0 (6 << 1) 363# define DP_PSR_SETUP_TIME_MASK (7 << 1) 364# define DP_PSR_SETUP_TIME_SHIFT 1 365# define DP_PSR2_SU_Y_COORDINATE_REQUIRED (1 << 4) /* eDP 1.4a */ 366# define DP_PSR2_SU_GRANULARITY_REQUIRED (1 << 5) /* eDP 1.4b */ 367 368#define DP_PSR2_SU_X_GRANULARITY 0x072 /* eDP 1.4b */ 369#define DP_PSR2_SU_Y_GRANULARITY 0x074 /* eDP 1.4b */ 370 371/* 372 * 0x80-0x8f describe downstream port capabilities, but there are two layouts 373 * based on whether DP_DETAILED_CAP_INFO_AVAILABLE was set. If it was not, 374 * each port's descriptor is one byte wide. If it was set, each port's is 375 * four bytes wide, starting with the one byte from the base info. As of 376 * DP interop v1.1a only VGA defines additional detail. 377 */ 378 379/* offset 0 */ 380#define DP_DOWNSTREAM_PORT_0 0x80 381# define DP_DS_PORT_TYPE_MASK (7 << 0) 382# define DP_DS_PORT_TYPE_DP 0 383# define DP_DS_PORT_TYPE_VGA 1 384# define DP_DS_PORT_TYPE_DVI 2 385# define DP_DS_PORT_TYPE_HDMI 3 386# define DP_DS_PORT_TYPE_NON_EDID 4 387# define DP_DS_PORT_TYPE_DP_DUALMODE 5 388# define DP_DS_PORT_TYPE_WIRELESS 6 389# define DP_DS_PORT_HPD (1 << 3) 390# define DP_DS_NON_EDID_MASK (0xf << 4) 391# define DP_DS_NON_EDID_720x480i_60 (1 << 4) 392# define DP_DS_NON_EDID_720x480i_50 (2 << 4) 393# define DP_DS_NON_EDID_1920x1080i_60 (3 << 4) 394# define DP_DS_NON_EDID_1920x1080i_50 (4 << 4) 395# define DP_DS_NON_EDID_1280x720_60 (5 << 4) 396# define DP_DS_NON_EDID_1280x720_50 (7 << 4) 397/* offset 1 for VGA is maximum megapixels per second / 8 */ 398/* offset 1 for DVI/HDMI is maximum TMDS clock in Mbps / 2.5 */ 399/* offset 2 for VGA/DVI/HDMI */ 400# define DP_DS_MAX_BPC_MASK (3 << 0) 401# define DP_DS_8BPC 0 402# define DP_DS_10BPC 1 403# define DP_DS_12BPC 2 404# define DP_DS_16BPC 3 405/* offset 3 for DVI */ 406# define DP_DS_DVI_DUAL_LINK (1 << 1) 407# define DP_DS_DVI_HIGH_COLOR_DEPTH (1 << 2) 408/* offset 3 for HDMI */ 409# define DP_DS_HDMI_FRAME_SEQ_TO_FRAME_PACK (1 << 0) 410# define DP_DS_HDMI_YCBCR422_PASS_THROUGH (1 << 1) 411# define DP_DS_HDMI_YCBCR420_PASS_THROUGH (1 << 2) 412# define DP_DS_HDMI_YCBCR444_TO_422_CONV (1 << 3) 413# define DP_DS_HDMI_YCBCR444_TO_420_CONV (1 << 4) 414 415#define DP_MAX_DOWNSTREAM_PORTS 0x10 416 417/* DP Forward error Correction Registers */ 418#define DP_FEC_CAPABILITY 0x090 /* 1.4 */ 419# define DP_FEC_CAPABLE (1 << 0) 420# define DP_FEC_UNCORR_BLK_ERROR_COUNT_CAP (1 << 1) 421# define DP_FEC_CORR_BLK_ERROR_COUNT_CAP (1 << 2) 422# define DP_FEC_BIT_ERROR_COUNT_CAP (1 << 3) 423 424/* DP Extended DSC Capabilities */ 425#define DP_DSC_BRANCH_OVERALL_THROUGHPUT_0 0x0a0 /* DP 1.4a SCR */ 426#define DP_DSC_BRANCH_OVERALL_THROUGHPUT_1 0x0a1 427#define DP_DSC_BRANCH_MAX_LINE_WIDTH 0x0a2 428 429/* link configuration */ 430#define DP_LINK_BW_SET 0x100 431# define DP_LINK_RATE_TABLE 0x00 /* eDP 1.4 */ 432# define DP_LINK_BW_1_62 0x06 433# define DP_LINK_BW_2_7 0x0a 434# define DP_LINK_BW_5_4 0x14 /* 1.2 */ 435# define DP_LINK_BW_8_1 0x1e /* 1.4 */ 436 437#define DP_LANE_COUNT_SET 0x101 438# define DP_LANE_COUNT_MASK 0x0f 439# define DP_LANE_COUNT_ENHANCED_FRAME_EN (1 << 7) 440 441#define DP_TRAINING_PATTERN_SET 0x102 442# define DP_TRAINING_PATTERN_DISABLE 0 443# define DP_TRAINING_PATTERN_1 1 444# define DP_TRAINING_PATTERN_2 2 445# define DP_TRAINING_PATTERN_3 3 /* 1.2 */ 446# define DP_TRAINING_PATTERN_4 7 /* 1.4 */ 447# define DP_TRAINING_PATTERN_MASK 0x3 448# define DP_TRAINING_PATTERN_MASK_1_4 0xf 449 450/* DPCD 1.1 only. For DPCD >= 1.2 see per-lane DP_LINK_QUAL_LANEn_SET */ 451# define DP_LINK_QUAL_PATTERN_11_DISABLE (0 << 2) 452# define DP_LINK_QUAL_PATTERN_11_D10_2 (1 << 2) 453# define DP_LINK_QUAL_PATTERN_11_ERROR_RATE (2 << 2) 454# define DP_LINK_QUAL_PATTERN_11_PRBS7 (3 << 2) 455# define DP_LINK_QUAL_PATTERN_11_MASK (3 << 2) 456 457# define DP_RECOVERED_CLOCK_OUT_EN (1 << 4) 458# define DP_LINK_SCRAMBLING_DISABLE (1 << 5) 459 460# define DP_SYMBOL_ERROR_COUNT_BOTH (0 << 6) 461# define DP_SYMBOL_ERROR_COUNT_DISPARITY (1 << 6) 462# define DP_SYMBOL_ERROR_COUNT_SYMBOL (2 << 6) 463# define DP_SYMBOL_ERROR_COUNT_MASK (3 << 6) 464 465#define DP_TRAINING_LANE0_SET 0x103 466#define DP_TRAINING_LANE1_SET 0x104 467#define DP_TRAINING_LANE2_SET 0x105 468#define DP_TRAINING_LANE3_SET 0x106 469 470# define DP_TRAIN_VOLTAGE_SWING_MASK 0x3 471# define DP_TRAIN_VOLTAGE_SWING_SHIFT 0 472# define DP_TRAIN_MAX_SWING_REACHED (1 << 2) 473# define DP_TRAIN_VOLTAGE_SWING_LEVEL_0 (0 << 0) 474# define DP_TRAIN_VOLTAGE_SWING_LEVEL_1 (1 << 0) 475# define DP_TRAIN_VOLTAGE_SWING_LEVEL_2 (2 << 0) 476# define DP_TRAIN_VOLTAGE_SWING_LEVEL_3 (3 << 0) 477 478# define DP_TRAIN_PRE_EMPHASIS_MASK (3 << 3) 479# define DP_TRAIN_PRE_EMPH_LEVEL_0 (0 << 3) 480# define DP_TRAIN_PRE_EMPH_LEVEL_1 (1 << 3) 481# define DP_TRAIN_PRE_EMPH_LEVEL_2 (2 << 3) 482# define DP_TRAIN_PRE_EMPH_LEVEL_3 (3 << 3) 483 484# define DP_TRAIN_PRE_EMPHASIS_SHIFT 3 485# define DP_TRAIN_MAX_PRE_EMPHASIS_REACHED (1 << 5) 486 487#define DP_DOWNSPREAD_CTRL 0x107 488# define DP_SPREAD_AMP_0_5 (1 << 4) 489# define DP_MSA_TIMING_PAR_IGNORE_EN (1 << 7) /* eDP */ 490 491#define DP_MAIN_LINK_CHANNEL_CODING_SET 0x108 492# define DP_SET_ANSI_8B10B (1 << 0) 493 494#define DP_I2C_SPEED_CONTROL_STATUS 0x109 /* DPI */ 495/* bitmask as for DP_I2C_SPEED_CAP */ 496 497#define DP_EDP_CONFIGURATION_SET 0x10a /* XXX 1.2? */ 498# define DP_ALTERNATE_SCRAMBLER_RESET_ENABLE (1 << 0) 499# define DP_FRAMING_CHANGE_ENABLE (1 << 1) 500# define DP_PANEL_SELF_TEST_ENABLE (1 << 7) 501 502#define DP_LINK_QUAL_LANE0_SET 0x10b /* DPCD >= 1.2 */ 503#define DP_LINK_QUAL_LANE1_SET 0x10c 504#define DP_LINK_QUAL_LANE2_SET 0x10d 505#define DP_LINK_QUAL_LANE3_SET 0x10e 506# define DP_LINK_QUAL_PATTERN_DISABLE 0 507# define DP_LINK_QUAL_PATTERN_D10_2 1 508# define DP_LINK_QUAL_PATTERN_ERROR_RATE 2 509# define DP_LINK_QUAL_PATTERN_PRBS7 3 510# define DP_LINK_QUAL_PATTERN_80BIT_CUSTOM 4 511# define DP_LINK_QUAL_PATTERN_HBR2_EYE 5 512# define DP_LINK_QUAL_PATTERN_MASK 7 513 514#define DP_TRAINING_LANE0_1_SET2 0x10f 515#define DP_TRAINING_LANE2_3_SET2 0x110 516# define DP_LANE02_POST_CURSOR2_SET_MASK (3 << 0) 517# define DP_LANE02_MAX_POST_CURSOR2_REACHED (1 << 2) 518# define DP_LANE13_POST_CURSOR2_SET_MASK (3 << 4) 519# define DP_LANE13_MAX_POST_CURSOR2_REACHED (1 << 6) 520 521#define DP_MSTM_CTRL 0x111 /* 1.2 */ 522# define DP_MST_EN (1 << 0) 523# define DP_UP_REQ_EN (1 << 1) 524# define DP_UPSTREAM_IS_SRC (1 << 2) 525 526#define DP_AUDIO_DELAY0 0x112 /* 1.2 */ 527#define DP_AUDIO_DELAY1 0x113 528#define DP_AUDIO_DELAY2 0x114 529 530#define DP_LINK_RATE_SET 0x115 /* eDP 1.4 */ 531# define DP_LINK_RATE_SET_SHIFT 0 532# define DP_LINK_RATE_SET_MASK (7 << 0) 533 534#define DP_RECEIVER_ALPM_CONFIG 0x116 /* eDP 1.4 */ 535# define DP_ALPM_ENABLE (1 << 0) 536# define DP_ALPM_LOCK_ERROR_IRQ_HPD_ENABLE (1 << 1) 537 538#define DP_SINK_DEVICE_AUX_FRAME_SYNC_CONF 0x117 /* eDP 1.4 */ 539# define DP_AUX_FRAME_SYNC_ENABLE (1 << 0) 540# define DP_IRQ_HPD_ENABLE (1 << 1) 541 542#define DP_UPSTREAM_DEVICE_DP_PWR_NEED 0x118 /* 1.2 */ 543# define DP_PWR_NOT_NEEDED (1 << 0) 544 545#define DP_FEC_CONFIGURATION 0x120 /* 1.4 */ 546# define DP_FEC_READY (1 << 0) 547# define DP_FEC_ERR_COUNT_SEL_MASK (7 << 1) 548# define DP_FEC_ERR_COUNT_DIS (0 << 1) 549# define DP_FEC_UNCORR_BLK_ERROR_COUNT (1 << 1) 550# define DP_FEC_CORR_BLK_ERROR_COUNT (2 << 1) 551# define DP_FEC_BIT_ERROR_COUNT (3 << 1) 552# define DP_FEC_LANE_SELECT_MASK (3 << 4) 553# define DP_FEC_LANE_0_SELECT (0 << 4) 554# define DP_FEC_LANE_1_SELECT (1 << 4) 555# define DP_FEC_LANE_2_SELECT (2 << 4) 556# define DP_FEC_LANE_3_SELECT (3 << 4) 557 558#define DP_AUX_FRAME_SYNC_VALUE 0x15c /* eDP 1.4 */ 559# define DP_AUX_FRAME_SYNC_VALID (1 << 0) 560 561#define DP_DSC_ENABLE 0x160 /* DP 1.4 */ 562# define DP_DECOMPRESSION_EN (1 << 0) 563 564#define DP_PSR_EN_CFG 0x170 /* XXX 1.2? */ 565# define DP_PSR_ENABLE (1 << 0) 566# define DP_PSR_MAIN_LINK_ACTIVE (1 << 1) 567# define DP_PSR_CRC_VERIFICATION (1 << 2) 568# define DP_PSR_FRAME_CAPTURE (1 << 3) 569# define DP_PSR_SELECTIVE_UPDATE (1 << 4) 570# define DP_PSR_IRQ_HPD_WITH_CRC_ERRORS (1 << 5) 571# define DP_PSR_ENABLE_PSR2 (1 << 6) /* eDP 1.4a */ 572 573#define DP_ADAPTER_CTRL 0x1a0 574# define DP_ADAPTER_CTRL_FORCE_LOAD_SENSE (1 << 0) 575 576#define DP_BRANCH_DEVICE_CTRL 0x1a1 577# define DP_BRANCH_DEVICE_IRQ_HPD (1 << 0) 578 579#define DP_PAYLOAD_ALLOCATE_SET 0x1c0 580#define DP_PAYLOAD_ALLOCATE_START_TIME_SLOT 0x1c1 581#define DP_PAYLOAD_ALLOCATE_TIME_SLOT_COUNT 0x1c2 582 583#define DP_SINK_COUNT 0x200 584/* prior to 1.2 bit 7 was reserved mbz */ 585# define DP_GET_SINK_COUNT(x) ((((x) & 0x80) >> 1) | ((x) & 0x3f)) 586# define DP_SINK_CP_READY (1 << 6) 587 588#define DP_DEVICE_SERVICE_IRQ_VECTOR 0x201 589# define DP_REMOTE_CONTROL_COMMAND_PENDING (1 << 0) 590# define DP_AUTOMATED_TEST_REQUEST (1 << 1) 591# define DP_CP_IRQ (1 << 2) 592# define DP_MCCS_IRQ (1 << 3) 593# define DP_DOWN_REP_MSG_RDY (1 << 4) /* 1.2 MST */ 594# define DP_UP_REQ_MSG_RDY (1 << 5) /* 1.2 MST */ 595# define DP_SINK_SPECIFIC_IRQ (1 << 6) 596 597#define DP_LANE0_1_STATUS 0x202 598#define DP_LANE2_3_STATUS 0x203 599# define DP_LANE_CR_DONE (1 << 0) 600# define DP_LANE_CHANNEL_EQ_DONE (1 << 1) 601# define DP_LANE_SYMBOL_LOCKED (1 << 2) 602 603#define DP_CHANNEL_EQ_BITS (DP_LANE_CR_DONE | \ 604 DP_LANE_CHANNEL_EQ_DONE | \ 605 DP_LANE_SYMBOL_LOCKED) 606 607#define DP_LANE_ALIGN_STATUS_UPDATED 0x204 608 609#define DP_INTERLANE_ALIGN_DONE (1 << 0) 610#define DP_DOWNSTREAM_PORT_STATUS_CHANGED (1 << 6) 611#define DP_LINK_STATUS_UPDATED (1 << 7) 612 613#define DP_SINK_STATUS 0x205 614 615#define DP_RECEIVE_PORT_0_STATUS (1 << 0) 616#define DP_RECEIVE_PORT_1_STATUS (1 << 1) 617 618#define DP_ADJUST_REQUEST_LANE0_1 0x206 619#define DP_ADJUST_REQUEST_LANE2_3 0x207 620# define DP_ADJUST_VOLTAGE_SWING_LANE0_MASK 0x03 621# define DP_ADJUST_VOLTAGE_SWING_LANE0_SHIFT 0 622# define DP_ADJUST_PRE_EMPHASIS_LANE0_MASK 0x0c 623# define DP_ADJUST_PRE_EMPHASIS_LANE0_SHIFT 2 624# define DP_ADJUST_VOLTAGE_SWING_LANE1_MASK 0x30 625# define DP_ADJUST_VOLTAGE_SWING_LANE1_SHIFT 4 626# define DP_ADJUST_PRE_EMPHASIS_LANE1_MASK 0xc0 627# define DP_ADJUST_PRE_EMPHASIS_LANE1_SHIFT 6 628 629#define DP_ADJUST_REQUEST_POST_CURSOR2 0x20c 630# define DP_ADJUST_POST_CURSOR2_LANE0_MASK 0x03 631# define DP_ADJUST_POST_CURSOR2_LANE0_SHIFT 0 632# define DP_ADJUST_POST_CURSOR2_LANE1_MASK 0x0c 633# define DP_ADJUST_POST_CURSOR2_LANE1_SHIFT 2 634# define DP_ADJUST_POST_CURSOR2_LANE2_MASK 0x30 635# define DP_ADJUST_POST_CURSOR2_LANE2_SHIFT 4 636# define DP_ADJUST_POST_CURSOR2_LANE3_MASK 0xc0 637# define DP_ADJUST_POST_CURSOR2_LANE3_SHIFT 6 638 639#define DP_TEST_REQUEST 0x218 640# define DP_TEST_LINK_TRAINING (1 << 0) 641# define DP_TEST_LINK_VIDEO_PATTERN (1 << 1) 642# define DP_TEST_LINK_EDID_READ (1 << 2) 643# define DP_TEST_LINK_PHY_TEST_PATTERN (1 << 3) /* DPCD >= 1.1 */ 644# define DP_TEST_LINK_FAUX_PATTERN (1 << 4) /* DPCD >= 1.2 */ 645# define DP_TEST_LINK_AUDIO_PATTERN (1 << 5) /* DPCD >= 1.2 */ 646# define DP_TEST_LINK_AUDIO_DISABLED_VIDEO (1 << 6) /* DPCD >= 1.2 */ 647 648#define DP_TEST_LINK_RATE 0x219 649# define DP_LINK_RATE_162 (0x6) 650# define DP_LINK_RATE_27 (0xa) 651 652#define DP_TEST_LANE_COUNT 0x220 653 654#define DP_TEST_PATTERN 0x221 655# define DP_NO_TEST_PATTERN 0x0 656# define DP_COLOR_RAMP 0x1 657# define DP_BLACK_AND_WHITE_VERTICAL_LINES 0x2 658# define DP_COLOR_SQUARE 0x3 659 660#define DP_TEST_H_TOTAL_HI 0x222 661#define DP_TEST_H_TOTAL_LO 0x223 662 663#define DP_TEST_V_TOTAL_HI 0x224 664#define DP_TEST_V_TOTAL_LO 0x225 665 666#define DP_TEST_H_START_HI 0x226 667#define DP_TEST_H_START_LO 0x227 668 669#define DP_TEST_V_START_HI 0x228 670#define DP_TEST_V_START_LO 0x229 671 672#define DP_TEST_HSYNC_HI 0x22A 673# define DP_TEST_HSYNC_POLARITY (1 << 7) 674# define DP_TEST_HSYNC_WIDTH_HI_MASK (127 << 0) 675#define DP_TEST_HSYNC_WIDTH_LO 0x22B 676 677#define DP_TEST_VSYNC_HI 0x22C 678# define DP_TEST_VSYNC_POLARITY (1 << 7) 679# define DP_TEST_VSYNC_WIDTH_HI_MASK (127 << 0) 680#define DP_TEST_VSYNC_WIDTH_LO 0x22D 681 682#define DP_TEST_H_WIDTH_HI 0x22E 683#define DP_TEST_H_WIDTH_LO 0x22F 684 685#define DP_TEST_V_HEIGHT_HI 0x230 686#define DP_TEST_V_HEIGHT_LO 0x231 687 688#define DP_TEST_MISC0 0x232 689# define DP_TEST_SYNC_CLOCK (1 << 0) 690# define DP_TEST_COLOR_FORMAT_MASK (3 << 1) 691# define DP_TEST_COLOR_FORMAT_SHIFT 1 692# define DP_COLOR_FORMAT_RGB (0 << 1) 693# define DP_COLOR_FORMAT_YCbCr422 (1 << 1) 694# define DP_COLOR_FORMAT_YCbCr444 (2 << 1) 695# define DP_TEST_DYNAMIC_RANGE_VESA (0 << 3) 696# define DP_TEST_DYNAMIC_RANGE_CEA (1 << 3) 697# define DP_TEST_YCBCR_COEFFICIENTS (1 << 4) 698# define DP_YCBCR_COEFFICIENTS_ITU601 (0 << 4) 699# define DP_YCBCR_COEFFICIENTS_ITU709 (1 << 4) 700# define DP_TEST_BIT_DEPTH_MASK (7 << 5) 701# define DP_TEST_BIT_DEPTH_SHIFT 5 702# define DP_TEST_BIT_DEPTH_6 (0 << 5) 703# define DP_TEST_BIT_DEPTH_8 (1 << 5) 704# define DP_TEST_BIT_DEPTH_10 (2 << 5) 705# define DP_TEST_BIT_DEPTH_12 (3 << 5) 706# define DP_TEST_BIT_DEPTH_16 (4 << 5) 707 708#define DP_TEST_MISC1 0x233 709# define DP_TEST_REFRESH_DENOMINATOR (1 << 0) 710# define DP_TEST_INTERLACED (1 << 1) 711 712#define DP_TEST_REFRESH_RATE_NUMERATOR 0x234 713 714#define DP_TEST_MISC0 0x232 715 716#define DP_TEST_CRC_R_CR 0x240 717#define DP_TEST_CRC_G_Y 0x242 718#define DP_TEST_CRC_B_CB 0x244 719 720#define DP_TEST_SINK_MISC 0x246 721# define DP_TEST_CRC_SUPPORTED (1 << 5) 722# define DP_TEST_COUNT_MASK 0xf 723 724#define DP_PHY_TEST_PATTERN 0x248 725# define DP_PHY_TEST_PATTERN_SEL_MASK 0x7 726# define DP_PHY_TEST_PATTERN_NONE 0x0 727# define DP_PHY_TEST_PATTERN_D10_2 0x1 728# define DP_PHY_TEST_PATTERN_ERROR_COUNT 0x2 729# define DP_PHY_TEST_PATTERN_PRBS7 0x3 730# define DP_PHY_TEST_PATTERN_80BIT_CUSTOM 0x4 731# define DP_PHY_TEST_PATTERN_CP2520 0x5 732 733#define DP_TEST_HBR2_SCRAMBLER_RESET 0x24A 734#define DP_TEST_80BIT_CUSTOM_PATTERN_7_0 0x250 735#define DP_TEST_80BIT_CUSTOM_PATTERN_15_8 0x251 736#define DP_TEST_80BIT_CUSTOM_PATTERN_23_16 0x252 737#define DP_TEST_80BIT_CUSTOM_PATTERN_31_24 0x253 738#define DP_TEST_80BIT_CUSTOM_PATTERN_39_32 0x254 739#define DP_TEST_80BIT_CUSTOM_PATTERN_47_40 0x255 740#define DP_TEST_80BIT_CUSTOM_PATTERN_55_48 0x256 741#define DP_TEST_80BIT_CUSTOM_PATTERN_63_56 0x257 742#define DP_TEST_80BIT_CUSTOM_PATTERN_71_64 0x258 743#define DP_TEST_80BIT_CUSTOM_PATTERN_79_72 0x259 744 745#define DP_TEST_RESPONSE 0x260 746# define DP_TEST_ACK (1 << 0) 747# define DP_TEST_NAK (1 << 1) 748# define DP_TEST_EDID_CHECKSUM_WRITE (1 << 2) 749 750#define DP_TEST_EDID_CHECKSUM 0x261 751 752#define DP_TEST_SINK 0x270 753# define DP_TEST_SINK_START (1 << 0) 754#define DP_TEST_AUDIO_MODE 0x271 755#define DP_TEST_AUDIO_PATTERN_TYPE 0x272 756#define DP_TEST_AUDIO_PERIOD_CH1 0x273 757#define DP_TEST_AUDIO_PERIOD_CH2 0x274 758#define DP_TEST_AUDIO_PERIOD_CH3 0x275 759#define DP_TEST_AUDIO_PERIOD_CH4 0x276 760#define DP_TEST_AUDIO_PERIOD_CH5 0x277 761#define DP_TEST_AUDIO_PERIOD_CH6 0x278 762#define DP_TEST_AUDIO_PERIOD_CH7 0x279 763#define DP_TEST_AUDIO_PERIOD_CH8 0x27A 764 765#define DP_FEC_STATUS 0x280 /* 1.4 */ 766# define DP_FEC_DECODE_EN_DETECTED (1 << 0) 767# define DP_FEC_DECODE_DIS_DETECTED (1 << 1) 768 769#define DP_FEC_ERROR_COUNT_LSB 0x0281 /* 1.4 */ 770 771#define DP_FEC_ERROR_COUNT_MSB 0x0282 /* 1.4 */ 772# define DP_FEC_ERROR_COUNT_MASK 0x7F 773# define DP_FEC_ERR_COUNT_VALID (1 << 7) 774 775#define DP_PAYLOAD_TABLE_UPDATE_STATUS 0x2c0 /* 1.2 MST */ 776# define DP_PAYLOAD_TABLE_UPDATED (1 << 0) 777# define DP_PAYLOAD_ACT_HANDLED (1 << 1) 778 779#define DP_VC_PAYLOAD_ID_SLOT_1 0x2c1 /* 1.2 MST */ 780/* up to ID_SLOT_63 at 0x2ff */ 781 782#define DP_SOURCE_OUI 0x300 783#define DP_SINK_OUI 0x400 784#define DP_BRANCH_OUI 0x500 785#define DP_BRANCH_ID 0x503 786#define DP_BRANCH_REVISION_START 0x509 787#define DP_BRANCH_HW_REV 0x509 788#define DP_BRANCH_SW_REV 0x50A 789 790#define DP_SET_POWER 0x600 791# define DP_SET_POWER_D0 0x1 792# define DP_SET_POWER_D3 0x2 793# define DP_SET_POWER_MASK 0x3 794# define DP_SET_POWER_D3_AUX_ON 0x5 795 796#define DP_EDP_DPCD_REV 0x700 /* eDP 1.2 */ 797# define DP_EDP_11 0x00 798# define DP_EDP_12 0x01 799# define DP_EDP_13 0x02 800# define DP_EDP_14 0x03 801# define DP_EDP_14a 0x04 /* eDP 1.4a */ 802# define DP_EDP_14b 0x05 /* eDP 1.4b */ 803 804#define DP_EDP_GENERAL_CAP_1 0x701 805# define DP_EDP_TCON_BACKLIGHT_ADJUSTMENT_CAP (1 << 0) 806# define DP_EDP_BACKLIGHT_PIN_ENABLE_CAP (1 << 1) 807# define DP_EDP_BACKLIGHT_AUX_ENABLE_CAP (1 << 2) 808# define DP_EDP_PANEL_SELF_TEST_PIN_ENABLE_CAP (1 << 3) 809# define DP_EDP_PANEL_SELF_TEST_AUX_ENABLE_CAP (1 << 4) 810# define DP_EDP_FRC_ENABLE_CAP (1 << 5) 811# define DP_EDP_COLOR_ENGINE_CAP (1 << 6) 812# define DP_EDP_SET_POWER_CAP (1 << 7) 813 814#define DP_EDP_BACKLIGHT_ADJUSTMENT_CAP 0x702 815# define DP_EDP_BACKLIGHT_BRIGHTNESS_PWM_PIN_CAP (1 << 0) 816# define DP_EDP_BACKLIGHT_BRIGHTNESS_AUX_SET_CAP (1 << 1) 817# define DP_EDP_BACKLIGHT_BRIGHTNESS_BYTE_COUNT (1 << 2) 818# define DP_EDP_BACKLIGHT_AUX_PWM_PRODUCT_CAP (1 << 3) 819# define DP_EDP_BACKLIGHT_FREQ_PWM_PIN_PASSTHRU_CAP (1 << 4) 820# define DP_EDP_BACKLIGHT_FREQ_AUX_SET_CAP (1 << 5) 821# define DP_EDP_DYNAMIC_BACKLIGHT_CAP (1 << 6) 822# define DP_EDP_VBLANK_BACKLIGHT_UPDATE_CAP (1 << 7) 823 824#define DP_EDP_GENERAL_CAP_2 0x703 825# define DP_EDP_OVERDRIVE_ENGINE_ENABLED (1 << 0) 826 827#define DP_EDP_GENERAL_CAP_3 0x704 /* eDP 1.4 */ 828# define DP_EDP_X_REGION_CAP_MASK (0xf << 0) 829# define DP_EDP_X_REGION_CAP_SHIFT 0 830# define DP_EDP_Y_REGION_CAP_MASK (0xf << 4) 831# define DP_EDP_Y_REGION_CAP_SHIFT 4 832 833#define DP_EDP_DISPLAY_CONTROL_REGISTER 0x720 834# define DP_EDP_BACKLIGHT_ENABLE (1 << 0) 835# define DP_EDP_BLACK_VIDEO_ENABLE (1 << 1) 836# define DP_EDP_FRC_ENABLE (1 << 2) 837# define DP_EDP_COLOR_ENGINE_ENABLE (1 << 3) 838# define DP_EDP_VBLANK_BACKLIGHT_UPDATE_ENABLE (1 << 7) 839 840#define DP_EDP_BACKLIGHT_MODE_SET_REGISTER 0x721 841# define DP_EDP_BACKLIGHT_CONTROL_MODE_MASK (3 << 0) 842# define DP_EDP_BACKLIGHT_CONTROL_MODE_PWM (0 << 0) 843# define DP_EDP_BACKLIGHT_CONTROL_MODE_PRESET (1 << 0) 844# define DP_EDP_BACKLIGHT_CONTROL_MODE_DPCD (2 << 0) 845# define DP_EDP_BACKLIGHT_CONTROL_MODE_PRODUCT (3 << 0) 846# define DP_EDP_BACKLIGHT_FREQ_PWM_PIN_PASSTHRU_ENABLE (1 << 2) 847# define DP_EDP_BACKLIGHT_FREQ_AUX_SET_ENABLE (1 << 3) 848# define DP_EDP_DYNAMIC_BACKLIGHT_ENABLE (1 << 4) 849# define DP_EDP_REGIONAL_BACKLIGHT_ENABLE (1 << 5) 850# define DP_EDP_UPDATE_REGION_BRIGHTNESS (1 << 6) /* eDP 1.4 */ 851 852#define DP_EDP_BACKLIGHT_BRIGHTNESS_MSB 0x722 853#define DP_EDP_BACKLIGHT_BRIGHTNESS_LSB 0x723 854 855#define DP_EDP_PWMGEN_BIT_COUNT 0x724 856#define DP_EDP_PWMGEN_BIT_COUNT_CAP_MIN 0x725 857#define DP_EDP_PWMGEN_BIT_COUNT_CAP_MAX 0x726 858# define DP_EDP_PWMGEN_BIT_COUNT_MASK (0x1f << 0) 859 860#define DP_EDP_BACKLIGHT_CONTROL_STATUS 0x727 861 862#define DP_EDP_BACKLIGHT_FREQ_SET 0x728 863# define DP_EDP_BACKLIGHT_FREQ_BASE_KHZ 27000 864 865#define DP_EDP_BACKLIGHT_FREQ_CAP_MIN_MSB 0x72a 866#define DP_EDP_BACKLIGHT_FREQ_CAP_MIN_MID 0x72b 867#define DP_EDP_BACKLIGHT_FREQ_CAP_MIN_LSB 0x72c 868 869#define DP_EDP_BACKLIGHT_FREQ_CAP_MAX_MSB 0x72d 870#define DP_EDP_BACKLIGHT_FREQ_CAP_MAX_MID 0x72e 871#define DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB 0x72f 872 873#define DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET 0x732 874#define DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET 0x733 875 876#define DP_EDP_REGIONAL_BACKLIGHT_BASE 0x740 /* eDP 1.4 */ 877#define DP_EDP_REGIONAL_BACKLIGHT_0 0x741 /* eDP 1.4 */ 878 879#define DP_SIDEBAND_MSG_DOWN_REQ_BASE 0x1000 /* 1.2 MST */ 880#define DP_SIDEBAND_MSG_UP_REP_BASE 0x1200 /* 1.2 MST */ 881#define DP_SIDEBAND_MSG_DOWN_REP_BASE 0x1400 /* 1.2 MST */ 882#define DP_SIDEBAND_MSG_UP_REQ_BASE 0x1600 /* 1.2 MST */ 883 884#define DP_SINK_COUNT_ESI 0x2002 /* 1.2 */ 885/* 0-5 sink count */ 886# define DP_SINK_COUNT_CP_READY (1 << 6) 887 888#define DP_DEVICE_SERVICE_IRQ_VECTOR_ESI0 0x2003 /* 1.2 */ 889 890#define DP_DEVICE_SERVICE_IRQ_VECTOR_ESI1 0x2004 /* 1.2 */ 891# define DP_RX_GTC_MSTR_REQ_STATUS_CHANGE (1 << 0) 892# define DP_LOCK_ACQUISITION_REQUEST (1 << 1) 893# define DP_CEC_IRQ (1 << 2) 894 895#define DP_LINK_SERVICE_IRQ_VECTOR_ESI0 0x2005 /* 1.2 */ 896 897#define DP_PSR_ERROR_STATUS 0x2006 /* XXX 1.2? */ 898# define DP_PSR_LINK_CRC_ERROR (1 << 0) 899# define DP_PSR_RFB_STORAGE_ERROR (1 << 1) 900# define DP_PSR_VSC_SDP_UNCORRECTABLE_ERROR (1 << 2) /* eDP 1.4 */ 901 902#define DP_PSR_ESI 0x2007 /* XXX 1.2? */ 903# define DP_PSR_CAPS_CHANGE (1 << 0) 904 905#define DP_PSR_STATUS 0x2008 /* XXX 1.2? */ 906# define DP_PSR_SINK_INACTIVE 0 907# define DP_PSR_SINK_ACTIVE_SRC_SYNCED 1 908# define DP_PSR_SINK_ACTIVE_RFB 2 909# define DP_PSR_SINK_ACTIVE_SINK_SYNCED 3 910# define DP_PSR_SINK_ACTIVE_RESYNC 4 911# define DP_PSR_SINK_INTERNAL_ERROR 7 912# define DP_PSR_SINK_STATE_MASK 0x07 913 914#define DP_SYNCHRONIZATION_LATENCY_IN_SINK 0x2009 /* edp 1.4 */ 915# define DP_MAX_RESYNC_FRAME_COUNT_MASK (0xf << 0) 916# define DP_MAX_RESYNC_FRAME_COUNT_SHIFT 0 917# define DP_LAST_ACTUAL_SYNCHRONIZATION_LATENCY_MASK (0xf << 4) 918# define DP_LAST_ACTUAL_SYNCHRONIZATION_LATENCY_SHIFT 4 919 920#define DP_LAST_RECEIVED_PSR_SDP 0x200a /* eDP 1.2 */ 921# define DP_PSR_STATE_BIT (1 << 0) /* eDP 1.2 */ 922# define DP_UPDATE_RFB_BIT (1 << 1) /* eDP 1.2 */ 923# define DP_CRC_VALID_BIT (1 << 2) /* eDP 1.2 */ 924# define DP_SU_VALID (1 << 3) /* eDP 1.4 */ 925# define DP_FIRST_SCAN_LINE_SU_REGION (1 << 4) /* eDP 1.4 */ 926# define DP_LAST_SCAN_LINE_SU_REGION (1 << 5) /* eDP 1.4 */ 927# define DP_Y_COORDINATE_VALID (1 << 6) /* eDP 1.4a */ 928 929#define DP_RECEIVER_ALPM_STATUS 0x200b /* eDP 1.4 */ 930# define DP_ALPM_LOCK_TIMEOUT_ERROR (1 << 0) 931 932#define DP_LANE0_1_STATUS_ESI 0x200c /* status same as 0x202 */ 933#define DP_LANE2_3_STATUS_ESI 0x200d /* status same as 0x203 */ 934#define DP_LANE_ALIGN_STATUS_UPDATED_ESI 0x200e /* status same as 0x204 */ 935#define DP_SINK_STATUS_ESI 0x200f /* status same as 0x205 */ 936 937#define DP_DP13_DPCD_REV 0x2200 938#define DP_DP13_MAX_LINK_RATE 0x2201 939 940#define DP_DPRX_FEATURE_ENUMERATION_LIST 0x2210 /* DP 1.3 */ 941# define DP_GTC_CAP (1 << 0) /* DP 1.3 */ 942# define DP_SST_SPLIT_SDP_CAP (1 << 1) /* DP 1.4 */ 943# define DP_AV_SYNC_CAP (1 << 2) /* DP 1.3 */ 944# define DP_VSC_SDP_EXT_FOR_COLORIMETRY_SUPPORTED (1 << 3) /* DP 1.3 */ 945# define DP_VSC_EXT_VESA_SDP_SUPPORTED (1 << 4) /* DP 1.4 */ 946# define DP_VSC_EXT_VESA_SDP_CHAINING_SUPPORTED (1 << 5) /* DP 1.4 */ 947# define DP_VSC_EXT_CEA_SDP_SUPPORTED (1 << 6) /* DP 1.4 */ 948# define DP_VSC_EXT_CEA_SDP_CHAINING_SUPPORTED (1 << 7) /* DP 1.4 */ 949 950/* HDMI CEC tunneling over AUX DP 1.3 section 5.3.3.3.1 DPCD 1.4+ */ 951#define DP_CEC_TUNNELING_CAPABILITY 0x3000 952# define DP_CEC_TUNNELING_CAPABLE (1 << 0) 953# define DP_CEC_SNOOPING_CAPABLE (1 << 1) 954# define DP_CEC_MULTIPLE_LA_CAPABLE (1 << 2) 955 956#define DP_CEC_TUNNELING_CONTROL 0x3001 957# define DP_CEC_TUNNELING_ENABLE (1 << 0) 958# define DP_CEC_SNOOPING_ENABLE (1 << 1) 959 960#define DP_CEC_RX_MESSAGE_INFO 0x3002 961# define DP_CEC_RX_MESSAGE_LEN_MASK (0xf << 0) 962# define DP_CEC_RX_MESSAGE_LEN_SHIFT 0 963# define DP_CEC_RX_MESSAGE_HPD_STATE (1 << 4) 964# define DP_CEC_RX_MESSAGE_HPD_LOST (1 << 5) 965# define DP_CEC_RX_MESSAGE_ACKED (1 << 6) 966# define DP_CEC_RX_MESSAGE_ENDED (1 << 7) 967 968#define DP_CEC_TX_MESSAGE_INFO 0x3003 969# define DP_CEC_TX_MESSAGE_LEN_MASK (0xf << 0) 970# define DP_CEC_TX_MESSAGE_LEN_SHIFT 0 971# define DP_CEC_TX_RETRY_COUNT_MASK (0x7 << 4) 972# define DP_CEC_TX_RETRY_COUNT_SHIFT 4 973# define DP_CEC_TX_MESSAGE_SEND (1 << 7) 974 975#define DP_CEC_TUNNELING_IRQ_FLAGS 0x3004 976# define DP_CEC_RX_MESSAGE_INFO_VALID (1 << 0) 977# define DP_CEC_RX_MESSAGE_OVERFLOW (1 << 1) 978# define DP_CEC_TX_MESSAGE_SENT (1 << 4) 979# define DP_CEC_TX_LINE_ERROR (1 << 5) 980# define DP_CEC_TX_ADDRESS_NACK_ERROR (1 << 6) 981# define DP_CEC_TX_DATA_NACK_ERROR (1 << 7) 982 983#define DP_CEC_LOGICAL_ADDRESS_MASK 0x300E /* 0x300F word */ 984# define DP_CEC_LOGICAL_ADDRESS_0 (1 << 0) 985# define DP_CEC_LOGICAL_ADDRESS_1 (1 << 1) 986# define DP_CEC_LOGICAL_ADDRESS_2 (1 << 2) 987# define DP_CEC_LOGICAL_ADDRESS_3 (1 << 3) 988# define DP_CEC_LOGICAL_ADDRESS_4 (1 << 4) 989# define DP_CEC_LOGICAL_ADDRESS_5 (1 << 5) 990# define DP_CEC_LOGICAL_ADDRESS_6 (1 << 6) 991# define DP_CEC_LOGICAL_ADDRESS_7 (1 << 7) 992#define DP_CEC_LOGICAL_ADDRESS_MASK_2 0x300F /* 0x300E word */ 993# define DP_CEC_LOGICAL_ADDRESS_8 (1 << 0) 994# define DP_CEC_LOGICAL_ADDRESS_9 (1 << 1) 995# define DP_CEC_LOGICAL_ADDRESS_10 (1 << 2) 996# define DP_CEC_LOGICAL_ADDRESS_11 (1 << 3) 997# define DP_CEC_LOGICAL_ADDRESS_12 (1 << 4) 998# define DP_CEC_LOGICAL_ADDRESS_13 (1 << 5) 999# define DP_CEC_LOGICAL_ADDRESS_14 (1 << 6) 1000# define DP_CEC_LOGICAL_ADDRESS_15 (1 << 7) 1001 1002#define DP_CEC_RX_MESSAGE_BUFFER 0x3010 1003#define DP_CEC_TX_MESSAGE_BUFFER 0x3020 1004#define DP_CEC_MESSAGE_BUFFER_LENGTH 0x10 1005 1006#define DP_PROTOCOL_CONVERTER_CONTROL_0 0x3050 /* DP 1.3 */ 1007# define DP_HDMI_DVI_OUTPUT_CONFIG (1 << 0) /* DP 1.3 */ 1008#define DP_PROTOCOL_CONVERTER_CONTROL_1 0x3051 /* DP 1.3 */ 1009# define DP_CONVERSION_TO_YCBCR420_ENABLE (1 << 0) /* DP 1.3 */ 1010# define DP_HDMI_EDID_PROCESSING_DISABLE (1 << 1) /* DP 1.4 */ 1011# define DP_HDMI_AUTONOMOUS_SCRAMBLING_DISABLE (1 << 2) /* DP 1.4 */ 1012# define DP_HDMI_FORCE_SCRAMBLING (1 << 3) /* DP 1.4 */ 1013#define DP_PROTOCOL_CONVERTER_CONTROL_2 0x3052 /* DP 1.3 */ 1014# define DP_CONVERSION_TO_YCBCR422_ENABLE (1 << 0) /* DP 1.3 */ 1015 1016#define DP_AUX_HDCP_BKSV 0x68000 1017#define DP_AUX_HDCP_RI_PRIME 0x68005 1018#define DP_AUX_HDCP_AKSV 0x68007 1019#define DP_AUX_HDCP_AN 0x6800C 1020#define DP_AUX_HDCP_V_PRIME(h) (0x68014 + h * 4) 1021#define DP_AUX_HDCP_BCAPS 0x68028 1022# define DP_BCAPS_REPEATER_PRESENT BIT(1) 1023# define DP_BCAPS_HDCP_CAPABLE BIT(0) 1024#define DP_AUX_HDCP_BSTATUS 0x68029 1025# define DP_BSTATUS_REAUTH_REQ BIT(3) 1026# define DP_BSTATUS_LINK_FAILURE BIT(2) 1027# define DP_BSTATUS_R0_PRIME_READY BIT(1) 1028# define DP_BSTATUS_READY BIT(0) 1029#define DP_AUX_HDCP_BINFO 0x6802A 1030#define DP_AUX_HDCP_KSV_FIFO 0x6802C 1031#define DP_AUX_HDCP_AINFO 0x6803B 1032 1033/* DP HDCP2.2 parameter offsets in DPCD address space */ 1034#define DP_HDCP_2_2_REG_RTX_OFFSET 0x69000 1035#define DP_HDCP_2_2_REG_TXCAPS_OFFSET 0x69008 1036#define DP_HDCP_2_2_REG_CERT_RX_OFFSET 0x6900B 1037#define DP_HDCP_2_2_REG_RRX_OFFSET 0x69215 1038#define DP_HDCP_2_2_REG_RX_CAPS_OFFSET 0x6921D 1039#define DP_HDCP_2_2_REG_EKPUB_KM_OFFSET 0x69220 1040#define DP_HDCP_2_2_REG_EKH_KM_WR_OFFSET 0x692A0 1041#define DP_HDCP_2_2_REG_M_OFFSET 0x692B0 1042#define DP_HDCP_2_2_REG_HPRIME_OFFSET 0x692C0 1043#define DP_HDCP_2_2_REG_EKH_KM_RD_OFFSET 0x692E0 1044#define DP_HDCP_2_2_REG_RN_OFFSET 0x692F0 1045#define DP_HDCP_2_2_REG_LPRIME_OFFSET 0x692F8 1046#define DP_HDCP_2_2_REG_EDKEY_KS_OFFSET 0x69318 1047#define DP_HDCP_2_2_REG_RIV_OFFSET 0x69328 1048#define DP_HDCP_2_2_REG_RXINFO_OFFSET 0x69330 1049#define DP_HDCP_2_2_REG_SEQ_NUM_V_OFFSET 0x69332 1050#define DP_HDCP_2_2_REG_VPRIME_OFFSET 0x69335 1051#define DP_HDCP_2_2_REG_RECV_ID_LIST_OFFSET 0x69345 1052#define DP_HDCP_2_2_REG_V_OFFSET 0x693E0 1053#define DP_HDCP_2_2_REG_SEQ_NUM_M_OFFSET 0x693F0 1054#define DP_HDCP_2_2_REG_K_OFFSET 0x693F3 1055#define DP_HDCP_2_2_REG_STREAM_ID_TYPE_OFFSET 0x693F5 1056#define DP_HDCP_2_2_REG_MPRIME_OFFSET 0x69473 1057#define DP_HDCP_2_2_REG_RXSTATUS_OFFSET 0x69493 1058#define DP_HDCP_2_2_REG_STREAM_TYPE_OFFSET 0x69494 1059#define DP_HDCP_2_2_REG_DBG_OFFSET 0x69518 1060 1061/* Link Training (LT)-tunable PHY Repeaters */ 1062#define DP_LT_TUNABLE_PHY_REPEATER_FIELD_DATA_STRUCTURE_REV 0xf0000 /* 1.3 */ 1063#define DP_MAX_LINK_RATE_PHY_REPEATER 0xf0001 /* 1.4a */ 1064#define DP_PHY_REPEATER_CNT 0xf0002 /* 1.3 */ 1065#define DP_PHY_REPEATER_MODE 0xf0003 /* 1.3 */ 1066#define DP_MAX_LANE_COUNT_PHY_REPEATER 0xf0004 /* 1.4a */ 1067#define DP_Repeater_FEC_CAPABILITY 0xf0004 /* 1.4 */ 1068#define DP_PHY_REPEATER_EXTENDED_WAIT_TIMEOUT 0xf0005 /* 1.4a */ 1069#define DP_TRAINING_PATTERN_SET_PHY_REPEATER1 0xf0010 /* 1.3 */ 1070#define DP_TRAINING_LANE0_SET_PHY_REPEATER1 0xf0011 /* 1.3 */ 1071#define DP_TRAINING_LANE1_SET_PHY_REPEATER1 0xf0012 /* 1.3 */ 1072#define DP_TRAINING_LANE2_SET_PHY_REPEATER1 0xf0013 /* 1.3 */ 1073#define DP_TRAINING_LANE3_SET_PHY_REPEATER1 0xf0014 /* 1.3 */ 1074#define DP_TRAINING_AUX_RD_INTERVAL_PHY_REPEATER1 0xf0020 /* 1.4a */ 1075#define DP_TRANSMITTER_CAPABILITY_PHY_REPEATER1 0xf0021 /* 1.4a */ 1076#define DP_LANE0_1_STATUS_PHY_REPEATER1 0xf0030 /* 1.3 */ 1077#define DP_LANE2_3_STATUS_PHY_REPEATER1 0xf0031 /* 1.3 */ 1078#define DP_LANE_ALIGN_STATUS_UPDATED_PHY_REPEATER1 0xf0032 /* 1.3 */ 1079#define DP_ADJUST_REQUEST_LANE0_1_PHY_REPEATER1 0xf0033 /* 1.3 */ 1080#define DP_ADJUST_REQUEST_LANE2_3_PHY_REPEATER1 0xf0034 /* 1.3 */ 1081#define DP_SYMBOL_ERROR_COUNT_LANE0_PHY_REPEATER1 0xf0035 /* 1.3 */ 1082#define DP_SYMBOL_ERROR_COUNT_LANE1_PHY_REPEATER1 0xf0037 /* 1.3 */ 1083#define DP_SYMBOL_ERROR_COUNT_LANE2_PHY_REPEATER1 0xf0039 /* 1.3 */ 1084#define DP_SYMBOL_ERROR_COUNT_LANE3_PHY_REPEATER1 0xf003b /* 1.3 */ 1085#define DP_FEC_STATUS_PHY_REPEATER1 0xf0290 /* 1.4 */ 1086#define DP_FEC_ERROR_COUNT_PHY_REPEATER1 0xf0291 /* 1.4 */ 1087#define DP_FEC_CAPABILITY_PHY_REPEATER1 0xf0294 /* 1.4a */ 1088 1089/* Repeater modes */ 1090#define DP_PHY_REPEATER_MODE_TRANSPARENT 0x55 /* 1.3 */ 1091#define DP_PHY_REPEATER_MODE_NON_TRANSPARENT 0xaa /* 1.3 */ 1092 1093/* DP HDCP message start offsets in DPCD address space */ 1094#define DP_HDCP_2_2_AKE_INIT_OFFSET DP_HDCP_2_2_REG_RTX_OFFSET 1095#define DP_HDCP_2_2_AKE_SEND_CERT_OFFSET DP_HDCP_2_2_REG_CERT_RX_OFFSET 1096#define DP_HDCP_2_2_AKE_NO_STORED_KM_OFFSET DP_HDCP_2_2_REG_EKPUB_KM_OFFSET 1097#define DP_HDCP_2_2_AKE_STORED_KM_OFFSET DP_HDCP_2_2_REG_EKH_KM_WR_OFFSET 1098#define DP_HDCP_2_2_AKE_SEND_HPRIME_OFFSET DP_HDCP_2_2_REG_HPRIME_OFFSET 1099#define DP_HDCP_2_2_AKE_SEND_PAIRING_INFO_OFFSET \ 1100 DP_HDCP_2_2_REG_EKH_KM_RD_OFFSET 1101#define DP_HDCP_2_2_LC_INIT_OFFSET DP_HDCP_2_2_REG_RN_OFFSET 1102#define DP_HDCP_2_2_LC_SEND_LPRIME_OFFSET DP_HDCP_2_2_REG_LPRIME_OFFSET 1103#define DP_HDCP_2_2_SKE_SEND_EKS_OFFSET DP_HDCP_2_2_REG_EDKEY_KS_OFFSET 1104#define DP_HDCP_2_2_REP_SEND_RECVID_LIST_OFFSET DP_HDCP_2_2_REG_RXINFO_OFFSET 1105#define DP_HDCP_2_2_REP_SEND_ACK_OFFSET DP_HDCP_2_2_REG_V_OFFSET 1106#define DP_HDCP_2_2_REP_STREAM_MANAGE_OFFSET DP_HDCP_2_2_REG_SEQ_NUM_M_OFFSET 1107#define DP_HDCP_2_2_REP_STREAM_READY_OFFSET DP_HDCP_2_2_REG_MPRIME_OFFSET 1108 1109#define HDCP_2_2_DP_RXSTATUS_LEN 1 1110#define HDCP_2_2_DP_RXSTATUS_READY(x) ((x) & BIT(0)) 1111#define HDCP_2_2_DP_RXSTATUS_H_PRIME(x) ((x) & BIT(1)) 1112#define HDCP_2_2_DP_RXSTATUS_PAIRING(x) ((x) & BIT(2)) 1113#define HDCP_2_2_DP_RXSTATUS_REAUTH_REQ(x) ((x) & BIT(3)) 1114#define HDCP_2_2_DP_RXSTATUS_LINK_FAILED(x) ((x) & BIT(4)) 1115 1116/* DP 1.2 Sideband message defines */ 1117/* peer device type - DP 1.2a Table 2-92 */ 1118#define DP_PEER_DEVICE_NONE 0x0 1119#define DP_PEER_DEVICE_SOURCE_OR_SST 0x1 1120#define DP_PEER_DEVICE_MST_BRANCHING 0x2 1121#define DP_PEER_DEVICE_SST_SINK 0x3 1122#define DP_PEER_DEVICE_DP_LEGACY_CONV 0x4 1123 1124/* DP 1.2 MST sideband request names DP 1.2a Table 2-80 */ 1125#define DP_GET_MSG_TRANSACTION_VERSION 0x00 /* DP 1.3 */ 1126#define DP_LINK_ADDRESS 0x01 1127#define DP_CONNECTION_STATUS_NOTIFY 0x02 1128#define DP_ENUM_PATH_RESOURCES 0x10 1129#define DP_ALLOCATE_PAYLOAD 0x11 1130#define DP_QUERY_PAYLOAD 0x12 1131#define DP_RESOURCE_STATUS_NOTIFY 0x13 1132#define DP_CLEAR_PAYLOAD_ID_TABLE 0x14 1133#define DP_REMOTE_DPCD_READ 0x20 1134#define DP_REMOTE_DPCD_WRITE 0x21 1135#define DP_REMOTE_I2C_READ 0x22 1136#define DP_REMOTE_I2C_WRITE 0x23 1137#define DP_POWER_UP_PHY 0x24 1138#define DP_POWER_DOWN_PHY 0x25 1139#define DP_SINK_EVENT_NOTIFY 0x30 1140#define DP_QUERY_STREAM_ENC_STATUS 0x38 1141#define DP_QUERY_STREAM_ENC_STATUS_STATE_NO_EXIST 0 1142#define DP_QUERY_STREAM_ENC_STATUS_STATE_INACTIVE 1 1143#define DP_QUERY_STREAM_ENC_STATUS_STATE_ACTIVE 2 1144 1145/* DP 1.2 MST sideband reply types */ 1146#define DP_SIDEBAND_REPLY_ACK 0x00 1147#define DP_SIDEBAND_REPLY_NAK 0x01 1148 1149/* DP 1.2 MST sideband nak reasons - table 2.84 */ 1150#define DP_NAK_WRITE_FAILURE 0x01 1151#define DP_NAK_INVALID_READ 0x02 1152#define DP_NAK_CRC_FAILURE 0x03 1153#define DP_NAK_BAD_PARAM 0x04 1154#define DP_NAK_DEFER 0x05 1155#define DP_NAK_LINK_FAILURE 0x06 1156#define DP_NAK_NO_RESOURCES 0x07 1157#define DP_NAK_DPCD_FAIL 0x08 1158#define DP_NAK_I2C_NAK 0x09 1159#define DP_NAK_ALLOCATE_FAIL 0x0a 1160 1161#define MODE_I2C_START 1 1162#define MODE_I2C_WRITE 2 1163#define MODE_I2C_READ 4 1164#define MODE_I2C_STOP 8 1165 1166/* DP 1.2 MST PORTs - Section 2.5.1 v1.2a spec */ 1167#define DP_MST_PHYSICAL_PORT_0 0 1168#define DP_MST_LOGICAL_PORT_0 8 1169 1170#define DP_LINK_CONSTANT_N_VALUE 0x8000 1171#define DP_LINK_STATUS_SIZE 6 1172bool drm_dp_channel_eq_ok(const u8 link_status[DP_LINK_STATUS_SIZE], 1173 int lane_count); 1174bool drm_dp_clock_recovery_ok(const u8 link_status[DP_LINK_STATUS_SIZE], 1175 int lane_count); 1176u8 drm_dp_get_adjust_request_voltage(const u8 link_status[DP_LINK_STATUS_SIZE], 1177 int lane); 1178u8 drm_dp_get_adjust_request_pre_emphasis(const u8 link_status[DP_LINK_STATUS_SIZE], 1179 int lane); 1180u8 drm_dp_get_adjust_request_post_cursor(const u8 link_status[DP_LINK_STATUS_SIZE], 1181 unsigned int lane); 1182 1183#define DP_BRANCH_OUI_HEADER_SIZE 0xc 1184#define DP_RECEIVER_CAP_SIZE 0xf 1185#define DP_DSC_RECEIVER_CAP_SIZE 0x10 /* DSC Capabilities 0x60 through 0x6F */ 1186#define EDP_PSR_RECEIVER_CAP_SIZE 2 1187#define EDP_DISPLAY_CTL_CAP_SIZE 3 1188 1189void drm_dp_link_train_clock_recovery_delay(const u8 dpcd[DP_RECEIVER_CAP_SIZE]); 1190void drm_dp_link_train_channel_eq_delay(const u8 dpcd[DP_RECEIVER_CAP_SIZE]); 1191 1192u8 drm_dp_link_rate_to_bw_code(int link_rate); 1193int drm_dp_bw_code_to_link_rate(u8 link_bw); 1194 1195#define DP_SDP_AUDIO_TIMESTAMP 0x01 1196#define DP_SDP_AUDIO_STREAM 0x02 1197#define DP_SDP_EXTENSION 0x04 /* DP 1.1 */ 1198#define DP_SDP_AUDIO_COPYMANAGEMENT 0x05 /* DP 1.2 */ 1199#define DP_SDP_ISRC 0x06 /* DP 1.2 */ 1200#define DP_SDP_VSC 0x07 /* DP 1.2 */ 1201#define DP_SDP_CAMERA_GENERIC(i) (0x08 + (i)) /* 0-7, DP 1.3 */ 1202#define DP_SDP_PPS 0x10 /* DP 1.4 */ 1203#define DP_SDP_VSC_EXT_VESA 0x20 /* DP 1.4 */ 1204#define DP_SDP_VSC_EXT_CEA 0x21 /* DP 1.4 */ 1205/* 0x80+ CEA-861 infoframe types */ 1206 1207/** 1208 * struct dp_sdp_header - DP secondary data packet header 1209 * @HB0: Secondary Data Packet ID 1210 * @HB1: Secondary Data Packet Type 1211 * @HB2: Secondary Data Packet Specific header, Byte 0 1212 * @HB3: Secondary Data packet Specific header, Byte 1 1213 */ 1214struct dp_sdp_header { 1215 u8 HB0; 1216 u8 HB1; 1217 u8 HB2; 1218 u8 HB3; 1219} __packed; 1220 1221#define EDP_SDP_HEADER_REVISION_MASK 0x1F 1222#define EDP_SDP_HEADER_VALID_PAYLOAD_BYTES 0x1F 1223#define DP_SDP_PPS_HEADER_PAYLOAD_BYTES_MINUS_1 0x7F 1224 1225/** 1226 * struct dp_sdp - DP secondary data packet 1227 * @sdp_header: DP secondary data packet header 1228 * @db: DP secondaray data packet data blocks 1229 * VSC SDP Payload for PSR 1230 * db[0]: Stereo Interface 1231 * db[1]: 0 - PSR State; 1 - Update RFB; 2 - CRC Valid 1232 * db[2]: CRC value bits 7:0 of the R or Cr component 1233 * db[3]: CRC value bits 15:8 of the R or Cr component 1234 * db[4]: CRC value bits 7:0 of the G or Y component 1235 * db[5]: CRC value bits 15:8 of the G or Y component 1236 * db[6]: CRC value bits 7:0 of the B or Cb component 1237 * db[7]: CRC value bits 15:8 of the B or Cb component 1238 * db[8] - db[31]: Reserved 1239 * VSC SDP Payload for Pixel Encoding/Colorimetry Format 1240 * db[0] - db[15]: Reserved 1241 * db[16]: Pixel Encoding and Colorimetry Formats 1242 * db[17]: Dynamic Range and Component Bit Depth 1243 * db[18]: Content Type 1244 * db[19] - db[31]: Reserved 1245 */ 1246struct dp_sdp { 1247 struct dp_sdp_header sdp_header; 1248 u8 db[32]; 1249} __packed; 1250 1251#define EDP_VSC_PSR_STATE_ACTIVE (1<<0) 1252#define EDP_VSC_PSR_UPDATE_RFB (1<<1) 1253#define EDP_VSC_PSR_CRC_VALUES_VALID (1<<2) 1254 1255/** 1256 * enum dp_pixelformat - drm DP Pixel encoding formats 1257 * 1258 * This enum is used to indicate DP VSC SDP Pixel encoding formats. 1259 * It is based on DP 1.4 spec [Table 2-117: VSC SDP Payload for DB16 through 1260 * DB18] 1261 * 1262 * @DP_PIXELFORMAT_RGB: RGB pixel encoding format 1263 * @DP_PIXELFORMAT_YUV444: YCbCr 4:4:4 pixel encoding format 1264 * @DP_PIXELFORMAT_YUV422: YCbCr 4:2:2 pixel encoding format 1265 * @DP_PIXELFORMAT_YUV420: YCbCr 4:2:0 pixel encoding format 1266 * @DP_PIXELFORMAT_Y_ONLY: Y Only pixel encoding format 1267 * @DP_PIXELFORMAT_RAW: RAW pixel encoding format 1268 * @DP_PIXELFORMAT_RESERVED: Reserved pixel encoding format 1269 */ 1270enum dp_pixelformat { 1271 DP_PIXELFORMAT_RGB = 0, 1272 DP_PIXELFORMAT_YUV444 = 0x1, 1273 DP_PIXELFORMAT_YUV422 = 0x2, 1274 DP_PIXELFORMAT_YUV420 = 0x3, 1275 DP_PIXELFORMAT_Y_ONLY = 0x4, 1276 DP_PIXELFORMAT_RAW = 0x5, 1277 DP_PIXELFORMAT_RESERVED = 0x6, 1278}; 1279 1280/** 1281 * enum dp_colorimetry - drm DP Colorimetry formats 1282 * 1283 * This enum is used to indicate DP VSC SDP Colorimetry formats. 1284 * It is based on DP 1.4 spec [Table 2-117: VSC SDP Payload for DB16 through 1285 * DB18] and a name of enum member follows DRM_MODE_COLORIMETRY definition. 1286 * 1287 * @DP_COLORIMETRY_DEFAULT: sRGB (IEC 61966-2-1) or 1288 * ITU-R BT.601 colorimetry format 1289 * @DP_COLORIMETRY_RGB_WIDE_FIXED: RGB wide gamut fixed point colorimetry format 1290 * @DP_COLORIMETRY_BT709_YCC: ITU-R BT.709 colorimetry format 1291 * @DP_COLORIMETRY_RGB_WIDE_FLOAT: RGB wide gamut floating point 1292 * (scRGB (IEC 61966-2-2)) colorimetry format 1293 * @DP_COLORIMETRY_XVYCC_601: xvYCC601 colorimetry format 1294 * @DP_COLORIMETRY_OPRGB: OpRGB colorimetry format 1295 * @DP_COLORIMETRY_XVYCC_709: xvYCC709 colorimetry format 1296 * @DP_COLORIMETRY_DCI_P3_RGB: DCI-P3 (SMPTE RP 431-2) colorimetry format 1297 * @DP_COLORIMETRY_SYCC_601: sYCC601 colorimetry format 1298 * @DP_COLORIMETRY_RGB_CUSTOM: RGB Custom Color Profile colorimetry format 1299 * @DP_COLORIMETRY_OPYCC_601: opYCC601 colorimetry format 1300 * @DP_COLORIMETRY_BT2020_RGB: ITU-R BT.2020 R' G' B' colorimetry format 1301 * @DP_COLORIMETRY_BT2020_CYCC: ITU-R BT.2020 Y'c C'bc C'rc colorimetry format 1302 * @DP_COLORIMETRY_BT2020_YCC: ITU-R BT.2020 Y' C'b C'r colorimetry format 1303 */ 1304enum dp_colorimetry { 1305 DP_COLORIMETRY_DEFAULT = 0, 1306 DP_COLORIMETRY_RGB_WIDE_FIXED = 0x1, 1307 DP_COLORIMETRY_BT709_YCC = 0x1, 1308 DP_COLORIMETRY_RGB_WIDE_FLOAT = 0x2, 1309 DP_COLORIMETRY_XVYCC_601 = 0x2, 1310 DP_COLORIMETRY_OPRGB = 0x3, 1311 DP_COLORIMETRY_XVYCC_709 = 0x3, 1312 DP_COLORIMETRY_DCI_P3_RGB = 0x4, 1313 DP_COLORIMETRY_SYCC_601 = 0x4, 1314 DP_COLORIMETRY_RGB_CUSTOM = 0x5, 1315 DP_COLORIMETRY_OPYCC_601 = 0x5, 1316 DP_COLORIMETRY_BT2020_RGB = 0x6, 1317 DP_COLORIMETRY_BT2020_CYCC = 0x6, 1318 DP_COLORIMETRY_BT2020_YCC = 0x7, 1319}; 1320 1321/** 1322 * enum dp_dynamic_range - drm DP Dynamic Range 1323 * 1324 * This enum is used to indicate DP VSC SDP Dynamic Range. 1325 * It is based on DP 1.4 spec [Table 2-117: VSC SDP Payload for DB16 through 1326 * DB18] 1327 * 1328 * @DP_DYNAMIC_RANGE_VESA: VESA range 1329 * @DP_DYNAMIC_RANGE_CTA: CTA range 1330 */ 1331enum dp_dynamic_range { 1332 DP_DYNAMIC_RANGE_VESA = 0, 1333 DP_DYNAMIC_RANGE_CTA = 1, 1334}; 1335 1336/** 1337 * enum dp_content_type - drm DP Content Type 1338 * 1339 * This enum is used to indicate DP VSC SDP Content Types. 1340 * It is based on DP 1.4 spec [Table 2-117: VSC SDP Payload for DB16 through 1341 * DB18] 1342 * CTA-861-G defines content types and expected processing by a sink device 1343 * 1344 * @DP_CONTENT_TYPE_NOT_DEFINED: Not defined type 1345 * @DP_CONTENT_TYPE_GRAPHICS: Graphics type 1346 * @DP_CONTENT_TYPE_PHOTO: Photo type 1347 * @DP_CONTENT_TYPE_VIDEO: Video type 1348 * @DP_CONTENT_TYPE_GAME: Game type 1349 */ 1350enum dp_content_type { 1351 DP_CONTENT_TYPE_NOT_DEFINED = 0x00, 1352 DP_CONTENT_TYPE_GRAPHICS = 0x01, 1353 DP_CONTENT_TYPE_PHOTO = 0x02, 1354 DP_CONTENT_TYPE_VIDEO = 0x03, 1355 DP_CONTENT_TYPE_GAME = 0x04, 1356}; 1357 1358/** 1359 * struct drm_dp_vsc_sdp - drm DP VSC SDP 1360 * 1361 * This structure represents a DP VSC SDP of drm 1362 * It is based on DP 1.4 spec [Table 2-116: VSC SDP Header Bytes] and 1363 * [Table 2-117: VSC SDP Payload for DB16 through DB18] 1364 * 1365 * @sdp_type: secondary-data packet type 1366 * @revision: revision number 1367 * @length: number of valid data bytes 1368 * @pixelformat: pixel encoding format 1369 * @colorimetry: colorimetry format 1370 * @bpc: bit per color 1371 * @dynamic_range: dynamic range information 1372 * @content_type: CTA-861-G defines content types and expected processing by a sink device 1373 */ 1374struct drm_dp_vsc_sdp { 1375 unsigned char sdp_type; 1376 unsigned char revision; 1377 unsigned char length; 1378 enum dp_pixelformat pixelformat; 1379 enum dp_colorimetry colorimetry; 1380 int bpc; 1381 enum dp_dynamic_range dynamic_range; 1382 enum dp_content_type content_type; 1383}; 1384 1385void drm_dp_vsc_sdp_log(const char *level, struct device *dev, 1386 const struct drm_dp_vsc_sdp *vsc); 1387 1388int drm_dp_psr_setup_time(const u8 psr_cap[EDP_PSR_RECEIVER_CAP_SIZE]); 1389 1390static inline int 1391drm_dp_max_link_rate(const u8 dpcd[DP_RECEIVER_CAP_SIZE]) 1392{ 1393 return drm_dp_bw_code_to_link_rate(dpcd[DP_MAX_LINK_RATE]); 1394} 1395 1396static inline u8 1397drm_dp_max_lane_count(const u8 dpcd[DP_RECEIVER_CAP_SIZE]) 1398{ 1399 return dpcd[DP_MAX_LANE_COUNT] & DP_MAX_LANE_COUNT_MASK; 1400} 1401 1402static inline bool 1403drm_dp_enhanced_frame_cap(const u8 dpcd[DP_RECEIVER_CAP_SIZE]) 1404{ 1405 return dpcd[DP_DPCD_REV] >= 0x11 && 1406 (dpcd[DP_MAX_LANE_COUNT] & DP_ENHANCED_FRAME_CAP); 1407} 1408 1409static inline bool 1410drm_dp_fast_training_cap(const u8 dpcd[DP_RECEIVER_CAP_SIZE]) 1411{ 1412 return dpcd[DP_DPCD_REV] >= 0x11 && 1413 (dpcd[DP_MAX_DOWNSPREAD] & DP_NO_AUX_HANDSHAKE_LINK_TRAINING); 1414} 1415 1416static inline bool 1417drm_dp_tps3_supported(const u8 dpcd[DP_RECEIVER_CAP_SIZE]) 1418{ 1419 return dpcd[DP_DPCD_REV] >= 0x12 && 1420 dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED; 1421} 1422 1423static inline bool 1424drm_dp_tps4_supported(const u8 dpcd[DP_RECEIVER_CAP_SIZE]) 1425{ 1426 return dpcd[DP_DPCD_REV] >= 0x14 && 1427 dpcd[DP_MAX_DOWNSPREAD] & DP_TPS4_SUPPORTED; 1428} 1429 1430static inline u8 1431drm_dp_training_pattern_mask(const u8 dpcd[DP_RECEIVER_CAP_SIZE]) 1432{ 1433 return (dpcd[DP_DPCD_REV] >= 0x14) ? DP_TRAINING_PATTERN_MASK_1_4 : 1434 DP_TRAINING_PATTERN_MASK; 1435} 1436 1437static inline bool 1438drm_dp_is_branch(const u8 dpcd[DP_RECEIVER_CAP_SIZE]) 1439{ 1440 return dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT; 1441} 1442 1443/* DP/eDP DSC support */ 1444u8 drm_dp_dsc_sink_max_slice_count(const u8 dsc_dpcd[DP_DSC_RECEIVER_CAP_SIZE], 1445 bool is_edp); 1446u8 drm_dp_dsc_sink_line_buf_depth(const u8 dsc_dpcd[DP_DSC_RECEIVER_CAP_SIZE]); 1447int drm_dp_dsc_sink_supported_input_bpcs(const u8 dsc_dpc[DP_DSC_RECEIVER_CAP_SIZE], 1448 u8 dsc_bpc[3]); 1449 1450static inline bool 1451drm_dp_sink_supports_dsc(const u8 dsc_dpcd[DP_DSC_RECEIVER_CAP_SIZE]) 1452{ 1453 return dsc_dpcd[DP_DSC_SUPPORT - DP_DSC_SUPPORT] & 1454 DP_DSC_DECOMPRESSION_IS_SUPPORTED; 1455} 1456 1457static inline u16 1458drm_edp_dsc_sink_output_bpp(const u8 dsc_dpcd[DP_DSC_RECEIVER_CAP_SIZE]) 1459{ 1460 return dsc_dpcd[DP_DSC_MAX_BITS_PER_PIXEL_LOW - DP_DSC_SUPPORT] | 1461 (dsc_dpcd[DP_DSC_MAX_BITS_PER_PIXEL_HI - DP_DSC_SUPPORT] & 1462 DP_DSC_MAX_BITS_PER_PIXEL_HI_MASK << 1463 DP_DSC_MAX_BITS_PER_PIXEL_HI_SHIFT); 1464} 1465 1466static inline u32 1467drm_dp_dsc_sink_max_slice_width(const u8 dsc_dpcd[DP_DSC_RECEIVER_CAP_SIZE]) 1468{ 1469 /* Max Slicewidth = Number of Pixels * 320 */ 1470 return dsc_dpcd[DP_DSC_MAX_SLICE_WIDTH - DP_DSC_SUPPORT] * 1471 DP_DSC_SLICE_WIDTH_MULTIPLIER; 1472} 1473 1474/* Forward Error Correction Support on DP 1.4 */ 1475static inline bool 1476drm_dp_sink_supports_fec(const u8 fec_capable) 1477{ 1478 return fec_capable & DP_FEC_CAPABLE; 1479} 1480 1481static inline bool 1482drm_dp_channel_coding_supported(const u8 dpcd[DP_RECEIVER_CAP_SIZE]) 1483{ 1484 return dpcd[DP_MAIN_LINK_CHANNEL_CODING] & DP_CAP_ANSI_8B10B; 1485} 1486 1487static inline bool 1488drm_dp_alternate_scrambler_reset_cap(const u8 dpcd[DP_RECEIVER_CAP_SIZE]) 1489{ 1490 return dpcd[DP_EDP_CONFIGURATION_CAP] & 1491 DP_ALTERNATE_SCRAMBLER_RESET_CAP; 1492} 1493 1494/* Ignore MSA timing for Adaptive Sync support on DP 1.4 */ 1495static inline bool 1496drm_dp_sink_can_do_video_without_timing_msa(const u8 dpcd[DP_RECEIVER_CAP_SIZE]) 1497{ 1498 return dpcd[DP_DOWN_STREAM_PORT_COUNT] & 1499 DP_MSA_TIMING_PAR_IGNORED; 1500} 1501 1502/* 1503 * DisplayPort AUX channel 1504 */ 1505 1506/** 1507 * struct drm_dp_aux_msg - DisplayPort AUX channel transaction 1508 * @address: address of the (first) register to access 1509 * @request: contains the type of transaction (see DP_AUX_* macros) 1510 * @reply: upon completion, contains the reply type of the transaction 1511 * @buffer: pointer to a transmission or reception buffer 1512 * @size: size of @buffer 1513 */ 1514struct drm_dp_aux_msg { 1515 unsigned int address; 1516 u8 request; 1517 u8 reply; 1518 void *buffer; 1519 size_t size; 1520}; 1521 1522struct cec_adapter; 1523struct edid; 1524struct drm_connector; 1525 1526/** 1527 * struct drm_dp_aux_cec - DisplayPort CEC-Tunneling-over-AUX 1528 * @lock: mutex protecting this struct 1529 * @adap: the CEC adapter for CEC-Tunneling-over-AUX support. 1530 * @connector: the connector this CEC adapter is associated with 1531 * @unregister_work: unregister the CEC adapter 1532 */ 1533struct drm_dp_aux_cec { 1534 struct mutex lock; 1535 struct cec_adapter *adap; 1536 struct drm_connector *connector; 1537 struct delayed_work unregister_work; 1538}; 1539 1540/** 1541 * struct drm_dp_aux - DisplayPort AUX channel 1542 * @name: user-visible name of this AUX channel and the I2C-over-AUX adapter 1543 * @ddc: I2C adapter that can be used for I2C-over-AUX communication 1544 * @dev: pointer to struct device that is the parent for this AUX channel 1545 * @crtc: backpointer to the crtc that is currently using this AUX channel 1546 * @hw_mutex: internal mutex used for locking transfers 1547 * @crc_work: worker that captures CRCs for each frame 1548 * @crc_count: counter of captured frame CRCs 1549 * @transfer: transfers a message representing a single AUX transaction 1550 * 1551 * The .dev field should be set to a pointer to the device that implements 1552 * the AUX channel. 1553 * 1554 * The .name field may be used to specify the name of the I2C adapter. If set to 1555 * NULL, dev_name() of .dev will be used. 1556 * 1557 * Drivers provide a hardware-specific implementation of how transactions 1558 * are executed via the .transfer() function. A pointer to a drm_dp_aux_msg 1559 * structure describing the transaction is passed into this function. Upon 1560 * success, the implementation should return the number of payload bytes 1561 * that were transferred, or a negative error-code on failure. Helpers 1562 * propagate errors from the .transfer() function, with the exception of 1563 * the -EBUSY error, which causes a transaction to be retried. On a short, 1564 * helpers will return -EPROTO to make it simpler to check for failure. 1565 * 1566 * An AUX channel can also be used to transport I2C messages to a sink. A 1567 * typical application of that is to access an EDID that's present in the 1568 * sink device. The .transfer() function can also be used to execute such 1569 * transactions. The drm_dp_aux_register() function registers an I2C 1570 * adapter that can be passed to drm_probe_ddc(). Upon removal, drivers 1571 * should call drm_dp_aux_unregister() to remove the I2C adapter. 1572 * The I2C adapter uses long transfers by default; if a partial response is 1573 * received, the adapter will drop down to the size given by the partial 1574 * response for this transaction only. 1575 * 1576 * Note that the aux helper code assumes that the .transfer() function 1577 * only modifies the reply field of the drm_dp_aux_msg structure. The 1578 * retry logic and i2c helpers assume this is the case. 1579 */ 1580struct drm_dp_aux { 1581 const char *name; 1582 struct i2c_adapter ddc; 1583 struct device *dev; 1584 struct drm_crtc *crtc; 1585 struct mutex hw_mutex; 1586 struct work_struct crc_work; 1587 u8 crc_count; 1588 ssize_t (*transfer)(struct drm_dp_aux *aux, 1589 struct drm_dp_aux_msg *msg); 1590 /** 1591 * @i2c_nack_count: Counts I2C NACKs, used for DP validation. 1592 */ 1593 unsigned i2c_nack_count; 1594 /** 1595 * @i2c_defer_count: Counts I2C DEFERs, used for DP validation. 1596 */ 1597 unsigned i2c_defer_count; 1598 /** 1599 * @cec: struct containing fields used for CEC-Tunneling-over-AUX. 1600 */ 1601 struct drm_dp_aux_cec cec; 1602 /** 1603 * @is_remote: Is this AUX CH actually using sideband messaging. 1604 */ 1605 bool is_remote; 1606}; 1607 1608ssize_t drm_dp_dpcd_read(struct drm_dp_aux *aux, unsigned int offset, 1609 void *buffer, size_t size); 1610ssize_t drm_dp_dpcd_write(struct drm_dp_aux *aux, unsigned int offset, 1611 void *buffer, size_t size); 1612 1613/** 1614 * drm_dp_dpcd_readb() - read a single byte from the DPCD 1615 * @aux: DisplayPort AUX channel 1616 * @offset: address of the register to read 1617 * @valuep: location where the value of the register will be stored 1618 * 1619 * Returns the number of bytes transferred (1) on success, or a negative 1620 * error code on failure. 1621 */ 1622static inline ssize_t drm_dp_dpcd_readb(struct drm_dp_aux *aux, 1623 unsigned int offset, u8 *valuep) 1624{ 1625 return drm_dp_dpcd_read(aux, offset, valuep, 1); 1626} 1627 1628/** 1629 * drm_dp_dpcd_writeb() - write a single byte to the DPCD 1630 * @aux: DisplayPort AUX channel 1631 * @offset: address of the register to write 1632 * @value: value to write to the register 1633 * 1634 * Returns the number of bytes transferred (1) on success, or a negative 1635 * error code on failure. 1636 */ 1637static inline ssize_t drm_dp_dpcd_writeb(struct drm_dp_aux *aux, 1638 unsigned int offset, u8 value) 1639{ 1640 return drm_dp_dpcd_write(aux, offset, &value, 1); 1641} 1642 1643int drm_dp_read_dpcd_caps(struct drm_dp_aux *aux, 1644 u8 dpcd[DP_RECEIVER_CAP_SIZE]); 1645 1646int drm_dp_dpcd_read_link_status(struct drm_dp_aux *aux, 1647 u8 status[DP_LINK_STATUS_SIZE]); 1648 1649bool drm_dp_send_real_edid_checksum(struct drm_dp_aux *aux, 1650 u8 real_edid_checksum); 1651 1652int drm_dp_read_downstream_info(struct drm_dp_aux *aux, 1653 const u8 dpcd[DP_RECEIVER_CAP_SIZE], 1654 u8 downstream_ports[DP_MAX_DOWNSTREAM_PORTS]); 1655bool drm_dp_downstream_is_type(const u8 dpcd[DP_RECEIVER_CAP_SIZE], 1656 const u8 port_cap[4], u8 type); 1657bool drm_dp_downstream_is_tmds(const u8 dpcd[DP_RECEIVER_CAP_SIZE], 1658 const u8 port_cap[4], 1659 const struct edid *edid); 1660int drm_dp_downstream_max_dotclock(const u8 dpcd[DP_RECEIVER_CAP_SIZE], 1661 const u8 port_cap[4]); 1662int drm_dp_downstream_max_tmds_clock(const u8 dpcd[DP_RECEIVER_CAP_SIZE], 1663 const u8 port_cap[4], 1664 const struct edid *edid); 1665int drm_dp_downstream_min_tmds_clock(const u8 dpcd[DP_RECEIVER_CAP_SIZE], 1666 const u8 port_cap[4], 1667 const struct edid *edid); 1668int drm_dp_downstream_max_bpc(const u8 dpcd[DP_RECEIVER_CAP_SIZE], 1669 const u8 port_cap[4], 1670 const struct edid *edid); 1671bool drm_dp_downstream_420_passthrough(const u8 dpcd[DP_RECEIVER_CAP_SIZE], 1672 const u8 port_cap[4]); 1673bool drm_dp_downstream_444_to_420_conversion(const u8 dpcd[DP_RECEIVER_CAP_SIZE], 1674 const u8 port_cap[4]); 1675struct drm_display_mode *drm_dp_downstream_mode(struct drm_device *dev, 1676 const u8 dpcd[DP_RECEIVER_CAP_SIZE], 1677 const u8 port_cap[4]); 1678int drm_dp_downstream_id(struct drm_dp_aux *aux, char id[6]); 1679void drm_dp_downstream_debug(struct seq_file *m, 1680 const u8 dpcd[DP_RECEIVER_CAP_SIZE], 1681 const u8 port_cap[4], 1682 const struct edid *edid, 1683 struct drm_dp_aux *aux); 1684enum drm_mode_subconnector 1685drm_dp_subconnector_type(const u8 dpcd[DP_RECEIVER_CAP_SIZE], 1686 const u8 port_cap[4]); 1687void drm_dp_set_subconnector_property(struct drm_connector *connector, 1688 enum drm_connector_status status, 1689 const u8 *dpcd, 1690 const u8 port_cap[4]); 1691 1692struct drm_dp_desc; 1693bool drm_dp_read_sink_count_cap(struct drm_connector *connector, 1694 const u8 dpcd[DP_RECEIVER_CAP_SIZE], 1695 const struct drm_dp_desc *desc); 1696int drm_dp_read_sink_count(struct drm_dp_aux *aux); 1697 1698void drm_dp_remote_aux_init(struct drm_dp_aux *aux); 1699void drm_dp_aux_init(struct drm_dp_aux *aux); 1700int drm_dp_aux_register(struct drm_dp_aux *aux); 1701void drm_dp_aux_unregister(struct drm_dp_aux *aux); 1702 1703int drm_dp_start_crc(struct drm_dp_aux *aux, struct drm_crtc *crtc); 1704int drm_dp_stop_crc(struct drm_dp_aux *aux); 1705 1706struct drm_dp_dpcd_ident { 1707 u8 oui[3]; 1708 u8 device_id[6]; 1709 u8 hw_rev; 1710 u8 sw_major_rev; 1711 u8 sw_minor_rev; 1712} __packed; 1713 1714/** 1715 * struct drm_dp_desc - DP branch/sink device descriptor 1716 * @ident: DP device identification from DPCD 0x400 (sink) or 0x500 (branch). 1717 * @quirks: Quirks; use drm_dp_has_quirk() to query for the quirks. 1718 */ 1719struct drm_dp_desc { 1720 struct drm_dp_dpcd_ident ident; 1721 u32 quirks; 1722}; 1723 1724int drm_dp_read_desc(struct drm_dp_aux *aux, struct drm_dp_desc *desc, 1725 bool is_branch); 1726u32 drm_dp_get_edid_quirks(const struct edid *edid); 1727 1728/** 1729 * enum drm_dp_quirk - Display Port sink/branch device specific quirks 1730 * 1731 * Display Port sink and branch devices in the wild have a variety of bugs, try 1732 * to collect them here. The quirks are shared, but it's up to the drivers to 1733 * implement workarounds for them. Note that because some devices have 1734 * unreliable OUIDs, the EDID of sinks should also be checked for quirks using 1735 * drm_dp_get_edid_quirks(). 1736 */ 1737enum drm_dp_quirk { 1738 /** 1739 * @DP_DPCD_QUIRK_CONSTANT_N: 1740 * 1741 * The device requires main link attributes Mvid and Nvid to be limited 1742 * to 16 bits. So will give a constant value (0x8000) for compatability. 1743 */ 1744 DP_DPCD_QUIRK_CONSTANT_N, 1745 /** 1746 * @DP_DPCD_QUIRK_NO_PSR: 1747 * 1748 * The device does not support PSR even if reports that it supports or 1749 * driver still need to implement proper handling for such device. 1750 */ 1751 DP_DPCD_QUIRK_NO_PSR, 1752 /** 1753 * @DP_DPCD_QUIRK_NO_SINK_COUNT: 1754 * 1755 * The device does not set SINK_COUNT to a non-zero value. 1756 * The driver should ignore SINK_COUNT during detection. Note that 1757 * drm_dp_read_sink_count_cap() automatically checks for this quirk. 1758 */ 1759 DP_DPCD_QUIRK_NO_SINK_COUNT, 1760 /** 1761 * @DP_DPCD_QUIRK_DSC_WITHOUT_VIRTUAL_DPCD: 1762 * 1763 * The device supports MST DSC despite not supporting Virtual DPCD. 1764 * The DSC caps can be read from the physical aux instead. 1765 */ 1766 DP_DPCD_QUIRK_DSC_WITHOUT_VIRTUAL_DPCD, 1767 /** 1768 * @DP_QUIRK_FORCE_DPCD_BACKLIGHT: 1769 * 1770 * The device is telling the truth when it says that it uses DPCD 1771 * backlight controls, even if the system's firmware disagrees. This 1772 * quirk should be checked against both the ident and panel EDID. 1773 * When present, the driver should honor the DPCD backlight 1774 * capabilities advertised. 1775 */ 1776 DP_QUIRK_FORCE_DPCD_BACKLIGHT, 1777 /** 1778 * @DP_DPCD_QUIRK_CAN_DO_MAX_LINK_RATE_3_24_GBPS: 1779 * 1780 * The device supports a link rate of 3.24 Gbps (multiplier 0xc) despite 1781 * the DP_MAX_LINK_RATE register reporting a lower max multiplier. 1782 */ 1783 DP_DPCD_QUIRK_CAN_DO_MAX_LINK_RATE_3_24_GBPS, 1784}; 1785 1786/** 1787 * drm_dp_has_quirk() - does the DP device have a specific quirk 1788 * @desc: Device descriptor filled by drm_dp_read_desc() 1789 * @edid_quirks: Optional quirk bitmask filled by drm_dp_get_edid_quirks() 1790 * @quirk: Quirk to query for 1791 * 1792 * Return true if DP device identified by @desc has @quirk. 1793 */ 1794static inline bool 1795drm_dp_has_quirk(const struct drm_dp_desc *desc, u32 edid_quirks, 1796 enum drm_dp_quirk quirk) 1797{ 1798 return (desc->quirks | edid_quirks) & BIT(quirk); 1799} 1800 1801#ifdef CONFIG_DRM_DP_CEC 1802void drm_dp_cec_irq(struct drm_dp_aux *aux); 1803void drm_dp_cec_register_connector(struct drm_dp_aux *aux, 1804 struct drm_connector *connector); 1805void drm_dp_cec_unregister_connector(struct drm_dp_aux *aux); 1806void drm_dp_cec_set_edid(struct drm_dp_aux *aux, const struct edid *edid); 1807void drm_dp_cec_unset_edid(struct drm_dp_aux *aux); 1808#else 1809static inline void drm_dp_cec_irq(struct drm_dp_aux *aux) 1810{ 1811} 1812 1813static inline void 1814drm_dp_cec_register_connector(struct drm_dp_aux *aux, 1815 struct drm_connector *connector) 1816{ 1817} 1818 1819static inline void drm_dp_cec_unregister_connector(struct drm_dp_aux *aux) 1820{ 1821} 1822 1823static inline void drm_dp_cec_set_edid(struct drm_dp_aux *aux, 1824 const struct edid *edid) 1825{ 1826} 1827 1828static inline void drm_dp_cec_unset_edid(struct drm_dp_aux *aux) 1829{ 1830} 1831 1832#endif 1833 1834/** 1835 * struct drm_dp_phy_test_params - DP Phy Compliance parameters 1836 * @link_rate: Requested Link rate from DPCD 0x219 1837 * @num_lanes: Number of lanes requested by sing through DPCD 0x220 1838 * @phy_pattern: DP Phy test pattern from DPCD 0x248 1839 * @hbr2_reset: DP HBR2_COMPLIANCE_SCRAMBLER_RESET from DCPD 0x24A and 0x24B 1840 * @custom80: DP Test_80BIT_CUSTOM_PATTERN from DPCDs 0x250 through 0x259 1841 * @enhanced_frame_cap: flag for enhanced frame capability. 1842 */ 1843struct drm_dp_phy_test_params { 1844 int link_rate; 1845 u8 num_lanes; 1846 u8 phy_pattern; 1847 u8 hbr2_reset[2]; 1848 u8 custom80[10]; 1849 bool enhanced_frame_cap; 1850}; 1851 1852int drm_dp_get_phy_test_pattern(struct drm_dp_aux *aux, 1853 struct drm_dp_phy_test_params *data); 1854int drm_dp_set_phy_test_pattern(struct drm_dp_aux *aux, 1855 struct drm_dp_phy_test_params *data, u8 dp_rev); 1856#endif /* _DRM_DP_HELPER_H_ */ 1857