18c2ecf20Sopenharmony_ci/*
28c2ecf20Sopenharmony_ci * Xilinx TFT frame buffer driver
38c2ecf20Sopenharmony_ci *
48c2ecf20Sopenharmony_ci * Author: MontaVista Software, Inc.
58c2ecf20Sopenharmony_ci *         source@mvista.com
68c2ecf20Sopenharmony_ci *
78c2ecf20Sopenharmony_ci * 2002-2007 (c) MontaVista Software, Inc.
88c2ecf20Sopenharmony_ci * 2007 (c) Secret Lab Technologies, Ltd.
98c2ecf20Sopenharmony_ci * 2009 (c) Xilinx Inc.
108c2ecf20Sopenharmony_ci *
118c2ecf20Sopenharmony_ci * This file is licensed under the terms of the GNU General Public License
128c2ecf20Sopenharmony_ci * version 2.  This program is licensed "as is" without any warranty of any
138c2ecf20Sopenharmony_ci * kind, whether express or implied.
148c2ecf20Sopenharmony_ci */
158c2ecf20Sopenharmony_ci
168c2ecf20Sopenharmony_ci/*
178c2ecf20Sopenharmony_ci * This driver was based on au1100fb.c by MontaVista rewritten for 2.6
188c2ecf20Sopenharmony_ci * by Embedded Alley Solutions <source@embeddedalley.com>, which in turn
198c2ecf20Sopenharmony_ci * was based on skeletonfb.c, Skeleton for a frame buffer device by
208c2ecf20Sopenharmony_ci * Geert Uytterhoeven.
218c2ecf20Sopenharmony_ci */
228c2ecf20Sopenharmony_ci
238c2ecf20Sopenharmony_ci#include <linux/device.h>
248c2ecf20Sopenharmony_ci#include <linux/module.h>
258c2ecf20Sopenharmony_ci#include <linux/kernel.h>
268c2ecf20Sopenharmony_ci#include <linux/errno.h>
278c2ecf20Sopenharmony_ci#include <linux/string.h>
288c2ecf20Sopenharmony_ci#include <linux/mm.h>
298c2ecf20Sopenharmony_ci#include <linux/fb.h>
308c2ecf20Sopenharmony_ci#include <linux/init.h>
318c2ecf20Sopenharmony_ci#include <linux/dma-mapping.h>
328c2ecf20Sopenharmony_ci#include <linux/of_device.h>
338c2ecf20Sopenharmony_ci#include <linux/of_platform.h>
348c2ecf20Sopenharmony_ci#include <linux/of_address.h>
358c2ecf20Sopenharmony_ci#include <linux/io.h>
368c2ecf20Sopenharmony_ci#include <linux/slab.h>
378c2ecf20Sopenharmony_ci
388c2ecf20Sopenharmony_ci#ifdef CONFIG_PPC_DCR
398c2ecf20Sopenharmony_ci#include <asm/dcr.h>
408c2ecf20Sopenharmony_ci#endif
418c2ecf20Sopenharmony_ci
428c2ecf20Sopenharmony_ci#define DRIVER_NAME		"xilinxfb"
438c2ecf20Sopenharmony_ci
448c2ecf20Sopenharmony_ci/*
458c2ecf20Sopenharmony_ci * Xilinx calls it "TFT LCD Controller" though it can also be used for
468c2ecf20Sopenharmony_ci * the VGA port on the Xilinx ML40x board. This is a hardware display
478c2ecf20Sopenharmony_ci * controller for a 640x480 resolution TFT or VGA screen.
488c2ecf20Sopenharmony_ci *
498c2ecf20Sopenharmony_ci * The interface to the framebuffer is nice and simple.  There are two
508c2ecf20Sopenharmony_ci * control registers.  The first tells the LCD interface where in memory
518c2ecf20Sopenharmony_ci * the frame buffer is (only the 11 most significant bits are used, so
528c2ecf20Sopenharmony_ci * don't start thinking about scrolling).  The second allows the LCD to
538c2ecf20Sopenharmony_ci * be turned on or off as well as rotated 180 degrees.
548c2ecf20Sopenharmony_ci *
558c2ecf20Sopenharmony_ci * In case of direct BUS access the second control register will be at
568c2ecf20Sopenharmony_ci * an offset of 4 as compared to the DCR access where the offset is 1
578c2ecf20Sopenharmony_ci * i.e. REG_CTRL. So this is taken care in the function
588c2ecf20Sopenharmony_ci * xilinx_fb_out32 where it left shifts the offset 2 times in case of
598c2ecf20Sopenharmony_ci * direct BUS access.
608c2ecf20Sopenharmony_ci */
618c2ecf20Sopenharmony_ci#define NUM_REGS	2
628c2ecf20Sopenharmony_ci#define REG_FB_ADDR	0
638c2ecf20Sopenharmony_ci#define REG_CTRL	1
648c2ecf20Sopenharmony_ci#define REG_CTRL_ENABLE	 0x0001
658c2ecf20Sopenharmony_ci#define REG_CTRL_ROTATE	 0x0002
668c2ecf20Sopenharmony_ci
678c2ecf20Sopenharmony_ci/*
688c2ecf20Sopenharmony_ci * The hardware only handles a single mode: 640x480 24 bit true
698c2ecf20Sopenharmony_ci * color. Each pixel gets a word (32 bits) of memory.  Within each word,
708c2ecf20Sopenharmony_ci * the 8 most significant bits are ignored, the next 8 bits are the red
718c2ecf20Sopenharmony_ci * level, the next 8 bits are the green level and the 8 least
728c2ecf20Sopenharmony_ci * significant bits are the blue level.  Each row of the LCD uses 1024
738c2ecf20Sopenharmony_ci * words, but only the first 640 pixels are displayed with the other 384
748c2ecf20Sopenharmony_ci * words being ignored.  There are 480 rows.
758c2ecf20Sopenharmony_ci */
768c2ecf20Sopenharmony_ci#define BYTES_PER_PIXEL	4
778c2ecf20Sopenharmony_ci#define BITS_PER_PIXEL	(BYTES_PER_PIXEL * 8)
788c2ecf20Sopenharmony_ci
798c2ecf20Sopenharmony_ci#define RED_SHIFT	16
808c2ecf20Sopenharmony_ci#define GREEN_SHIFT	8
818c2ecf20Sopenharmony_ci#define BLUE_SHIFT	0
828c2ecf20Sopenharmony_ci
838c2ecf20Sopenharmony_ci#define PALETTE_ENTRIES_NO	16	/* passed to fb_alloc_cmap() */
848c2ecf20Sopenharmony_ci
858c2ecf20Sopenharmony_ci/* ML300/403 reference design framebuffer driver platform data struct */
868c2ecf20Sopenharmony_cistruct xilinxfb_platform_data {
878c2ecf20Sopenharmony_ci	u32 rotate_screen;      /* Flag to rotate display 180 degrees */
888c2ecf20Sopenharmony_ci	u32 screen_height_mm;   /* Physical dimensions of screen in mm */
898c2ecf20Sopenharmony_ci	u32 screen_width_mm;
908c2ecf20Sopenharmony_ci	u32 xres, yres;         /* resolution of screen in pixels */
918c2ecf20Sopenharmony_ci	u32 xvirt, yvirt;       /* resolution of memory buffer */
928c2ecf20Sopenharmony_ci
938c2ecf20Sopenharmony_ci	/* Physical address of framebuffer memory; If non-zero, driver
948c2ecf20Sopenharmony_ci	 * will use provided memory address instead of allocating one from
958c2ecf20Sopenharmony_ci	 * the consistent pool.
968c2ecf20Sopenharmony_ci	 */
978c2ecf20Sopenharmony_ci	u32 fb_phys;
988c2ecf20Sopenharmony_ci};
998c2ecf20Sopenharmony_ci
1008c2ecf20Sopenharmony_ci/*
1018c2ecf20Sopenharmony_ci * Default xilinxfb configuration
1028c2ecf20Sopenharmony_ci */
1038c2ecf20Sopenharmony_cistatic const struct xilinxfb_platform_data xilinx_fb_default_pdata = {
1048c2ecf20Sopenharmony_ci	.xres = 640,
1058c2ecf20Sopenharmony_ci	.yres = 480,
1068c2ecf20Sopenharmony_ci	.xvirt = 1024,
1078c2ecf20Sopenharmony_ci	.yvirt = 480,
1088c2ecf20Sopenharmony_ci};
1098c2ecf20Sopenharmony_ci
1108c2ecf20Sopenharmony_ci/*
1118c2ecf20Sopenharmony_ci * Here are the default fb_fix_screeninfo and fb_var_screeninfo structures
1128c2ecf20Sopenharmony_ci */
1138c2ecf20Sopenharmony_cistatic const struct fb_fix_screeninfo xilinx_fb_fix = {
1148c2ecf20Sopenharmony_ci	.id =		"Xilinx",
1158c2ecf20Sopenharmony_ci	.type =		FB_TYPE_PACKED_PIXELS,
1168c2ecf20Sopenharmony_ci	.visual =	FB_VISUAL_TRUECOLOR,
1178c2ecf20Sopenharmony_ci	.accel =	FB_ACCEL_NONE
1188c2ecf20Sopenharmony_ci};
1198c2ecf20Sopenharmony_ci
1208c2ecf20Sopenharmony_cistatic const struct fb_var_screeninfo xilinx_fb_var = {
1218c2ecf20Sopenharmony_ci	.bits_per_pixel =	BITS_PER_PIXEL,
1228c2ecf20Sopenharmony_ci
1238c2ecf20Sopenharmony_ci	.red =		{ RED_SHIFT, 8, 0 },
1248c2ecf20Sopenharmony_ci	.green =	{ GREEN_SHIFT, 8, 0 },
1258c2ecf20Sopenharmony_ci	.blue =		{ BLUE_SHIFT, 8, 0 },
1268c2ecf20Sopenharmony_ci	.transp =	{ 0, 0, 0 },
1278c2ecf20Sopenharmony_ci
1288c2ecf20Sopenharmony_ci	.activate =	FB_ACTIVATE_NOW
1298c2ecf20Sopenharmony_ci};
1308c2ecf20Sopenharmony_ci
1318c2ecf20Sopenharmony_ci#define BUS_ACCESS_FLAG		0x1 /* 1 = BUS, 0 = DCR */
1328c2ecf20Sopenharmony_ci#define LITTLE_ENDIAN_ACCESS	0x2 /* LITTLE ENDIAN IO functions */
1338c2ecf20Sopenharmony_ci
1348c2ecf20Sopenharmony_cistruct xilinxfb_drvdata {
1358c2ecf20Sopenharmony_ci	struct fb_info	info;		/* FB driver info record */
1368c2ecf20Sopenharmony_ci
1378c2ecf20Sopenharmony_ci	phys_addr_t	regs_phys;	/* phys. address of the control
1388c2ecf20Sopenharmony_ci					 * registers
1398c2ecf20Sopenharmony_ci					 */
1408c2ecf20Sopenharmony_ci	void __iomem	*regs;		/* virt. address of the control
1418c2ecf20Sopenharmony_ci					 * registers
1428c2ecf20Sopenharmony_ci					 */
1438c2ecf20Sopenharmony_ci#ifdef CONFIG_PPC_DCR
1448c2ecf20Sopenharmony_ci	dcr_host_t      dcr_host;
1458c2ecf20Sopenharmony_ci	unsigned int    dcr_len;
1468c2ecf20Sopenharmony_ci#endif
1478c2ecf20Sopenharmony_ci	void		*fb_virt;	/* virt. address of the frame buffer */
1488c2ecf20Sopenharmony_ci	dma_addr_t	fb_phys;	/* phys. address of the frame buffer */
1498c2ecf20Sopenharmony_ci	int		fb_alloced;	/* Flag, was the fb memory alloced? */
1508c2ecf20Sopenharmony_ci
1518c2ecf20Sopenharmony_ci	u8		flags;		/* features of the driver */
1528c2ecf20Sopenharmony_ci
1538c2ecf20Sopenharmony_ci	u32		reg_ctrl_default;
1548c2ecf20Sopenharmony_ci
1558c2ecf20Sopenharmony_ci	u32		pseudo_palette[PALETTE_ENTRIES_NO];
1568c2ecf20Sopenharmony_ci					/* Fake palette of 16 colors */
1578c2ecf20Sopenharmony_ci};
1588c2ecf20Sopenharmony_ci
1598c2ecf20Sopenharmony_ci#define to_xilinxfb_drvdata(_info) \
1608c2ecf20Sopenharmony_ci	container_of(_info, struct xilinxfb_drvdata, info)
1618c2ecf20Sopenharmony_ci
1628c2ecf20Sopenharmony_ci/*
1638c2ecf20Sopenharmony_ci * The XPS TFT Controller can be accessed through BUS or DCR interface.
1648c2ecf20Sopenharmony_ci * To perform the read/write on the registers we need to check on
1658c2ecf20Sopenharmony_ci * which bus its connected and call the appropriate write API.
1668c2ecf20Sopenharmony_ci */
1678c2ecf20Sopenharmony_cistatic void xilinx_fb_out32(struct xilinxfb_drvdata *drvdata, u32 offset,
1688c2ecf20Sopenharmony_ci			    u32 val)
1698c2ecf20Sopenharmony_ci{
1708c2ecf20Sopenharmony_ci	if (drvdata->flags & BUS_ACCESS_FLAG) {
1718c2ecf20Sopenharmony_ci		if (drvdata->flags & LITTLE_ENDIAN_ACCESS)
1728c2ecf20Sopenharmony_ci			iowrite32(val, drvdata->regs + (offset << 2));
1738c2ecf20Sopenharmony_ci		else
1748c2ecf20Sopenharmony_ci			iowrite32be(val, drvdata->regs + (offset << 2));
1758c2ecf20Sopenharmony_ci	}
1768c2ecf20Sopenharmony_ci#ifdef CONFIG_PPC_DCR
1778c2ecf20Sopenharmony_ci	else
1788c2ecf20Sopenharmony_ci		dcr_write(drvdata->dcr_host, offset, val);
1798c2ecf20Sopenharmony_ci#endif
1808c2ecf20Sopenharmony_ci}
1818c2ecf20Sopenharmony_ci
1828c2ecf20Sopenharmony_cistatic u32 xilinx_fb_in32(struct xilinxfb_drvdata *drvdata, u32 offset)
1838c2ecf20Sopenharmony_ci{
1848c2ecf20Sopenharmony_ci	if (drvdata->flags & BUS_ACCESS_FLAG) {
1858c2ecf20Sopenharmony_ci		if (drvdata->flags & LITTLE_ENDIAN_ACCESS)
1868c2ecf20Sopenharmony_ci			return ioread32(drvdata->regs + (offset << 2));
1878c2ecf20Sopenharmony_ci		else
1888c2ecf20Sopenharmony_ci			return ioread32be(drvdata->regs + (offset << 2));
1898c2ecf20Sopenharmony_ci	}
1908c2ecf20Sopenharmony_ci#ifdef CONFIG_PPC_DCR
1918c2ecf20Sopenharmony_ci	else
1928c2ecf20Sopenharmony_ci		return dcr_read(drvdata->dcr_host, offset);
1938c2ecf20Sopenharmony_ci#endif
1948c2ecf20Sopenharmony_ci	return 0;
1958c2ecf20Sopenharmony_ci}
1968c2ecf20Sopenharmony_ci
1978c2ecf20Sopenharmony_cistatic int
1988c2ecf20Sopenharmony_cixilinx_fb_setcolreg(unsigned int regno, unsigned int red, unsigned int green,
1998c2ecf20Sopenharmony_ci		    unsigned int blue, unsigned int transp, struct fb_info *fbi)
2008c2ecf20Sopenharmony_ci{
2018c2ecf20Sopenharmony_ci	u32 *palette = fbi->pseudo_palette;
2028c2ecf20Sopenharmony_ci
2038c2ecf20Sopenharmony_ci	if (regno >= PALETTE_ENTRIES_NO)
2048c2ecf20Sopenharmony_ci		return -EINVAL;
2058c2ecf20Sopenharmony_ci
2068c2ecf20Sopenharmony_ci	if (fbi->var.grayscale) {
2078c2ecf20Sopenharmony_ci		/* Convert color to grayscale.
2088c2ecf20Sopenharmony_ci		 * grayscale = 0.30*R + 0.59*G + 0.11*B
2098c2ecf20Sopenharmony_ci		 */
2108c2ecf20Sopenharmony_ci		blue = (red * 77 + green * 151 + blue * 28 + 127) >> 8;
2118c2ecf20Sopenharmony_ci		green = blue;
2128c2ecf20Sopenharmony_ci		red = green;
2138c2ecf20Sopenharmony_ci	}
2148c2ecf20Sopenharmony_ci
2158c2ecf20Sopenharmony_ci	/* fbi->fix.visual is always FB_VISUAL_TRUECOLOR */
2168c2ecf20Sopenharmony_ci
2178c2ecf20Sopenharmony_ci	/* We only handle 8 bits of each color. */
2188c2ecf20Sopenharmony_ci	red >>= 8;
2198c2ecf20Sopenharmony_ci	green >>= 8;
2208c2ecf20Sopenharmony_ci	blue >>= 8;
2218c2ecf20Sopenharmony_ci	palette[regno] = (red << RED_SHIFT) | (green << GREEN_SHIFT) |
2228c2ecf20Sopenharmony_ci			 (blue << BLUE_SHIFT);
2238c2ecf20Sopenharmony_ci
2248c2ecf20Sopenharmony_ci	return 0;
2258c2ecf20Sopenharmony_ci}
2268c2ecf20Sopenharmony_ci
2278c2ecf20Sopenharmony_cistatic int
2288c2ecf20Sopenharmony_cixilinx_fb_blank(int blank_mode, struct fb_info *fbi)
2298c2ecf20Sopenharmony_ci{
2308c2ecf20Sopenharmony_ci	struct xilinxfb_drvdata *drvdata = to_xilinxfb_drvdata(fbi);
2318c2ecf20Sopenharmony_ci
2328c2ecf20Sopenharmony_ci	switch (blank_mode) {
2338c2ecf20Sopenharmony_ci	case FB_BLANK_UNBLANK:
2348c2ecf20Sopenharmony_ci		/* turn on panel */
2358c2ecf20Sopenharmony_ci		xilinx_fb_out32(drvdata, REG_CTRL, drvdata->reg_ctrl_default);
2368c2ecf20Sopenharmony_ci		break;
2378c2ecf20Sopenharmony_ci
2388c2ecf20Sopenharmony_ci	case FB_BLANK_NORMAL:
2398c2ecf20Sopenharmony_ci	case FB_BLANK_VSYNC_SUSPEND:
2408c2ecf20Sopenharmony_ci	case FB_BLANK_HSYNC_SUSPEND:
2418c2ecf20Sopenharmony_ci	case FB_BLANK_POWERDOWN:
2428c2ecf20Sopenharmony_ci		/* turn off panel */
2438c2ecf20Sopenharmony_ci		xilinx_fb_out32(drvdata, REG_CTRL, 0);
2448c2ecf20Sopenharmony_ci	default:
2458c2ecf20Sopenharmony_ci		break;
2468c2ecf20Sopenharmony_ci	}
2478c2ecf20Sopenharmony_ci	return 0; /* success */
2488c2ecf20Sopenharmony_ci}
2498c2ecf20Sopenharmony_ci
2508c2ecf20Sopenharmony_cistatic const struct fb_ops xilinxfb_ops = {
2518c2ecf20Sopenharmony_ci	.owner			= THIS_MODULE,
2528c2ecf20Sopenharmony_ci	.fb_setcolreg		= xilinx_fb_setcolreg,
2538c2ecf20Sopenharmony_ci	.fb_blank		= xilinx_fb_blank,
2548c2ecf20Sopenharmony_ci	.fb_fillrect		= cfb_fillrect,
2558c2ecf20Sopenharmony_ci	.fb_copyarea		= cfb_copyarea,
2568c2ecf20Sopenharmony_ci	.fb_imageblit		= cfb_imageblit,
2578c2ecf20Sopenharmony_ci};
2588c2ecf20Sopenharmony_ci
2598c2ecf20Sopenharmony_ci/* ---------------------------------------------------------------------
2608c2ecf20Sopenharmony_ci * Bus independent setup/teardown
2618c2ecf20Sopenharmony_ci */
2628c2ecf20Sopenharmony_ci
2638c2ecf20Sopenharmony_cistatic int xilinxfb_assign(struct platform_device *pdev,
2648c2ecf20Sopenharmony_ci			   struct xilinxfb_drvdata *drvdata,
2658c2ecf20Sopenharmony_ci			   struct xilinxfb_platform_data *pdata)
2668c2ecf20Sopenharmony_ci{
2678c2ecf20Sopenharmony_ci	int rc;
2688c2ecf20Sopenharmony_ci	struct device *dev = &pdev->dev;
2698c2ecf20Sopenharmony_ci	int fbsize = pdata->xvirt * pdata->yvirt * BYTES_PER_PIXEL;
2708c2ecf20Sopenharmony_ci
2718c2ecf20Sopenharmony_ci	if (drvdata->flags & BUS_ACCESS_FLAG) {
2728c2ecf20Sopenharmony_ci		struct resource *res;
2738c2ecf20Sopenharmony_ci
2748c2ecf20Sopenharmony_ci		res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2758c2ecf20Sopenharmony_ci		drvdata->regs = devm_ioremap_resource(&pdev->dev, res);
2768c2ecf20Sopenharmony_ci		if (IS_ERR(drvdata->regs))
2778c2ecf20Sopenharmony_ci			return PTR_ERR(drvdata->regs);
2788c2ecf20Sopenharmony_ci
2798c2ecf20Sopenharmony_ci		drvdata->regs_phys = res->start;
2808c2ecf20Sopenharmony_ci	}
2818c2ecf20Sopenharmony_ci
2828c2ecf20Sopenharmony_ci	/* Allocate the framebuffer memory */
2838c2ecf20Sopenharmony_ci	if (pdata->fb_phys) {
2848c2ecf20Sopenharmony_ci		drvdata->fb_phys = pdata->fb_phys;
2858c2ecf20Sopenharmony_ci		drvdata->fb_virt = ioremap(pdata->fb_phys, fbsize);
2868c2ecf20Sopenharmony_ci	} else {
2878c2ecf20Sopenharmony_ci		drvdata->fb_alloced = 1;
2888c2ecf20Sopenharmony_ci		drvdata->fb_virt = dma_alloc_coherent(dev, PAGE_ALIGN(fbsize),
2898c2ecf20Sopenharmony_ci						      &drvdata->fb_phys,
2908c2ecf20Sopenharmony_ci						      GFP_KERNEL);
2918c2ecf20Sopenharmony_ci	}
2928c2ecf20Sopenharmony_ci
2938c2ecf20Sopenharmony_ci	if (!drvdata->fb_virt) {
2948c2ecf20Sopenharmony_ci		dev_err(dev, "Could not allocate frame buffer memory\n");
2958c2ecf20Sopenharmony_ci		return -ENOMEM;
2968c2ecf20Sopenharmony_ci	}
2978c2ecf20Sopenharmony_ci
2988c2ecf20Sopenharmony_ci	/* Clear (turn to black) the framebuffer */
2998c2ecf20Sopenharmony_ci	memset_io((void __iomem *)drvdata->fb_virt, 0, fbsize);
3008c2ecf20Sopenharmony_ci
3018c2ecf20Sopenharmony_ci	/* Tell the hardware where the frame buffer is */
3028c2ecf20Sopenharmony_ci	xilinx_fb_out32(drvdata, REG_FB_ADDR, drvdata->fb_phys);
3038c2ecf20Sopenharmony_ci	rc = xilinx_fb_in32(drvdata, REG_FB_ADDR);
3048c2ecf20Sopenharmony_ci	/* Endianness detection */
3058c2ecf20Sopenharmony_ci	if (rc != drvdata->fb_phys) {
3068c2ecf20Sopenharmony_ci		drvdata->flags |= LITTLE_ENDIAN_ACCESS;
3078c2ecf20Sopenharmony_ci		xilinx_fb_out32(drvdata, REG_FB_ADDR, drvdata->fb_phys);
3088c2ecf20Sopenharmony_ci	}
3098c2ecf20Sopenharmony_ci
3108c2ecf20Sopenharmony_ci	/* Turn on the display */
3118c2ecf20Sopenharmony_ci	drvdata->reg_ctrl_default = REG_CTRL_ENABLE;
3128c2ecf20Sopenharmony_ci	if (pdata->rotate_screen)
3138c2ecf20Sopenharmony_ci		drvdata->reg_ctrl_default |= REG_CTRL_ROTATE;
3148c2ecf20Sopenharmony_ci	xilinx_fb_out32(drvdata, REG_CTRL, drvdata->reg_ctrl_default);
3158c2ecf20Sopenharmony_ci
3168c2ecf20Sopenharmony_ci	/* Fill struct fb_info */
3178c2ecf20Sopenharmony_ci	drvdata->info.device = dev;
3188c2ecf20Sopenharmony_ci	drvdata->info.screen_base = (void __iomem *)drvdata->fb_virt;
3198c2ecf20Sopenharmony_ci	drvdata->info.fbops = &xilinxfb_ops;
3208c2ecf20Sopenharmony_ci	drvdata->info.fix = xilinx_fb_fix;
3218c2ecf20Sopenharmony_ci	drvdata->info.fix.smem_start = drvdata->fb_phys;
3228c2ecf20Sopenharmony_ci	drvdata->info.fix.smem_len = fbsize;
3238c2ecf20Sopenharmony_ci	drvdata->info.fix.line_length = pdata->xvirt * BYTES_PER_PIXEL;
3248c2ecf20Sopenharmony_ci
3258c2ecf20Sopenharmony_ci	drvdata->info.pseudo_palette = drvdata->pseudo_palette;
3268c2ecf20Sopenharmony_ci	drvdata->info.flags = FBINFO_DEFAULT;
3278c2ecf20Sopenharmony_ci	drvdata->info.var = xilinx_fb_var;
3288c2ecf20Sopenharmony_ci	drvdata->info.var.height = pdata->screen_height_mm;
3298c2ecf20Sopenharmony_ci	drvdata->info.var.width = pdata->screen_width_mm;
3308c2ecf20Sopenharmony_ci	drvdata->info.var.xres = pdata->xres;
3318c2ecf20Sopenharmony_ci	drvdata->info.var.yres = pdata->yres;
3328c2ecf20Sopenharmony_ci	drvdata->info.var.xres_virtual = pdata->xvirt;
3338c2ecf20Sopenharmony_ci	drvdata->info.var.yres_virtual = pdata->yvirt;
3348c2ecf20Sopenharmony_ci
3358c2ecf20Sopenharmony_ci	/* Allocate a colour map */
3368c2ecf20Sopenharmony_ci	rc = fb_alloc_cmap(&drvdata->info.cmap, PALETTE_ENTRIES_NO, 0);
3378c2ecf20Sopenharmony_ci	if (rc) {
3388c2ecf20Sopenharmony_ci		dev_err(dev, "Fail to allocate colormap (%d entries)\n",
3398c2ecf20Sopenharmony_ci			PALETTE_ENTRIES_NO);
3408c2ecf20Sopenharmony_ci		goto err_cmap;
3418c2ecf20Sopenharmony_ci	}
3428c2ecf20Sopenharmony_ci
3438c2ecf20Sopenharmony_ci	/* Register new frame buffer */
3448c2ecf20Sopenharmony_ci	rc = register_framebuffer(&drvdata->info);
3458c2ecf20Sopenharmony_ci	if (rc) {
3468c2ecf20Sopenharmony_ci		dev_err(dev, "Could not register frame buffer\n");
3478c2ecf20Sopenharmony_ci		goto err_regfb;
3488c2ecf20Sopenharmony_ci	}
3498c2ecf20Sopenharmony_ci
3508c2ecf20Sopenharmony_ci	if (drvdata->flags & BUS_ACCESS_FLAG) {
3518c2ecf20Sopenharmony_ci		/* Put a banner in the log (for DEBUG) */
3528c2ecf20Sopenharmony_ci		dev_dbg(dev, "regs: phys=%pa, virt=%p\n",
3538c2ecf20Sopenharmony_ci			&drvdata->regs_phys, drvdata->regs);
3548c2ecf20Sopenharmony_ci	}
3558c2ecf20Sopenharmony_ci	/* Put a banner in the log (for DEBUG) */
3568c2ecf20Sopenharmony_ci	dev_dbg(dev, "fb: phys=%llx, virt=%p, size=%x\n",
3578c2ecf20Sopenharmony_ci		(unsigned long long)drvdata->fb_phys, drvdata->fb_virt, fbsize);
3588c2ecf20Sopenharmony_ci
3598c2ecf20Sopenharmony_ci	return 0;	/* success */
3608c2ecf20Sopenharmony_ci
3618c2ecf20Sopenharmony_cierr_regfb:
3628c2ecf20Sopenharmony_ci	fb_dealloc_cmap(&drvdata->info.cmap);
3638c2ecf20Sopenharmony_ci
3648c2ecf20Sopenharmony_cierr_cmap:
3658c2ecf20Sopenharmony_ci	if (drvdata->fb_alloced)
3668c2ecf20Sopenharmony_ci		dma_free_coherent(dev, PAGE_ALIGN(fbsize), drvdata->fb_virt,
3678c2ecf20Sopenharmony_ci				  drvdata->fb_phys);
3688c2ecf20Sopenharmony_ci	else
3698c2ecf20Sopenharmony_ci		iounmap(drvdata->fb_virt);
3708c2ecf20Sopenharmony_ci
3718c2ecf20Sopenharmony_ci	/* Turn off the display */
3728c2ecf20Sopenharmony_ci	xilinx_fb_out32(drvdata, REG_CTRL, 0);
3738c2ecf20Sopenharmony_ci
3748c2ecf20Sopenharmony_ci	return rc;
3758c2ecf20Sopenharmony_ci}
3768c2ecf20Sopenharmony_ci
3778c2ecf20Sopenharmony_cistatic int xilinxfb_release(struct device *dev)
3788c2ecf20Sopenharmony_ci{
3798c2ecf20Sopenharmony_ci	struct xilinxfb_drvdata *drvdata = dev_get_drvdata(dev);
3808c2ecf20Sopenharmony_ci
3818c2ecf20Sopenharmony_ci#if !defined(CONFIG_FRAMEBUFFER_CONSOLE) && defined(CONFIG_LOGO)
3828c2ecf20Sopenharmony_ci	xilinx_fb_blank(VESA_POWERDOWN, &drvdata->info);
3838c2ecf20Sopenharmony_ci#endif
3848c2ecf20Sopenharmony_ci
3858c2ecf20Sopenharmony_ci	unregister_framebuffer(&drvdata->info);
3868c2ecf20Sopenharmony_ci
3878c2ecf20Sopenharmony_ci	fb_dealloc_cmap(&drvdata->info.cmap);
3888c2ecf20Sopenharmony_ci
3898c2ecf20Sopenharmony_ci	if (drvdata->fb_alloced)
3908c2ecf20Sopenharmony_ci		dma_free_coherent(dev, PAGE_ALIGN(drvdata->info.fix.smem_len),
3918c2ecf20Sopenharmony_ci				  drvdata->fb_virt, drvdata->fb_phys);
3928c2ecf20Sopenharmony_ci	else
3938c2ecf20Sopenharmony_ci		iounmap(drvdata->fb_virt);
3948c2ecf20Sopenharmony_ci
3958c2ecf20Sopenharmony_ci	/* Turn off the display */
3968c2ecf20Sopenharmony_ci	xilinx_fb_out32(drvdata, REG_CTRL, 0);
3978c2ecf20Sopenharmony_ci
3988c2ecf20Sopenharmony_ci#ifdef CONFIG_PPC_DCR
3998c2ecf20Sopenharmony_ci	/* Release the resources, as allocated based on interface */
4008c2ecf20Sopenharmony_ci	if (!(drvdata->flags & BUS_ACCESS_FLAG))
4018c2ecf20Sopenharmony_ci		dcr_unmap(drvdata->dcr_host, drvdata->dcr_len);
4028c2ecf20Sopenharmony_ci#endif
4038c2ecf20Sopenharmony_ci
4048c2ecf20Sopenharmony_ci	return 0;
4058c2ecf20Sopenharmony_ci}
4068c2ecf20Sopenharmony_ci
4078c2ecf20Sopenharmony_ci/* ---------------------------------------------------------------------
4088c2ecf20Sopenharmony_ci * OF bus binding
4098c2ecf20Sopenharmony_ci */
4108c2ecf20Sopenharmony_ci
4118c2ecf20Sopenharmony_cistatic int xilinxfb_of_probe(struct platform_device *pdev)
4128c2ecf20Sopenharmony_ci{
4138c2ecf20Sopenharmony_ci	const u32 *prop;
4148c2ecf20Sopenharmony_ci	u32 tft_access = 0;
4158c2ecf20Sopenharmony_ci	struct xilinxfb_platform_data pdata;
4168c2ecf20Sopenharmony_ci	int size;
4178c2ecf20Sopenharmony_ci	struct xilinxfb_drvdata *drvdata;
4188c2ecf20Sopenharmony_ci
4198c2ecf20Sopenharmony_ci	/* Copy with the default pdata (not a ptr reference!) */
4208c2ecf20Sopenharmony_ci	pdata = xilinx_fb_default_pdata;
4218c2ecf20Sopenharmony_ci
4228c2ecf20Sopenharmony_ci	/* Allocate the driver data region */
4238c2ecf20Sopenharmony_ci	drvdata = devm_kzalloc(&pdev->dev, sizeof(*drvdata), GFP_KERNEL);
4248c2ecf20Sopenharmony_ci	if (!drvdata)
4258c2ecf20Sopenharmony_ci		return -ENOMEM;
4268c2ecf20Sopenharmony_ci
4278c2ecf20Sopenharmony_ci	/*
4288c2ecf20Sopenharmony_ci	 * To check whether the core is connected directly to DCR or BUS
4298c2ecf20Sopenharmony_ci	 * interface and initialize the tft_access accordingly.
4308c2ecf20Sopenharmony_ci	 */
4318c2ecf20Sopenharmony_ci	of_property_read_u32(pdev->dev.of_node, "xlnx,dcr-splb-slave-if",
4328c2ecf20Sopenharmony_ci			     &tft_access);
4338c2ecf20Sopenharmony_ci
4348c2ecf20Sopenharmony_ci	/*
4358c2ecf20Sopenharmony_ci	 * Fill the resource structure if its direct BUS interface
4368c2ecf20Sopenharmony_ci	 * otherwise fill the dcr_host structure.
4378c2ecf20Sopenharmony_ci	 */
4388c2ecf20Sopenharmony_ci	if (tft_access)
4398c2ecf20Sopenharmony_ci		drvdata->flags |= BUS_ACCESS_FLAG;
4408c2ecf20Sopenharmony_ci#ifdef CONFIG_PPC_DCR
4418c2ecf20Sopenharmony_ci	else {
4428c2ecf20Sopenharmony_ci		int start;
4438c2ecf20Sopenharmony_ci
4448c2ecf20Sopenharmony_ci		start = dcr_resource_start(pdev->dev.of_node, 0);
4458c2ecf20Sopenharmony_ci		drvdata->dcr_len = dcr_resource_len(pdev->dev.of_node, 0);
4468c2ecf20Sopenharmony_ci		drvdata->dcr_host = dcr_map(pdev->dev.of_node, start, drvdata->dcr_len);
4478c2ecf20Sopenharmony_ci		if (!DCR_MAP_OK(drvdata->dcr_host)) {
4488c2ecf20Sopenharmony_ci			dev_err(&pdev->dev, "invalid DCR address\n");
4498c2ecf20Sopenharmony_ci			return -ENODEV;
4508c2ecf20Sopenharmony_ci		}
4518c2ecf20Sopenharmony_ci	}
4528c2ecf20Sopenharmony_ci#endif
4538c2ecf20Sopenharmony_ci
4548c2ecf20Sopenharmony_ci	prop = of_get_property(pdev->dev.of_node, "phys-size", &size);
4558c2ecf20Sopenharmony_ci	if ((prop) && (size >= sizeof(u32) * 2)) {
4568c2ecf20Sopenharmony_ci		pdata.screen_width_mm = prop[0];
4578c2ecf20Sopenharmony_ci		pdata.screen_height_mm = prop[1];
4588c2ecf20Sopenharmony_ci	}
4598c2ecf20Sopenharmony_ci
4608c2ecf20Sopenharmony_ci	prop = of_get_property(pdev->dev.of_node, "resolution", &size);
4618c2ecf20Sopenharmony_ci	if ((prop) && (size >= sizeof(u32) * 2)) {
4628c2ecf20Sopenharmony_ci		pdata.xres = prop[0];
4638c2ecf20Sopenharmony_ci		pdata.yres = prop[1];
4648c2ecf20Sopenharmony_ci	}
4658c2ecf20Sopenharmony_ci
4668c2ecf20Sopenharmony_ci	prop = of_get_property(pdev->dev.of_node, "virtual-resolution", &size);
4678c2ecf20Sopenharmony_ci	if ((prop) && (size >= sizeof(u32) * 2)) {
4688c2ecf20Sopenharmony_ci		pdata.xvirt = prop[0];
4698c2ecf20Sopenharmony_ci		pdata.yvirt = prop[1];
4708c2ecf20Sopenharmony_ci	}
4718c2ecf20Sopenharmony_ci
4728c2ecf20Sopenharmony_ci	if (of_find_property(pdev->dev.of_node, "rotate-display", NULL))
4738c2ecf20Sopenharmony_ci		pdata.rotate_screen = 1;
4748c2ecf20Sopenharmony_ci
4758c2ecf20Sopenharmony_ci	dev_set_drvdata(&pdev->dev, drvdata);
4768c2ecf20Sopenharmony_ci	return xilinxfb_assign(pdev, drvdata, &pdata);
4778c2ecf20Sopenharmony_ci}
4788c2ecf20Sopenharmony_ci
4798c2ecf20Sopenharmony_cistatic int xilinxfb_of_remove(struct platform_device *op)
4808c2ecf20Sopenharmony_ci{
4818c2ecf20Sopenharmony_ci	return xilinxfb_release(&op->dev);
4828c2ecf20Sopenharmony_ci}
4838c2ecf20Sopenharmony_ci
4848c2ecf20Sopenharmony_ci/* Match table for of_platform binding */
4858c2ecf20Sopenharmony_cistatic const struct of_device_id xilinxfb_of_match[] = {
4868c2ecf20Sopenharmony_ci	{ .compatible = "xlnx,xps-tft-1.00.a", },
4878c2ecf20Sopenharmony_ci	{ .compatible = "xlnx,xps-tft-2.00.a", },
4888c2ecf20Sopenharmony_ci	{ .compatible = "xlnx,xps-tft-2.01.a", },
4898c2ecf20Sopenharmony_ci	{ .compatible = "xlnx,plb-tft-cntlr-ref-1.00.a", },
4908c2ecf20Sopenharmony_ci	{ .compatible = "xlnx,plb-dvi-cntlr-ref-1.00.c", },
4918c2ecf20Sopenharmony_ci	{},
4928c2ecf20Sopenharmony_ci};
4938c2ecf20Sopenharmony_ciMODULE_DEVICE_TABLE(of, xilinxfb_of_match);
4948c2ecf20Sopenharmony_ci
4958c2ecf20Sopenharmony_cistatic struct platform_driver xilinxfb_of_driver = {
4968c2ecf20Sopenharmony_ci	.probe = xilinxfb_of_probe,
4978c2ecf20Sopenharmony_ci	.remove = xilinxfb_of_remove,
4988c2ecf20Sopenharmony_ci	.driver = {
4998c2ecf20Sopenharmony_ci		.name = DRIVER_NAME,
5008c2ecf20Sopenharmony_ci		.of_match_table = xilinxfb_of_match,
5018c2ecf20Sopenharmony_ci	},
5028c2ecf20Sopenharmony_ci};
5038c2ecf20Sopenharmony_ci
5048c2ecf20Sopenharmony_cimodule_platform_driver(xilinxfb_of_driver);
5058c2ecf20Sopenharmony_ci
5068c2ecf20Sopenharmony_ciMODULE_AUTHOR("MontaVista Software, Inc. <source@mvista.com>");
5078c2ecf20Sopenharmony_ciMODULE_DESCRIPTION("Xilinx TFT frame buffer driver");
5088c2ecf20Sopenharmony_ciMODULE_LICENSE("GPL");
509