18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later 28c2ecf20Sopenharmony_ci/* 38c2ecf20Sopenharmony_ci * Copyright 1998-2008 VIA Technologies, Inc. All Rights Reserved. 48c2ecf20Sopenharmony_ci * Copyright 2001-2008 S3 Graphics, Inc. All Rights Reserved. 58c2ecf20Sopenharmony_ci 68c2ecf20Sopenharmony_ci */ 78c2ecf20Sopenharmony_ci 88c2ecf20Sopenharmony_ci#include <linux/via-core.h> 98c2ecf20Sopenharmony_ci#include "global.h" 108c2ecf20Sopenharmony_ci#include "via_clock.h" 118c2ecf20Sopenharmony_ci 128c2ecf20Sopenharmony_cistatic struct pll_limit cle266_pll_limits[] = { 138c2ecf20Sopenharmony_ci {19, 19, 4, 0}, 148c2ecf20Sopenharmony_ci {26, 102, 5, 0}, 158c2ecf20Sopenharmony_ci {53, 112, 6, 0}, 168c2ecf20Sopenharmony_ci {41, 100, 7, 0}, 178c2ecf20Sopenharmony_ci {83, 108, 8, 0}, 188c2ecf20Sopenharmony_ci {87, 118, 9, 0}, 198c2ecf20Sopenharmony_ci {95, 115, 12, 0}, 208c2ecf20Sopenharmony_ci {108, 108, 13, 0}, 218c2ecf20Sopenharmony_ci {83, 83, 17, 0}, 228c2ecf20Sopenharmony_ci {67, 98, 20, 0}, 238c2ecf20Sopenharmony_ci {121, 121, 24, 0}, 248c2ecf20Sopenharmony_ci {99, 99, 29, 0}, 258c2ecf20Sopenharmony_ci {33, 33, 3, 1}, 268c2ecf20Sopenharmony_ci {15, 23, 4, 1}, 278c2ecf20Sopenharmony_ci {37, 121, 5, 1}, 288c2ecf20Sopenharmony_ci {82, 82, 6, 1}, 298c2ecf20Sopenharmony_ci {31, 84, 7, 1}, 308c2ecf20Sopenharmony_ci {83, 83, 8, 1}, 318c2ecf20Sopenharmony_ci {76, 127, 9, 1}, 328c2ecf20Sopenharmony_ci {33, 121, 4, 2}, 338c2ecf20Sopenharmony_ci {91, 118, 5, 2}, 348c2ecf20Sopenharmony_ci {83, 109, 6, 2}, 358c2ecf20Sopenharmony_ci {90, 90, 7, 2}, 368c2ecf20Sopenharmony_ci {93, 93, 2, 3}, 378c2ecf20Sopenharmony_ci {53, 53, 3, 3}, 388c2ecf20Sopenharmony_ci {73, 117, 4, 3}, 398c2ecf20Sopenharmony_ci {101, 127, 5, 3}, 408c2ecf20Sopenharmony_ci {99, 99, 7, 3} 418c2ecf20Sopenharmony_ci}; 428c2ecf20Sopenharmony_ci 438c2ecf20Sopenharmony_cistatic struct pll_limit k800_pll_limits[] = { 448c2ecf20Sopenharmony_ci {22, 22, 2, 0}, 458c2ecf20Sopenharmony_ci {28, 28, 3, 0}, 468c2ecf20Sopenharmony_ci {81, 112, 3, 1}, 478c2ecf20Sopenharmony_ci {86, 166, 4, 1}, 488c2ecf20Sopenharmony_ci {109, 153, 5, 1}, 498c2ecf20Sopenharmony_ci {66, 116, 3, 2}, 508c2ecf20Sopenharmony_ci {93, 137, 4, 2}, 518c2ecf20Sopenharmony_ci {117, 208, 5, 2}, 528c2ecf20Sopenharmony_ci {30, 30, 2, 3}, 538c2ecf20Sopenharmony_ci {69, 125, 3, 3}, 548c2ecf20Sopenharmony_ci {89, 161, 4, 3}, 558c2ecf20Sopenharmony_ci {121, 208, 5, 3}, 568c2ecf20Sopenharmony_ci {66, 66, 2, 4}, 578c2ecf20Sopenharmony_ci {85, 85, 3, 4}, 588c2ecf20Sopenharmony_ci {141, 161, 4, 4}, 598c2ecf20Sopenharmony_ci {177, 177, 5, 4} 608c2ecf20Sopenharmony_ci}; 618c2ecf20Sopenharmony_ci 628c2ecf20Sopenharmony_cistatic struct pll_limit cx700_pll_limits[] = { 638c2ecf20Sopenharmony_ci {98, 98, 3, 1}, 648c2ecf20Sopenharmony_ci {86, 86, 4, 1}, 658c2ecf20Sopenharmony_ci {109, 208, 5, 1}, 668c2ecf20Sopenharmony_ci {68, 68, 2, 2}, 678c2ecf20Sopenharmony_ci {95, 116, 3, 2}, 688c2ecf20Sopenharmony_ci {93, 166, 4, 2}, 698c2ecf20Sopenharmony_ci {110, 206, 5, 2}, 708c2ecf20Sopenharmony_ci {174, 174, 7, 2}, 718c2ecf20Sopenharmony_ci {82, 109, 3, 3}, 728c2ecf20Sopenharmony_ci {117, 161, 4, 3}, 738c2ecf20Sopenharmony_ci {112, 208, 5, 3}, 748c2ecf20Sopenharmony_ci {141, 202, 5, 4} 758c2ecf20Sopenharmony_ci}; 768c2ecf20Sopenharmony_ci 778c2ecf20Sopenharmony_cistatic struct pll_limit vx855_pll_limits[] = { 788c2ecf20Sopenharmony_ci {86, 86, 4, 1}, 798c2ecf20Sopenharmony_ci {108, 208, 5, 1}, 808c2ecf20Sopenharmony_ci {110, 208, 5, 2}, 818c2ecf20Sopenharmony_ci {83, 112, 3, 3}, 828c2ecf20Sopenharmony_ci {103, 161, 4, 3}, 838c2ecf20Sopenharmony_ci {112, 209, 5, 3}, 848c2ecf20Sopenharmony_ci {142, 161, 4, 4}, 858c2ecf20Sopenharmony_ci {141, 176, 5, 4} 868c2ecf20Sopenharmony_ci}; 878c2ecf20Sopenharmony_ci 888c2ecf20Sopenharmony_ci/* according to VIA Technologies these values are based on experiment */ 898c2ecf20Sopenharmony_cistatic struct io_reg scaling_parameters[] = { 908c2ecf20Sopenharmony_ci {VIACR, CR7A, 0xFF, 0x01}, /* LCD Scaling Parameter 1 */ 918c2ecf20Sopenharmony_ci {VIACR, CR7B, 0xFF, 0x02}, /* LCD Scaling Parameter 2 */ 928c2ecf20Sopenharmony_ci {VIACR, CR7C, 0xFF, 0x03}, /* LCD Scaling Parameter 3 */ 938c2ecf20Sopenharmony_ci {VIACR, CR7D, 0xFF, 0x04}, /* LCD Scaling Parameter 4 */ 948c2ecf20Sopenharmony_ci {VIACR, CR7E, 0xFF, 0x07}, /* LCD Scaling Parameter 5 */ 958c2ecf20Sopenharmony_ci {VIACR, CR7F, 0xFF, 0x0A}, /* LCD Scaling Parameter 6 */ 968c2ecf20Sopenharmony_ci {VIACR, CR80, 0xFF, 0x0D}, /* LCD Scaling Parameter 7 */ 978c2ecf20Sopenharmony_ci {VIACR, CR81, 0xFF, 0x13}, /* LCD Scaling Parameter 8 */ 988c2ecf20Sopenharmony_ci {VIACR, CR82, 0xFF, 0x16}, /* LCD Scaling Parameter 9 */ 998c2ecf20Sopenharmony_ci {VIACR, CR83, 0xFF, 0x19}, /* LCD Scaling Parameter 10 */ 1008c2ecf20Sopenharmony_ci {VIACR, CR84, 0xFF, 0x1C}, /* LCD Scaling Parameter 11 */ 1018c2ecf20Sopenharmony_ci {VIACR, CR85, 0xFF, 0x1D}, /* LCD Scaling Parameter 12 */ 1028c2ecf20Sopenharmony_ci {VIACR, CR86, 0xFF, 0x1E}, /* LCD Scaling Parameter 13 */ 1038c2ecf20Sopenharmony_ci {VIACR, CR87, 0xFF, 0x1F}, /* LCD Scaling Parameter 14 */ 1048c2ecf20Sopenharmony_ci}; 1058c2ecf20Sopenharmony_ci 1068c2ecf20Sopenharmony_cistatic struct io_reg common_vga[] = { 1078c2ecf20Sopenharmony_ci {VIACR, CR07, 0x10, 0x10}, /* [0] vertical total (bit 8) 1088c2ecf20Sopenharmony_ci [1] vertical display end (bit 8) 1098c2ecf20Sopenharmony_ci [2] vertical retrace start (bit 8) 1108c2ecf20Sopenharmony_ci [3] start vertical blanking (bit 8) 1118c2ecf20Sopenharmony_ci [4] line compare (bit 8) 1128c2ecf20Sopenharmony_ci [5] vertical total (bit 9) 1138c2ecf20Sopenharmony_ci [6] vertical display end (bit 9) 1148c2ecf20Sopenharmony_ci [7] vertical retrace start (bit 9) */ 1158c2ecf20Sopenharmony_ci {VIACR, CR08, 0xFF, 0x00}, /* [0-4] preset row scan 1168c2ecf20Sopenharmony_ci [5-6] byte panning */ 1178c2ecf20Sopenharmony_ci {VIACR, CR09, 0xDF, 0x40}, /* [0-4] max scan line 1188c2ecf20Sopenharmony_ci [5] start vertical blanking (bit 9) 1198c2ecf20Sopenharmony_ci [6] line compare (bit 9) 1208c2ecf20Sopenharmony_ci [7] scan doubling */ 1218c2ecf20Sopenharmony_ci {VIACR, CR0A, 0xFF, 0x1E}, /* [0-4] cursor start 1228c2ecf20Sopenharmony_ci [5] cursor disable */ 1238c2ecf20Sopenharmony_ci {VIACR, CR0B, 0xFF, 0x00}, /* [0-4] cursor end 1248c2ecf20Sopenharmony_ci [5-6] cursor skew */ 1258c2ecf20Sopenharmony_ci {VIACR, CR0E, 0xFF, 0x00}, /* [0-7] cursor location (high) */ 1268c2ecf20Sopenharmony_ci {VIACR, CR0F, 0xFF, 0x00}, /* [0-7] cursor location (low) */ 1278c2ecf20Sopenharmony_ci {VIACR, CR11, 0xF0, 0x80}, /* [0-3] vertical retrace end 1288c2ecf20Sopenharmony_ci [6] memory refresh bandwidth 1298c2ecf20Sopenharmony_ci [7] CRTC register protect enable */ 1308c2ecf20Sopenharmony_ci {VIACR, CR14, 0xFF, 0x00}, /* [0-4] underline location 1318c2ecf20Sopenharmony_ci [5] divide memory address clock by 4 1328c2ecf20Sopenharmony_ci [6] double word addressing */ 1338c2ecf20Sopenharmony_ci {VIACR, CR17, 0xFF, 0x63}, /* [0-1] mapping of display address 13-14 1348c2ecf20Sopenharmony_ci [2] divide scan line clock by 2 1358c2ecf20Sopenharmony_ci [3] divide memory address clock by 2 1368c2ecf20Sopenharmony_ci [5] address wrap 1378c2ecf20Sopenharmony_ci [6] byte mode select 1388c2ecf20Sopenharmony_ci [7] sync enable */ 1398c2ecf20Sopenharmony_ci {VIACR, CR18, 0xFF, 0xFF}, /* [0-7] line compare */ 1408c2ecf20Sopenharmony_ci}; 1418c2ecf20Sopenharmony_ci 1428c2ecf20Sopenharmony_cistatic struct fifo_depth_select display_fifo_depth_reg = { 1438c2ecf20Sopenharmony_ci /* IGA1 FIFO Depth_Select */ 1448c2ecf20Sopenharmony_ci {IGA1_FIFO_DEPTH_SELECT_REG_NUM, {{SR17, 0, 7} } }, 1458c2ecf20Sopenharmony_ci /* IGA2 FIFO Depth_Select */ 1468c2ecf20Sopenharmony_ci {IGA2_FIFO_DEPTH_SELECT_REG_NUM, 1478c2ecf20Sopenharmony_ci {{CR68, 4, 7}, {CR94, 7, 7}, {CR95, 7, 7} } } 1488c2ecf20Sopenharmony_ci}; 1498c2ecf20Sopenharmony_ci 1508c2ecf20Sopenharmony_cistatic struct fifo_threshold_select fifo_threshold_select_reg = { 1518c2ecf20Sopenharmony_ci /* IGA1 FIFO Threshold Select */ 1528c2ecf20Sopenharmony_ci {IGA1_FIFO_THRESHOLD_REG_NUM, {{SR16, 0, 5}, {SR16, 7, 7} } }, 1538c2ecf20Sopenharmony_ci /* IGA2 FIFO Threshold Select */ 1548c2ecf20Sopenharmony_ci {IGA2_FIFO_THRESHOLD_REG_NUM, {{CR68, 0, 3}, {CR95, 4, 6} } } 1558c2ecf20Sopenharmony_ci}; 1568c2ecf20Sopenharmony_ci 1578c2ecf20Sopenharmony_cistatic struct fifo_high_threshold_select fifo_high_threshold_select_reg = { 1588c2ecf20Sopenharmony_ci /* IGA1 FIFO High Threshold Select */ 1598c2ecf20Sopenharmony_ci {IGA1_FIFO_HIGH_THRESHOLD_REG_NUM, {{SR18, 0, 5}, {SR18, 7, 7} } }, 1608c2ecf20Sopenharmony_ci /* IGA2 FIFO High Threshold Select */ 1618c2ecf20Sopenharmony_ci {IGA2_FIFO_HIGH_THRESHOLD_REG_NUM, {{CR92, 0, 3}, {CR95, 0, 2} } } 1628c2ecf20Sopenharmony_ci}; 1638c2ecf20Sopenharmony_ci 1648c2ecf20Sopenharmony_cistatic struct display_queue_expire_num display_queue_expire_num_reg = { 1658c2ecf20Sopenharmony_ci /* IGA1 Display Queue Expire Num */ 1668c2ecf20Sopenharmony_ci {IGA1_DISPLAY_QUEUE_EXPIRE_NUM_REG_NUM, {{SR22, 0, 4} } }, 1678c2ecf20Sopenharmony_ci /* IGA2 Display Queue Expire Num */ 1688c2ecf20Sopenharmony_ci {IGA2_DISPLAY_QUEUE_EXPIRE_NUM_REG_NUM, {{CR94, 0, 6} } } 1698c2ecf20Sopenharmony_ci}; 1708c2ecf20Sopenharmony_ci 1718c2ecf20Sopenharmony_ci/* Definition Fetch Count Registers*/ 1728c2ecf20Sopenharmony_cistatic struct fetch_count fetch_count_reg = { 1738c2ecf20Sopenharmony_ci /* IGA1 Fetch Count Register */ 1748c2ecf20Sopenharmony_ci {IGA1_FETCH_COUNT_REG_NUM, {{SR1C, 0, 7}, {SR1D, 0, 1} } }, 1758c2ecf20Sopenharmony_ci /* IGA2 Fetch Count Register */ 1768c2ecf20Sopenharmony_ci {IGA2_FETCH_COUNT_REG_NUM, {{CR65, 0, 7}, {CR67, 2, 3} } } 1778c2ecf20Sopenharmony_ci}; 1788c2ecf20Sopenharmony_ci 1798c2ecf20Sopenharmony_cistatic struct rgbLUT palLUT_table[] = { 1808c2ecf20Sopenharmony_ci /* {R,G,B} */ 1818c2ecf20Sopenharmony_ci /* Index 0x00~0x03 */ 1828c2ecf20Sopenharmony_ci {0x00, 0x00, 0x00}, {0x00, 0x00, 0x2A}, {0x00, 0x2A, 0x00}, {0x00, 1838c2ecf20Sopenharmony_ci 0x2A, 1848c2ecf20Sopenharmony_ci 0x2A}, 1858c2ecf20Sopenharmony_ci /* Index 0x04~0x07 */ 1868c2ecf20Sopenharmony_ci {0x2A, 0x00, 0x00}, {0x2A, 0x00, 0x2A}, {0x2A, 0x15, 0x00}, {0x2A, 1878c2ecf20Sopenharmony_ci 0x2A, 1888c2ecf20Sopenharmony_ci 0x2A}, 1898c2ecf20Sopenharmony_ci /* Index 0x08~0x0B */ 1908c2ecf20Sopenharmony_ci {0x15, 0x15, 0x15}, {0x15, 0x15, 0x3F}, {0x15, 0x3F, 0x15}, {0x15, 1918c2ecf20Sopenharmony_ci 0x3F, 1928c2ecf20Sopenharmony_ci 0x3F}, 1938c2ecf20Sopenharmony_ci /* Index 0x0C~0x0F */ 1948c2ecf20Sopenharmony_ci {0x3F, 0x15, 0x15}, {0x3F, 0x15, 0x3F}, {0x3F, 0x3F, 0x15}, {0x3F, 1958c2ecf20Sopenharmony_ci 0x3F, 1968c2ecf20Sopenharmony_ci 0x3F}, 1978c2ecf20Sopenharmony_ci /* Index 0x10~0x13 */ 1988c2ecf20Sopenharmony_ci {0x00, 0x00, 0x00}, {0x05, 0x05, 0x05}, {0x08, 0x08, 0x08}, {0x0B, 1998c2ecf20Sopenharmony_ci 0x0B, 2008c2ecf20Sopenharmony_ci 0x0B}, 2018c2ecf20Sopenharmony_ci /* Index 0x14~0x17 */ 2028c2ecf20Sopenharmony_ci {0x0E, 0x0E, 0x0E}, {0x11, 0x11, 0x11}, {0x14, 0x14, 0x14}, {0x18, 2038c2ecf20Sopenharmony_ci 0x18, 2048c2ecf20Sopenharmony_ci 0x18}, 2058c2ecf20Sopenharmony_ci /* Index 0x18~0x1B */ 2068c2ecf20Sopenharmony_ci {0x1C, 0x1C, 0x1C}, {0x20, 0x20, 0x20}, {0x24, 0x24, 0x24}, {0x28, 2078c2ecf20Sopenharmony_ci 0x28, 2088c2ecf20Sopenharmony_ci 0x28}, 2098c2ecf20Sopenharmony_ci /* Index 0x1C~0x1F */ 2108c2ecf20Sopenharmony_ci {0x2D, 0x2D, 0x2D}, {0x32, 0x32, 0x32}, {0x38, 0x38, 0x38}, {0x3F, 2118c2ecf20Sopenharmony_ci 0x3F, 2128c2ecf20Sopenharmony_ci 0x3F}, 2138c2ecf20Sopenharmony_ci /* Index 0x20~0x23 */ 2148c2ecf20Sopenharmony_ci {0x00, 0x00, 0x3F}, {0x10, 0x00, 0x3F}, {0x1F, 0x00, 0x3F}, {0x2F, 2158c2ecf20Sopenharmony_ci 0x00, 2168c2ecf20Sopenharmony_ci 0x3F}, 2178c2ecf20Sopenharmony_ci /* Index 0x24~0x27 */ 2188c2ecf20Sopenharmony_ci {0x3F, 0x00, 0x3F}, {0x3F, 0x00, 0x2F}, {0x3F, 0x00, 0x1F}, {0x3F, 2198c2ecf20Sopenharmony_ci 0x00, 2208c2ecf20Sopenharmony_ci 0x10}, 2218c2ecf20Sopenharmony_ci /* Index 0x28~0x2B */ 2228c2ecf20Sopenharmony_ci {0x3F, 0x00, 0x00}, {0x3F, 0x10, 0x00}, {0x3F, 0x1F, 0x00}, {0x3F, 2238c2ecf20Sopenharmony_ci 0x2F, 2248c2ecf20Sopenharmony_ci 0x00}, 2258c2ecf20Sopenharmony_ci /* Index 0x2C~0x2F */ 2268c2ecf20Sopenharmony_ci {0x3F, 0x3F, 0x00}, {0x2F, 0x3F, 0x00}, {0x1F, 0x3F, 0x00}, {0x10, 2278c2ecf20Sopenharmony_ci 0x3F, 2288c2ecf20Sopenharmony_ci 0x00}, 2298c2ecf20Sopenharmony_ci /* Index 0x30~0x33 */ 2308c2ecf20Sopenharmony_ci {0x00, 0x3F, 0x00}, {0x00, 0x3F, 0x10}, {0x00, 0x3F, 0x1F}, {0x00, 2318c2ecf20Sopenharmony_ci 0x3F, 2328c2ecf20Sopenharmony_ci 0x2F}, 2338c2ecf20Sopenharmony_ci /* Index 0x34~0x37 */ 2348c2ecf20Sopenharmony_ci {0x00, 0x3F, 0x3F}, {0x00, 0x2F, 0x3F}, {0x00, 0x1F, 0x3F}, {0x00, 2358c2ecf20Sopenharmony_ci 0x10, 2368c2ecf20Sopenharmony_ci 0x3F}, 2378c2ecf20Sopenharmony_ci /* Index 0x38~0x3B */ 2388c2ecf20Sopenharmony_ci {0x1F, 0x1F, 0x3F}, {0x27, 0x1F, 0x3F}, {0x2F, 0x1F, 0x3F}, {0x37, 2398c2ecf20Sopenharmony_ci 0x1F, 2408c2ecf20Sopenharmony_ci 0x3F}, 2418c2ecf20Sopenharmony_ci /* Index 0x3C~0x3F */ 2428c2ecf20Sopenharmony_ci {0x3F, 0x1F, 0x3F}, {0x3F, 0x1F, 0x37}, {0x3F, 0x1F, 0x2F}, {0x3F, 2438c2ecf20Sopenharmony_ci 0x1F, 2448c2ecf20Sopenharmony_ci 0x27}, 2458c2ecf20Sopenharmony_ci /* Index 0x40~0x43 */ 2468c2ecf20Sopenharmony_ci {0x3F, 0x1F, 0x1F}, {0x3F, 0x27, 0x1F}, {0x3F, 0x2F, 0x1F}, {0x3F, 2478c2ecf20Sopenharmony_ci 0x3F, 2488c2ecf20Sopenharmony_ci 0x1F}, 2498c2ecf20Sopenharmony_ci /* Index 0x44~0x47 */ 2508c2ecf20Sopenharmony_ci {0x3F, 0x3F, 0x1F}, {0x37, 0x3F, 0x1F}, {0x2F, 0x3F, 0x1F}, {0x27, 2518c2ecf20Sopenharmony_ci 0x3F, 2528c2ecf20Sopenharmony_ci 0x1F}, 2538c2ecf20Sopenharmony_ci /* Index 0x48~0x4B */ 2548c2ecf20Sopenharmony_ci {0x1F, 0x3F, 0x1F}, {0x1F, 0x3F, 0x27}, {0x1F, 0x3F, 0x2F}, {0x1F, 2558c2ecf20Sopenharmony_ci 0x3F, 2568c2ecf20Sopenharmony_ci 0x37}, 2578c2ecf20Sopenharmony_ci /* Index 0x4C~0x4F */ 2588c2ecf20Sopenharmony_ci {0x1F, 0x3F, 0x3F}, {0x1F, 0x37, 0x3F}, {0x1F, 0x2F, 0x3F}, {0x1F, 2598c2ecf20Sopenharmony_ci 0x27, 2608c2ecf20Sopenharmony_ci 0x3F}, 2618c2ecf20Sopenharmony_ci /* Index 0x50~0x53 */ 2628c2ecf20Sopenharmony_ci {0x2D, 0x2D, 0x3F}, {0x31, 0x2D, 0x3F}, {0x36, 0x2D, 0x3F}, {0x3A, 2638c2ecf20Sopenharmony_ci 0x2D, 2648c2ecf20Sopenharmony_ci 0x3F}, 2658c2ecf20Sopenharmony_ci /* Index 0x54~0x57 */ 2668c2ecf20Sopenharmony_ci {0x3F, 0x2D, 0x3F}, {0x3F, 0x2D, 0x3A}, {0x3F, 0x2D, 0x36}, {0x3F, 2678c2ecf20Sopenharmony_ci 0x2D, 2688c2ecf20Sopenharmony_ci 0x31}, 2698c2ecf20Sopenharmony_ci /* Index 0x58~0x5B */ 2708c2ecf20Sopenharmony_ci {0x3F, 0x2D, 0x2D}, {0x3F, 0x31, 0x2D}, {0x3F, 0x36, 0x2D}, {0x3F, 2718c2ecf20Sopenharmony_ci 0x3A, 2728c2ecf20Sopenharmony_ci 0x2D}, 2738c2ecf20Sopenharmony_ci /* Index 0x5C~0x5F */ 2748c2ecf20Sopenharmony_ci {0x3F, 0x3F, 0x2D}, {0x3A, 0x3F, 0x2D}, {0x36, 0x3F, 0x2D}, {0x31, 2758c2ecf20Sopenharmony_ci 0x3F, 2768c2ecf20Sopenharmony_ci 0x2D}, 2778c2ecf20Sopenharmony_ci /* Index 0x60~0x63 */ 2788c2ecf20Sopenharmony_ci {0x2D, 0x3F, 0x2D}, {0x2D, 0x3F, 0x31}, {0x2D, 0x3F, 0x36}, {0x2D, 2798c2ecf20Sopenharmony_ci 0x3F, 2808c2ecf20Sopenharmony_ci 0x3A}, 2818c2ecf20Sopenharmony_ci /* Index 0x64~0x67 */ 2828c2ecf20Sopenharmony_ci {0x2D, 0x3F, 0x3F}, {0x2D, 0x3A, 0x3F}, {0x2D, 0x36, 0x3F}, {0x2D, 2838c2ecf20Sopenharmony_ci 0x31, 2848c2ecf20Sopenharmony_ci 0x3F}, 2858c2ecf20Sopenharmony_ci /* Index 0x68~0x6B */ 2868c2ecf20Sopenharmony_ci {0x00, 0x00, 0x1C}, {0x07, 0x00, 0x1C}, {0x0E, 0x00, 0x1C}, {0x15, 2878c2ecf20Sopenharmony_ci 0x00, 2888c2ecf20Sopenharmony_ci 0x1C}, 2898c2ecf20Sopenharmony_ci /* Index 0x6C~0x6F */ 2908c2ecf20Sopenharmony_ci {0x1C, 0x00, 0x1C}, {0x1C, 0x00, 0x15}, {0x1C, 0x00, 0x0E}, {0x1C, 2918c2ecf20Sopenharmony_ci 0x00, 2928c2ecf20Sopenharmony_ci 0x07}, 2938c2ecf20Sopenharmony_ci /* Index 0x70~0x73 */ 2948c2ecf20Sopenharmony_ci {0x1C, 0x00, 0x00}, {0x1C, 0x07, 0x00}, {0x1C, 0x0E, 0x00}, {0x1C, 2958c2ecf20Sopenharmony_ci 0x15, 2968c2ecf20Sopenharmony_ci 0x00}, 2978c2ecf20Sopenharmony_ci /* Index 0x74~0x77 */ 2988c2ecf20Sopenharmony_ci {0x1C, 0x1C, 0x00}, {0x15, 0x1C, 0x00}, {0x0E, 0x1C, 0x00}, {0x07, 2998c2ecf20Sopenharmony_ci 0x1C, 3008c2ecf20Sopenharmony_ci 0x00}, 3018c2ecf20Sopenharmony_ci /* Index 0x78~0x7B */ 3028c2ecf20Sopenharmony_ci {0x00, 0x1C, 0x00}, {0x00, 0x1C, 0x07}, {0x00, 0x1C, 0x0E}, {0x00, 3038c2ecf20Sopenharmony_ci 0x1C, 3048c2ecf20Sopenharmony_ci 0x15}, 3058c2ecf20Sopenharmony_ci /* Index 0x7C~0x7F */ 3068c2ecf20Sopenharmony_ci {0x00, 0x1C, 0x1C}, {0x00, 0x15, 0x1C}, {0x00, 0x0E, 0x1C}, {0x00, 3078c2ecf20Sopenharmony_ci 0x07, 3088c2ecf20Sopenharmony_ci 0x1C}, 3098c2ecf20Sopenharmony_ci /* Index 0x80~0x83 */ 3108c2ecf20Sopenharmony_ci {0x0E, 0x0E, 0x1C}, {0x11, 0x0E, 0x1C}, {0x15, 0x0E, 0x1C}, {0x18, 3118c2ecf20Sopenharmony_ci 0x0E, 3128c2ecf20Sopenharmony_ci 0x1C}, 3138c2ecf20Sopenharmony_ci /* Index 0x84~0x87 */ 3148c2ecf20Sopenharmony_ci {0x1C, 0x0E, 0x1C}, {0x1C, 0x0E, 0x18}, {0x1C, 0x0E, 0x15}, {0x1C, 3158c2ecf20Sopenharmony_ci 0x0E, 3168c2ecf20Sopenharmony_ci 0x11}, 3178c2ecf20Sopenharmony_ci /* Index 0x88~0x8B */ 3188c2ecf20Sopenharmony_ci {0x1C, 0x0E, 0x0E}, {0x1C, 0x11, 0x0E}, {0x1C, 0x15, 0x0E}, {0x1C, 3198c2ecf20Sopenharmony_ci 0x18, 3208c2ecf20Sopenharmony_ci 0x0E}, 3218c2ecf20Sopenharmony_ci /* Index 0x8C~0x8F */ 3228c2ecf20Sopenharmony_ci {0x1C, 0x1C, 0x0E}, {0x18, 0x1C, 0x0E}, {0x15, 0x1C, 0x0E}, {0x11, 3238c2ecf20Sopenharmony_ci 0x1C, 3248c2ecf20Sopenharmony_ci 0x0E}, 3258c2ecf20Sopenharmony_ci /* Index 0x90~0x93 */ 3268c2ecf20Sopenharmony_ci {0x0E, 0x1C, 0x0E}, {0x0E, 0x1C, 0x11}, {0x0E, 0x1C, 0x15}, {0x0E, 3278c2ecf20Sopenharmony_ci 0x1C, 3288c2ecf20Sopenharmony_ci 0x18}, 3298c2ecf20Sopenharmony_ci /* Index 0x94~0x97 */ 3308c2ecf20Sopenharmony_ci {0x0E, 0x1C, 0x1C}, {0x0E, 0x18, 0x1C}, {0x0E, 0x15, 0x1C}, {0x0E, 3318c2ecf20Sopenharmony_ci 0x11, 3328c2ecf20Sopenharmony_ci 0x1C}, 3338c2ecf20Sopenharmony_ci /* Index 0x98~0x9B */ 3348c2ecf20Sopenharmony_ci {0x14, 0x14, 0x1C}, {0x16, 0x14, 0x1C}, {0x18, 0x14, 0x1C}, {0x1A, 3358c2ecf20Sopenharmony_ci 0x14, 3368c2ecf20Sopenharmony_ci 0x1C}, 3378c2ecf20Sopenharmony_ci /* Index 0x9C~0x9F */ 3388c2ecf20Sopenharmony_ci {0x1C, 0x14, 0x1C}, {0x1C, 0x14, 0x1A}, {0x1C, 0x14, 0x18}, {0x1C, 3398c2ecf20Sopenharmony_ci 0x14, 3408c2ecf20Sopenharmony_ci 0x16}, 3418c2ecf20Sopenharmony_ci /* Index 0xA0~0xA3 */ 3428c2ecf20Sopenharmony_ci {0x1C, 0x14, 0x14}, {0x1C, 0x16, 0x14}, {0x1C, 0x18, 0x14}, {0x1C, 3438c2ecf20Sopenharmony_ci 0x1A, 3448c2ecf20Sopenharmony_ci 0x14}, 3458c2ecf20Sopenharmony_ci /* Index 0xA4~0xA7 */ 3468c2ecf20Sopenharmony_ci {0x1C, 0x1C, 0x14}, {0x1A, 0x1C, 0x14}, {0x18, 0x1C, 0x14}, {0x16, 3478c2ecf20Sopenharmony_ci 0x1C, 3488c2ecf20Sopenharmony_ci 0x14}, 3498c2ecf20Sopenharmony_ci /* Index 0xA8~0xAB */ 3508c2ecf20Sopenharmony_ci {0x14, 0x1C, 0x14}, {0x14, 0x1C, 0x16}, {0x14, 0x1C, 0x18}, {0x14, 3518c2ecf20Sopenharmony_ci 0x1C, 3528c2ecf20Sopenharmony_ci 0x1A}, 3538c2ecf20Sopenharmony_ci /* Index 0xAC~0xAF */ 3548c2ecf20Sopenharmony_ci {0x14, 0x1C, 0x1C}, {0x14, 0x1A, 0x1C}, {0x14, 0x18, 0x1C}, {0x14, 3558c2ecf20Sopenharmony_ci 0x16, 3568c2ecf20Sopenharmony_ci 0x1C}, 3578c2ecf20Sopenharmony_ci /* Index 0xB0~0xB3 */ 3588c2ecf20Sopenharmony_ci {0x00, 0x00, 0x10}, {0x04, 0x00, 0x10}, {0x08, 0x00, 0x10}, {0x0C, 3598c2ecf20Sopenharmony_ci 0x00, 3608c2ecf20Sopenharmony_ci 0x10}, 3618c2ecf20Sopenharmony_ci /* Index 0xB4~0xB7 */ 3628c2ecf20Sopenharmony_ci {0x10, 0x00, 0x10}, {0x10, 0x00, 0x0C}, {0x10, 0x00, 0x08}, {0x10, 3638c2ecf20Sopenharmony_ci 0x00, 3648c2ecf20Sopenharmony_ci 0x04}, 3658c2ecf20Sopenharmony_ci /* Index 0xB8~0xBB */ 3668c2ecf20Sopenharmony_ci {0x10, 0x00, 0x00}, {0x10, 0x04, 0x00}, {0x10, 0x08, 0x00}, {0x10, 3678c2ecf20Sopenharmony_ci 0x0C, 3688c2ecf20Sopenharmony_ci 0x00}, 3698c2ecf20Sopenharmony_ci /* Index 0xBC~0xBF */ 3708c2ecf20Sopenharmony_ci {0x10, 0x10, 0x00}, {0x0C, 0x10, 0x00}, {0x08, 0x10, 0x00}, {0x04, 3718c2ecf20Sopenharmony_ci 0x10, 3728c2ecf20Sopenharmony_ci 0x00}, 3738c2ecf20Sopenharmony_ci /* Index 0xC0~0xC3 */ 3748c2ecf20Sopenharmony_ci {0x00, 0x10, 0x00}, {0x00, 0x10, 0x04}, {0x00, 0x10, 0x08}, {0x00, 3758c2ecf20Sopenharmony_ci 0x10, 3768c2ecf20Sopenharmony_ci 0x0C}, 3778c2ecf20Sopenharmony_ci /* Index 0xC4~0xC7 */ 3788c2ecf20Sopenharmony_ci {0x00, 0x10, 0x10}, {0x00, 0x0C, 0x10}, {0x00, 0x08, 0x10}, {0x00, 3798c2ecf20Sopenharmony_ci 0x04, 3808c2ecf20Sopenharmony_ci 0x10}, 3818c2ecf20Sopenharmony_ci /* Index 0xC8~0xCB */ 3828c2ecf20Sopenharmony_ci {0x08, 0x08, 0x10}, {0x0A, 0x08, 0x10}, {0x0C, 0x08, 0x10}, {0x0E, 3838c2ecf20Sopenharmony_ci 0x08, 3848c2ecf20Sopenharmony_ci 0x10}, 3858c2ecf20Sopenharmony_ci /* Index 0xCC~0xCF */ 3868c2ecf20Sopenharmony_ci {0x10, 0x08, 0x10}, {0x10, 0x08, 0x0E}, {0x10, 0x08, 0x0C}, {0x10, 3878c2ecf20Sopenharmony_ci 0x08, 3888c2ecf20Sopenharmony_ci 0x0A}, 3898c2ecf20Sopenharmony_ci /* Index 0xD0~0xD3 */ 3908c2ecf20Sopenharmony_ci {0x10, 0x08, 0x08}, {0x10, 0x0A, 0x08}, {0x10, 0x0C, 0x08}, {0x10, 3918c2ecf20Sopenharmony_ci 0x0E, 3928c2ecf20Sopenharmony_ci 0x08}, 3938c2ecf20Sopenharmony_ci /* Index 0xD4~0xD7 */ 3948c2ecf20Sopenharmony_ci {0x10, 0x10, 0x08}, {0x0E, 0x10, 0x08}, {0x0C, 0x10, 0x08}, {0x0A, 3958c2ecf20Sopenharmony_ci 0x10, 3968c2ecf20Sopenharmony_ci 0x08}, 3978c2ecf20Sopenharmony_ci /* Index 0xD8~0xDB */ 3988c2ecf20Sopenharmony_ci {0x08, 0x10, 0x08}, {0x08, 0x10, 0x0A}, {0x08, 0x10, 0x0C}, {0x08, 3998c2ecf20Sopenharmony_ci 0x10, 4008c2ecf20Sopenharmony_ci 0x0E}, 4018c2ecf20Sopenharmony_ci /* Index 0xDC~0xDF */ 4028c2ecf20Sopenharmony_ci {0x08, 0x10, 0x10}, {0x08, 0x0E, 0x10}, {0x08, 0x0C, 0x10}, {0x08, 4038c2ecf20Sopenharmony_ci 0x0A, 4048c2ecf20Sopenharmony_ci 0x10}, 4058c2ecf20Sopenharmony_ci /* Index 0xE0~0xE3 */ 4068c2ecf20Sopenharmony_ci {0x0B, 0x0B, 0x10}, {0x0C, 0x0B, 0x10}, {0x0D, 0x0B, 0x10}, {0x0F, 4078c2ecf20Sopenharmony_ci 0x0B, 4088c2ecf20Sopenharmony_ci 0x10}, 4098c2ecf20Sopenharmony_ci /* Index 0xE4~0xE7 */ 4108c2ecf20Sopenharmony_ci {0x10, 0x0B, 0x10}, {0x10, 0x0B, 0x0F}, {0x10, 0x0B, 0x0D}, {0x10, 4118c2ecf20Sopenharmony_ci 0x0B, 4128c2ecf20Sopenharmony_ci 0x0C}, 4138c2ecf20Sopenharmony_ci /* Index 0xE8~0xEB */ 4148c2ecf20Sopenharmony_ci {0x10, 0x0B, 0x0B}, {0x10, 0x0C, 0x0B}, {0x10, 0x0D, 0x0B}, {0x10, 4158c2ecf20Sopenharmony_ci 0x0F, 4168c2ecf20Sopenharmony_ci 0x0B}, 4178c2ecf20Sopenharmony_ci /* Index 0xEC~0xEF */ 4188c2ecf20Sopenharmony_ci {0x10, 0x10, 0x0B}, {0x0F, 0x10, 0x0B}, {0x0D, 0x10, 0x0B}, {0x0C, 4198c2ecf20Sopenharmony_ci 0x10, 4208c2ecf20Sopenharmony_ci 0x0B}, 4218c2ecf20Sopenharmony_ci /* Index 0xF0~0xF3 */ 4228c2ecf20Sopenharmony_ci {0x0B, 0x10, 0x0B}, {0x0B, 0x10, 0x0C}, {0x0B, 0x10, 0x0D}, {0x0B, 4238c2ecf20Sopenharmony_ci 0x10, 4248c2ecf20Sopenharmony_ci 0x0F}, 4258c2ecf20Sopenharmony_ci /* Index 0xF4~0xF7 */ 4268c2ecf20Sopenharmony_ci {0x0B, 0x10, 0x10}, {0x0B, 0x0F, 0x10}, {0x0B, 0x0D, 0x10}, {0x0B, 4278c2ecf20Sopenharmony_ci 0x0C, 4288c2ecf20Sopenharmony_ci 0x10}, 4298c2ecf20Sopenharmony_ci /* Index 0xF8~0xFB */ 4308c2ecf20Sopenharmony_ci {0x00, 0x00, 0x00}, {0x00, 0x00, 0x00}, {0x00, 0x00, 0x00}, {0x00, 4318c2ecf20Sopenharmony_ci 0x00, 4328c2ecf20Sopenharmony_ci 0x00}, 4338c2ecf20Sopenharmony_ci /* Index 0xFC~0xFF */ 4348c2ecf20Sopenharmony_ci {0x00, 0x00, 0x00}, {0x00, 0x00, 0x00}, {0x00, 0x00, 0x00}, {0x00, 4358c2ecf20Sopenharmony_ci 0x00, 4368c2ecf20Sopenharmony_ci 0x00} 4378c2ecf20Sopenharmony_ci}; 4388c2ecf20Sopenharmony_ci 4398c2ecf20Sopenharmony_cistatic struct via_device_mapping device_mapping[] = { 4408c2ecf20Sopenharmony_ci {VIA_LDVP0, "LDVP0"}, 4418c2ecf20Sopenharmony_ci {VIA_LDVP1, "LDVP1"}, 4428c2ecf20Sopenharmony_ci {VIA_DVP0, "DVP0"}, 4438c2ecf20Sopenharmony_ci {VIA_CRT, "CRT"}, 4448c2ecf20Sopenharmony_ci {VIA_DVP1, "DVP1"}, 4458c2ecf20Sopenharmony_ci {VIA_LVDS1, "LVDS1"}, 4468c2ecf20Sopenharmony_ci {VIA_LVDS2, "LVDS2"} 4478c2ecf20Sopenharmony_ci}; 4488c2ecf20Sopenharmony_ci 4498c2ecf20Sopenharmony_ci/* structure with function pointers to support clock control */ 4508c2ecf20Sopenharmony_cistatic struct via_clock clock; 4518c2ecf20Sopenharmony_ci 4528c2ecf20Sopenharmony_cistatic void load_fix_bit_crtc_reg(void); 4538c2ecf20Sopenharmony_cistatic void init_gfx_chip_info(int chip_type); 4548c2ecf20Sopenharmony_cistatic void init_tmds_chip_info(void); 4558c2ecf20Sopenharmony_cistatic void init_lvds_chip_info(void); 4568c2ecf20Sopenharmony_cistatic void device_screen_off(void); 4578c2ecf20Sopenharmony_cistatic void device_screen_on(void); 4588c2ecf20Sopenharmony_cistatic void set_display_channel(void); 4598c2ecf20Sopenharmony_cistatic void device_off(void); 4608c2ecf20Sopenharmony_cistatic void device_on(void); 4618c2ecf20Sopenharmony_cistatic void enable_second_display_channel(void); 4628c2ecf20Sopenharmony_cistatic void disable_second_display_channel(void); 4638c2ecf20Sopenharmony_ci 4648c2ecf20Sopenharmony_civoid viafb_lock_crt(void) 4658c2ecf20Sopenharmony_ci{ 4668c2ecf20Sopenharmony_ci viafb_write_reg_mask(CR11, VIACR, BIT7, BIT7); 4678c2ecf20Sopenharmony_ci} 4688c2ecf20Sopenharmony_ci 4698c2ecf20Sopenharmony_civoid viafb_unlock_crt(void) 4708c2ecf20Sopenharmony_ci{ 4718c2ecf20Sopenharmony_ci viafb_write_reg_mask(CR11, VIACR, 0, BIT7); 4728c2ecf20Sopenharmony_ci viafb_write_reg_mask(CR47, VIACR, 0, BIT0); 4738c2ecf20Sopenharmony_ci} 4748c2ecf20Sopenharmony_ci 4758c2ecf20Sopenharmony_cistatic void write_dac_reg(u8 index, u8 r, u8 g, u8 b) 4768c2ecf20Sopenharmony_ci{ 4778c2ecf20Sopenharmony_ci outb(index, LUT_INDEX_WRITE); 4788c2ecf20Sopenharmony_ci outb(r, LUT_DATA); 4798c2ecf20Sopenharmony_ci outb(g, LUT_DATA); 4808c2ecf20Sopenharmony_ci outb(b, LUT_DATA); 4818c2ecf20Sopenharmony_ci} 4828c2ecf20Sopenharmony_ci 4838c2ecf20Sopenharmony_cistatic u32 get_dvi_devices(int output_interface) 4848c2ecf20Sopenharmony_ci{ 4858c2ecf20Sopenharmony_ci switch (output_interface) { 4868c2ecf20Sopenharmony_ci case INTERFACE_DVP0: 4878c2ecf20Sopenharmony_ci return VIA_DVP0 | VIA_LDVP0; 4888c2ecf20Sopenharmony_ci 4898c2ecf20Sopenharmony_ci case INTERFACE_DVP1: 4908c2ecf20Sopenharmony_ci if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266) 4918c2ecf20Sopenharmony_ci return VIA_LDVP1; 4928c2ecf20Sopenharmony_ci else 4938c2ecf20Sopenharmony_ci return VIA_DVP1; 4948c2ecf20Sopenharmony_ci 4958c2ecf20Sopenharmony_ci case INTERFACE_DFP_HIGH: 4968c2ecf20Sopenharmony_ci if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266) 4978c2ecf20Sopenharmony_ci return 0; 4988c2ecf20Sopenharmony_ci else 4998c2ecf20Sopenharmony_ci return VIA_LVDS2 | VIA_DVP0; 5008c2ecf20Sopenharmony_ci 5018c2ecf20Sopenharmony_ci case INTERFACE_DFP_LOW: 5028c2ecf20Sopenharmony_ci if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266) 5038c2ecf20Sopenharmony_ci return 0; 5048c2ecf20Sopenharmony_ci else 5058c2ecf20Sopenharmony_ci return VIA_DVP1 | VIA_LVDS1; 5068c2ecf20Sopenharmony_ci 5078c2ecf20Sopenharmony_ci case INTERFACE_TMDS: 5088c2ecf20Sopenharmony_ci return VIA_LVDS1; 5098c2ecf20Sopenharmony_ci } 5108c2ecf20Sopenharmony_ci 5118c2ecf20Sopenharmony_ci return 0; 5128c2ecf20Sopenharmony_ci} 5138c2ecf20Sopenharmony_ci 5148c2ecf20Sopenharmony_cistatic u32 get_lcd_devices(int output_interface) 5158c2ecf20Sopenharmony_ci{ 5168c2ecf20Sopenharmony_ci switch (output_interface) { 5178c2ecf20Sopenharmony_ci case INTERFACE_DVP0: 5188c2ecf20Sopenharmony_ci return VIA_DVP0; 5198c2ecf20Sopenharmony_ci 5208c2ecf20Sopenharmony_ci case INTERFACE_DVP1: 5218c2ecf20Sopenharmony_ci return VIA_DVP1; 5228c2ecf20Sopenharmony_ci 5238c2ecf20Sopenharmony_ci case INTERFACE_DFP_HIGH: 5248c2ecf20Sopenharmony_ci return VIA_LVDS2 | VIA_DVP0; 5258c2ecf20Sopenharmony_ci 5268c2ecf20Sopenharmony_ci case INTERFACE_DFP_LOW: 5278c2ecf20Sopenharmony_ci return VIA_LVDS1 | VIA_DVP1; 5288c2ecf20Sopenharmony_ci 5298c2ecf20Sopenharmony_ci case INTERFACE_DFP: 5308c2ecf20Sopenharmony_ci return VIA_LVDS1 | VIA_LVDS2; 5318c2ecf20Sopenharmony_ci 5328c2ecf20Sopenharmony_ci case INTERFACE_LVDS0: 5338c2ecf20Sopenharmony_ci case INTERFACE_LVDS0LVDS1: 5348c2ecf20Sopenharmony_ci return VIA_LVDS1; 5358c2ecf20Sopenharmony_ci 5368c2ecf20Sopenharmony_ci case INTERFACE_LVDS1: 5378c2ecf20Sopenharmony_ci return VIA_LVDS2; 5388c2ecf20Sopenharmony_ci } 5398c2ecf20Sopenharmony_ci 5408c2ecf20Sopenharmony_ci return 0; 5418c2ecf20Sopenharmony_ci} 5428c2ecf20Sopenharmony_ci 5438c2ecf20Sopenharmony_ci/*Set IGA path for each device*/ 5448c2ecf20Sopenharmony_civoid viafb_set_iga_path(void) 5458c2ecf20Sopenharmony_ci{ 5468c2ecf20Sopenharmony_ci int crt_iga_path = 0; 5478c2ecf20Sopenharmony_ci 5488c2ecf20Sopenharmony_ci if (viafb_SAMM_ON == 1) { 5498c2ecf20Sopenharmony_ci if (viafb_CRT_ON) { 5508c2ecf20Sopenharmony_ci if (viafb_primary_dev == CRT_Device) 5518c2ecf20Sopenharmony_ci crt_iga_path = IGA1; 5528c2ecf20Sopenharmony_ci else 5538c2ecf20Sopenharmony_ci crt_iga_path = IGA2; 5548c2ecf20Sopenharmony_ci } 5558c2ecf20Sopenharmony_ci 5568c2ecf20Sopenharmony_ci if (viafb_DVI_ON) { 5578c2ecf20Sopenharmony_ci if (viafb_primary_dev == DVI_Device) 5588c2ecf20Sopenharmony_ci viaparinfo->tmds_setting_info->iga_path = IGA1; 5598c2ecf20Sopenharmony_ci else 5608c2ecf20Sopenharmony_ci viaparinfo->tmds_setting_info->iga_path = IGA2; 5618c2ecf20Sopenharmony_ci } 5628c2ecf20Sopenharmony_ci 5638c2ecf20Sopenharmony_ci if (viafb_LCD_ON) { 5648c2ecf20Sopenharmony_ci if (viafb_primary_dev == LCD_Device) { 5658c2ecf20Sopenharmony_ci if (viafb_dual_fb && 5668c2ecf20Sopenharmony_ci (viaparinfo->chip_info->gfx_chip_name == 5678c2ecf20Sopenharmony_ci UNICHROME_CLE266)) { 5688c2ecf20Sopenharmony_ci viaparinfo-> 5698c2ecf20Sopenharmony_ci lvds_setting_info->iga_path = IGA2; 5708c2ecf20Sopenharmony_ci crt_iga_path = IGA1; 5718c2ecf20Sopenharmony_ci viaparinfo-> 5728c2ecf20Sopenharmony_ci tmds_setting_info->iga_path = IGA1; 5738c2ecf20Sopenharmony_ci } else 5748c2ecf20Sopenharmony_ci viaparinfo-> 5758c2ecf20Sopenharmony_ci lvds_setting_info->iga_path = IGA1; 5768c2ecf20Sopenharmony_ci } else { 5778c2ecf20Sopenharmony_ci viaparinfo->lvds_setting_info->iga_path = IGA2; 5788c2ecf20Sopenharmony_ci } 5798c2ecf20Sopenharmony_ci } 5808c2ecf20Sopenharmony_ci if (viafb_LCD2_ON) { 5818c2ecf20Sopenharmony_ci if (LCD2_Device == viafb_primary_dev) 5828c2ecf20Sopenharmony_ci viaparinfo->lvds_setting_info2->iga_path = IGA1; 5838c2ecf20Sopenharmony_ci else 5848c2ecf20Sopenharmony_ci viaparinfo->lvds_setting_info2->iga_path = IGA2; 5858c2ecf20Sopenharmony_ci } 5868c2ecf20Sopenharmony_ci } else { 5878c2ecf20Sopenharmony_ci viafb_SAMM_ON = 0; 5888c2ecf20Sopenharmony_ci 5898c2ecf20Sopenharmony_ci if (viafb_CRT_ON && viafb_LCD_ON) { 5908c2ecf20Sopenharmony_ci crt_iga_path = IGA1; 5918c2ecf20Sopenharmony_ci viaparinfo->lvds_setting_info->iga_path = IGA2; 5928c2ecf20Sopenharmony_ci } else if (viafb_CRT_ON && viafb_DVI_ON) { 5938c2ecf20Sopenharmony_ci crt_iga_path = IGA1; 5948c2ecf20Sopenharmony_ci viaparinfo->tmds_setting_info->iga_path = IGA2; 5958c2ecf20Sopenharmony_ci } else if (viafb_LCD_ON && viafb_DVI_ON) { 5968c2ecf20Sopenharmony_ci viaparinfo->tmds_setting_info->iga_path = IGA1; 5978c2ecf20Sopenharmony_ci viaparinfo->lvds_setting_info->iga_path = IGA2; 5988c2ecf20Sopenharmony_ci } else if (viafb_LCD_ON && viafb_LCD2_ON) { 5998c2ecf20Sopenharmony_ci viaparinfo->lvds_setting_info->iga_path = IGA2; 6008c2ecf20Sopenharmony_ci viaparinfo->lvds_setting_info2->iga_path = IGA2; 6018c2ecf20Sopenharmony_ci } else if (viafb_CRT_ON) { 6028c2ecf20Sopenharmony_ci crt_iga_path = IGA1; 6038c2ecf20Sopenharmony_ci } else if (viafb_LCD_ON) { 6048c2ecf20Sopenharmony_ci viaparinfo->lvds_setting_info->iga_path = IGA2; 6058c2ecf20Sopenharmony_ci } else if (viafb_DVI_ON) { 6068c2ecf20Sopenharmony_ci viaparinfo->tmds_setting_info->iga_path = IGA1; 6078c2ecf20Sopenharmony_ci } 6088c2ecf20Sopenharmony_ci } 6098c2ecf20Sopenharmony_ci 6108c2ecf20Sopenharmony_ci viaparinfo->shared->iga1_devices = 0; 6118c2ecf20Sopenharmony_ci viaparinfo->shared->iga2_devices = 0; 6128c2ecf20Sopenharmony_ci if (viafb_CRT_ON) { 6138c2ecf20Sopenharmony_ci if (crt_iga_path == IGA1) 6148c2ecf20Sopenharmony_ci viaparinfo->shared->iga1_devices |= VIA_CRT; 6158c2ecf20Sopenharmony_ci else 6168c2ecf20Sopenharmony_ci viaparinfo->shared->iga2_devices |= VIA_CRT; 6178c2ecf20Sopenharmony_ci } 6188c2ecf20Sopenharmony_ci 6198c2ecf20Sopenharmony_ci if (viafb_DVI_ON) { 6208c2ecf20Sopenharmony_ci if (viaparinfo->tmds_setting_info->iga_path == IGA1) 6218c2ecf20Sopenharmony_ci viaparinfo->shared->iga1_devices |= get_dvi_devices( 6228c2ecf20Sopenharmony_ci viaparinfo->chip_info-> 6238c2ecf20Sopenharmony_ci tmds_chip_info.output_interface); 6248c2ecf20Sopenharmony_ci else 6258c2ecf20Sopenharmony_ci viaparinfo->shared->iga2_devices |= get_dvi_devices( 6268c2ecf20Sopenharmony_ci viaparinfo->chip_info-> 6278c2ecf20Sopenharmony_ci tmds_chip_info.output_interface); 6288c2ecf20Sopenharmony_ci } 6298c2ecf20Sopenharmony_ci 6308c2ecf20Sopenharmony_ci if (viafb_LCD_ON) { 6318c2ecf20Sopenharmony_ci if (viaparinfo->lvds_setting_info->iga_path == IGA1) 6328c2ecf20Sopenharmony_ci viaparinfo->shared->iga1_devices |= get_lcd_devices( 6338c2ecf20Sopenharmony_ci viaparinfo->chip_info-> 6348c2ecf20Sopenharmony_ci lvds_chip_info.output_interface); 6358c2ecf20Sopenharmony_ci else 6368c2ecf20Sopenharmony_ci viaparinfo->shared->iga2_devices |= get_lcd_devices( 6378c2ecf20Sopenharmony_ci viaparinfo->chip_info-> 6388c2ecf20Sopenharmony_ci lvds_chip_info.output_interface); 6398c2ecf20Sopenharmony_ci } 6408c2ecf20Sopenharmony_ci 6418c2ecf20Sopenharmony_ci if (viafb_LCD2_ON) { 6428c2ecf20Sopenharmony_ci if (viaparinfo->lvds_setting_info2->iga_path == IGA1) 6438c2ecf20Sopenharmony_ci viaparinfo->shared->iga1_devices |= get_lcd_devices( 6448c2ecf20Sopenharmony_ci viaparinfo->chip_info-> 6458c2ecf20Sopenharmony_ci lvds_chip_info2.output_interface); 6468c2ecf20Sopenharmony_ci else 6478c2ecf20Sopenharmony_ci viaparinfo->shared->iga2_devices |= get_lcd_devices( 6488c2ecf20Sopenharmony_ci viaparinfo->chip_info-> 6498c2ecf20Sopenharmony_ci lvds_chip_info2.output_interface); 6508c2ecf20Sopenharmony_ci } 6518c2ecf20Sopenharmony_ci 6528c2ecf20Sopenharmony_ci /* looks like the OLPC has its display wired to DVP1 and LVDS2 */ 6538c2ecf20Sopenharmony_ci if (machine_is_olpc()) 6548c2ecf20Sopenharmony_ci viaparinfo->shared->iga2_devices = VIA_DVP1 | VIA_LVDS2; 6558c2ecf20Sopenharmony_ci} 6568c2ecf20Sopenharmony_ci 6578c2ecf20Sopenharmony_cistatic void set_color_register(u8 index, u8 red, u8 green, u8 blue) 6588c2ecf20Sopenharmony_ci{ 6598c2ecf20Sopenharmony_ci outb(0xFF, 0x3C6); /* bit mask of palette */ 6608c2ecf20Sopenharmony_ci outb(index, 0x3C8); 6618c2ecf20Sopenharmony_ci outb(red, 0x3C9); 6628c2ecf20Sopenharmony_ci outb(green, 0x3C9); 6638c2ecf20Sopenharmony_ci outb(blue, 0x3C9); 6648c2ecf20Sopenharmony_ci} 6658c2ecf20Sopenharmony_ci 6668c2ecf20Sopenharmony_civoid viafb_set_primary_color_register(u8 index, u8 red, u8 green, u8 blue) 6678c2ecf20Sopenharmony_ci{ 6688c2ecf20Sopenharmony_ci viafb_write_reg_mask(0x1A, VIASR, 0x00, 0x01); 6698c2ecf20Sopenharmony_ci set_color_register(index, red, green, blue); 6708c2ecf20Sopenharmony_ci} 6718c2ecf20Sopenharmony_ci 6728c2ecf20Sopenharmony_civoid viafb_set_secondary_color_register(u8 index, u8 red, u8 green, u8 blue) 6738c2ecf20Sopenharmony_ci{ 6748c2ecf20Sopenharmony_ci viafb_write_reg_mask(0x1A, VIASR, 0x01, 0x01); 6758c2ecf20Sopenharmony_ci set_color_register(index, red, green, blue); 6768c2ecf20Sopenharmony_ci} 6778c2ecf20Sopenharmony_ci 6788c2ecf20Sopenharmony_cistatic void set_source_common(u8 index, u8 offset, u8 iga) 6798c2ecf20Sopenharmony_ci{ 6808c2ecf20Sopenharmony_ci u8 value, mask = 1 << offset; 6818c2ecf20Sopenharmony_ci 6828c2ecf20Sopenharmony_ci switch (iga) { 6838c2ecf20Sopenharmony_ci case IGA1: 6848c2ecf20Sopenharmony_ci value = 0x00; 6858c2ecf20Sopenharmony_ci break; 6868c2ecf20Sopenharmony_ci case IGA2: 6878c2ecf20Sopenharmony_ci value = mask; 6888c2ecf20Sopenharmony_ci break; 6898c2ecf20Sopenharmony_ci default: 6908c2ecf20Sopenharmony_ci printk(KERN_WARNING "viafb: Unsupported source: %d\n", iga); 6918c2ecf20Sopenharmony_ci return; 6928c2ecf20Sopenharmony_ci } 6938c2ecf20Sopenharmony_ci 6948c2ecf20Sopenharmony_ci via_write_reg_mask(VIACR, index, value, mask); 6958c2ecf20Sopenharmony_ci} 6968c2ecf20Sopenharmony_ci 6978c2ecf20Sopenharmony_cistatic void set_crt_source(u8 iga) 6988c2ecf20Sopenharmony_ci{ 6998c2ecf20Sopenharmony_ci u8 value; 7008c2ecf20Sopenharmony_ci 7018c2ecf20Sopenharmony_ci switch (iga) { 7028c2ecf20Sopenharmony_ci case IGA1: 7038c2ecf20Sopenharmony_ci value = 0x00; 7048c2ecf20Sopenharmony_ci break; 7058c2ecf20Sopenharmony_ci case IGA2: 7068c2ecf20Sopenharmony_ci value = 0x40; 7078c2ecf20Sopenharmony_ci break; 7088c2ecf20Sopenharmony_ci default: 7098c2ecf20Sopenharmony_ci printk(KERN_WARNING "viafb: Unsupported source: %d\n", iga); 7108c2ecf20Sopenharmony_ci return; 7118c2ecf20Sopenharmony_ci } 7128c2ecf20Sopenharmony_ci 7138c2ecf20Sopenharmony_ci via_write_reg_mask(VIASR, 0x16, value, 0x40); 7148c2ecf20Sopenharmony_ci} 7158c2ecf20Sopenharmony_ci 7168c2ecf20Sopenharmony_cistatic inline void set_ldvp0_source(u8 iga) 7178c2ecf20Sopenharmony_ci{ 7188c2ecf20Sopenharmony_ci set_source_common(0x6C, 7, iga); 7198c2ecf20Sopenharmony_ci} 7208c2ecf20Sopenharmony_ci 7218c2ecf20Sopenharmony_cistatic inline void set_ldvp1_source(u8 iga) 7228c2ecf20Sopenharmony_ci{ 7238c2ecf20Sopenharmony_ci set_source_common(0x93, 7, iga); 7248c2ecf20Sopenharmony_ci} 7258c2ecf20Sopenharmony_ci 7268c2ecf20Sopenharmony_cistatic inline void set_dvp0_source(u8 iga) 7278c2ecf20Sopenharmony_ci{ 7288c2ecf20Sopenharmony_ci set_source_common(0x96, 4, iga); 7298c2ecf20Sopenharmony_ci} 7308c2ecf20Sopenharmony_ci 7318c2ecf20Sopenharmony_cistatic inline void set_dvp1_source(u8 iga) 7328c2ecf20Sopenharmony_ci{ 7338c2ecf20Sopenharmony_ci set_source_common(0x9B, 4, iga); 7348c2ecf20Sopenharmony_ci} 7358c2ecf20Sopenharmony_ci 7368c2ecf20Sopenharmony_cistatic inline void set_lvds1_source(u8 iga) 7378c2ecf20Sopenharmony_ci{ 7388c2ecf20Sopenharmony_ci set_source_common(0x99, 4, iga); 7398c2ecf20Sopenharmony_ci} 7408c2ecf20Sopenharmony_ci 7418c2ecf20Sopenharmony_cistatic inline void set_lvds2_source(u8 iga) 7428c2ecf20Sopenharmony_ci{ 7438c2ecf20Sopenharmony_ci set_source_common(0x97, 4, iga); 7448c2ecf20Sopenharmony_ci} 7458c2ecf20Sopenharmony_ci 7468c2ecf20Sopenharmony_civoid via_set_source(u32 devices, u8 iga) 7478c2ecf20Sopenharmony_ci{ 7488c2ecf20Sopenharmony_ci if (devices & VIA_LDVP0) 7498c2ecf20Sopenharmony_ci set_ldvp0_source(iga); 7508c2ecf20Sopenharmony_ci if (devices & VIA_LDVP1) 7518c2ecf20Sopenharmony_ci set_ldvp1_source(iga); 7528c2ecf20Sopenharmony_ci if (devices & VIA_DVP0) 7538c2ecf20Sopenharmony_ci set_dvp0_source(iga); 7548c2ecf20Sopenharmony_ci if (devices & VIA_CRT) 7558c2ecf20Sopenharmony_ci set_crt_source(iga); 7568c2ecf20Sopenharmony_ci if (devices & VIA_DVP1) 7578c2ecf20Sopenharmony_ci set_dvp1_source(iga); 7588c2ecf20Sopenharmony_ci if (devices & VIA_LVDS1) 7598c2ecf20Sopenharmony_ci set_lvds1_source(iga); 7608c2ecf20Sopenharmony_ci if (devices & VIA_LVDS2) 7618c2ecf20Sopenharmony_ci set_lvds2_source(iga); 7628c2ecf20Sopenharmony_ci} 7638c2ecf20Sopenharmony_ci 7648c2ecf20Sopenharmony_cistatic void set_crt_state(u8 state) 7658c2ecf20Sopenharmony_ci{ 7668c2ecf20Sopenharmony_ci u8 value; 7678c2ecf20Sopenharmony_ci 7688c2ecf20Sopenharmony_ci switch (state) { 7698c2ecf20Sopenharmony_ci case VIA_STATE_ON: 7708c2ecf20Sopenharmony_ci value = 0x00; 7718c2ecf20Sopenharmony_ci break; 7728c2ecf20Sopenharmony_ci case VIA_STATE_STANDBY: 7738c2ecf20Sopenharmony_ci value = 0x10; 7748c2ecf20Sopenharmony_ci break; 7758c2ecf20Sopenharmony_ci case VIA_STATE_SUSPEND: 7768c2ecf20Sopenharmony_ci value = 0x20; 7778c2ecf20Sopenharmony_ci break; 7788c2ecf20Sopenharmony_ci case VIA_STATE_OFF: 7798c2ecf20Sopenharmony_ci value = 0x30; 7808c2ecf20Sopenharmony_ci break; 7818c2ecf20Sopenharmony_ci default: 7828c2ecf20Sopenharmony_ci return; 7838c2ecf20Sopenharmony_ci } 7848c2ecf20Sopenharmony_ci 7858c2ecf20Sopenharmony_ci via_write_reg_mask(VIACR, 0x36, value, 0x30); 7868c2ecf20Sopenharmony_ci} 7878c2ecf20Sopenharmony_ci 7888c2ecf20Sopenharmony_cistatic void set_dvp0_state(u8 state) 7898c2ecf20Sopenharmony_ci{ 7908c2ecf20Sopenharmony_ci u8 value; 7918c2ecf20Sopenharmony_ci 7928c2ecf20Sopenharmony_ci switch (state) { 7938c2ecf20Sopenharmony_ci case VIA_STATE_ON: 7948c2ecf20Sopenharmony_ci value = 0xC0; 7958c2ecf20Sopenharmony_ci break; 7968c2ecf20Sopenharmony_ci case VIA_STATE_OFF: 7978c2ecf20Sopenharmony_ci value = 0x00; 7988c2ecf20Sopenharmony_ci break; 7998c2ecf20Sopenharmony_ci default: 8008c2ecf20Sopenharmony_ci return; 8018c2ecf20Sopenharmony_ci } 8028c2ecf20Sopenharmony_ci 8038c2ecf20Sopenharmony_ci via_write_reg_mask(VIASR, 0x1E, value, 0xC0); 8048c2ecf20Sopenharmony_ci} 8058c2ecf20Sopenharmony_ci 8068c2ecf20Sopenharmony_cistatic void set_dvp1_state(u8 state) 8078c2ecf20Sopenharmony_ci{ 8088c2ecf20Sopenharmony_ci u8 value; 8098c2ecf20Sopenharmony_ci 8108c2ecf20Sopenharmony_ci switch (state) { 8118c2ecf20Sopenharmony_ci case VIA_STATE_ON: 8128c2ecf20Sopenharmony_ci value = 0x30; 8138c2ecf20Sopenharmony_ci break; 8148c2ecf20Sopenharmony_ci case VIA_STATE_OFF: 8158c2ecf20Sopenharmony_ci value = 0x00; 8168c2ecf20Sopenharmony_ci break; 8178c2ecf20Sopenharmony_ci default: 8188c2ecf20Sopenharmony_ci return; 8198c2ecf20Sopenharmony_ci } 8208c2ecf20Sopenharmony_ci 8218c2ecf20Sopenharmony_ci via_write_reg_mask(VIASR, 0x1E, value, 0x30); 8228c2ecf20Sopenharmony_ci} 8238c2ecf20Sopenharmony_ci 8248c2ecf20Sopenharmony_cistatic void set_lvds1_state(u8 state) 8258c2ecf20Sopenharmony_ci{ 8268c2ecf20Sopenharmony_ci u8 value; 8278c2ecf20Sopenharmony_ci 8288c2ecf20Sopenharmony_ci switch (state) { 8298c2ecf20Sopenharmony_ci case VIA_STATE_ON: 8308c2ecf20Sopenharmony_ci value = 0x03; 8318c2ecf20Sopenharmony_ci break; 8328c2ecf20Sopenharmony_ci case VIA_STATE_OFF: 8338c2ecf20Sopenharmony_ci value = 0x00; 8348c2ecf20Sopenharmony_ci break; 8358c2ecf20Sopenharmony_ci default: 8368c2ecf20Sopenharmony_ci return; 8378c2ecf20Sopenharmony_ci } 8388c2ecf20Sopenharmony_ci 8398c2ecf20Sopenharmony_ci via_write_reg_mask(VIASR, 0x2A, value, 0x03); 8408c2ecf20Sopenharmony_ci} 8418c2ecf20Sopenharmony_ci 8428c2ecf20Sopenharmony_cistatic void set_lvds2_state(u8 state) 8438c2ecf20Sopenharmony_ci{ 8448c2ecf20Sopenharmony_ci u8 value; 8458c2ecf20Sopenharmony_ci 8468c2ecf20Sopenharmony_ci switch (state) { 8478c2ecf20Sopenharmony_ci case VIA_STATE_ON: 8488c2ecf20Sopenharmony_ci value = 0x0C; 8498c2ecf20Sopenharmony_ci break; 8508c2ecf20Sopenharmony_ci case VIA_STATE_OFF: 8518c2ecf20Sopenharmony_ci value = 0x00; 8528c2ecf20Sopenharmony_ci break; 8538c2ecf20Sopenharmony_ci default: 8548c2ecf20Sopenharmony_ci return; 8558c2ecf20Sopenharmony_ci } 8568c2ecf20Sopenharmony_ci 8578c2ecf20Sopenharmony_ci via_write_reg_mask(VIASR, 0x2A, value, 0x0C); 8588c2ecf20Sopenharmony_ci} 8598c2ecf20Sopenharmony_ci 8608c2ecf20Sopenharmony_civoid via_set_state(u32 devices, u8 state) 8618c2ecf20Sopenharmony_ci{ 8628c2ecf20Sopenharmony_ci /* 8638c2ecf20Sopenharmony_ci TODO: Can we enable/disable these devices? How? 8648c2ecf20Sopenharmony_ci if (devices & VIA_LDVP0) 8658c2ecf20Sopenharmony_ci if (devices & VIA_LDVP1) 8668c2ecf20Sopenharmony_ci */ 8678c2ecf20Sopenharmony_ci if (devices & VIA_DVP0) 8688c2ecf20Sopenharmony_ci set_dvp0_state(state); 8698c2ecf20Sopenharmony_ci if (devices & VIA_CRT) 8708c2ecf20Sopenharmony_ci set_crt_state(state); 8718c2ecf20Sopenharmony_ci if (devices & VIA_DVP1) 8728c2ecf20Sopenharmony_ci set_dvp1_state(state); 8738c2ecf20Sopenharmony_ci if (devices & VIA_LVDS1) 8748c2ecf20Sopenharmony_ci set_lvds1_state(state); 8758c2ecf20Sopenharmony_ci if (devices & VIA_LVDS2) 8768c2ecf20Sopenharmony_ci set_lvds2_state(state); 8778c2ecf20Sopenharmony_ci} 8788c2ecf20Sopenharmony_ci 8798c2ecf20Sopenharmony_civoid via_set_sync_polarity(u32 devices, u8 polarity) 8808c2ecf20Sopenharmony_ci{ 8818c2ecf20Sopenharmony_ci if (polarity & ~(VIA_HSYNC_NEGATIVE | VIA_VSYNC_NEGATIVE)) { 8828c2ecf20Sopenharmony_ci printk(KERN_WARNING "viafb: Unsupported polarity: %d\n", 8838c2ecf20Sopenharmony_ci polarity); 8848c2ecf20Sopenharmony_ci return; 8858c2ecf20Sopenharmony_ci } 8868c2ecf20Sopenharmony_ci 8878c2ecf20Sopenharmony_ci if (devices & VIA_CRT) 8888c2ecf20Sopenharmony_ci via_write_misc_reg_mask(polarity << 6, 0xC0); 8898c2ecf20Sopenharmony_ci if (devices & VIA_DVP1) 8908c2ecf20Sopenharmony_ci via_write_reg_mask(VIACR, 0x9B, polarity << 5, 0x60); 8918c2ecf20Sopenharmony_ci if (devices & VIA_LVDS1) 8928c2ecf20Sopenharmony_ci via_write_reg_mask(VIACR, 0x99, polarity << 5, 0x60); 8938c2ecf20Sopenharmony_ci if (devices & VIA_LVDS2) 8948c2ecf20Sopenharmony_ci via_write_reg_mask(VIACR, 0x97, polarity << 5, 0x60); 8958c2ecf20Sopenharmony_ci} 8968c2ecf20Sopenharmony_ci 8978c2ecf20Sopenharmony_ciu32 via_parse_odev(char *input, char **end) 8988c2ecf20Sopenharmony_ci{ 8998c2ecf20Sopenharmony_ci char *ptr = input; 9008c2ecf20Sopenharmony_ci u32 odev = 0; 9018c2ecf20Sopenharmony_ci bool next = true; 9028c2ecf20Sopenharmony_ci int i, len; 9038c2ecf20Sopenharmony_ci 9048c2ecf20Sopenharmony_ci while (next) { 9058c2ecf20Sopenharmony_ci next = false; 9068c2ecf20Sopenharmony_ci for (i = 0; i < ARRAY_SIZE(device_mapping); i++) { 9078c2ecf20Sopenharmony_ci len = strlen(device_mapping[i].name); 9088c2ecf20Sopenharmony_ci if (!strncmp(ptr, device_mapping[i].name, len)) { 9098c2ecf20Sopenharmony_ci odev |= device_mapping[i].device; 9108c2ecf20Sopenharmony_ci ptr += len; 9118c2ecf20Sopenharmony_ci if (*ptr == ',') { 9128c2ecf20Sopenharmony_ci ptr++; 9138c2ecf20Sopenharmony_ci next = true; 9148c2ecf20Sopenharmony_ci } 9158c2ecf20Sopenharmony_ci } 9168c2ecf20Sopenharmony_ci } 9178c2ecf20Sopenharmony_ci } 9188c2ecf20Sopenharmony_ci 9198c2ecf20Sopenharmony_ci *end = ptr; 9208c2ecf20Sopenharmony_ci return odev; 9218c2ecf20Sopenharmony_ci} 9228c2ecf20Sopenharmony_ci 9238c2ecf20Sopenharmony_civoid via_odev_to_seq(struct seq_file *m, u32 odev) 9248c2ecf20Sopenharmony_ci{ 9258c2ecf20Sopenharmony_ci int i, count = 0; 9268c2ecf20Sopenharmony_ci 9278c2ecf20Sopenharmony_ci for (i = 0; i < ARRAY_SIZE(device_mapping); i++) { 9288c2ecf20Sopenharmony_ci if (odev & device_mapping[i].device) { 9298c2ecf20Sopenharmony_ci if (count > 0) 9308c2ecf20Sopenharmony_ci seq_putc(m, ','); 9318c2ecf20Sopenharmony_ci 9328c2ecf20Sopenharmony_ci seq_puts(m, device_mapping[i].name); 9338c2ecf20Sopenharmony_ci count++; 9348c2ecf20Sopenharmony_ci } 9358c2ecf20Sopenharmony_ci } 9368c2ecf20Sopenharmony_ci 9378c2ecf20Sopenharmony_ci seq_putc(m, '\n'); 9388c2ecf20Sopenharmony_ci} 9398c2ecf20Sopenharmony_ci 9408c2ecf20Sopenharmony_cistatic void load_fix_bit_crtc_reg(void) 9418c2ecf20Sopenharmony_ci{ 9428c2ecf20Sopenharmony_ci viafb_unlock_crt(); 9438c2ecf20Sopenharmony_ci 9448c2ecf20Sopenharmony_ci /* always set to 1 */ 9458c2ecf20Sopenharmony_ci viafb_write_reg_mask(CR03, VIACR, 0x80, BIT7); 9468c2ecf20Sopenharmony_ci /* line compare should set all bits = 1 (extend modes) */ 9478c2ecf20Sopenharmony_ci viafb_write_reg_mask(CR35, VIACR, 0x10, BIT4); 9488c2ecf20Sopenharmony_ci /* line compare should set all bits = 1 (extend modes) */ 9498c2ecf20Sopenharmony_ci viafb_write_reg_mask(CR33, VIACR, 0x06, BIT0 + BIT1 + BIT2); 9508c2ecf20Sopenharmony_ci /*viafb_write_reg_mask(CR32, VIACR, 0x01, BIT0); */ 9518c2ecf20Sopenharmony_ci 9528c2ecf20Sopenharmony_ci viafb_lock_crt(); 9538c2ecf20Sopenharmony_ci 9548c2ecf20Sopenharmony_ci /* If K8M800, enable Prefetch Mode. */ 9558c2ecf20Sopenharmony_ci if ((viaparinfo->chip_info->gfx_chip_name == UNICHROME_K800) 9568c2ecf20Sopenharmony_ci || (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K8M890)) 9578c2ecf20Sopenharmony_ci viafb_write_reg_mask(CR33, VIACR, 0x08, BIT3); 9588c2ecf20Sopenharmony_ci if ((viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266) 9598c2ecf20Sopenharmony_ci && (viaparinfo->chip_info->gfx_chip_revision == CLE266_REVISION_AX)) 9608c2ecf20Sopenharmony_ci viafb_write_reg_mask(SR1A, VIASR, 0x02, BIT1); 9618c2ecf20Sopenharmony_ci 9628c2ecf20Sopenharmony_ci} 9638c2ecf20Sopenharmony_ci 9648c2ecf20Sopenharmony_civoid viafb_load_reg(int timing_value, int viafb_load_reg_num, 9658c2ecf20Sopenharmony_ci struct io_register *reg, 9668c2ecf20Sopenharmony_ci int io_type) 9678c2ecf20Sopenharmony_ci{ 9688c2ecf20Sopenharmony_ci int reg_mask; 9698c2ecf20Sopenharmony_ci int bit_num = 0; 9708c2ecf20Sopenharmony_ci int data; 9718c2ecf20Sopenharmony_ci int i, j; 9728c2ecf20Sopenharmony_ci int shift_next_reg; 9738c2ecf20Sopenharmony_ci int start_index, end_index, cr_index; 9748c2ecf20Sopenharmony_ci u16 get_bit; 9758c2ecf20Sopenharmony_ci 9768c2ecf20Sopenharmony_ci for (i = 0; i < viafb_load_reg_num; i++) { 9778c2ecf20Sopenharmony_ci reg_mask = 0; 9788c2ecf20Sopenharmony_ci data = 0; 9798c2ecf20Sopenharmony_ci start_index = reg[i].start_bit; 9808c2ecf20Sopenharmony_ci end_index = reg[i].end_bit; 9818c2ecf20Sopenharmony_ci cr_index = reg[i].io_addr; 9828c2ecf20Sopenharmony_ci 9838c2ecf20Sopenharmony_ci shift_next_reg = bit_num; 9848c2ecf20Sopenharmony_ci for (j = start_index; j <= end_index; j++) { 9858c2ecf20Sopenharmony_ci /*if (bit_num==8) timing_value = timing_value >>8; */ 9868c2ecf20Sopenharmony_ci reg_mask = reg_mask | (BIT0 << j); 9878c2ecf20Sopenharmony_ci get_bit = (timing_value & (BIT0 << bit_num)); 9888c2ecf20Sopenharmony_ci data = 9898c2ecf20Sopenharmony_ci data | ((get_bit >> shift_next_reg) << start_index); 9908c2ecf20Sopenharmony_ci bit_num++; 9918c2ecf20Sopenharmony_ci } 9928c2ecf20Sopenharmony_ci if (io_type == VIACR) 9938c2ecf20Sopenharmony_ci viafb_write_reg_mask(cr_index, VIACR, data, reg_mask); 9948c2ecf20Sopenharmony_ci else 9958c2ecf20Sopenharmony_ci viafb_write_reg_mask(cr_index, VIASR, data, reg_mask); 9968c2ecf20Sopenharmony_ci } 9978c2ecf20Sopenharmony_ci 9988c2ecf20Sopenharmony_ci} 9998c2ecf20Sopenharmony_ci 10008c2ecf20Sopenharmony_ci/* Write Registers */ 10018c2ecf20Sopenharmony_civoid viafb_write_regx(struct io_reg RegTable[], int ItemNum) 10028c2ecf20Sopenharmony_ci{ 10038c2ecf20Sopenharmony_ci int i; 10048c2ecf20Sopenharmony_ci 10058c2ecf20Sopenharmony_ci /*DEBUG_MSG(KERN_INFO "Table Size : %x!!\n",ItemNum ); */ 10068c2ecf20Sopenharmony_ci 10078c2ecf20Sopenharmony_ci for (i = 0; i < ItemNum; i++) 10088c2ecf20Sopenharmony_ci via_write_reg_mask(RegTable[i].port, RegTable[i].index, 10098c2ecf20Sopenharmony_ci RegTable[i].value, RegTable[i].mask); 10108c2ecf20Sopenharmony_ci} 10118c2ecf20Sopenharmony_ci 10128c2ecf20Sopenharmony_civoid viafb_load_fetch_count_reg(int h_addr, int bpp_byte, int set_iga) 10138c2ecf20Sopenharmony_ci{ 10148c2ecf20Sopenharmony_ci int reg_value; 10158c2ecf20Sopenharmony_ci int viafb_load_reg_num; 10168c2ecf20Sopenharmony_ci struct io_register *reg = NULL; 10178c2ecf20Sopenharmony_ci 10188c2ecf20Sopenharmony_ci switch (set_iga) { 10198c2ecf20Sopenharmony_ci case IGA1: 10208c2ecf20Sopenharmony_ci reg_value = IGA1_FETCH_COUNT_FORMULA(h_addr, bpp_byte); 10218c2ecf20Sopenharmony_ci viafb_load_reg_num = fetch_count_reg. 10228c2ecf20Sopenharmony_ci iga1_fetch_count_reg.reg_num; 10238c2ecf20Sopenharmony_ci reg = fetch_count_reg.iga1_fetch_count_reg.reg; 10248c2ecf20Sopenharmony_ci viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIASR); 10258c2ecf20Sopenharmony_ci break; 10268c2ecf20Sopenharmony_ci case IGA2: 10278c2ecf20Sopenharmony_ci reg_value = IGA2_FETCH_COUNT_FORMULA(h_addr, bpp_byte); 10288c2ecf20Sopenharmony_ci viafb_load_reg_num = fetch_count_reg. 10298c2ecf20Sopenharmony_ci iga2_fetch_count_reg.reg_num; 10308c2ecf20Sopenharmony_ci reg = fetch_count_reg.iga2_fetch_count_reg.reg; 10318c2ecf20Sopenharmony_ci viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIACR); 10328c2ecf20Sopenharmony_ci break; 10338c2ecf20Sopenharmony_ci } 10348c2ecf20Sopenharmony_ci 10358c2ecf20Sopenharmony_ci} 10368c2ecf20Sopenharmony_ci 10378c2ecf20Sopenharmony_civoid viafb_load_FIFO_reg(int set_iga, int hor_active, int ver_active) 10388c2ecf20Sopenharmony_ci{ 10398c2ecf20Sopenharmony_ci int reg_value; 10408c2ecf20Sopenharmony_ci int viafb_load_reg_num; 10418c2ecf20Sopenharmony_ci struct io_register *reg = NULL; 10428c2ecf20Sopenharmony_ci int iga1_fifo_max_depth = 0, iga1_fifo_threshold = 10438c2ecf20Sopenharmony_ci 0, iga1_fifo_high_threshold = 0, iga1_display_queue_expire_num = 0; 10448c2ecf20Sopenharmony_ci int iga2_fifo_max_depth = 0, iga2_fifo_threshold = 10458c2ecf20Sopenharmony_ci 0, iga2_fifo_high_threshold = 0, iga2_display_queue_expire_num = 0; 10468c2ecf20Sopenharmony_ci 10478c2ecf20Sopenharmony_ci if (set_iga == IGA1) { 10488c2ecf20Sopenharmony_ci if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K800) { 10498c2ecf20Sopenharmony_ci iga1_fifo_max_depth = K800_IGA1_FIFO_MAX_DEPTH; 10508c2ecf20Sopenharmony_ci iga1_fifo_threshold = K800_IGA1_FIFO_THRESHOLD; 10518c2ecf20Sopenharmony_ci iga1_fifo_high_threshold = 10528c2ecf20Sopenharmony_ci K800_IGA1_FIFO_HIGH_THRESHOLD; 10538c2ecf20Sopenharmony_ci /* If resolution > 1280x1024, expire length = 64, else 10548c2ecf20Sopenharmony_ci expire length = 128 */ 10558c2ecf20Sopenharmony_ci if ((hor_active > 1280) && (ver_active > 1024)) 10568c2ecf20Sopenharmony_ci iga1_display_queue_expire_num = 16; 10578c2ecf20Sopenharmony_ci else 10588c2ecf20Sopenharmony_ci iga1_display_queue_expire_num = 10598c2ecf20Sopenharmony_ci K800_IGA1_DISPLAY_QUEUE_EXPIRE_NUM; 10608c2ecf20Sopenharmony_ci 10618c2ecf20Sopenharmony_ci } 10628c2ecf20Sopenharmony_ci 10638c2ecf20Sopenharmony_ci if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_PM800) { 10648c2ecf20Sopenharmony_ci iga1_fifo_max_depth = P880_IGA1_FIFO_MAX_DEPTH; 10658c2ecf20Sopenharmony_ci iga1_fifo_threshold = P880_IGA1_FIFO_THRESHOLD; 10668c2ecf20Sopenharmony_ci iga1_fifo_high_threshold = 10678c2ecf20Sopenharmony_ci P880_IGA1_FIFO_HIGH_THRESHOLD; 10688c2ecf20Sopenharmony_ci iga1_display_queue_expire_num = 10698c2ecf20Sopenharmony_ci P880_IGA1_DISPLAY_QUEUE_EXPIRE_NUM; 10708c2ecf20Sopenharmony_ci 10718c2ecf20Sopenharmony_ci /* If resolution > 1280x1024, expire length = 64, else 10728c2ecf20Sopenharmony_ci expire length = 128 */ 10738c2ecf20Sopenharmony_ci if ((hor_active > 1280) && (ver_active > 1024)) 10748c2ecf20Sopenharmony_ci iga1_display_queue_expire_num = 16; 10758c2ecf20Sopenharmony_ci else 10768c2ecf20Sopenharmony_ci iga1_display_queue_expire_num = 10778c2ecf20Sopenharmony_ci P880_IGA1_DISPLAY_QUEUE_EXPIRE_NUM; 10788c2ecf20Sopenharmony_ci } 10798c2ecf20Sopenharmony_ci 10808c2ecf20Sopenharmony_ci if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CN700) { 10818c2ecf20Sopenharmony_ci iga1_fifo_max_depth = CN700_IGA1_FIFO_MAX_DEPTH; 10828c2ecf20Sopenharmony_ci iga1_fifo_threshold = CN700_IGA1_FIFO_THRESHOLD; 10838c2ecf20Sopenharmony_ci iga1_fifo_high_threshold = 10848c2ecf20Sopenharmony_ci CN700_IGA1_FIFO_HIGH_THRESHOLD; 10858c2ecf20Sopenharmony_ci 10868c2ecf20Sopenharmony_ci /* If resolution > 1280x1024, expire length = 64, 10878c2ecf20Sopenharmony_ci else expire length = 128 */ 10888c2ecf20Sopenharmony_ci if ((hor_active > 1280) && (ver_active > 1024)) 10898c2ecf20Sopenharmony_ci iga1_display_queue_expire_num = 16; 10908c2ecf20Sopenharmony_ci else 10918c2ecf20Sopenharmony_ci iga1_display_queue_expire_num = 10928c2ecf20Sopenharmony_ci CN700_IGA1_DISPLAY_QUEUE_EXPIRE_NUM; 10938c2ecf20Sopenharmony_ci } 10948c2ecf20Sopenharmony_ci 10958c2ecf20Sopenharmony_ci if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700) { 10968c2ecf20Sopenharmony_ci iga1_fifo_max_depth = CX700_IGA1_FIFO_MAX_DEPTH; 10978c2ecf20Sopenharmony_ci iga1_fifo_threshold = CX700_IGA1_FIFO_THRESHOLD; 10988c2ecf20Sopenharmony_ci iga1_fifo_high_threshold = 10998c2ecf20Sopenharmony_ci CX700_IGA1_FIFO_HIGH_THRESHOLD; 11008c2ecf20Sopenharmony_ci iga1_display_queue_expire_num = 11018c2ecf20Sopenharmony_ci CX700_IGA1_DISPLAY_QUEUE_EXPIRE_NUM; 11028c2ecf20Sopenharmony_ci } 11038c2ecf20Sopenharmony_ci 11048c2ecf20Sopenharmony_ci if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K8M890) { 11058c2ecf20Sopenharmony_ci iga1_fifo_max_depth = K8M890_IGA1_FIFO_MAX_DEPTH; 11068c2ecf20Sopenharmony_ci iga1_fifo_threshold = K8M890_IGA1_FIFO_THRESHOLD; 11078c2ecf20Sopenharmony_ci iga1_fifo_high_threshold = 11088c2ecf20Sopenharmony_ci K8M890_IGA1_FIFO_HIGH_THRESHOLD; 11098c2ecf20Sopenharmony_ci iga1_display_queue_expire_num = 11108c2ecf20Sopenharmony_ci K8M890_IGA1_DISPLAY_QUEUE_EXPIRE_NUM; 11118c2ecf20Sopenharmony_ci } 11128c2ecf20Sopenharmony_ci 11138c2ecf20Sopenharmony_ci if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_P4M890) { 11148c2ecf20Sopenharmony_ci iga1_fifo_max_depth = P4M890_IGA1_FIFO_MAX_DEPTH; 11158c2ecf20Sopenharmony_ci iga1_fifo_threshold = P4M890_IGA1_FIFO_THRESHOLD; 11168c2ecf20Sopenharmony_ci iga1_fifo_high_threshold = 11178c2ecf20Sopenharmony_ci P4M890_IGA1_FIFO_HIGH_THRESHOLD; 11188c2ecf20Sopenharmony_ci iga1_display_queue_expire_num = 11198c2ecf20Sopenharmony_ci P4M890_IGA1_DISPLAY_QUEUE_EXPIRE_NUM; 11208c2ecf20Sopenharmony_ci } 11218c2ecf20Sopenharmony_ci 11228c2ecf20Sopenharmony_ci if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_P4M900) { 11238c2ecf20Sopenharmony_ci iga1_fifo_max_depth = P4M900_IGA1_FIFO_MAX_DEPTH; 11248c2ecf20Sopenharmony_ci iga1_fifo_threshold = P4M900_IGA1_FIFO_THRESHOLD; 11258c2ecf20Sopenharmony_ci iga1_fifo_high_threshold = 11268c2ecf20Sopenharmony_ci P4M900_IGA1_FIFO_HIGH_THRESHOLD; 11278c2ecf20Sopenharmony_ci iga1_display_queue_expire_num = 11288c2ecf20Sopenharmony_ci P4M900_IGA1_DISPLAY_QUEUE_EXPIRE_NUM; 11298c2ecf20Sopenharmony_ci } 11308c2ecf20Sopenharmony_ci 11318c2ecf20Sopenharmony_ci if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_VX800) { 11328c2ecf20Sopenharmony_ci iga1_fifo_max_depth = VX800_IGA1_FIFO_MAX_DEPTH; 11338c2ecf20Sopenharmony_ci iga1_fifo_threshold = VX800_IGA1_FIFO_THRESHOLD; 11348c2ecf20Sopenharmony_ci iga1_fifo_high_threshold = 11358c2ecf20Sopenharmony_ci VX800_IGA1_FIFO_HIGH_THRESHOLD; 11368c2ecf20Sopenharmony_ci iga1_display_queue_expire_num = 11378c2ecf20Sopenharmony_ci VX800_IGA1_DISPLAY_QUEUE_EXPIRE_NUM; 11388c2ecf20Sopenharmony_ci } 11398c2ecf20Sopenharmony_ci 11408c2ecf20Sopenharmony_ci if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_VX855) { 11418c2ecf20Sopenharmony_ci iga1_fifo_max_depth = VX855_IGA1_FIFO_MAX_DEPTH; 11428c2ecf20Sopenharmony_ci iga1_fifo_threshold = VX855_IGA1_FIFO_THRESHOLD; 11438c2ecf20Sopenharmony_ci iga1_fifo_high_threshold = 11448c2ecf20Sopenharmony_ci VX855_IGA1_FIFO_HIGH_THRESHOLD; 11458c2ecf20Sopenharmony_ci iga1_display_queue_expire_num = 11468c2ecf20Sopenharmony_ci VX855_IGA1_DISPLAY_QUEUE_EXPIRE_NUM; 11478c2ecf20Sopenharmony_ci } 11488c2ecf20Sopenharmony_ci 11498c2ecf20Sopenharmony_ci if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_VX900) { 11508c2ecf20Sopenharmony_ci iga1_fifo_max_depth = VX900_IGA1_FIFO_MAX_DEPTH; 11518c2ecf20Sopenharmony_ci iga1_fifo_threshold = VX900_IGA1_FIFO_THRESHOLD; 11528c2ecf20Sopenharmony_ci iga1_fifo_high_threshold = 11538c2ecf20Sopenharmony_ci VX900_IGA1_FIFO_HIGH_THRESHOLD; 11548c2ecf20Sopenharmony_ci iga1_display_queue_expire_num = 11558c2ecf20Sopenharmony_ci VX900_IGA1_DISPLAY_QUEUE_EXPIRE_NUM; 11568c2ecf20Sopenharmony_ci } 11578c2ecf20Sopenharmony_ci 11588c2ecf20Sopenharmony_ci /* Set Display FIFO Depath Select */ 11598c2ecf20Sopenharmony_ci reg_value = IGA1_FIFO_DEPTH_SELECT_FORMULA(iga1_fifo_max_depth); 11608c2ecf20Sopenharmony_ci viafb_load_reg_num = 11618c2ecf20Sopenharmony_ci display_fifo_depth_reg.iga1_fifo_depth_select_reg.reg_num; 11628c2ecf20Sopenharmony_ci reg = display_fifo_depth_reg.iga1_fifo_depth_select_reg.reg; 11638c2ecf20Sopenharmony_ci viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIASR); 11648c2ecf20Sopenharmony_ci 11658c2ecf20Sopenharmony_ci /* Set Display FIFO Threshold Select */ 11668c2ecf20Sopenharmony_ci reg_value = IGA1_FIFO_THRESHOLD_FORMULA(iga1_fifo_threshold); 11678c2ecf20Sopenharmony_ci viafb_load_reg_num = 11688c2ecf20Sopenharmony_ci fifo_threshold_select_reg. 11698c2ecf20Sopenharmony_ci iga1_fifo_threshold_select_reg.reg_num; 11708c2ecf20Sopenharmony_ci reg = 11718c2ecf20Sopenharmony_ci fifo_threshold_select_reg. 11728c2ecf20Sopenharmony_ci iga1_fifo_threshold_select_reg.reg; 11738c2ecf20Sopenharmony_ci viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIASR); 11748c2ecf20Sopenharmony_ci 11758c2ecf20Sopenharmony_ci /* Set FIFO High Threshold Select */ 11768c2ecf20Sopenharmony_ci reg_value = 11778c2ecf20Sopenharmony_ci IGA1_FIFO_HIGH_THRESHOLD_FORMULA(iga1_fifo_high_threshold); 11788c2ecf20Sopenharmony_ci viafb_load_reg_num = 11798c2ecf20Sopenharmony_ci fifo_high_threshold_select_reg. 11808c2ecf20Sopenharmony_ci iga1_fifo_high_threshold_select_reg.reg_num; 11818c2ecf20Sopenharmony_ci reg = 11828c2ecf20Sopenharmony_ci fifo_high_threshold_select_reg. 11838c2ecf20Sopenharmony_ci iga1_fifo_high_threshold_select_reg.reg; 11848c2ecf20Sopenharmony_ci viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIASR); 11858c2ecf20Sopenharmony_ci 11868c2ecf20Sopenharmony_ci /* Set Display Queue Expire Num */ 11878c2ecf20Sopenharmony_ci reg_value = 11888c2ecf20Sopenharmony_ci IGA1_DISPLAY_QUEUE_EXPIRE_NUM_FORMULA 11898c2ecf20Sopenharmony_ci (iga1_display_queue_expire_num); 11908c2ecf20Sopenharmony_ci viafb_load_reg_num = 11918c2ecf20Sopenharmony_ci display_queue_expire_num_reg. 11928c2ecf20Sopenharmony_ci iga1_display_queue_expire_num_reg.reg_num; 11938c2ecf20Sopenharmony_ci reg = 11948c2ecf20Sopenharmony_ci display_queue_expire_num_reg. 11958c2ecf20Sopenharmony_ci iga1_display_queue_expire_num_reg.reg; 11968c2ecf20Sopenharmony_ci viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIASR); 11978c2ecf20Sopenharmony_ci 11988c2ecf20Sopenharmony_ci } else { 11998c2ecf20Sopenharmony_ci if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K800) { 12008c2ecf20Sopenharmony_ci iga2_fifo_max_depth = K800_IGA2_FIFO_MAX_DEPTH; 12018c2ecf20Sopenharmony_ci iga2_fifo_threshold = K800_IGA2_FIFO_THRESHOLD; 12028c2ecf20Sopenharmony_ci iga2_fifo_high_threshold = 12038c2ecf20Sopenharmony_ci K800_IGA2_FIFO_HIGH_THRESHOLD; 12048c2ecf20Sopenharmony_ci 12058c2ecf20Sopenharmony_ci /* If resolution > 1280x1024, expire length = 64, 12068c2ecf20Sopenharmony_ci else expire length = 128 */ 12078c2ecf20Sopenharmony_ci if ((hor_active > 1280) && (ver_active > 1024)) 12088c2ecf20Sopenharmony_ci iga2_display_queue_expire_num = 16; 12098c2ecf20Sopenharmony_ci else 12108c2ecf20Sopenharmony_ci iga2_display_queue_expire_num = 12118c2ecf20Sopenharmony_ci K800_IGA2_DISPLAY_QUEUE_EXPIRE_NUM; 12128c2ecf20Sopenharmony_ci } 12138c2ecf20Sopenharmony_ci 12148c2ecf20Sopenharmony_ci if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_PM800) { 12158c2ecf20Sopenharmony_ci iga2_fifo_max_depth = P880_IGA2_FIFO_MAX_DEPTH; 12168c2ecf20Sopenharmony_ci iga2_fifo_threshold = P880_IGA2_FIFO_THRESHOLD; 12178c2ecf20Sopenharmony_ci iga2_fifo_high_threshold = 12188c2ecf20Sopenharmony_ci P880_IGA2_FIFO_HIGH_THRESHOLD; 12198c2ecf20Sopenharmony_ci 12208c2ecf20Sopenharmony_ci /* If resolution > 1280x1024, expire length = 64, 12218c2ecf20Sopenharmony_ci else expire length = 128 */ 12228c2ecf20Sopenharmony_ci if ((hor_active > 1280) && (ver_active > 1024)) 12238c2ecf20Sopenharmony_ci iga2_display_queue_expire_num = 16; 12248c2ecf20Sopenharmony_ci else 12258c2ecf20Sopenharmony_ci iga2_display_queue_expire_num = 12268c2ecf20Sopenharmony_ci P880_IGA2_DISPLAY_QUEUE_EXPIRE_NUM; 12278c2ecf20Sopenharmony_ci } 12288c2ecf20Sopenharmony_ci 12298c2ecf20Sopenharmony_ci if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CN700) { 12308c2ecf20Sopenharmony_ci iga2_fifo_max_depth = CN700_IGA2_FIFO_MAX_DEPTH; 12318c2ecf20Sopenharmony_ci iga2_fifo_threshold = CN700_IGA2_FIFO_THRESHOLD; 12328c2ecf20Sopenharmony_ci iga2_fifo_high_threshold = 12338c2ecf20Sopenharmony_ci CN700_IGA2_FIFO_HIGH_THRESHOLD; 12348c2ecf20Sopenharmony_ci 12358c2ecf20Sopenharmony_ci /* If resolution > 1280x1024, expire length = 64, 12368c2ecf20Sopenharmony_ci else expire length = 128 */ 12378c2ecf20Sopenharmony_ci if ((hor_active > 1280) && (ver_active > 1024)) 12388c2ecf20Sopenharmony_ci iga2_display_queue_expire_num = 16; 12398c2ecf20Sopenharmony_ci else 12408c2ecf20Sopenharmony_ci iga2_display_queue_expire_num = 12418c2ecf20Sopenharmony_ci CN700_IGA2_DISPLAY_QUEUE_EXPIRE_NUM; 12428c2ecf20Sopenharmony_ci } 12438c2ecf20Sopenharmony_ci 12448c2ecf20Sopenharmony_ci if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700) { 12458c2ecf20Sopenharmony_ci iga2_fifo_max_depth = CX700_IGA2_FIFO_MAX_DEPTH; 12468c2ecf20Sopenharmony_ci iga2_fifo_threshold = CX700_IGA2_FIFO_THRESHOLD; 12478c2ecf20Sopenharmony_ci iga2_fifo_high_threshold = 12488c2ecf20Sopenharmony_ci CX700_IGA2_FIFO_HIGH_THRESHOLD; 12498c2ecf20Sopenharmony_ci iga2_display_queue_expire_num = 12508c2ecf20Sopenharmony_ci CX700_IGA2_DISPLAY_QUEUE_EXPIRE_NUM; 12518c2ecf20Sopenharmony_ci } 12528c2ecf20Sopenharmony_ci 12538c2ecf20Sopenharmony_ci if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K8M890) { 12548c2ecf20Sopenharmony_ci iga2_fifo_max_depth = K8M890_IGA2_FIFO_MAX_DEPTH; 12558c2ecf20Sopenharmony_ci iga2_fifo_threshold = K8M890_IGA2_FIFO_THRESHOLD; 12568c2ecf20Sopenharmony_ci iga2_fifo_high_threshold = 12578c2ecf20Sopenharmony_ci K8M890_IGA2_FIFO_HIGH_THRESHOLD; 12588c2ecf20Sopenharmony_ci iga2_display_queue_expire_num = 12598c2ecf20Sopenharmony_ci K8M890_IGA2_DISPLAY_QUEUE_EXPIRE_NUM; 12608c2ecf20Sopenharmony_ci } 12618c2ecf20Sopenharmony_ci 12628c2ecf20Sopenharmony_ci if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_P4M890) { 12638c2ecf20Sopenharmony_ci iga2_fifo_max_depth = P4M890_IGA2_FIFO_MAX_DEPTH; 12648c2ecf20Sopenharmony_ci iga2_fifo_threshold = P4M890_IGA2_FIFO_THRESHOLD; 12658c2ecf20Sopenharmony_ci iga2_fifo_high_threshold = 12668c2ecf20Sopenharmony_ci P4M890_IGA2_FIFO_HIGH_THRESHOLD; 12678c2ecf20Sopenharmony_ci iga2_display_queue_expire_num = 12688c2ecf20Sopenharmony_ci P4M890_IGA2_DISPLAY_QUEUE_EXPIRE_NUM; 12698c2ecf20Sopenharmony_ci } 12708c2ecf20Sopenharmony_ci 12718c2ecf20Sopenharmony_ci if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_P4M900) { 12728c2ecf20Sopenharmony_ci iga2_fifo_max_depth = P4M900_IGA2_FIFO_MAX_DEPTH; 12738c2ecf20Sopenharmony_ci iga2_fifo_threshold = P4M900_IGA2_FIFO_THRESHOLD; 12748c2ecf20Sopenharmony_ci iga2_fifo_high_threshold = 12758c2ecf20Sopenharmony_ci P4M900_IGA2_FIFO_HIGH_THRESHOLD; 12768c2ecf20Sopenharmony_ci iga2_display_queue_expire_num = 12778c2ecf20Sopenharmony_ci P4M900_IGA2_DISPLAY_QUEUE_EXPIRE_NUM; 12788c2ecf20Sopenharmony_ci } 12798c2ecf20Sopenharmony_ci 12808c2ecf20Sopenharmony_ci if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_VX800) { 12818c2ecf20Sopenharmony_ci iga2_fifo_max_depth = VX800_IGA2_FIFO_MAX_DEPTH; 12828c2ecf20Sopenharmony_ci iga2_fifo_threshold = VX800_IGA2_FIFO_THRESHOLD; 12838c2ecf20Sopenharmony_ci iga2_fifo_high_threshold = 12848c2ecf20Sopenharmony_ci VX800_IGA2_FIFO_HIGH_THRESHOLD; 12858c2ecf20Sopenharmony_ci iga2_display_queue_expire_num = 12868c2ecf20Sopenharmony_ci VX800_IGA2_DISPLAY_QUEUE_EXPIRE_NUM; 12878c2ecf20Sopenharmony_ci } 12888c2ecf20Sopenharmony_ci 12898c2ecf20Sopenharmony_ci if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_VX855) { 12908c2ecf20Sopenharmony_ci iga2_fifo_max_depth = VX855_IGA2_FIFO_MAX_DEPTH; 12918c2ecf20Sopenharmony_ci iga2_fifo_threshold = VX855_IGA2_FIFO_THRESHOLD; 12928c2ecf20Sopenharmony_ci iga2_fifo_high_threshold = 12938c2ecf20Sopenharmony_ci VX855_IGA2_FIFO_HIGH_THRESHOLD; 12948c2ecf20Sopenharmony_ci iga2_display_queue_expire_num = 12958c2ecf20Sopenharmony_ci VX855_IGA2_DISPLAY_QUEUE_EXPIRE_NUM; 12968c2ecf20Sopenharmony_ci } 12978c2ecf20Sopenharmony_ci 12988c2ecf20Sopenharmony_ci if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_VX900) { 12998c2ecf20Sopenharmony_ci iga2_fifo_max_depth = VX900_IGA2_FIFO_MAX_DEPTH; 13008c2ecf20Sopenharmony_ci iga2_fifo_threshold = VX900_IGA2_FIFO_THRESHOLD; 13018c2ecf20Sopenharmony_ci iga2_fifo_high_threshold = 13028c2ecf20Sopenharmony_ci VX900_IGA2_FIFO_HIGH_THRESHOLD; 13038c2ecf20Sopenharmony_ci iga2_display_queue_expire_num = 13048c2ecf20Sopenharmony_ci VX900_IGA2_DISPLAY_QUEUE_EXPIRE_NUM; 13058c2ecf20Sopenharmony_ci } 13068c2ecf20Sopenharmony_ci 13078c2ecf20Sopenharmony_ci if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K800) { 13088c2ecf20Sopenharmony_ci /* Set Display FIFO Depath Select */ 13098c2ecf20Sopenharmony_ci reg_value = 13108c2ecf20Sopenharmony_ci IGA2_FIFO_DEPTH_SELECT_FORMULA(iga2_fifo_max_depth) 13118c2ecf20Sopenharmony_ci - 1; 13128c2ecf20Sopenharmony_ci /* Patch LCD in IGA2 case */ 13138c2ecf20Sopenharmony_ci viafb_load_reg_num = 13148c2ecf20Sopenharmony_ci display_fifo_depth_reg. 13158c2ecf20Sopenharmony_ci iga2_fifo_depth_select_reg.reg_num; 13168c2ecf20Sopenharmony_ci reg = 13178c2ecf20Sopenharmony_ci display_fifo_depth_reg. 13188c2ecf20Sopenharmony_ci iga2_fifo_depth_select_reg.reg; 13198c2ecf20Sopenharmony_ci viafb_load_reg(reg_value, 13208c2ecf20Sopenharmony_ci viafb_load_reg_num, reg, VIACR); 13218c2ecf20Sopenharmony_ci } else { 13228c2ecf20Sopenharmony_ci 13238c2ecf20Sopenharmony_ci /* Set Display FIFO Depath Select */ 13248c2ecf20Sopenharmony_ci reg_value = 13258c2ecf20Sopenharmony_ci IGA2_FIFO_DEPTH_SELECT_FORMULA(iga2_fifo_max_depth); 13268c2ecf20Sopenharmony_ci viafb_load_reg_num = 13278c2ecf20Sopenharmony_ci display_fifo_depth_reg. 13288c2ecf20Sopenharmony_ci iga2_fifo_depth_select_reg.reg_num; 13298c2ecf20Sopenharmony_ci reg = 13308c2ecf20Sopenharmony_ci display_fifo_depth_reg. 13318c2ecf20Sopenharmony_ci iga2_fifo_depth_select_reg.reg; 13328c2ecf20Sopenharmony_ci viafb_load_reg(reg_value, 13338c2ecf20Sopenharmony_ci viafb_load_reg_num, reg, VIACR); 13348c2ecf20Sopenharmony_ci } 13358c2ecf20Sopenharmony_ci 13368c2ecf20Sopenharmony_ci /* Set Display FIFO Threshold Select */ 13378c2ecf20Sopenharmony_ci reg_value = IGA2_FIFO_THRESHOLD_FORMULA(iga2_fifo_threshold); 13388c2ecf20Sopenharmony_ci viafb_load_reg_num = 13398c2ecf20Sopenharmony_ci fifo_threshold_select_reg. 13408c2ecf20Sopenharmony_ci iga2_fifo_threshold_select_reg.reg_num; 13418c2ecf20Sopenharmony_ci reg = 13428c2ecf20Sopenharmony_ci fifo_threshold_select_reg. 13438c2ecf20Sopenharmony_ci iga2_fifo_threshold_select_reg.reg; 13448c2ecf20Sopenharmony_ci viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIACR); 13458c2ecf20Sopenharmony_ci 13468c2ecf20Sopenharmony_ci /* Set FIFO High Threshold Select */ 13478c2ecf20Sopenharmony_ci reg_value = 13488c2ecf20Sopenharmony_ci IGA2_FIFO_HIGH_THRESHOLD_FORMULA(iga2_fifo_high_threshold); 13498c2ecf20Sopenharmony_ci viafb_load_reg_num = 13508c2ecf20Sopenharmony_ci fifo_high_threshold_select_reg. 13518c2ecf20Sopenharmony_ci iga2_fifo_high_threshold_select_reg.reg_num; 13528c2ecf20Sopenharmony_ci reg = 13538c2ecf20Sopenharmony_ci fifo_high_threshold_select_reg. 13548c2ecf20Sopenharmony_ci iga2_fifo_high_threshold_select_reg.reg; 13558c2ecf20Sopenharmony_ci viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIACR); 13568c2ecf20Sopenharmony_ci 13578c2ecf20Sopenharmony_ci /* Set Display Queue Expire Num */ 13588c2ecf20Sopenharmony_ci reg_value = 13598c2ecf20Sopenharmony_ci IGA2_DISPLAY_QUEUE_EXPIRE_NUM_FORMULA 13608c2ecf20Sopenharmony_ci (iga2_display_queue_expire_num); 13618c2ecf20Sopenharmony_ci viafb_load_reg_num = 13628c2ecf20Sopenharmony_ci display_queue_expire_num_reg. 13638c2ecf20Sopenharmony_ci iga2_display_queue_expire_num_reg.reg_num; 13648c2ecf20Sopenharmony_ci reg = 13658c2ecf20Sopenharmony_ci display_queue_expire_num_reg. 13668c2ecf20Sopenharmony_ci iga2_display_queue_expire_num_reg.reg; 13678c2ecf20Sopenharmony_ci viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIACR); 13688c2ecf20Sopenharmony_ci 13698c2ecf20Sopenharmony_ci } 13708c2ecf20Sopenharmony_ci 13718c2ecf20Sopenharmony_ci} 13728c2ecf20Sopenharmony_ci 13738c2ecf20Sopenharmony_cistatic struct via_pll_config get_pll_config(struct pll_limit *limits, int size, 13748c2ecf20Sopenharmony_ci int clk) 13758c2ecf20Sopenharmony_ci{ 13768c2ecf20Sopenharmony_ci struct via_pll_config cur, up, down, best = {0, 1, 0}; 13778c2ecf20Sopenharmony_ci const u32 f0 = 14318180; /* X1 frequency */ 13788c2ecf20Sopenharmony_ci int i, f; 13798c2ecf20Sopenharmony_ci 13808c2ecf20Sopenharmony_ci for (i = 0; i < size; i++) { 13818c2ecf20Sopenharmony_ci cur.rshift = limits[i].rshift; 13828c2ecf20Sopenharmony_ci cur.divisor = limits[i].divisor; 13838c2ecf20Sopenharmony_ci cur.multiplier = clk / ((f0 / cur.divisor)>>cur.rshift); 13848c2ecf20Sopenharmony_ci f = abs(get_pll_output_frequency(f0, cur) - clk); 13858c2ecf20Sopenharmony_ci up = down = cur; 13868c2ecf20Sopenharmony_ci up.multiplier++; 13878c2ecf20Sopenharmony_ci down.multiplier--; 13888c2ecf20Sopenharmony_ci if (abs(get_pll_output_frequency(f0, up) - clk) < f) 13898c2ecf20Sopenharmony_ci cur = up; 13908c2ecf20Sopenharmony_ci else if (abs(get_pll_output_frequency(f0, down) - clk) < f) 13918c2ecf20Sopenharmony_ci cur = down; 13928c2ecf20Sopenharmony_ci 13938c2ecf20Sopenharmony_ci if (cur.multiplier < limits[i].multiplier_min) 13948c2ecf20Sopenharmony_ci cur.multiplier = limits[i].multiplier_min; 13958c2ecf20Sopenharmony_ci else if (cur.multiplier > limits[i].multiplier_max) 13968c2ecf20Sopenharmony_ci cur.multiplier = limits[i].multiplier_max; 13978c2ecf20Sopenharmony_ci 13988c2ecf20Sopenharmony_ci f = abs(get_pll_output_frequency(f0, cur) - clk); 13998c2ecf20Sopenharmony_ci if (f < abs(get_pll_output_frequency(f0, best) - clk)) 14008c2ecf20Sopenharmony_ci best = cur; 14018c2ecf20Sopenharmony_ci } 14028c2ecf20Sopenharmony_ci 14038c2ecf20Sopenharmony_ci return best; 14048c2ecf20Sopenharmony_ci} 14058c2ecf20Sopenharmony_ci 14068c2ecf20Sopenharmony_cistatic struct via_pll_config get_best_pll_config(int clk) 14078c2ecf20Sopenharmony_ci{ 14088c2ecf20Sopenharmony_ci struct via_pll_config config; 14098c2ecf20Sopenharmony_ci 14108c2ecf20Sopenharmony_ci switch (viaparinfo->chip_info->gfx_chip_name) { 14118c2ecf20Sopenharmony_ci case UNICHROME_CLE266: 14128c2ecf20Sopenharmony_ci case UNICHROME_K400: 14138c2ecf20Sopenharmony_ci config = get_pll_config(cle266_pll_limits, 14148c2ecf20Sopenharmony_ci ARRAY_SIZE(cle266_pll_limits), clk); 14158c2ecf20Sopenharmony_ci break; 14168c2ecf20Sopenharmony_ci case UNICHROME_K800: 14178c2ecf20Sopenharmony_ci case UNICHROME_PM800: 14188c2ecf20Sopenharmony_ci case UNICHROME_CN700: 14198c2ecf20Sopenharmony_ci config = get_pll_config(k800_pll_limits, 14208c2ecf20Sopenharmony_ci ARRAY_SIZE(k800_pll_limits), clk); 14218c2ecf20Sopenharmony_ci break; 14228c2ecf20Sopenharmony_ci case UNICHROME_CX700: 14238c2ecf20Sopenharmony_ci case UNICHROME_CN750: 14248c2ecf20Sopenharmony_ci case UNICHROME_K8M890: 14258c2ecf20Sopenharmony_ci case UNICHROME_P4M890: 14268c2ecf20Sopenharmony_ci case UNICHROME_P4M900: 14278c2ecf20Sopenharmony_ci case UNICHROME_VX800: 14288c2ecf20Sopenharmony_ci config = get_pll_config(cx700_pll_limits, 14298c2ecf20Sopenharmony_ci ARRAY_SIZE(cx700_pll_limits), clk); 14308c2ecf20Sopenharmony_ci break; 14318c2ecf20Sopenharmony_ci case UNICHROME_VX855: 14328c2ecf20Sopenharmony_ci case UNICHROME_VX900: 14338c2ecf20Sopenharmony_ci config = get_pll_config(vx855_pll_limits, 14348c2ecf20Sopenharmony_ci ARRAY_SIZE(vx855_pll_limits), clk); 14358c2ecf20Sopenharmony_ci break; 14368c2ecf20Sopenharmony_ci } 14378c2ecf20Sopenharmony_ci 14388c2ecf20Sopenharmony_ci return config; 14398c2ecf20Sopenharmony_ci} 14408c2ecf20Sopenharmony_ci 14418c2ecf20Sopenharmony_ci/* Set VCLK*/ 14428c2ecf20Sopenharmony_civoid viafb_set_vclock(u32 clk, int set_iga) 14438c2ecf20Sopenharmony_ci{ 14448c2ecf20Sopenharmony_ci struct via_pll_config config = get_best_pll_config(clk); 14458c2ecf20Sopenharmony_ci 14468c2ecf20Sopenharmony_ci if (set_iga == IGA1) 14478c2ecf20Sopenharmony_ci clock.set_primary_pll(config); 14488c2ecf20Sopenharmony_ci if (set_iga == IGA2) 14498c2ecf20Sopenharmony_ci clock.set_secondary_pll(config); 14508c2ecf20Sopenharmony_ci 14518c2ecf20Sopenharmony_ci /* Fire! */ 14528c2ecf20Sopenharmony_ci via_write_misc_reg_mask(0x0C, 0x0C); /* select external clock */ 14538c2ecf20Sopenharmony_ci} 14548c2ecf20Sopenharmony_ci 14558c2ecf20Sopenharmony_cistruct via_display_timing var_to_timing(const struct fb_var_screeninfo *var, 14568c2ecf20Sopenharmony_ci u16 cxres, u16 cyres) 14578c2ecf20Sopenharmony_ci{ 14588c2ecf20Sopenharmony_ci struct via_display_timing timing; 14598c2ecf20Sopenharmony_ci u16 dx = (var->xres - cxres) / 2, dy = (var->yres - cyres) / 2; 14608c2ecf20Sopenharmony_ci 14618c2ecf20Sopenharmony_ci timing.hor_addr = cxres; 14628c2ecf20Sopenharmony_ci timing.hor_sync_start = timing.hor_addr + var->right_margin + dx; 14638c2ecf20Sopenharmony_ci timing.hor_sync_end = timing.hor_sync_start + var->hsync_len; 14648c2ecf20Sopenharmony_ci timing.hor_total = timing.hor_sync_end + var->left_margin + dx; 14658c2ecf20Sopenharmony_ci timing.hor_blank_start = timing.hor_addr + dx; 14668c2ecf20Sopenharmony_ci timing.hor_blank_end = timing.hor_total - dx; 14678c2ecf20Sopenharmony_ci timing.ver_addr = cyres; 14688c2ecf20Sopenharmony_ci timing.ver_sync_start = timing.ver_addr + var->lower_margin + dy; 14698c2ecf20Sopenharmony_ci timing.ver_sync_end = timing.ver_sync_start + var->vsync_len; 14708c2ecf20Sopenharmony_ci timing.ver_total = timing.ver_sync_end + var->upper_margin + dy; 14718c2ecf20Sopenharmony_ci timing.ver_blank_start = timing.ver_addr + dy; 14728c2ecf20Sopenharmony_ci timing.ver_blank_end = timing.ver_total - dy; 14738c2ecf20Sopenharmony_ci return timing; 14748c2ecf20Sopenharmony_ci} 14758c2ecf20Sopenharmony_ci 14768c2ecf20Sopenharmony_civoid viafb_fill_crtc_timing(const struct fb_var_screeninfo *var, 14778c2ecf20Sopenharmony_ci u16 cxres, u16 cyres, int iga) 14788c2ecf20Sopenharmony_ci{ 14798c2ecf20Sopenharmony_ci struct via_display_timing crt_reg = var_to_timing(var, 14808c2ecf20Sopenharmony_ci cxres ? cxres : var->xres, cyres ? cyres : var->yres); 14818c2ecf20Sopenharmony_ci 14828c2ecf20Sopenharmony_ci if (iga == IGA1) 14838c2ecf20Sopenharmony_ci via_set_primary_timing(&crt_reg); 14848c2ecf20Sopenharmony_ci else if (iga == IGA2) 14858c2ecf20Sopenharmony_ci via_set_secondary_timing(&crt_reg); 14868c2ecf20Sopenharmony_ci 14878c2ecf20Sopenharmony_ci viafb_load_fetch_count_reg(var->xres, var->bits_per_pixel / 8, iga); 14888c2ecf20Sopenharmony_ci if (viaparinfo->chip_info->gfx_chip_name != UNICHROME_CLE266 14898c2ecf20Sopenharmony_ci && viaparinfo->chip_info->gfx_chip_name != UNICHROME_K400) 14908c2ecf20Sopenharmony_ci viafb_load_FIFO_reg(iga, var->xres, var->yres); 14918c2ecf20Sopenharmony_ci 14928c2ecf20Sopenharmony_ci viafb_set_vclock(PICOS2KHZ(var->pixclock) * 1000, iga); 14938c2ecf20Sopenharmony_ci} 14948c2ecf20Sopenharmony_ci 14958c2ecf20Sopenharmony_civoid viafb_init_chip_info(int chip_type) 14968c2ecf20Sopenharmony_ci{ 14978c2ecf20Sopenharmony_ci via_clock_init(&clock, chip_type); 14988c2ecf20Sopenharmony_ci init_gfx_chip_info(chip_type); 14998c2ecf20Sopenharmony_ci init_tmds_chip_info(); 15008c2ecf20Sopenharmony_ci init_lvds_chip_info(); 15018c2ecf20Sopenharmony_ci 15028c2ecf20Sopenharmony_ci /*Set IGA path for each device */ 15038c2ecf20Sopenharmony_ci viafb_set_iga_path(); 15048c2ecf20Sopenharmony_ci 15058c2ecf20Sopenharmony_ci viaparinfo->lvds_setting_info->display_method = viafb_lcd_dsp_method; 15068c2ecf20Sopenharmony_ci viaparinfo->lvds_setting_info->lcd_mode = viafb_lcd_mode; 15078c2ecf20Sopenharmony_ci viaparinfo->lvds_setting_info2->display_method = 15088c2ecf20Sopenharmony_ci viaparinfo->lvds_setting_info->display_method; 15098c2ecf20Sopenharmony_ci viaparinfo->lvds_setting_info2->lcd_mode = 15108c2ecf20Sopenharmony_ci viaparinfo->lvds_setting_info->lcd_mode; 15118c2ecf20Sopenharmony_ci} 15128c2ecf20Sopenharmony_ci 15138c2ecf20Sopenharmony_civoid viafb_update_device_setting(int hres, int vres, int bpp, int flag) 15148c2ecf20Sopenharmony_ci{ 15158c2ecf20Sopenharmony_ci if (flag == 0) { 15168c2ecf20Sopenharmony_ci viaparinfo->tmds_setting_info->h_active = hres; 15178c2ecf20Sopenharmony_ci viaparinfo->tmds_setting_info->v_active = vres; 15188c2ecf20Sopenharmony_ci } else { 15198c2ecf20Sopenharmony_ci 15208c2ecf20Sopenharmony_ci if (viaparinfo->tmds_setting_info->iga_path == IGA2) { 15218c2ecf20Sopenharmony_ci viaparinfo->tmds_setting_info->h_active = hres; 15228c2ecf20Sopenharmony_ci viaparinfo->tmds_setting_info->v_active = vres; 15238c2ecf20Sopenharmony_ci } 15248c2ecf20Sopenharmony_ci 15258c2ecf20Sopenharmony_ci } 15268c2ecf20Sopenharmony_ci} 15278c2ecf20Sopenharmony_ci 15288c2ecf20Sopenharmony_cistatic void init_gfx_chip_info(int chip_type) 15298c2ecf20Sopenharmony_ci{ 15308c2ecf20Sopenharmony_ci u8 tmp; 15318c2ecf20Sopenharmony_ci 15328c2ecf20Sopenharmony_ci viaparinfo->chip_info->gfx_chip_name = chip_type; 15338c2ecf20Sopenharmony_ci 15348c2ecf20Sopenharmony_ci /* Check revision of CLE266 Chip */ 15358c2ecf20Sopenharmony_ci if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266) { 15368c2ecf20Sopenharmony_ci /* CR4F only define in CLE266.CX chip */ 15378c2ecf20Sopenharmony_ci tmp = viafb_read_reg(VIACR, CR4F); 15388c2ecf20Sopenharmony_ci viafb_write_reg(CR4F, VIACR, 0x55); 15398c2ecf20Sopenharmony_ci if (viafb_read_reg(VIACR, CR4F) != 0x55) 15408c2ecf20Sopenharmony_ci viaparinfo->chip_info->gfx_chip_revision = 15418c2ecf20Sopenharmony_ci CLE266_REVISION_AX; 15428c2ecf20Sopenharmony_ci else 15438c2ecf20Sopenharmony_ci viaparinfo->chip_info->gfx_chip_revision = 15448c2ecf20Sopenharmony_ci CLE266_REVISION_CX; 15458c2ecf20Sopenharmony_ci /* restore orignal CR4F value */ 15468c2ecf20Sopenharmony_ci viafb_write_reg(CR4F, VIACR, tmp); 15478c2ecf20Sopenharmony_ci } 15488c2ecf20Sopenharmony_ci 15498c2ecf20Sopenharmony_ci if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700) { 15508c2ecf20Sopenharmony_ci tmp = viafb_read_reg(VIASR, SR43); 15518c2ecf20Sopenharmony_ci DEBUG_MSG(KERN_INFO "SR43:%X\n", tmp); 15528c2ecf20Sopenharmony_ci if (tmp & 0x02) { 15538c2ecf20Sopenharmony_ci viaparinfo->chip_info->gfx_chip_revision = 15548c2ecf20Sopenharmony_ci CX700_REVISION_700M2; 15558c2ecf20Sopenharmony_ci } else if (tmp & 0x40) { 15568c2ecf20Sopenharmony_ci viaparinfo->chip_info->gfx_chip_revision = 15578c2ecf20Sopenharmony_ci CX700_REVISION_700M; 15588c2ecf20Sopenharmony_ci } else { 15598c2ecf20Sopenharmony_ci viaparinfo->chip_info->gfx_chip_revision = 15608c2ecf20Sopenharmony_ci CX700_REVISION_700; 15618c2ecf20Sopenharmony_ci } 15628c2ecf20Sopenharmony_ci } 15638c2ecf20Sopenharmony_ci 15648c2ecf20Sopenharmony_ci /* Determine which 2D engine we have */ 15658c2ecf20Sopenharmony_ci switch (viaparinfo->chip_info->gfx_chip_name) { 15668c2ecf20Sopenharmony_ci case UNICHROME_VX800: 15678c2ecf20Sopenharmony_ci case UNICHROME_VX855: 15688c2ecf20Sopenharmony_ci case UNICHROME_VX900: 15698c2ecf20Sopenharmony_ci viaparinfo->chip_info->twod_engine = VIA_2D_ENG_M1; 15708c2ecf20Sopenharmony_ci break; 15718c2ecf20Sopenharmony_ci case UNICHROME_K8M890: 15728c2ecf20Sopenharmony_ci case UNICHROME_P4M900: 15738c2ecf20Sopenharmony_ci viaparinfo->chip_info->twod_engine = VIA_2D_ENG_H5; 15748c2ecf20Sopenharmony_ci break; 15758c2ecf20Sopenharmony_ci default: 15768c2ecf20Sopenharmony_ci viaparinfo->chip_info->twod_engine = VIA_2D_ENG_H2; 15778c2ecf20Sopenharmony_ci break; 15788c2ecf20Sopenharmony_ci } 15798c2ecf20Sopenharmony_ci} 15808c2ecf20Sopenharmony_ci 15818c2ecf20Sopenharmony_cistatic void init_tmds_chip_info(void) 15828c2ecf20Sopenharmony_ci{ 15838c2ecf20Sopenharmony_ci viafb_tmds_trasmitter_identify(); 15848c2ecf20Sopenharmony_ci 15858c2ecf20Sopenharmony_ci if (INTERFACE_NONE == viaparinfo->chip_info->tmds_chip_info. 15868c2ecf20Sopenharmony_ci output_interface) { 15878c2ecf20Sopenharmony_ci switch (viaparinfo->chip_info->gfx_chip_name) { 15888c2ecf20Sopenharmony_ci case UNICHROME_CX700: 15898c2ecf20Sopenharmony_ci { 15908c2ecf20Sopenharmony_ci /* we should check support by hardware layout.*/ 15918c2ecf20Sopenharmony_ci if ((viafb_display_hardware_layout == 15928c2ecf20Sopenharmony_ci HW_LAYOUT_DVI_ONLY) 15938c2ecf20Sopenharmony_ci || (viafb_display_hardware_layout == 15948c2ecf20Sopenharmony_ci HW_LAYOUT_LCD_DVI)) { 15958c2ecf20Sopenharmony_ci viaparinfo->chip_info->tmds_chip_info. 15968c2ecf20Sopenharmony_ci output_interface = INTERFACE_TMDS; 15978c2ecf20Sopenharmony_ci } else { 15988c2ecf20Sopenharmony_ci viaparinfo->chip_info->tmds_chip_info. 15998c2ecf20Sopenharmony_ci output_interface = 16008c2ecf20Sopenharmony_ci INTERFACE_NONE; 16018c2ecf20Sopenharmony_ci } 16028c2ecf20Sopenharmony_ci break; 16038c2ecf20Sopenharmony_ci } 16048c2ecf20Sopenharmony_ci case UNICHROME_K8M890: 16058c2ecf20Sopenharmony_ci case UNICHROME_P4M900: 16068c2ecf20Sopenharmony_ci case UNICHROME_P4M890: 16078c2ecf20Sopenharmony_ci /* TMDS on PCIE, we set DFPLOW as default. */ 16088c2ecf20Sopenharmony_ci viaparinfo->chip_info->tmds_chip_info.output_interface = 16098c2ecf20Sopenharmony_ci INTERFACE_DFP_LOW; 16108c2ecf20Sopenharmony_ci break; 16118c2ecf20Sopenharmony_ci default: 16128c2ecf20Sopenharmony_ci { 16138c2ecf20Sopenharmony_ci /* set DVP1 default for DVI */ 16148c2ecf20Sopenharmony_ci viaparinfo->chip_info->tmds_chip_info 16158c2ecf20Sopenharmony_ci .output_interface = INTERFACE_DVP1; 16168c2ecf20Sopenharmony_ci } 16178c2ecf20Sopenharmony_ci } 16188c2ecf20Sopenharmony_ci } 16198c2ecf20Sopenharmony_ci 16208c2ecf20Sopenharmony_ci DEBUG_MSG(KERN_INFO "TMDS Chip = %d\n", 16218c2ecf20Sopenharmony_ci viaparinfo->chip_info->tmds_chip_info.tmds_chip_name); 16228c2ecf20Sopenharmony_ci viafb_init_dvi_size(&viaparinfo->shared->chip_info.tmds_chip_info, 16238c2ecf20Sopenharmony_ci &viaparinfo->shared->tmds_setting_info); 16248c2ecf20Sopenharmony_ci} 16258c2ecf20Sopenharmony_ci 16268c2ecf20Sopenharmony_cistatic void init_lvds_chip_info(void) 16278c2ecf20Sopenharmony_ci{ 16288c2ecf20Sopenharmony_ci viafb_lvds_trasmitter_identify(); 16298c2ecf20Sopenharmony_ci viafb_init_lcd_size(); 16308c2ecf20Sopenharmony_ci viafb_init_lvds_output_interface(&viaparinfo->chip_info->lvds_chip_info, 16318c2ecf20Sopenharmony_ci viaparinfo->lvds_setting_info); 16328c2ecf20Sopenharmony_ci if (viaparinfo->chip_info->lvds_chip_info2.lvds_chip_name) { 16338c2ecf20Sopenharmony_ci viafb_init_lvds_output_interface(&viaparinfo->chip_info-> 16348c2ecf20Sopenharmony_ci lvds_chip_info2, viaparinfo->lvds_setting_info2); 16358c2ecf20Sopenharmony_ci } 16368c2ecf20Sopenharmony_ci /*If CX700,two singel LCD, we need to reassign 16378c2ecf20Sopenharmony_ci LCD interface to different LVDS port */ 16388c2ecf20Sopenharmony_ci if ((UNICHROME_CX700 == viaparinfo->chip_info->gfx_chip_name) 16398c2ecf20Sopenharmony_ci && (HW_LAYOUT_LCD1_LCD2 == viafb_display_hardware_layout)) { 16408c2ecf20Sopenharmony_ci if ((INTEGRATED_LVDS == viaparinfo->chip_info->lvds_chip_info. 16418c2ecf20Sopenharmony_ci lvds_chip_name) && (INTEGRATED_LVDS == 16428c2ecf20Sopenharmony_ci viaparinfo->chip_info-> 16438c2ecf20Sopenharmony_ci lvds_chip_info2.lvds_chip_name)) { 16448c2ecf20Sopenharmony_ci viaparinfo->chip_info->lvds_chip_info.output_interface = 16458c2ecf20Sopenharmony_ci INTERFACE_LVDS0; 16468c2ecf20Sopenharmony_ci viaparinfo->chip_info->lvds_chip_info2. 16478c2ecf20Sopenharmony_ci output_interface = 16488c2ecf20Sopenharmony_ci INTERFACE_LVDS1; 16498c2ecf20Sopenharmony_ci } 16508c2ecf20Sopenharmony_ci } 16518c2ecf20Sopenharmony_ci 16528c2ecf20Sopenharmony_ci DEBUG_MSG(KERN_INFO "LVDS Chip = %d\n", 16538c2ecf20Sopenharmony_ci viaparinfo->chip_info->lvds_chip_info.lvds_chip_name); 16548c2ecf20Sopenharmony_ci DEBUG_MSG(KERN_INFO "LVDS1 output_interface = %d\n", 16558c2ecf20Sopenharmony_ci viaparinfo->chip_info->lvds_chip_info.output_interface); 16568c2ecf20Sopenharmony_ci DEBUG_MSG(KERN_INFO "LVDS2 output_interface = %d\n", 16578c2ecf20Sopenharmony_ci viaparinfo->chip_info->lvds_chip_info.output_interface); 16588c2ecf20Sopenharmony_ci} 16598c2ecf20Sopenharmony_ci 16608c2ecf20Sopenharmony_civoid viafb_init_dac(int set_iga) 16618c2ecf20Sopenharmony_ci{ 16628c2ecf20Sopenharmony_ci int i; 16638c2ecf20Sopenharmony_ci u8 tmp; 16648c2ecf20Sopenharmony_ci 16658c2ecf20Sopenharmony_ci if (set_iga == IGA1) { 16668c2ecf20Sopenharmony_ci /* access Primary Display's LUT */ 16678c2ecf20Sopenharmony_ci viafb_write_reg_mask(SR1A, VIASR, 0x00, BIT0); 16688c2ecf20Sopenharmony_ci /* turn off LCK */ 16698c2ecf20Sopenharmony_ci viafb_write_reg_mask(SR1B, VIASR, 0x00, BIT7 + BIT6); 16708c2ecf20Sopenharmony_ci for (i = 0; i < 256; i++) { 16718c2ecf20Sopenharmony_ci write_dac_reg(i, palLUT_table[i].red, 16728c2ecf20Sopenharmony_ci palLUT_table[i].green, 16738c2ecf20Sopenharmony_ci palLUT_table[i].blue); 16748c2ecf20Sopenharmony_ci } 16758c2ecf20Sopenharmony_ci /* turn on LCK */ 16768c2ecf20Sopenharmony_ci viafb_write_reg_mask(SR1B, VIASR, 0xC0, BIT7 + BIT6); 16778c2ecf20Sopenharmony_ci } else { 16788c2ecf20Sopenharmony_ci tmp = viafb_read_reg(VIACR, CR6A); 16798c2ecf20Sopenharmony_ci /* access Secondary Display's LUT */ 16808c2ecf20Sopenharmony_ci viafb_write_reg_mask(CR6A, VIACR, 0x40, BIT6); 16818c2ecf20Sopenharmony_ci viafb_write_reg_mask(SR1A, VIASR, 0x01, BIT0); 16828c2ecf20Sopenharmony_ci for (i = 0; i < 256; i++) { 16838c2ecf20Sopenharmony_ci write_dac_reg(i, palLUT_table[i].red, 16848c2ecf20Sopenharmony_ci palLUT_table[i].green, 16858c2ecf20Sopenharmony_ci palLUT_table[i].blue); 16868c2ecf20Sopenharmony_ci } 16878c2ecf20Sopenharmony_ci /* set IGA1 DAC for default */ 16888c2ecf20Sopenharmony_ci viafb_write_reg_mask(SR1A, VIASR, 0x00, BIT0); 16898c2ecf20Sopenharmony_ci viafb_write_reg(CR6A, VIACR, tmp); 16908c2ecf20Sopenharmony_ci } 16918c2ecf20Sopenharmony_ci} 16928c2ecf20Sopenharmony_ci 16938c2ecf20Sopenharmony_cistatic void device_screen_off(void) 16948c2ecf20Sopenharmony_ci{ 16958c2ecf20Sopenharmony_ci /* turn off CRT screen (IGA1) */ 16968c2ecf20Sopenharmony_ci viafb_write_reg_mask(SR01, VIASR, 0x20, BIT5); 16978c2ecf20Sopenharmony_ci} 16988c2ecf20Sopenharmony_ci 16998c2ecf20Sopenharmony_cistatic void device_screen_on(void) 17008c2ecf20Sopenharmony_ci{ 17018c2ecf20Sopenharmony_ci /* turn on CRT screen (IGA1) */ 17028c2ecf20Sopenharmony_ci viafb_write_reg_mask(SR01, VIASR, 0x00, BIT5); 17038c2ecf20Sopenharmony_ci} 17048c2ecf20Sopenharmony_ci 17058c2ecf20Sopenharmony_cistatic void set_display_channel(void) 17068c2ecf20Sopenharmony_ci{ 17078c2ecf20Sopenharmony_ci /*If viafb_LCD2_ON, on cx700, internal lvds's information 17088c2ecf20Sopenharmony_ci is keeped on lvds_setting_info2 */ 17098c2ecf20Sopenharmony_ci if (viafb_LCD2_ON && 17108c2ecf20Sopenharmony_ci viaparinfo->lvds_setting_info2->device_lcd_dualedge) { 17118c2ecf20Sopenharmony_ci /* For dual channel LCD: */ 17128c2ecf20Sopenharmony_ci /* Set to Dual LVDS channel. */ 17138c2ecf20Sopenharmony_ci viafb_write_reg_mask(CRD2, VIACR, 0x20, BIT4 + BIT5); 17148c2ecf20Sopenharmony_ci } else if (viafb_LCD_ON && viafb_DVI_ON) { 17158c2ecf20Sopenharmony_ci /* For LCD+DFP: */ 17168c2ecf20Sopenharmony_ci /* Set to LVDS1 + TMDS channel. */ 17178c2ecf20Sopenharmony_ci viafb_write_reg_mask(CRD2, VIACR, 0x10, BIT4 + BIT5); 17188c2ecf20Sopenharmony_ci } else if (viafb_DVI_ON) { 17198c2ecf20Sopenharmony_ci /* Set to single TMDS channel. */ 17208c2ecf20Sopenharmony_ci viafb_write_reg_mask(CRD2, VIACR, 0x30, BIT4 + BIT5); 17218c2ecf20Sopenharmony_ci } else if (viafb_LCD_ON) { 17228c2ecf20Sopenharmony_ci if (viaparinfo->lvds_setting_info->device_lcd_dualedge) { 17238c2ecf20Sopenharmony_ci /* For dual channel LCD: */ 17248c2ecf20Sopenharmony_ci /* Set to Dual LVDS channel. */ 17258c2ecf20Sopenharmony_ci viafb_write_reg_mask(CRD2, VIACR, 0x20, BIT4 + BIT5); 17268c2ecf20Sopenharmony_ci } else { 17278c2ecf20Sopenharmony_ci /* Set to LVDS0 + LVDS1 channel. */ 17288c2ecf20Sopenharmony_ci viafb_write_reg_mask(CRD2, VIACR, 0x00, BIT4 + BIT5); 17298c2ecf20Sopenharmony_ci } 17308c2ecf20Sopenharmony_ci } 17318c2ecf20Sopenharmony_ci} 17328c2ecf20Sopenharmony_ci 17338c2ecf20Sopenharmony_cistatic u8 get_sync(struct fb_var_screeninfo *var) 17348c2ecf20Sopenharmony_ci{ 17358c2ecf20Sopenharmony_ci u8 polarity = 0; 17368c2ecf20Sopenharmony_ci 17378c2ecf20Sopenharmony_ci if (!(var->sync & FB_SYNC_HOR_HIGH_ACT)) 17388c2ecf20Sopenharmony_ci polarity |= VIA_HSYNC_NEGATIVE; 17398c2ecf20Sopenharmony_ci if (!(var->sync & FB_SYNC_VERT_HIGH_ACT)) 17408c2ecf20Sopenharmony_ci polarity |= VIA_VSYNC_NEGATIVE; 17418c2ecf20Sopenharmony_ci return polarity; 17428c2ecf20Sopenharmony_ci} 17438c2ecf20Sopenharmony_ci 17448c2ecf20Sopenharmony_cistatic void hw_init(void) 17458c2ecf20Sopenharmony_ci{ 17468c2ecf20Sopenharmony_ci int i; 17478c2ecf20Sopenharmony_ci 17488c2ecf20Sopenharmony_ci inb(VIAStatus); 17498c2ecf20Sopenharmony_ci outb(0x00, VIAAR); 17508c2ecf20Sopenharmony_ci 17518c2ecf20Sopenharmony_ci /* Write Common Setting for Video Mode */ 17528c2ecf20Sopenharmony_ci viafb_write_regx(common_vga, ARRAY_SIZE(common_vga)); 17538c2ecf20Sopenharmony_ci switch (viaparinfo->chip_info->gfx_chip_name) { 17548c2ecf20Sopenharmony_ci case UNICHROME_CLE266: 17558c2ecf20Sopenharmony_ci viafb_write_regx(CLE266_ModeXregs, NUM_TOTAL_CLE266_ModeXregs); 17568c2ecf20Sopenharmony_ci break; 17578c2ecf20Sopenharmony_ci 17588c2ecf20Sopenharmony_ci case UNICHROME_K400: 17598c2ecf20Sopenharmony_ci viafb_write_regx(KM400_ModeXregs, NUM_TOTAL_KM400_ModeXregs); 17608c2ecf20Sopenharmony_ci break; 17618c2ecf20Sopenharmony_ci 17628c2ecf20Sopenharmony_ci case UNICHROME_K800: 17638c2ecf20Sopenharmony_ci case UNICHROME_PM800: 17648c2ecf20Sopenharmony_ci viafb_write_regx(CN400_ModeXregs, NUM_TOTAL_CN400_ModeXregs); 17658c2ecf20Sopenharmony_ci break; 17668c2ecf20Sopenharmony_ci 17678c2ecf20Sopenharmony_ci case UNICHROME_CN700: 17688c2ecf20Sopenharmony_ci case UNICHROME_K8M890: 17698c2ecf20Sopenharmony_ci case UNICHROME_P4M890: 17708c2ecf20Sopenharmony_ci case UNICHROME_P4M900: 17718c2ecf20Sopenharmony_ci viafb_write_regx(CN700_ModeXregs, NUM_TOTAL_CN700_ModeXregs); 17728c2ecf20Sopenharmony_ci break; 17738c2ecf20Sopenharmony_ci 17748c2ecf20Sopenharmony_ci case UNICHROME_CX700: 17758c2ecf20Sopenharmony_ci case UNICHROME_VX800: 17768c2ecf20Sopenharmony_ci viafb_write_regx(CX700_ModeXregs, NUM_TOTAL_CX700_ModeXregs); 17778c2ecf20Sopenharmony_ci break; 17788c2ecf20Sopenharmony_ci 17798c2ecf20Sopenharmony_ci case UNICHROME_VX855: 17808c2ecf20Sopenharmony_ci case UNICHROME_VX900: 17818c2ecf20Sopenharmony_ci viafb_write_regx(VX855_ModeXregs, NUM_TOTAL_VX855_ModeXregs); 17828c2ecf20Sopenharmony_ci break; 17838c2ecf20Sopenharmony_ci } 17848c2ecf20Sopenharmony_ci 17858c2ecf20Sopenharmony_ci /* magic required on VX900 for correct modesetting on IGA1 */ 17868c2ecf20Sopenharmony_ci via_write_reg_mask(VIACR, 0x45, 0x00, 0x01); 17878c2ecf20Sopenharmony_ci 17888c2ecf20Sopenharmony_ci /* probably this should go to the scaling code one day */ 17898c2ecf20Sopenharmony_ci via_write_reg_mask(VIACR, 0xFD, 0, 0x80); /* VX900 hw scale on IGA2 */ 17908c2ecf20Sopenharmony_ci viafb_write_regx(scaling_parameters, ARRAY_SIZE(scaling_parameters)); 17918c2ecf20Sopenharmony_ci 17928c2ecf20Sopenharmony_ci /* Fill VPIT Parameters */ 17938c2ecf20Sopenharmony_ci /* Write Misc Register */ 17948c2ecf20Sopenharmony_ci outb(VPIT.Misc, VIA_MISC_REG_WRITE); 17958c2ecf20Sopenharmony_ci 17968c2ecf20Sopenharmony_ci /* Write Sequencer */ 17978c2ecf20Sopenharmony_ci for (i = 1; i <= StdSR; i++) 17988c2ecf20Sopenharmony_ci via_write_reg(VIASR, i, VPIT.SR[i - 1]); 17998c2ecf20Sopenharmony_ci 18008c2ecf20Sopenharmony_ci viafb_write_reg_mask(0x15, VIASR, 0xA2, 0xA2); 18018c2ecf20Sopenharmony_ci 18028c2ecf20Sopenharmony_ci /* Write Graphic Controller */ 18038c2ecf20Sopenharmony_ci for (i = 0; i < StdGR; i++) 18048c2ecf20Sopenharmony_ci via_write_reg(VIAGR, i, VPIT.GR[i]); 18058c2ecf20Sopenharmony_ci 18068c2ecf20Sopenharmony_ci /* Write Attribute Controller */ 18078c2ecf20Sopenharmony_ci for (i = 0; i < StdAR; i++) { 18088c2ecf20Sopenharmony_ci inb(VIAStatus); 18098c2ecf20Sopenharmony_ci outb(i, VIAAR); 18108c2ecf20Sopenharmony_ci outb(VPIT.AR[i], VIAAR); 18118c2ecf20Sopenharmony_ci } 18128c2ecf20Sopenharmony_ci 18138c2ecf20Sopenharmony_ci inb(VIAStatus); 18148c2ecf20Sopenharmony_ci outb(0x20, VIAAR); 18158c2ecf20Sopenharmony_ci 18168c2ecf20Sopenharmony_ci load_fix_bit_crtc_reg(); 18178c2ecf20Sopenharmony_ci} 18188c2ecf20Sopenharmony_ci 18198c2ecf20Sopenharmony_ciint viafb_setmode(void) 18208c2ecf20Sopenharmony_ci{ 18218c2ecf20Sopenharmony_ci int j, cxres = 0, cyres = 0; 18228c2ecf20Sopenharmony_ci int port; 18238c2ecf20Sopenharmony_ci u32 devices = viaparinfo->shared->iga1_devices 18248c2ecf20Sopenharmony_ci | viaparinfo->shared->iga2_devices; 18258c2ecf20Sopenharmony_ci u8 value, index, mask; 18268c2ecf20Sopenharmony_ci struct fb_var_screeninfo var2; 18278c2ecf20Sopenharmony_ci 18288c2ecf20Sopenharmony_ci device_screen_off(); 18298c2ecf20Sopenharmony_ci device_off(); 18308c2ecf20Sopenharmony_ci via_set_state(devices, VIA_STATE_OFF); 18318c2ecf20Sopenharmony_ci 18328c2ecf20Sopenharmony_ci hw_init(); 18338c2ecf20Sopenharmony_ci 18348c2ecf20Sopenharmony_ci /* Update Patch Register */ 18358c2ecf20Sopenharmony_ci 18368c2ecf20Sopenharmony_ci if ((viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266 18378c2ecf20Sopenharmony_ci || viaparinfo->chip_info->gfx_chip_name == UNICHROME_K400) 18388c2ecf20Sopenharmony_ci && viafbinfo->var.xres == 1024 && viafbinfo->var.yres == 768) { 18398c2ecf20Sopenharmony_ci for (j = 0; j < res_patch_table[0].table_length; j++) { 18408c2ecf20Sopenharmony_ci index = res_patch_table[0].io_reg_table[j].index; 18418c2ecf20Sopenharmony_ci port = res_patch_table[0].io_reg_table[j].port; 18428c2ecf20Sopenharmony_ci value = res_patch_table[0].io_reg_table[j].value; 18438c2ecf20Sopenharmony_ci mask = res_patch_table[0].io_reg_table[j].mask; 18448c2ecf20Sopenharmony_ci viafb_write_reg_mask(index, port, value, mask); 18458c2ecf20Sopenharmony_ci } 18468c2ecf20Sopenharmony_ci } 18478c2ecf20Sopenharmony_ci 18488c2ecf20Sopenharmony_ci via_set_primary_pitch(viafbinfo->fix.line_length); 18498c2ecf20Sopenharmony_ci via_set_secondary_pitch(viafb_dual_fb ? viafbinfo1->fix.line_length 18508c2ecf20Sopenharmony_ci : viafbinfo->fix.line_length); 18518c2ecf20Sopenharmony_ci via_set_primary_color_depth(viaparinfo->depth); 18528c2ecf20Sopenharmony_ci via_set_secondary_color_depth(viafb_dual_fb ? viaparinfo1->depth 18538c2ecf20Sopenharmony_ci : viaparinfo->depth); 18548c2ecf20Sopenharmony_ci via_set_source(viaparinfo->shared->iga1_devices, IGA1); 18558c2ecf20Sopenharmony_ci via_set_source(viaparinfo->shared->iga2_devices, IGA2); 18568c2ecf20Sopenharmony_ci if (viaparinfo->shared->iga2_devices) 18578c2ecf20Sopenharmony_ci enable_second_display_channel(); 18588c2ecf20Sopenharmony_ci else 18598c2ecf20Sopenharmony_ci disable_second_display_channel(); 18608c2ecf20Sopenharmony_ci 18618c2ecf20Sopenharmony_ci /* Update Refresh Rate Setting */ 18628c2ecf20Sopenharmony_ci 18638c2ecf20Sopenharmony_ci /* Clear On Screen */ 18648c2ecf20Sopenharmony_ci 18658c2ecf20Sopenharmony_ci if (viafb_dual_fb) { 18668c2ecf20Sopenharmony_ci var2 = viafbinfo1->var; 18678c2ecf20Sopenharmony_ci } else if (viafb_SAMM_ON) { 18688c2ecf20Sopenharmony_ci viafb_fill_var_timing_info(&var2, viafb_get_best_mode( 18698c2ecf20Sopenharmony_ci viafb_second_xres, viafb_second_yres, viafb_refresh1)); 18708c2ecf20Sopenharmony_ci cxres = viafbinfo->var.xres; 18718c2ecf20Sopenharmony_ci cyres = viafbinfo->var.yres; 18728c2ecf20Sopenharmony_ci var2.bits_per_pixel = viafbinfo->var.bits_per_pixel; 18738c2ecf20Sopenharmony_ci } 18748c2ecf20Sopenharmony_ci 18758c2ecf20Sopenharmony_ci /* CRT set mode */ 18768c2ecf20Sopenharmony_ci if (viafb_CRT_ON) { 18778c2ecf20Sopenharmony_ci if (viaparinfo->shared->iga2_devices & VIA_CRT 18788c2ecf20Sopenharmony_ci && viafb_SAMM_ON) 18798c2ecf20Sopenharmony_ci viafb_fill_crtc_timing(&var2, cxres, cyres, IGA2); 18808c2ecf20Sopenharmony_ci else 18818c2ecf20Sopenharmony_ci viafb_fill_crtc_timing(&viafbinfo->var, 0, 0, 18828c2ecf20Sopenharmony_ci (viaparinfo->shared->iga1_devices & VIA_CRT) 18838c2ecf20Sopenharmony_ci ? IGA1 : IGA2); 18848c2ecf20Sopenharmony_ci 18858c2ecf20Sopenharmony_ci /* Patch if set_hres is not 8 alignment (1366) to viafb_setmode 18868c2ecf20Sopenharmony_ci to 8 alignment (1368),there is several pixels (2 pixels) 18878c2ecf20Sopenharmony_ci on right side of screen. */ 18888c2ecf20Sopenharmony_ci if (viafbinfo->var.xres % 8) { 18898c2ecf20Sopenharmony_ci viafb_unlock_crt(); 18908c2ecf20Sopenharmony_ci viafb_write_reg(CR02, VIACR, 18918c2ecf20Sopenharmony_ci viafb_read_reg(VIACR, CR02) - 1); 18928c2ecf20Sopenharmony_ci viafb_lock_crt(); 18938c2ecf20Sopenharmony_ci } 18948c2ecf20Sopenharmony_ci } 18958c2ecf20Sopenharmony_ci 18968c2ecf20Sopenharmony_ci if (viafb_DVI_ON) { 18978c2ecf20Sopenharmony_ci if (viaparinfo->shared->tmds_setting_info.iga_path == IGA2 18988c2ecf20Sopenharmony_ci && viafb_SAMM_ON) 18998c2ecf20Sopenharmony_ci viafb_dvi_set_mode(&var2, cxres, cyres, IGA2); 19008c2ecf20Sopenharmony_ci else 19018c2ecf20Sopenharmony_ci viafb_dvi_set_mode(&viafbinfo->var, 0, 0, 19028c2ecf20Sopenharmony_ci viaparinfo->tmds_setting_info->iga_path); 19038c2ecf20Sopenharmony_ci } 19048c2ecf20Sopenharmony_ci 19058c2ecf20Sopenharmony_ci if (viafb_LCD_ON) { 19068c2ecf20Sopenharmony_ci if (viafb_SAMM_ON && 19078c2ecf20Sopenharmony_ci (viaparinfo->lvds_setting_info->iga_path == IGA2)) { 19088c2ecf20Sopenharmony_ci viafb_lcd_set_mode(&var2, cxres, cyres, 19098c2ecf20Sopenharmony_ci viaparinfo->lvds_setting_info, 19108c2ecf20Sopenharmony_ci &viaparinfo->chip_info->lvds_chip_info); 19118c2ecf20Sopenharmony_ci } else { 19128c2ecf20Sopenharmony_ci /* IGA1 doesn't have LCD scaling, so set it center. */ 19138c2ecf20Sopenharmony_ci if (viaparinfo->lvds_setting_info->iga_path == IGA1) { 19148c2ecf20Sopenharmony_ci viaparinfo->lvds_setting_info->display_method = 19158c2ecf20Sopenharmony_ci LCD_CENTERING; 19168c2ecf20Sopenharmony_ci } 19178c2ecf20Sopenharmony_ci viafb_lcd_set_mode(&viafbinfo->var, 0, 0, 19188c2ecf20Sopenharmony_ci viaparinfo->lvds_setting_info, 19198c2ecf20Sopenharmony_ci &viaparinfo->chip_info->lvds_chip_info); 19208c2ecf20Sopenharmony_ci } 19218c2ecf20Sopenharmony_ci } 19228c2ecf20Sopenharmony_ci if (viafb_LCD2_ON) { 19238c2ecf20Sopenharmony_ci if (viafb_SAMM_ON && 19248c2ecf20Sopenharmony_ci (viaparinfo->lvds_setting_info2->iga_path == IGA2)) { 19258c2ecf20Sopenharmony_ci viafb_lcd_set_mode(&var2, cxres, cyres, 19268c2ecf20Sopenharmony_ci viaparinfo->lvds_setting_info2, 19278c2ecf20Sopenharmony_ci &viaparinfo->chip_info->lvds_chip_info2); 19288c2ecf20Sopenharmony_ci } else { 19298c2ecf20Sopenharmony_ci /* IGA1 doesn't have LCD scaling, so set it center. */ 19308c2ecf20Sopenharmony_ci if (viaparinfo->lvds_setting_info2->iga_path == IGA1) { 19318c2ecf20Sopenharmony_ci viaparinfo->lvds_setting_info2->display_method = 19328c2ecf20Sopenharmony_ci LCD_CENTERING; 19338c2ecf20Sopenharmony_ci } 19348c2ecf20Sopenharmony_ci viafb_lcd_set_mode(&viafbinfo->var, 0, 0, 19358c2ecf20Sopenharmony_ci viaparinfo->lvds_setting_info2, 19368c2ecf20Sopenharmony_ci &viaparinfo->chip_info->lvds_chip_info2); 19378c2ecf20Sopenharmony_ci } 19388c2ecf20Sopenharmony_ci } 19398c2ecf20Sopenharmony_ci 19408c2ecf20Sopenharmony_ci if ((viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700) 19418c2ecf20Sopenharmony_ci && (viafb_LCD_ON || viafb_DVI_ON)) 19428c2ecf20Sopenharmony_ci set_display_channel(); 19438c2ecf20Sopenharmony_ci 19448c2ecf20Sopenharmony_ci /* If set mode normally, save resolution information for hot-plug . */ 19458c2ecf20Sopenharmony_ci if (!viafb_hotplug) { 19468c2ecf20Sopenharmony_ci viafb_hotplug_Xres = viafbinfo->var.xres; 19478c2ecf20Sopenharmony_ci viafb_hotplug_Yres = viafbinfo->var.yres; 19488c2ecf20Sopenharmony_ci viafb_hotplug_bpp = viafbinfo->var.bits_per_pixel; 19498c2ecf20Sopenharmony_ci viafb_hotplug_refresh = viafb_refresh; 19508c2ecf20Sopenharmony_ci 19518c2ecf20Sopenharmony_ci if (viafb_DVI_ON) 19528c2ecf20Sopenharmony_ci viafb_DeviceStatus = DVI_Device; 19538c2ecf20Sopenharmony_ci else 19548c2ecf20Sopenharmony_ci viafb_DeviceStatus = CRT_Device; 19558c2ecf20Sopenharmony_ci } 19568c2ecf20Sopenharmony_ci device_on(); 19578c2ecf20Sopenharmony_ci if (!viafb_SAMM_ON) 19588c2ecf20Sopenharmony_ci via_set_sync_polarity(devices, get_sync(&viafbinfo->var)); 19598c2ecf20Sopenharmony_ci else { 19608c2ecf20Sopenharmony_ci via_set_sync_polarity(viaparinfo->shared->iga1_devices, 19618c2ecf20Sopenharmony_ci get_sync(&viafbinfo->var)); 19628c2ecf20Sopenharmony_ci via_set_sync_polarity(viaparinfo->shared->iga2_devices, 19638c2ecf20Sopenharmony_ci get_sync(&var2)); 19648c2ecf20Sopenharmony_ci } 19658c2ecf20Sopenharmony_ci 19668c2ecf20Sopenharmony_ci clock.set_engine_pll_state(VIA_STATE_ON); 19678c2ecf20Sopenharmony_ci clock.set_primary_clock_source(VIA_CLKSRC_X1, true); 19688c2ecf20Sopenharmony_ci clock.set_secondary_clock_source(VIA_CLKSRC_X1, true); 19698c2ecf20Sopenharmony_ci 19708c2ecf20Sopenharmony_ci#ifdef CONFIG_FB_VIA_X_COMPATIBILITY 19718c2ecf20Sopenharmony_ci clock.set_primary_pll_state(VIA_STATE_ON); 19728c2ecf20Sopenharmony_ci clock.set_primary_clock_state(VIA_STATE_ON); 19738c2ecf20Sopenharmony_ci clock.set_secondary_pll_state(VIA_STATE_ON); 19748c2ecf20Sopenharmony_ci clock.set_secondary_clock_state(VIA_STATE_ON); 19758c2ecf20Sopenharmony_ci#else 19768c2ecf20Sopenharmony_ci if (viaparinfo->shared->iga1_devices) { 19778c2ecf20Sopenharmony_ci clock.set_primary_pll_state(VIA_STATE_ON); 19788c2ecf20Sopenharmony_ci clock.set_primary_clock_state(VIA_STATE_ON); 19798c2ecf20Sopenharmony_ci } else { 19808c2ecf20Sopenharmony_ci clock.set_primary_pll_state(VIA_STATE_OFF); 19818c2ecf20Sopenharmony_ci clock.set_primary_clock_state(VIA_STATE_OFF); 19828c2ecf20Sopenharmony_ci } 19838c2ecf20Sopenharmony_ci 19848c2ecf20Sopenharmony_ci if (viaparinfo->shared->iga2_devices) { 19858c2ecf20Sopenharmony_ci clock.set_secondary_pll_state(VIA_STATE_ON); 19868c2ecf20Sopenharmony_ci clock.set_secondary_clock_state(VIA_STATE_ON); 19878c2ecf20Sopenharmony_ci } else { 19888c2ecf20Sopenharmony_ci clock.set_secondary_pll_state(VIA_STATE_OFF); 19898c2ecf20Sopenharmony_ci clock.set_secondary_clock_state(VIA_STATE_OFF); 19908c2ecf20Sopenharmony_ci } 19918c2ecf20Sopenharmony_ci#endif /*CONFIG_FB_VIA_X_COMPATIBILITY*/ 19928c2ecf20Sopenharmony_ci 19938c2ecf20Sopenharmony_ci via_set_state(devices, VIA_STATE_ON); 19948c2ecf20Sopenharmony_ci device_screen_on(); 19958c2ecf20Sopenharmony_ci return 1; 19968c2ecf20Sopenharmony_ci} 19978c2ecf20Sopenharmony_ci 19988c2ecf20Sopenharmony_ciint viafb_get_refresh(int hres, int vres, u32 long_refresh) 19998c2ecf20Sopenharmony_ci{ 20008c2ecf20Sopenharmony_ci const struct fb_videomode *best; 20018c2ecf20Sopenharmony_ci 20028c2ecf20Sopenharmony_ci best = viafb_get_best_mode(hres, vres, long_refresh); 20038c2ecf20Sopenharmony_ci if (!best) 20048c2ecf20Sopenharmony_ci return 60; 20058c2ecf20Sopenharmony_ci 20068c2ecf20Sopenharmony_ci if (abs(best->refresh - long_refresh) > 3) { 20078c2ecf20Sopenharmony_ci if (hres == 1200 && vres == 900) 20088c2ecf20Sopenharmony_ci return 49; /* OLPC DCON only supports 50 Hz */ 20098c2ecf20Sopenharmony_ci else 20108c2ecf20Sopenharmony_ci return 60; 20118c2ecf20Sopenharmony_ci } 20128c2ecf20Sopenharmony_ci 20138c2ecf20Sopenharmony_ci return best->refresh; 20148c2ecf20Sopenharmony_ci} 20158c2ecf20Sopenharmony_ci 20168c2ecf20Sopenharmony_cistatic void device_off(void) 20178c2ecf20Sopenharmony_ci{ 20188c2ecf20Sopenharmony_ci viafb_dvi_disable(); 20198c2ecf20Sopenharmony_ci viafb_lcd_disable(); 20208c2ecf20Sopenharmony_ci} 20218c2ecf20Sopenharmony_ci 20228c2ecf20Sopenharmony_cistatic void device_on(void) 20238c2ecf20Sopenharmony_ci{ 20248c2ecf20Sopenharmony_ci if (viafb_DVI_ON == 1) 20258c2ecf20Sopenharmony_ci viafb_dvi_enable(); 20268c2ecf20Sopenharmony_ci if (viafb_LCD_ON == 1) 20278c2ecf20Sopenharmony_ci viafb_lcd_enable(); 20288c2ecf20Sopenharmony_ci} 20298c2ecf20Sopenharmony_ci 20308c2ecf20Sopenharmony_cistatic void enable_second_display_channel(void) 20318c2ecf20Sopenharmony_ci{ 20328c2ecf20Sopenharmony_ci /* to enable second display channel. */ 20338c2ecf20Sopenharmony_ci viafb_write_reg_mask(CR6A, VIACR, 0x00, BIT6); 20348c2ecf20Sopenharmony_ci viafb_write_reg_mask(CR6A, VIACR, BIT7, BIT7); 20358c2ecf20Sopenharmony_ci viafb_write_reg_mask(CR6A, VIACR, BIT6, BIT6); 20368c2ecf20Sopenharmony_ci} 20378c2ecf20Sopenharmony_ci 20388c2ecf20Sopenharmony_cistatic void disable_second_display_channel(void) 20398c2ecf20Sopenharmony_ci{ 20408c2ecf20Sopenharmony_ci /* to disable second display channel. */ 20418c2ecf20Sopenharmony_ci viafb_write_reg_mask(CR6A, VIACR, 0x00, BIT6); 20428c2ecf20Sopenharmony_ci viafb_write_reg_mask(CR6A, VIACR, 0x00, BIT7); 20438c2ecf20Sopenharmony_ci viafb_write_reg_mask(CR6A, VIACR, BIT6, BIT6); 20448c2ecf20Sopenharmony_ci} 20458c2ecf20Sopenharmony_ci 20468c2ecf20Sopenharmony_civoid viafb_set_dpa_gfx(int output_interface, struct GFX_DPA_SETTING\ 20478c2ecf20Sopenharmony_ci *p_gfx_dpa_setting) 20488c2ecf20Sopenharmony_ci{ 20498c2ecf20Sopenharmony_ci switch (output_interface) { 20508c2ecf20Sopenharmony_ci case INTERFACE_DVP0: 20518c2ecf20Sopenharmony_ci { 20528c2ecf20Sopenharmony_ci /* DVP0 Clock Polarity and Adjust: */ 20538c2ecf20Sopenharmony_ci viafb_write_reg_mask(CR96, VIACR, 20548c2ecf20Sopenharmony_ci p_gfx_dpa_setting->DVP0, 0x0F); 20558c2ecf20Sopenharmony_ci 20568c2ecf20Sopenharmony_ci /* DVP0 Clock and Data Pads Driving: */ 20578c2ecf20Sopenharmony_ci viafb_write_reg_mask(SR1E, VIASR, 20588c2ecf20Sopenharmony_ci p_gfx_dpa_setting->DVP0ClockDri_S, BIT2); 20598c2ecf20Sopenharmony_ci viafb_write_reg_mask(SR2A, VIASR, 20608c2ecf20Sopenharmony_ci p_gfx_dpa_setting->DVP0ClockDri_S1, 20618c2ecf20Sopenharmony_ci BIT4); 20628c2ecf20Sopenharmony_ci viafb_write_reg_mask(SR1B, VIASR, 20638c2ecf20Sopenharmony_ci p_gfx_dpa_setting->DVP0DataDri_S, BIT1); 20648c2ecf20Sopenharmony_ci viafb_write_reg_mask(SR2A, VIASR, 20658c2ecf20Sopenharmony_ci p_gfx_dpa_setting->DVP0DataDri_S1, BIT5); 20668c2ecf20Sopenharmony_ci break; 20678c2ecf20Sopenharmony_ci } 20688c2ecf20Sopenharmony_ci 20698c2ecf20Sopenharmony_ci case INTERFACE_DVP1: 20708c2ecf20Sopenharmony_ci { 20718c2ecf20Sopenharmony_ci /* DVP1 Clock Polarity and Adjust: */ 20728c2ecf20Sopenharmony_ci viafb_write_reg_mask(CR9B, VIACR, 20738c2ecf20Sopenharmony_ci p_gfx_dpa_setting->DVP1, 0x0F); 20748c2ecf20Sopenharmony_ci 20758c2ecf20Sopenharmony_ci /* DVP1 Clock and Data Pads Driving: */ 20768c2ecf20Sopenharmony_ci viafb_write_reg_mask(SR65, VIASR, 20778c2ecf20Sopenharmony_ci p_gfx_dpa_setting->DVP1Driving, 0x0F); 20788c2ecf20Sopenharmony_ci break; 20798c2ecf20Sopenharmony_ci } 20808c2ecf20Sopenharmony_ci 20818c2ecf20Sopenharmony_ci case INTERFACE_DFP_HIGH: 20828c2ecf20Sopenharmony_ci { 20838c2ecf20Sopenharmony_ci viafb_write_reg_mask(CR97, VIACR, 20848c2ecf20Sopenharmony_ci p_gfx_dpa_setting->DFPHigh, 0x0F); 20858c2ecf20Sopenharmony_ci break; 20868c2ecf20Sopenharmony_ci } 20878c2ecf20Sopenharmony_ci 20888c2ecf20Sopenharmony_ci case INTERFACE_DFP_LOW: 20898c2ecf20Sopenharmony_ci { 20908c2ecf20Sopenharmony_ci viafb_write_reg_mask(CR99, VIACR, 20918c2ecf20Sopenharmony_ci p_gfx_dpa_setting->DFPLow, 0x0F); 20928c2ecf20Sopenharmony_ci break; 20938c2ecf20Sopenharmony_ci } 20948c2ecf20Sopenharmony_ci 20958c2ecf20Sopenharmony_ci case INTERFACE_DFP: 20968c2ecf20Sopenharmony_ci { 20978c2ecf20Sopenharmony_ci viafb_write_reg_mask(CR97, VIACR, 20988c2ecf20Sopenharmony_ci p_gfx_dpa_setting->DFPHigh, 0x0F); 20998c2ecf20Sopenharmony_ci viafb_write_reg_mask(CR99, VIACR, 21008c2ecf20Sopenharmony_ci p_gfx_dpa_setting->DFPLow, 0x0F); 21018c2ecf20Sopenharmony_ci break; 21028c2ecf20Sopenharmony_ci } 21038c2ecf20Sopenharmony_ci } 21048c2ecf20Sopenharmony_ci} 21058c2ecf20Sopenharmony_ci 21068c2ecf20Sopenharmony_civoid viafb_fill_var_timing_info(struct fb_var_screeninfo *var, 21078c2ecf20Sopenharmony_ci const struct fb_videomode *mode) 21088c2ecf20Sopenharmony_ci{ 21098c2ecf20Sopenharmony_ci var->pixclock = mode->pixclock; 21108c2ecf20Sopenharmony_ci var->xres = mode->xres; 21118c2ecf20Sopenharmony_ci var->yres = mode->yres; 21128c2ecf20Sopenharmony_ci var->left_margin = mode->left_margin; 21138c2ecf20Sopenharmony_ci var->right_margin = mode->right_margin; 21148c2ecf20Sopenharmony_ci var->hsync_len = mode->hsync_len; 21158c2ecf20Sopenharmony_ci var->upper_margin = mode->upper_margin; 21168c2ecf20Sopenharmony_ci var->lower_margin = mode->lower_margin; 21178c2ecf20Sopenharmony_ci var->vsync_len = mode->vsync_len; 21188c2ecf20Sopenharmony_ci var->sync = mode->sync; 21198c2ecf20Sopenharmony_ci} 2120