18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later 28c2ecf20Sopenharmony_ci/* 38c2ecf20Sopenharmony_ci * linux/drivers/video/mmp/hw/mmp_ctrl.c 48c2ecf20Sopenharmony_ci * Marvell MMP series Display Controller support 58c2ecf20Sopenharmony_ci * 68c2ecf20Sopenharmony_ci * Copyright (C) 2012 Marvell Technology Group Ltd. 78c2ecf20Sopenharmony_ci * Authors: Guoqing Li <ligq@marvell.com> 88c2ecf20Sopenharmony_ci * Lisa Du <cldu@marvell.com> 98c2ecf20Sopenharmony_ci * Zhou Zhu <zzhu3@marvell.com> 108c2ecf20Sopenharmony_ci */ 118c2ecf20Sopenharmony_ci#include <linux/module.h> 128c2ecf20Sopenharmony_ci#include <linux/moduleparam.h> 138c2ecf20Sopenharmony_ci#include <linux/kernel.h> 148c2ecf20Sopenharmony_ci#include <linux/errno.h> 158c2ecf20Sopenharmony_ci#include <linux/string.h> 168c2ecf20Sopenharmony_ci#include <linux/interrupt.h> 178c2ecf20Sopenharmony_ci#include <linux/slab.h> 188c2ecf20Sopenharmony_ci#include <linux/delay.h> 198c2ecf20Sopenharmony_ci#include <linux/platform_device.h> 208c2ecf20Sopenharmony_ci#include <linux/dma-mapping.h> 218c2ecf20Sopenharmony_ci#include <linux/clk.h> 228c2ecf20Sopenharmony_ci#include <linux/err.h> 238c2ecf20Sopenharmony_ci#include <linux/vmalloc.h> 248c2ecf20Sopenharmony_ci#include <linux/uaccess.h> 258c2ecf20Sopenharmony_ci#include <linux/kthread.h> 268c2ecf20Sopenharmony_ci#include <linux/io.h> 278c2ecf20Sopenharmony_ci 288c2ecf20Sopenharmony_ci#include "mmp_ctrl.h" 298c2ecf20Sopenharmony_ci 308c2ecf20Sopenharmony_cistatic irqreturn_t ctrl_handle_irq(int irq, void *dev_id) 318c2ecf20Sopenharmony_ci{ 328c2ecf20Sopenharmony_ci struct mmphw_ctrl *ctrl = (struct mmphw_ctrl *)dev_id; 338c2ecf20Sopenharmony_ci u32 isr, imask, tmp; 348c2ecf20Sopenharmony_ci 358c2ecf20Sopenharmony_ci isr = readl_relaxed(ctrl->reg_base + SPU_IRQ_ISR); 368c2ecf20Sopenharmony_ci imask = readl_relaxed(ctrl->reg_base + SPU_IRQ_ENA); 378c2ecf20Sopenharmony_ci 388c2ecf20Sopenharmony_ci do { 398c2ecf20Sopenharmony_ci /* clear clock only */ 408c2ecf20Sopenharmony_ci tmp = readl_relaxed(ctrl->reg_base + SPU_IRQ_ISR); 418c2ecf20Sopenharmony_ci if (tmp & isr) 428c2ecf20Sopenharmony_ci writel_relaxed(~isr, ctrl->reg_base + SPU_IRQ_ISR); 438c2ecf20Sopenharmony_ci } while ((isr = readl_relaxed(ctrl->reg_base + SPU_IRQ_ISR)) & imask); 448c2ecf20Sopenharmony_ci 458c2ecf20Sopenharmony_ci return IRQ_HANDLED; 468c2ecf20Sopenharmony_ci} 478c2ecf20Sopenharmony_ci 488c2ecf20Sopenharmony_cistatic u32 fmt_to_reg(struct mmp_overlay *overlay, int pix_fmt) 498c2ecf20Sopenharmony_ci{ 508c2ecf20Sopenharmony_ci u32 rbswap = 0, uvswap = 0, yuvswap = 0, 518c2ecf20Sopenharmony_ci csc_en = 0, val = 0, 528c2ecf20Sopenharmony_ci vid = overlay_is_vid(overlay); 538c2ecf20Sopenharmony_ci 548c2ecf20Sopenharmony_ci switch (pix_fmt) { 558c2ecf20Sopenharmony_ci case PIXFMT_RGB565: 568c2ecf20Sopenharmony_ci case PIXFMT_RGB1555: 578c2ecf20Sopenharmony_ci case PIXFMT_RGB888PACK: 588c2ecf20Sopenharmony_ci case PIXFMT_RGB888UNPACK: 598c2ecf20Sopenharmony_ci case PIXFMT_RGBA888: 608c2ecf20Sopenharmony_ci rbswap = 1; 618c2ecf20Sopenharmony_ci break; 628c2ecf20Sopenharmony_ci case PIXFMT_VYUY: 638c2ecf20Sopenharmony_ci case PIXFMT_YVU422P: 648c2ecf20Sopenharmony_ci case PIXFMT_YVU420P: 658c2ecf20Sopenharmony_ci uvswap = 1; 668c2ecf20Sopenharmony_ci break; 678c2ecf20Sopenharmony_ci case PIXFMT_YUYV: 688c2ecf20Sopenharmony_ci yuvswap = 1; 698c2ecf20Sopenharmony_ci break; 708c2ecf20Sopenharmony_ci default: 718c2ecf20Sopenharmony_ci break; 728c2ecf20Sopenharmony_ci } 738c2ecf20Sopenharmony_ci 748c2ecf20Sopenharmony_ci switch (pix_fmt) { 758c2ecf20Sopenharmony_ci case PIXFMT_RGB565: 768c2ecf20Sopenharmony_ci case PIXFMT_BGR565: 778c2ecf20Sopenharmony_ci break; 788c2ecf20Sopenharmony_ci case PIXFMT_RGB1555: 798c2ecf20Sopenharmony_ci case PIXFMT_BGR1555: 808c2ecf20Sopenharmony_ci val = 0x1; 818c2ecf20Sopenharmony_ci break; 828c2ecf20Sopenharmony_ci case PIXFMT_RGB888PACK: 838c2ecf20Sopenharmony_ci case PIXFMT_BGR888PACK: 848c2ecf20Sopenharmony_ci val = 0x2; 858c2ecf20Sopenharmony_ci break; 868c2ecf20Sopenharmony_ci case PIXFMT_RGB888UNPACK: 878c2ecf20Sopenharmony_ci case PIXFMT_BGR888UNPACK: 888c2ecf20Sopenharmony_ci val = 0x3; 898c2ecf20Sopenharmony_ci break; 908c2ecf20Sopenharmony_ci case PIXFMT_RGBA888: 918c2ecf20Sopenharmony_ci case PIXFMT_BGRA888: 928c2ecf20Sopenharmony_ci val = 0x4; 938c2ecf20Sopenharmony_ci break; 948c2ecf20Sopenharmony_ci case PIXFMT_UYVY: 958c2ecf20Sopenharmony_ci case PIXFMT_VYUY: 968c2ecf20Sopenharmony_ci case PIXFMT_YUYV: 978c2ecf20Sopenharmony_ci val = 0x5; 988c2ecf20Sopenharmony_ci csc_en = 1; 998c2ecf20Sopenharmony_ci break; 1008c2ecf20Sopenharmony_ci case PIXFMT_YUV422P: 1018c2ecf20Sopenharmony_ci case PIXFMT_YVU422P: 1028c2ecf20Sopenharmony_ci val = 0x6; 1038c2ecf20Sopenharmony_ci csc_en = 1; 1048c2ecf20Sopenharmony_ci break; 1058c2ecf20Sopenharmony_ci case PIXFMT_YUV420P: 1068c2ecf20Sopenharmony_ci case PIXFMT_YVU420P: 1078c2ecf20Sopenharmony_ci val = 0x7; 1088c2ecf20Sopenharmony_ci csc_en = 1; 1098c2ecf20Sopenharmony_ci break; 1108c2ecf20Sopenharmony_ci default: 1118c2ecf20Sopenharmony_ci break; 1128c2ecf20Sopenharmony_ci } 1138c2ecf20Sopenharmony_ci 1148c2ecf20Sopenharmony_ci return (dma_palette(0) | dma_fmt(vid, val) | 1158c2ecf20Sopenharmony_ci dma_swaprb(vid, rbswap) | dma_swapuv(vid, uvswap) | 1168c2ecf20Sopenharmony_ci dma_swapyuv(vid, yuvswap) | dma_csc(vid, csc_en)); 1178c2ecf20Sopenharmony_ci} 1188c2ecf20Sopenharmony_ci 1198c2ecf20Sopenharmony_cistatic void dmafetch_set_fmt(struct mmp_overlay *overlay) 1208c2ecf20Sopenharmony_ci{ 1218c2ecf20Sopenharmony_ci u32 tmp; 1228c2ecf20Sopenharmony_ci struct mmp_path *path = overlay->path; 1238c2ecf20Sopenharmony_ci tmp = readl_relaxed(ctrl_regs(path) + dma_ctrl(0, path->id)); 1248c2ecf20Sopenharmony_ci tmp &= ~dma_mask(overlay_is_vid(overlay)); 1258c2ecf20Sopenharmony_ci tmp |= fmt_to_reg(overlay, overlay->win.pix_fmt); 1268c2ecf20Sopenharmony_ci writel_relaxed(tmp, ctrl_regs(path) + dma_ctrl(0, path->id)); 1278c2ecf20Sopenharmony_ci} 1288c2ecf20Sopenharmony_ci 1298c2ecf20Sopenharmony_cistatic void overlay_set_win(struct mmp_overlay *overlay, struct mmp_win *win) 1308c2ecf20Sopenharmony_ci{ 1318c2ecf20Sopenharmony_ci struct lcd_regs *regs = path_regs(overlay->path); 1328c2ecf20Sopenharmony_ci 1338c2ecf20Sopenharmony_ci /* assert win supported */ 1348c2ecf20Sopenharmony_ci memcpy(&overlay->win, win, sizeof(struct mmp_win)); 1358c2ecf20Sopenharmony_ci 1368c2ecf20Sopenharmony_ci mutex_lock(&overlay->access_ok); 1378c2ecf20Sopenharmony_ci 1388c2ecf20Sopenharmony_ci if (overlay_is_vid(overlay)) { 1398c2ecf20Sopenharmony_ci writel_relaxed(win->pitch[0], 1408c2ecf20Sopenharmony_ci (void __iomem *)®s->v_pitch_yc); 1418c2ecf20Sopenharmony_ci writel_relaxed(win->pitch[2] << 16 | win->pitch[1], 1428c2ecf20Sopenharmony_ci (void __iomem *)®s->v_pitch_uv); 1438c2ecf20Sopenharmony_ci 1448c2ecf20Sopenharmony_ci writel_relaxed((win->ysrc << 16) | win->xsrc, 1458c2ecf20Sopenharmony_ci (void __iomem *)®s->v_size); 1468c2ecf20Sopenharmony_ci writel_relaxed((win->ydst << 16) | win->xdst, 1478c2ecf20Sopenharmony_ci (void __iomem *)®s->v_size_z); 1488c2ecf20Sopenharmony_ci writel_relaxed(win->ypos << 16 | win->xpos, 1498c2ecf20Sopenharmony_ci (void __iomem *)®s->v_start); 1508c2ecf20Sopenharmony_ci } else { 1518c2ecf20Sopenharmony_ci writel_relaxed(win->pitch[0], (void __iomem *)®s->g_pitch); 1528c2ecf20Sopenharmony_ci 1538c2ecf20Sopenharmony_ci writel_relaxed((win->ysrc << 16) | win->xsrc, 1548c2ecf20Sopenharmony_ci (void __iomem *)®s->g_size); 1558c2ecf20Sopenharmony_ci writel_relaxed((win->ydst << 16) | win->xdst, 1568c2ecf20Sopenharmony_ci (void __iomem *)®s->g_size_z); 1578c2ecf20Sopenharmony_ci writel_relaxed(win->ypos << 16 | win->xpos, 1588c2ecf20Sopenharmony_ci (void __iomem *)®s->g_start); 1598c2ecf20Sopenharmony_ci } 1608c2ecf20Sopenharmony_ci 1618c2ecf20Sopenharmony_ci dmafetch_set_fmt(overlay); 1628c2ecf20Sopenharmony_ci mutex_unlock(&overlay->access_ok); 1638c2ecf20Sopenharmony_ci} 1648c2ecf20Sopenharmony_ci 1658c2ecf20Sopenharmony_cistatic void dmafetch_onoff(struct mmp_overlay *overlay, int on) 1668c2ecf20Sopenharmony_ci{ 1678c2ecf20Sopenharmony_ci u32 mask = overlay_is_vid(overlay) ? CFG_DMA_ENA_MASK : 1688c2ecf20Sopenharmony_ci CFG_GRA_ENA_MASK; 1698c2ecf20Sopenharmony_ci u32 enable = overlay_is_vid(overlay) ? CFG_DMA_ENA(1) : CFG_GRA_ENA(1); 1708c2ecf20Sopenharmony_ci u32 tmp; 1718c2ecf20Sopenharmony_ci struct mmp_path *path = overlay->path; 1728c2ecf20Sopenharmony_ci 1738c2ecf20Sopenharmony_ci mutex_lock(&overlay->access_ok); 1748c2ecf20Sopenharmony_ci tmp = readl_relaxed(ctrl_regs(path) + dma_ctrl(0, path->id)); 1758c2ecf20Sopenharmony_ci tmp &= ~mask; 1768c2ecf20Sopenharmony_ci tmp |= (on ? enable : 0); 1778c2ecf20Sopenharmony_ci writel(tmp, ctrl_regs(path) + dma_ctrl(0, path->id)); 1788c2ecf20Sopenharmony_ci mutex_unlock(&overlay->access_ok); 1798c2ecf20Sopenharmony_ci} 1808c2ecf20Sopenharmony_ci 1818c2ecf20Sopenharmony_cistatic void path_enabledisable(struct mmp_path *path, int on) 1828c2ecf20Sopenharmony_ci{ 1838c2ecf20Sopenharmony_ci u32 tmp; 1848c2ecf20Sopenharmony_ci mutex_lock(&path->access_ok); 1858c2ecf20Sopenharmony_ci tmp = readl_relaxed(ctrl_regs(path) + LCD_SCLK(path)); 1868c2ecf20Sopenharmony_ci if (on) 1878c2ecf20Sopenharmony_ci tmp &= ~SCLK_DISABLE; 1888c2ecf20Sopenharmony_ci else 1898c2ecf20Sopenharmony_ci tmp |= SCLK_DISABLE; 1908c2ecf20Sopenharmony_ci writel_relaxed(tmp, ctrl_regs(path) + LCD_SCLK(path)); 1918c2ecf20Sopenharmony_ci mutex_unlock(&path->access_ok); 1928c2ecf20Sopenharmony_ci} 1938c2ecf20Sopenharmony_ci 1948c2ecf20Sopenharmony_cistatic void path_onoff(struct mmp_path *path, int on) 1958c2ecf20Sopenharmony_ci{ 1968c2ecf20Sopenharmony_ci if (path->status == on) { 1978c2ecf20Sopenharmony_ci dev_info(path->dev, "path %s is already %s\n", 1988c2ecf20Sopenharmony_ci path->name, stat_name(path->status)); 1998c2ecf20Sopenharmony_ci return; 2008c2ecf20Sopenharmony_ci } 2018c2ecf20Sopenharmony_ci 2028c2ecf20Sopenharmony_ci if (on) { 2038c2ecf20Sopenharmony_ci path_enabledisable(path, 1); 2048c2ecf20Sopenharmony_ci 2058c2ecf20Sopenharmony_ci if (path->panel && path->panel->set_onoff) 2068c2ecf20Sopenharmony_ci path->panel->set_onoff(path->panel, 1); 2078c2ecf20Sopenharmony_ci } else { 2088c2ecf20Sopenharmony_ci if (path->panel && path->panel->set_onoff) 2098c2ecf20Sopenharmony_ci path->panel->set_onoff(path->panel, 0); 2108c2ecf20Sopenharmony_ci 2118c2ecf20Sopenharmony_ci path_enabledisable(path, 0); 2128c2ecf20Sopenharmony_ci } 2138c2ecf20Sopenharmony_ci path->status = on; 2148c2ecf20Sopenharmony_ci} 2158c2ecf20Sopenharmony_ci 2168c2ecf20Sopenharmony_cistatic void overlay_set_onoff(struct mmp_overlay *overlay, int on) 2178c2ecf20Sopenharmony_ci{ 2188c2ecf20Sopenharmony_ci if (overlay->status == on) { 2198c2ecf20Sopenharmony_ci dev_info(overlay_to_ctrl(overlay)->dev, "overlay %s is already %s\n", 2208c2ecf20Sopenharmony_ci overlay->path->name, stat_name(overlay->status)); 2218c2ecf20Sopenharmony_ci return; 2228c2ecf20Sopenharmony_ci } 2238c2ecf20Sopenharmony_ci overlay->status = on; 2248c2ecf20Sopenharmony_ci dmafetch_onoff(overlay, on); 2258c2ecf20Sopenharmony_ci if (overlay->path->ops.check_status(overlay->path) 2268c2ecf20Sopenharmony_ci != overlay->path->status) 2278c2ecf20Sopenharmony_ci path_onoff(overlay->path, on); 2288c2ecf20Sopenharmony_ci} 2298c2ecf20Sopenharmony_ci 2308c2ecf20Sopenharmony_cistatic void overlay_set_fetch(struct mmp_overlay *overlay, int fetch_id) 2318c2ecf20Sopenharmony_ci{ 2328c2ecf20Sopenharmony_ci overlay->dmafetch_id = fetch_id; 2338c2ecf20Sopenharmony_ci} 2348c2ecf20Sopenharmony_ci 2358c2ecf20Sopenharmony_cistatic int overlay_set_addr(struct mmp_overlay *overlay, struct mmp_addr *addr) 2368c2ecf20Sopenharmony_ci{ 2378c2ecf20Sopenharmony_ci struct lcd_regs *regs = path_regs(overlay->path); 2388c2ecf20Sopenharmony_ci 2398c2ecf20Sopenharmony_ci /* FIXME: assert addr supported */ 2408c2ecf20Sopenharmony_ci memcpy(&overlay->addr, addr, sizeof(struct mmp_addr)); 2418c2ecf20Sopenharmony_ci 2428c2ecf20Sopenharmony_ci if (overlay_is_vid(overlay)) { 2438c2ecf20Sopenharmony_ci writel_relaxed(addr->phys[0], (void __iomem *)®s->v_y0); 2448c2ecf20Sopenharmony_ci writel_relaxed(addr->phys[1], (void __iomem *)®s->v_u0); 2458c2ecf20Sopenharmony_ci writel_relaxed(addr->phys[2], (void __iomem *)®s->v_v0); 2468c2ecf20Sopenharmony_ci } else 2478c2ecf20Sopenharmony_ci writel_relaxed(addr->phys[0], (void __iomem *)®s->g_0); 2488c2ecf20Sopenharmony_ci 2498c2ecf20Sopenharmony_ci return overlay->addr.phys[0]; 2508c2ecf20Sopenharmony_ci} 2518c2ecf20Sopenharmony_ci 2528c2ecf20Sopenharmony_cistatic void path_set_mode(struct mmp_path *path, struct mmp_mode *mode) 2538c2ecf20Sopenharmony_ci{ 2548c2ecf20Sopenharmony_ci struct lcd_regs *regs = path_regs(path); 2558c2ecf20Sopenharmony_ci u32 total_x, total_y, vsync_ctrl, tmp, sclk_src, sclk_div, 2568c2ecf20Sopenharmony_ci link_config = path_to_path_plat(path)->link_config, 2578c2ecf20Sopenharmony_ci dsi_rbswap = path_to_path_plat(path)->link_config; 2588c2ecf20Sopenharmony_ci 2598c2ecf20Sopenharmony_ci /* FIXME: assert videomode supported */ 2608c2ecf20Sopenharmony_ci memcpy(&path->mode, mode, sizeof(struct mmp_mode)); 2618c2ecf20Sopenharmony_ci 2628c2ecf20Sopenharmony_ci mutex_lock(&path->access_ok); 2638c2ecf20Sopenharmony_ci 2648c2ecf20Sopenharmony_ci /* polarity of timing signals */ 2658c2ecf20Sopenharmony_ci tmp = readl_relaxed(ctrl_regs(path) + intf_ctrl(path->id)) & 0x1; 2668c2ecf20Sopenharmony_ci tmp |= mode->vsync_invert ? 0 : 0x8; 2678c2ecf20Sopenharmony_ci tmp |= mode->hsync_invert ? 0 : 0x4; 2688c2ecf20Sopenharmony_ci tmp |= link_config & CFG_DUMBMODE_MASK; 2698c2ecf20Sopenharmony_ci tmp |= CFG_DUMB_ENA(1); 2708c2ecf20Sopenharmony_ci writel_relaxed(tmp, ctrl_regs(path) + intf_ctrl(path->id)); 2718c2ecf20Sopenharmony_ci 2728c2ecf20Sopenharmony_ci /* interface rb_swap setting */ 2738c2ecf20Sopenharmony_ci tmp = readl_relaxed(ctrl_regs(path) + intf_rbswap_ctrl(path->id)) & 2748c2ecf20Sopenharmony_ci (~(CFG_INTFRBSWAP_MASK)); 2758c2ecf20Sopenharmony_ci tmp |= dsi_rbswap & CFG_INTFRBSWAP_MASK; 2768c2ecf20Sopenharmony_ci writel_relaxed(tmp, ctrl_regs(path) + intf_rbswap_ctrl(path->id)); 2778c2ecf20Sopenharmony_ci 2788c2ecf20Sopenharmony_ci writel_relaxed((mode->yres << 16) | mode->xres, 2798c2ecf20Sopenharmony_ci (void __iomem *)®s->screen_active); 2808c2ecf20Sopenharmony_ci writel_relaxed((mode->left_margin << 16) | mode->right_margin, 2818c2ecf20Sopenharmony_ci (void __iomem *)®s->screen_h_porch); 2828c2ecf20Sopenharmony_ci writel_relaxed((mode->upper_margin << 16) | mode->lower_margin, 2838c2ecf20Sopenharmony_ci (void __iomem *)®s->screen_v_porch); 2848c2ecf20Sopenharmony_ci total_x = mode->xres + mode->left_margin + mode->right_margin + 2858c2ecf20Sopenharmony_ci mode->hsync_len; 2868c2ecf20Sopenharmony_ci total_y = mode->yres + mode->upper_margin + mode->lower_margin + 2878c2ecf20Sopenharmony_ci mode->vsync_len; 2888c2ecf20Sopenharmony_ci writel_relaxed((total_y << 16) | total_x, 2898c2ecf20Sopenharmony_ci (void __iomem *)®s->screen_size); 2908c2ecf20Sopenharmony_ci 2918c2ecf20Sopenharmony_ci /* vsync ctrl */ 2928c2ecf20Sopenharmony_ci if (path->output_type == PATH_OUT_DSI) 2938c2ecf20Sopenharmony_ci vsync_ctrl = 0x01330133; 2948c2ecf20Sopenharmony_ci else 2958c2ecf20Sopenharmony_ci vsync_ctrl = ((mode->xres + mode->right_margin) << 16) 2968c2ecf20Sopenharmony_ci | (mode->xres + mode->right_margin); 2978c2ecf20Sopenharmony_ci writel_relaxed(vsync_ctrl, (void __iomem *)®s->vsync_ctrl); 2988c2ecf20Sopenharmony_ci 2998c2ecf20Sopenharmony_ci /* set pixclock div */ 3008c2ecf20Sopenharmony_ci sclk_src = clk_get_rate(path_to_ctrl(path)->clk); 3018c2ecf20Sopenharmony_ci sclk_div = sclk_src / mode->pixclock_freq; 3028c2ecf20Sopenharmony_ci if (sclk_div * mode->pixclock_freq < sclk_src) 3038c2ecf20Sopenharmony_ci sclk_div++; 3048c2ecf20Sopenharmony_ci 3058c2ecf20Sopenharmony_ci dev_info(path->dev, "%s sclk_src %d sclk_div 0x%x pclk %d\n", 3068c2ecf20Sopenharmony_ci __func__, sclk_src, sclk_div, mode->pixclock_freq); 3078c2ecf20Sopenharmony_ci 3088c2ecf20Sopenharmony_ci tmp = readl_relaxed(ctrl_regs(path) + LCD_SCLK(path)); 3098c2ecf20Sopenharmony_ci tmp &= ~CLK_INT_DIV_MASK; 3108c2ecf20Sopenharmony_ci tmp |= sclk_div; 3118c2ecf20Sopenharmony_ci writel_relaxed(tmp, ctrl_regs(path) + LCD_SCLK(path)); 3128c2ecf20Sopenharmony_ci 3138c2ecf20Sopenharmony_ci mutex_unlock(&path->access_ok); 3148c2ecf20Sopenharmony_ci} 3158c2ecf20Sopenharmony_ci 3168c2ecf20Sopenharmony_cistatic struct mmp_overlay_ops mmphw_overlay_ops = { 3178c2ecf20Sopenharmony_ci .set_fetch = overlay_set_fetch, 3188c2ecf20Sopenharmony_ci .set_onoff = overlay_set_onoff, 3198c2ecf20Sopenharmony_ci .set_win = overlay_set_win, 3208c2ecf20Sopenharmony_ci .set_addr = overlay_set_addr, 3218c2ecf20Sopenharmony_ci}; 3228c2ecf20Sopenharmony_ci 3238c2ecf20Sopenharmony_cistatic void ctrl_set_default(struct mmphw_ctrl *ctrl) 3248c2ecf20Sopenharmony_ci{ 3258c2ecf20Sopenharmony_ci u32 tmp, irq_mask; 3268c2ecf20Sopenharmony_ci 3278c2ecf20Sopenharmony_ci /* 3288c2ecf20Sopenharmony_ci * LCD Global control(LCD_TOP_CTRL) should be configed before 3298c2ecf20Sopenharmony_ci * any other LCD registers read/write, or there maybe issues. 3308c2ecf20Sopenharmony_ci */ 3318c2ecf20Sopenharmony_ci tmp = readl_relaxed(ctrl->reg_base + LCD_TOP_CTRL); 3328c2ecf20Sopenharmony_ci tmp |= 0xfff0; 3338c2ecf20Sopenharmony_ci writel_relaxed(tmp, ctrl->reg_base + LCD_TOP_CTRL); 3348c2ecf20Sopenharmony_ci 3358c2ecf20Sopenharmony_ci 3368c2ecf20Sopenharmony_ci /* disable all interrupts */ 3378c2ecf20Sopenharmony_ci irq_mask = path_imasks(0) | err_imask(0) | 3388c2ecf20Sopenharmony_ci path_imasks(1) | err_imask(1); 3398c2ecf20Sopenharmony_ci tmp = readl_relaxed(ctrl->reg_base + SPU_IRQ_ENA); 3408c2ecf20Sopenharmony_ci tmp &= ~irq_mask; 3418c2ecf20Sopenharmony_ci tmp |= irq_mask; 3428c2ecf20Sopenharmony_ci writel_relaxed(tmp, ctrl->reg_base + SPU_IRQ_ENA); 3438c2ecf20Sopenharmony_ci} 3448c2ecf20Sopenharmony_ci 3458c2ecf20Sopenharmony_cistatic void path_set_default(struct mmp_path *path) 3468c2ecf20Sopenharmony_ci{ 3478c2ecf20Sopenharmony_ci struct lcd_regs *regs = path_regs(path); 3488c2ecf20Sopenharmony_ci u32 dma_ctrl1, mask, tmp, path_config; 3498c2ecf20Sopenharmony_ci 3508c2ecf20Sopenharmony_ci path_config = path_to_path_plat(path)->path_config; 3518c2ecf20Sopenharmony_ci 3528c2ecf20Sopenharmony_ci /* Configure IOPAD: should be parallel only */ 3538c2ecf20Sopenharmony_ci if (PATH_OUT_PARALLEL == path->output_type) { 3548c2ecf20Sopenharmony_ci mask = CFG_IOPADMODE_MASK | CFG_BURST_MASK | CFG_BOUNDARY_MASK; 3558c2ecf20Sopenharmony_ci tmp = readl_relaxed(ctrl_regs(path) + SPU_IOPAD_CONTROL); 3568c2ecf20Sopenharmony_ci tmp &= ~mask; 3578c2ecf20Sopenharmony_ci tmp |= path_config; 3588c2ecf20Sopenharmony_ci writel_relaxed(tmp, ctrl_regs(path) + SPU_IOPAD_CONTROL); 3598c2ecf20Sopenharmony_ci } 3608c2ecf20Sopenharmony_ci 3618c2ecf20Sopenharmony_ci /* Select path clock source */ 3628c2ecf20Sopenharmony_ci tmp = readl_relaxed(ctrl_regs(path) + LCD_SCLK(path)); 3638c2ecf20Sopenharmony_ci tmp &= ~SCLK_SRC_SEL_MASK; 3648c2ecf20Sopenharmony_ci tmp |= path_config; 3658c2ecf20Sopenharmony_ci writel_relaxed(tmp, ctrl_regs(path) + LCD_SCLK(path)); 3668c2ecf20Sopenharmony_ci 3678c2ecf20Sopenharmony_ci /* 3688c2ecf20Sopenharmony_ci * Configure default bits: vsync triggers DMA, 3698c2ecf20Sopenharmony_ci * power save enable, configure alpha registers to 3708c2ecf20Sopenharmony_ci * display 100% graphics, and set pixel command. 3718c2ecf20Sopenharmony_ci */ 3728c2ecf20Sopenharmony_ci dma_ctrl1 = 0x2032ff81; 3738c2ecf20Sopenharmony_ci 3748c2ecf20Sopenharmony_ci dma_ctrl1 |= CFG_VSYNC_INV_MASK; 3758c2ecf20Sopenharmony_ci writel_relaxed(dma_ctrl1, ctrl_regs(path) + dma_ctrl(1, path->id)); 3768c2ecf20Sopenharmony_ci 3778c2ecf20Sopenharmony_ci /* Configure default register values */ 3788c2ecf20Sopenharmony_ci writel_relaxed(0x00000000, (void __iomem *)®s->blank_color); 3798c2ecf20Sopenharmony_ci writel_relaxed(0x00000000, (void __iomem *)®s->g_1); 3808c2ecf20Sopenharmony_ci writel_relaxed(0x00000000, (void __iomem *)®s->g_start); 3818c2ecf20Sopenharmony_ci 3828c2ecf20Sopenharmony_ci /* 3838c2ecf20Sopenharmony_ci * 1.enable multiple burst request in DMA AXI 3848c2ecf20Sopenharmony_ci * bus arbiter for faster read if not tv path; 3858c2ecf20Sopenharmony_ci * 2.enable horizontal smooth filter; 3868c2ecf20Sopenharmony_ci */ 3878c2ecf20Sopenharmony_ci mask = CFG_GRA_HSMOOTH_MASK | CFG_DMA_HSMOOTH_MASK | CFG_ARBFAST_ENA(1); 3888c2ecf20Sopenharmony_ci tmp = readl_relaxed(ctrl_regs(path) + dma_ctrl(0, path->id)); 3898c2ecf20Sopenharmony_ci tmp |= mask; 3908c2ecf20Sopenharmony_ci if (PATH_TV == path->id) 3918c2ecf20Sopenharmony_ci tmp &= ~CFG_ARBFAST_ENA(1); 3928c2ecf20Sopenharmony_ci writel_relaxed(tmp, ctrl_regs(path) + dma_ctrl(0, path->id)); 3938c2ecf20Sopenharmony_ci} 3948c2ecf20Sopenharmony_ci 3958c2ecf20Sopenharmony_cistatic int path_init(struct mmphw_path_plat *path_plat, 3968c2ecf20Sopenharmony_ci struct mmp_mach_path_config *config) 3978c2ecf20Sopenharmony_ci{ 3988c2ecf20Sopenharmony_ci struct mmphw_ctrl *ctrl = path_plat->ctrl; 3998c2ecf20Sopenharmony_ci struct mmp_path_info *path_info; 4008c2ecf20Sopenharmony_ci struct mmp_path *path = NULL; 4018c2ecf20Sopenharmony_ci 4028c2ecf20Sopenharmony_ci dev_info(ctrl->dev, "%s: %s\n", __func__, config->name); 4038c2ecf20Sopenharmony_ci 4048c2ecf20Sopenharmony_ci /* init driver data */ 4058c2ecf20Sopenharmony_ci path_info = kzalloc(sizeof(*path_info), GFP_KERNEL); 4068c2ecf20Sopenharmony_ci if (!path_info) 4078c2ecf20Sopenharmony_ci return 0; 4088c2ecf20Sopenharmony_ci 4098c2ecf20Sopenharmony_ci path_info->name = config->name; 4108c2ecf20Sopenharmony_ci path_info->id = path_plat->id; 4118c2ecf20Sopenharmony_ci path_info->dev = ctrl->dev; 4128c2ecf20Sopenharmony_ci path_info->overlay_num = config->overlay_num; 4138c2ecf20Sopenharmony_ci path_info->overlay_ops = &mmphw_overlay_ops; 4148c2ecf20Sopenharmony_ci path_info->set_mode = path_set_mode; 4158c2ecf20Sopenharmony_ci path_info->plat_data = path_plat; 4168c2ecf20Sopenharmony_ci 4178c2ecf20Sopenharmony_ci /* create/register platform device */ 4188c2ecf20Sopenharmony_ci path = mmp_register_path(path_info); 4198c2ecf20Sopenharmony_ci if (!path) { 4208c2ecf20Sopenharmony_ci kfree(path_info); 4218c2ecf20Sopenharmony_ci return 0; 4228c2ecf20Sopenharmony_ci } 4238c2ecf20Sopenharmony_ci path_plat->path = path; 4248c2ecf20Sopenharmony_ci path_plat->path_config = config->path_config; 4258c2ecf20Sopenharmony_ci path_plat->link_config = config->link_config; 4268c2ecf20Sopenharmony_ci path_plat->dsi_rbswap = config->dsi_rbswap; 4278c2ecf20Sopenharmony_ci path_set_default(path); 4288c2ecf20Sopenharmony_ci 4298c2ecf20Sopenharmony_ci kfree(path_info); 4308c2ecf20Sopenharmony_ci return 1; 4318c2ecf20Sopenharmony_ci} 4328c2ecf20Sopenharmony_ci 4338c2ecf20Sopenharmony_cistatic void path_deinit(struct mmphw_path_plat *path_plat) 4348c2ecf20Sopenharmony_ci{ 4358c2ecf20Sopenharmony_ci if (!path_plat) 4368c2ecf20Sopenharmony_ci return; 4378c2ecf20Sopenharmony_ci 4388c2ecf20Sopenharmony_ci mmp_unregister_path(path_plat->path); 4398c2ecf20Sopenharmony_ci} 4408c2ecf20Sopenharmony_ci 4418c2ecf20Sopenharmony_cistatic int mmphw_probe(struct platform_device *pdev) 4428c2ecf20Sopenharmony_ci{ 4438c2ecf20Sopenharmony_ci struct mmp_mach_plat_info *mi; 4448c2ecf20Sopenharmony_ci struct resource *res; 4458c2ecf20Sopenharmony_ci int ret, i, irq; 4468c2ecf20Sopenharmony_ci struct mmphw_path_plat *path_plat; 4478c2ecf20Sopenharmony_ci struct mmphw_ctrl *ctrl = NULL; 4488c2ecf20Sopenharmony_ci 4498c2ecf20Sopenharmony_ci /* get resources from platform data */ 4508c2ecf20Sopenharmony_ci res = platform_get_resource(pdev, IORESOURCE_MEM, 0); 4518c2ecf20Sopenharmony_ci if (res == NULL) { 4528c2ecf20Sopenharmony_ci dev_err(&pdev->dev, "%s: no IO memory defined\n", __func__); 4538c2ecf20Sopenharmony_ci ret = -ENOENT; 4548c2ecf20Sopenharmony_ci goto failed; 4558c2ecf20Sopenharmony_ci } 4568c2ecf20Sopenharmony_ci 4578c2ecf20Sopenharmony_ci irq = platform_get_irq(pdev, 0); 4588c2ecf20Sopenharmony_ci if (irq < 0) { 4598c2ecf20Sopenharmony_ci ret = -ENOENT; 4608c2ecf20Sopenharmony_ci goto failed; 4618c2ecf20Sopenharmony_ci } 4628c2ecf20Sopenharmony_ci 4638c2ecf20Sopenharmony_ci /* get configs from platform data */ 4648c2ecf20Sopenharmony_ci mi = pdev->dev.platform_data; 4658c2ecf20Sopenharmony_ci if (mi == NULL || !mi->path_num || !mi->paths) { 4668c2ecf20Sopenharmony_ci dev_err(&pdev->dev, "%s: no platform data defined\n", __func__); 4678c2ecf20Sopenharmony_ci ret = -EINVAL; 4688c2ecf20Sopenharmony_ci goto failed; 4698c2ecf20Sopenharmony_ci } 4708c2ecf20Sopenharmony_ci 4718c2ecf20Sopenharmony_ci /* allocate */ 4728c2ecf20Sopenharmony_ci ctrl = devm_kzalloc(&pdev->dev, 4738c2ecf20Sopenharmony_ci struct_size(ctrl, path_plats, mi->path_num), 4748c2ecf20Sopenharmony_ci GFP_KERNEL); 4758c2ecf20Sopenharmony_ci if (!ctrl) { 4768c2ecf20Sopenharmony_ci ret = -ENOMEM; 4778c2ecf20Sopenharmony_ci goto failed; 4788c2ecf20Sopenharmony_ci } 4798c2ecf20Sopenharmony_ci 4808c2ecf20Sopenharmony_ci ctrl->name = mi->name; 4818c2ecf20Sopenharmony_ci ctrl->path_num = mi->path_num; 4828c2ecf20Sopenharmony_ci ctrl->dev = &pdev->dev; 4838c2ecf20Sopenharmony_ci ctrl->irq = irq; 4848c2ecf20Sopenharmony_ci platform_set_drvdata(pdev, ctrl); 4858c2ecf20Sopenharmony_ci mutex_init(&ctrl->access_ok); 4868c2ecf20Sopenharmony_ci 4878c2ecf20Sopenharmony_ci /* map registers.*/ 4888c2ecf20Sopenharmony_ci if (!devm_request_mem_region(ctrl->dev, res->start, 4898c2ecf20Sopenharmony_ci resource_size(res), ctrl->name)) { 4908c2ecf20Sopenharmony_ci dev_err(ctrl->dev, 4918c2ecf20Sopenharmony_ci "can't request region for resource %pR\n", res); 4928c2ecf20Sopenharmony_ci ret = -EINVAL; 4938c2ecf20Sopenharmony_ci goto failed; 4948c2ecf20Sopenharmony_ci } 4958c2ecf20Sopenharmony_ci 4968c2ecf20Sopenharmony_ci ctrl->reg_base = devm_ioremap(ctrl->dev, 4978c2ecf20Sopenharmony_ci res->start, resource_size(res)); 4988c2ecf20Sopenharmony_ci if (ctrl->reg_base == NULL) { 4998c2ecf20Sopenharmony_ci dev_err(ctrl->dev, "%s: res %pR map failed\n", __func__, res); 5008c2ecf20Sopenharmony_ci ret = -ENOMEM; 5018c2ecf20Sopenharmony_ci goto failed; 5028c2ecf20Sopenharmony_ci } 5038c2ecf20Sopenharmony_ci 5048c2ecf20Sopenharmony_ci /* request irq */ 5058c2ecf20Sopenharmony_ci ret = devm_request_irq(ctrl->dev, ctrl->irq, ctrl_handle_irq, 5068c2ecf20Sopenharmony_ci IRQF_SHARED, "lcd_controller", ctrl); 5078c2ecf20Sopenharmony_ci if (ret < 0) { 5088c2ecf20Sopenharmony_ci dev_err(ctrl->dev, "%s unable to request IRQ %d\n", 5098c2ecf20Sopenharmony_ci __func__, ctrl->irq); 5108c2ecf20Sopenharmony_ci ret = -ENXIO; 5118c2ecf20Sopenharmony_ci goto failed; 5128c2ecf20Sopenharmony_ci } 5138c2ecf20Sopenharmony_ci 5148c2ecf20Sopenharmony_ci /* get clock */ 5158c2ecf20Sopenharmony_ci ctrl->clk = devm_clk_get(ctrl->dev, mi->clk_name); 5168c2ecf20Sopenharmony_ci if (IS_ERR(ctrl->clk)) { 5178c2ecf20Sopenharmony_ci dev_err(ctrl->dev, "unable to get clk %s\n", mi->clk_name); 5188c2ecf20Sopenharmony_ci ret = -ENOENT; 5198c2ecf20Sopenharmony_ci goto failed; 5208c2ecf20Sopenharmony_ci } 5218c2ecf20Sopenharmony_ci ret = clk_prepare_enable(ctrl->clk); 5228c2ecf20Sopenharmony_ci if (ret) 5238c2ecf20Sopenharmony_ci goto failed; 5248c2ecf20Sopenharmony_ci 5258c2ecf20Sopenharmony_ci /* init global regs */ 5268c2ecf20Sopenharmony_ci ctrl_set_default(ctrl); 5278c2ecf20Sopenharmony_ci 5288c2ecf20Sopenharmony_ci /* init pathes from machine info and register them */ 5298c2ecf20Sopenharmony_ci for (i = 0; i < ctrl->path_num; i++) { 5308c2ecf20Sopenharmony_ci /* get from config and machine info */ 5318c2ecf20Sopenharmony_ci path_plat = &ctrl->path_plats[i]; 5328c2ecf20Sopenharmony_ci path_plat->id = i; 5338c2ecf20Sopenharmony_ci path_plat->ctrl = ctrl; 5348c2ecf20Sopenharmony_ci 5358c2ecf20Sopenharmony_ci /* path init */ 5368c2ecf20Sopenharmony_ci if (!path_init(path_plat, &mi->paths[i])) { 5378c2ecf20Sopenharmony_ci ret = -EINVAL; 5388c2ecf20Sopenharmony_ci goto failed_path_init; 5398c2ecf20Sopenharmony_ci } 5408c2ecf20Sopenharmony_ci } 5418c2ecf20Sopenharmony_ci 5428c2ecf20Sopenharmony_ci#ifdef CONFIG_MMP_DISP_SPI 5438c2ecf20Sopenharmony_ci ret = lcd_spi_register(ctrl); 5448c2ecf20Sopenharmony_ci if (ret < 0) 5458c2ecf20Sopenharmony_ci goto failed_path_init; 5468c2ecf20Sopenharmony_ci#endif 5478c2ecf20Sopenharmony_ci 5488c2ecf20Sopenharmony_ci dev_info(ctrl->dev, "device init done\n"); 5498c2ecf20Sopenharmony_ci 5508c2ecf20Sopenharmony_ci return 0; 5518c2ecf20Sopenharmony_ci 5528c2ecf20Sopenharmony_cifailed_path_init: 5538c2ecf20Sopenharmony_ci for (i = 0; i < ctrl->path_num; i++) { 5548c2ecf20Sopenharmony_ci path_plat = &ctrl->path_plats[i]; 5558c2ecf20Sopenharmony_ci path_deinit(path_plat); 5568c2ecf20Sopenharmony_ci } 5578c2ecf20Sopenharmony_ci 5588c2ecf20Sopenharmony_ci clk_disable_unprepare(ctrl->clk); 5598c2ecf20Sopenharmony_cifailed: 5608c2ecf20Sopenharmony_ci dev_err(&pdev->dev, "device init failed\n"); 5618c2ecf20Sopenharmony_ci 5628c2ecf20Sopenharmony_ci return ret; 5638c2ecf20Sopenharmony_ci} 5648c2ecf20Sopenharmony_ci 5658c2ecf20Sopenharmony_cistatic struct platform_driver mmphw_driver = { 5668c2ecf20Sopenharmony_ci .driver = { 5678c2ecf20Sopenharmony_ci .name = "mmp-disp", 5688c2ecf20Sopenharmony_ci }, 5698c2ecf20Sopenharmony_ci .probe = mmphw_probe, 5708c2ecf20Sopenharmony_ci}; 5718c2ecf20Sopenharmony_ci 5728c2ecf20Sopenharmony_cistatic int mmphw_init(void) 5738c2ecf20Sopenharmony_ci{ 5748c2ecf20Sopenharmony_ci return platform_driver_register(&mmphw_driver); 5758c2ecf20Sopenharmony_ci} 5768c2ecf20Sopenharmony_cimodule_init(mmphw_init); 5778c2ecf20Sopenharmony_ci 5788c2ecf20Sopenharmony_ciMODULE_AUTHOR("Li Guoqing<ligq@marvell.com>"); 5798c2ecf20Sopenharmony_ciMODULE_DESCRIPTION("Framebuffer driver for mmp"); 5808c2ecf20Sopenharmony_ciMODULE_LICENSE("GPL"); 581