18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later 28c2ecf20Sopenharmony_ci/* 38c2ecf20Sopenharmony_ci * Copyright (C) 2008-2009 MontaVista Software Inc. 48c2ecf20Sopenharmony_ci * Copyright (C) 2008-2009 Texas Instruments Inc 58c2ecf20Sopenharmony_ci * 68c2ecf20Sopenharmony_ci * Based on the LCD driver for TI Avalanche processors written by 78c2ecf20Sopenharmony_ci * Ajay Singh and Shalom Hai. 88c2ecf20Sopenharmony_ci */ 98c2ecf20Sopenharmony_ci#include <linux/module.h> 108c2ecf20Sopenharmony_ci#include <linux/kernel.h> 118c2ecf20Sopenharmony_ci#include <linux/fb.h> 128c2ecf20Sopenharmony_ci#include <linux/dma-mapping.h> 138c2ecf20Sopenharmony_ci#include <linux/device.h> 148c2ecf20Sopenharmony_ci#include <linux/platform_device.h> 158c2ecf20Sopenharmony_ci#include <linux/uaccess.h> 168c2ecf20Sopenharmony_ci#include <linux/pm_runtime.h> 178c2ecf20Sopenharmony_ci#include <linux/interrupt.h> 188c2ecf20Sopenharmony_ci#include <linux/wait.h> 198c2ecf20Sopenharmony_ci#include <linux/clk.h> 208c2ecf20Sopenharmony_ci#include <linux/cpufreq.h> 218c2ecf20Sopenharmony_ci#include <linux/console.h> 228c2ecf20Sopenharmony_ci#include <linux/regulator/consumer.h> 238c2ecf20Sopenharmony_ci#include <linux/spinlock.h> 248c2ecf20Sopenharmony_ci#include <linux/slab.h> 258c2ecf20Sopenharmony_ci#include <linux/delay.h> 268c2ecf20Sopenharmony_ci#include <linux/lcm.h> 278c2ecf20Sopenharmony_ci#include <video/da8xx-fb.h> 288c2ecf20Sopenharmony_ci#include <asm/div64.h> 298c2ecf20Sopenharmony_ci 308c2ecf20Sopenharmony_ci#define DRIVER_NAME "da8xx_lcdc" 318c2ecf20Sopenharmony_ci 328c2ecf20Sopenharmony_ci#define LCD_VERSION_1 1 338c2ecf20Sopenharmony_ci#define LCD_VERSION_2 2 348c2ecf20Sopenharmony_ci 358c2ecf20Sopenharmony_ci/* LCD Status Register */ 368c2ecf20Sopenharmony_ci#define LCD_END_OF_FRAME1 BIT(9) 378c2ecf20Sopenharmony_ci#define LCD_END_OF_FRAME0 BIT(8) 388c2ecf20Sopenharmony_ci#define LCD_PL_LOAD_DONE BIT(6) 398c2ecf20Sopenharmony_ci#define LCD_FIFO_UNDERFLOW BIT(5) 408c2ecf20Sopenharmony_ci#define LCD_SYNC_LOST BIT(2) 418c2ecf20Sopenharmony_ci#define LCD_FRAME_DONE BIT(0) 428c2ecf20Sopenharmony_ci 438c2ecf20Sopenharmony_ci/* LCD DMA Control Register */ 448c2ecf20Sopenharmony_ci#define LCD_DMA_BURST_SIZE(x) ((x) << 4) 458c2ecf20Sopenharmony_ci#define LCD_DMA_BURST_1 0x0 468c2ecf20Sopenharmony_ci#define LCD_DMA_BURST_2 0x1 478c2ecf20Sopenharmony_ci#define LCD_DMA_BURST_4 0x2 488c2ecf20Sopenharmony_ci#define LCD_DMA_BURST_8 0x3 498c2ecf20Sopenharmony_ci#define LCD_DMA_BURST_16 0x4 508c2ecf20Sopenharmony_ci#define LCD_V1_END_OF_FRAME_INT_ENA BIT(2) 518c2ecf20Sopenharmony_ci#define LCD_V2_END_OF_FRAME0_INT_ENA BIT(8) 528c2ecf20Sopenharmony_ci#define LCD_V2_END_OF_FRAME1_INT_ENA BIT(9) 538c2ecf20Sopenharmony_ci#define LCD_DUAL_FRAME_BUFFER_ENABLE BIT(0) 548c2ecf20Sopenharmony_ci 558c2ecf20Sopenharmony_ci/* LCD Control Register */ 568c2ecf20Sopenharmony_ci#define LCD_CLK_DIVISOR(x) ((x) << 8) 578c2ecf20Sopenharmony_ci#define LCD_RASTER_MODE 0x01 588c2ecf20Sopenharmony_ci 598c2ecf20Sopenharmony_ci/* LCD Raster Control Register */ 608c2ecf20Sopenharmony_ci#define LCD_PALETTE_LOAD_MODE(x) ((x) << 20) 618c2ecf20Sopenharmony_ci#define PALETTE_AND_DATA 0x00 628c2ecf20Sopenharmony_ci#define PALETTE_ONLY 0x01 638c2ecf20Sopenharmony_ci#define DATA_ONLY 0x02 648c2ecf20Sopenharmony_ci 658c2ecf20Sopenharmony_ci#define LCD_MONO_8BIT_MODE BIT(9) 668c2ecf20Sopenharmony_ci#define LCD_RASTER_ORDER BIT(8) 678c2ecf20Sopenharmony_ci#define LCD_TFT_MODE BIT(7) 688c2ecf20Sopenharmony_ci#define LCD_V1_UNDERFLOW_INT_ENA BIT(6) 698c2ecf20Sopenharmony_ci#define LCD_V2_UNDERFLOW_INT_ENA BIT(5) 708c2ecf20Sopenharmony_ci#define LCD_V1_PL_INT_ENA BIT(4) 718c2ecf20Sopenharmony_ci#define LCD_V2_PL_INT_ENA BIT(6) 728c2ecf20Sopenharmony_ci#define LCD_MONOCHROME_MODE BIT(1) 738c2ecf20Sopenharmony_ci#define LCD_RASTER_ENABLE BIT(0) 748c2ecf20Sopenharmony_ci#define LCD_TFT_ALT_ENABLE BIT(23) 758c2ecf20Sopenharmony_ci#define LCD_STN_565_ENABLE BIT(24) 768c2ecf20Sopenharmony_ci#define LCD_V2_DMA_CLK_EN BIT(2) 778c2ecf20Sopenharmony_ci#define LCD_V2_LIDD_CLK_EN BIT(1) 788c2ecf20Sopenharmony_ci#define LCD_V2_CORE_CLK_EN BIT(0) 798c2ecf20Sopenharmony_ci#define LCD_V2_LPP_B10 26 808c2ecf20Sopenharmony_ci#define LCD_V2_TFT_24BPP_MODE BIT(25) 818c2ecf20Sopenharmony_ci#define LCD_V2_TFT_24BPP_UNPACK BIT(26) 828c2ecf20Sopenharmony_ci 838c2ecf20Sopenharmony_ci/* LCD Raster Timing 2 Register */ 848c2ecf20Sopenharmony_ci#define LCD_AC_BIAS_TRANSITIONS_PER_INT(x) ((x) << 16) 858c2ecf20Sopenharmony_ci#define LCD_AC_BIAS_FREQUENCY(x) ((x) << 8) 868c2ecf20Sopenharmony_ci#define LCD_SYNC_CTRL BIT(25) 878c2ecf20Sopenharmony_ci#define LCD_SYNC_EDGE BIT(24) 888c2ecf20Sopenharmony_ci#define LCD_INVERT_PIXEL_CLOCK BIT(22) 898c2ecf20Sopenharmony_ci#define LCD_INVERT_LINE_CLOCK BIT(21) 908c2ecf20Sopenharmony_ci#define LCD_INVERT_FRAME_CLOCK BIT(20) 918c2ecf20Sopenharmony_ci 928c2ecf20Sopenharmony_ci/* LCD Block */ 938c2ecf20Sopenharmony_ci#define LCD_PID_REG 0x0 948c2ecf20Sopenharmony_ci#define LCD_CTRL_REG 0x4 958c2ecf20Sopenharmony_ci#define LCD_STAT_REG 0x8 968c2ecf20Sopenharmony_ci#define LCD_RASTER_CTRL_REG 0x28 978c2ecf20Sopenharmony_ci#define LCD_RASTER_TIMING_0_REG 0x2C 988c2ecf20Sopenharmony_ci#define LCD_RASTER_TIMING_1_REG 0x30 998c2ecf20Sopenharmony_ci#define LCD_RASTER_TIMING_2_REG 0x34 1008c2ecf20Sopenharmony_ci#define LCD_DMA_CTRL_REG 0x40 1018c2ecf20Sopenharmony_ci#define LCD_DMA_FRM_BUF_BASE_ADDR_0_REG 0x44 1028c2ecf20Sopenharmony_ci#define LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG 0x48 1038c2ecf20Sopenharmony_ci#define LCD_DMA_FRM_BUF_BASE_ADDR_1_REG 0x4C 1048c2ecf20Sopenharmony_ci#define LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG 0x50 1058c2ecf20Sopenharmony_ci 1068c2ecf20Sopenharmony_ci/* Interrupt Registers available only in Version 2 */ 1078c2ecf20Sopenharmony_ci#define LCD_RAW_STAT_REG 0x58 1088c2ecf20Sopenharmony_ci#define LCD_MASKED_STAT_REG 0x5c 1098c2ecf20Sopenharmony_ci#define LCD_INT_ENABLE_SET_REG 0x60 1108c2ecf20Sopenharmony_ci#define LCD_INT_ENABLE_CLR_REG 0x64 1118c2ecf20Sopenharmony_ci#define LCD_END_OF_INT_IND_REG 0x68 1128c2ecf20Sopenharmony_ci 1138c2ecf20Sopenharmony_ci/* Clock registers available only on Version 2 */ 1148c2ecf20Sopenharmony_ci#define LCD_CLK_ENABLE_REG 0x6c 1158c2ecf20Sopenharmony_ci#define LCD_CLK_RESET_REG 0x70 1168c2ecf20Sopenharmony_ci#define LCD_CLK_MAIN_RESET BIT(3) 1178c2ecf20Sopenharmony_ci 1188c2ecf20Sopenharmony_ci#define LCD_NUM_BUFFERS 2 1198c2ecf20Sopenharmony_ci 1208c2ecf20Sopenharmony_ci#define PALETTE_SIZE 256 1218c2ecf20Sopenharmony_ci 1228c2ecf20Sopenharmony_ci#define CLK_MIN_DIV 2 1238c2ecf20Sopenharmony_ci#define CLK_MAX_DIV 255 1248c2ecf20Sopenharmony_ci 1258c2ecf20Sopenharmony_cistatic void __iomem *da8xx_fb_reg_base; 1268c2ecf20Sopenharmony_cistatic unsigned int lcd_revision; 1278c2ecf20Sopenharmony_cistatic irq_handler_t lcdc_irq_handler; 1288c2ecf20Sopenharmony_cistatic wait_queue_head_t frame_done_wq; 1298c2ecf20Sopenharmony_cistatic int frame_done_flag; 1308c2ecf20Sopenharmony_ci 1318c2ecf20Sopenharmony_cistatic unsigned int lcdc_read(unsigned int addr) 1328c2ecf20Sopenharmony_ci{ 1338c2ecf20Sopenharmony_ci return (unsigned int)__raw_readl(da8xx_fb_reg_base + (addr)); 1348c2ecf20Sopenharmony_ci} 1358c2ecf20Sopenharmony_ci 1368c2ecf20Sopenharmony_cistatic void lcdc_write(unsigned int val, unsigned int addr) 1378c2ecf20Sopenharmony_ci{ 1388c2ecf20Sopenharmony_ci __raw_writel(val, da8xx_fb_reg_base + (addr)); 1398c2ecf20Sopenharmony_ci} 1408c2ecf20Sopenharmony_ci 1418c2ecf20Sopenharmony_cistruct da8xx_fb_par { 1428c2ecf20Sopenharmony_ci struct device *dev; 1438c2ecf20Sopenharmony_ci dma_addr_t p_palette_base; 1448c2ecf20Sopenharmony_ci unsigned char *v_palette_base; 1458c2ecf20Sopenharmony_ci dma_addr_t vram_phys; 1468c2ecf20Sopenharmony_ci unsigned long vram_size; 1478c2ecf20Sopenharmony_ci void *vram_virt; 1488c2ecf20Sopenharmony_ci unsigned int dma_start; 1498c2ecf20Sopenharmony_ci unsigned int dma_end; 1508c2ecf20Sopenharmony_ci struct clk *lcdc_clk; 1518c2ecf20Sopenharmony_ci int irq; 1528c2ecf20Sopenharmony_ci unsigned int palette_sz; 1538c2ecf20Sopenharmony_ci int blank; 1548c2ecf20Sopenharmony_ci wait_queue_head_t vsync_wait; 1558c2ecf20Sopenharmony_ci int vsync_flag; 1568c2ecf20Sopenharmony_ci int vsync_timeout; 1578c2ecf20Sopenharmony_ci spinlock_t lock_for_chan_update; 1588c2ecf20Sopenharmony_ci 1598c2ecf20Sopenharmony_ci /* 1608c2ecf20Sopenharmony_ci * LCDC has 2 ping pong DMA channels, channel 0 1618c2ecf20Sopenharmony_ci * and channel 1. 1628c2ecf20Sopenharmony_ci */ 1638c2ecf20Sopenharmony_ci unsigned int which_dma_channel_done; 1648c2ecf20Sopenharmony_ci#ifdef CONFIG_CPU_FREQ 1658c2ecf20Sopenharmony_ci struct notifier_block freq_transition; 1668c2ecf20Sopenharmony_ci#endif 1678c2ecf20Sopenharmony_ci unsigned int lcdc_clk_rate; 1688c2ecf20Sopenharmony_ci struct regulator *lcd_supply; 1698c2ecf20Sopenharmony_ci u32 pseudo_palette[16]; 1708c2ecf20Sopenharmony_ci struct fb_videomode mode; 1718c2ecf20Sopenharmony_ci struct lcd_ctrl_config cfg; 1728c2ecf20Sopenharmony_ci}; 1738c2ecf20Sopenharmony_ci 1748c2ecf20Sopenharmony_cistatic struct fb_var_screeninfo da8xx_fb_var; 1758c2ecf20Sopenharmony_ci 1768c2ecf20Sopenharmony_cistatic struct fb_fix_screeninfo da8xx_fb_fix = { 1778c2ecf20Sopenharmony_ci .id = "DA8xx FB Drv", 1788c2ecf20Sopenharmony_ci .type = FB_TYPE_PACKED_PIXELS, 1798c2ecf20Sopenharmony_ci .type_aux = 0, 1808c2ecf20Sopenharmony_ci .visual = FB_VISUAL_PSEUDOCOLOR, 1818c2ecf20Sopenharmony_ci .xpanstep = 0, 1828c2ecf20Sopenharmony_ci .ypanstep = 1, 1838c2ecf20Sopenharmony_ci .ywrapstep = 0, 1848c2ecf20Sopenharmony_ci .accel = FB_ACCEL_NONE 1858c2ecf20Sopenharmony_ci}; 1868c2ecf20Sopenharmony_ci 1878c2ecf20Sopenharmony_cistatic struct fb_videomode known_lcd_panels[] = { 1888c2ecf20Sopenharmony_ci /* Sharp LCD035Q3DG01 */ 1898c2ecf20Sopenharmony_ci [0] = { 1908c2ecf20Sopenharmony_ci .name = "Sharp_LCD035Q3DG01", 1918c2ecf20Sopenharmony_ci .xres = 320, 1928c2ecf20Sopenharmony_ci .yres = 240, 1938c2ecf20Sopenharmony_ci .pixclock = KHZ2PICOS(4607), 1948c2ecf20Sopenharmony_ci .left_margin = 6, 1958c2ecf20Sopenharmony_ci .right_margin = 8, 1968c2ecf20Sopenharmony_ci .upper_margin = 2, 1978c2ecf20Sopenharmony_ci .lower_margin = 2, 1988c2ecf20Sopenharmony_ci .hsync_len = 0, 1998c2ecf20Sopenharmony_ci .vsync_len = 0, 2008c2ecf20Sopenharmony_ci .sync = FB_SYNC_CLK_INVERT, 2018c2ecf20Sopenharmony_ci }, 2028c2ecf20Sopenharmony_ci /* Sharp LK043T1DG01 */ 2038c2ecf20Sopenharmony_ci [1] = { 2048c2ecf20Sopenharmony_ci .name = "Sharp_LK043T1DG01", 2058c2ecf20Sopenharmony_ci .xres = 480, 2068c2ecf20Sopenharmony_ci .yres = 272, 2078c2ecf20Sopenharmony_ci .pixclock = KHZ2PICOS(7833), 2088c2ecf20Sopenharmony_ci .left_margin = 2, 2098c2ecf20Sopenharmony_ci .right_margin = 2, 2108c2ecf20Sopenharmony_ci .upper_margin = 2, 2118c2ecf20Sopenharmony_ci .lower_margin = 2, 2128c2ecf20Sopenharmony_ci .hsync_len = 41, 2138c2ecf20Sopenharmony_ci .vsync_len = 10, 2148c2ecf20Sopenharmony_ci .sync = 0, 2158c2ecf20Sopenharmony_ci .flag = 0, 2168c2ecf20Sopenharmony_ci }, 2178c2ecf20Sopenharmony_ci [2] = { 2188c2ecf20Sopenharmony_ci /* Hitachi SP10Q010 */ 2198c2ecf20Sopenharmony_ci .name = "SP10Q010", 2208c2ecf20Sopenharmony_ci .xres = 320, 2218c2ecf20Sopenharmony_ci .yres = 240, 2228c2ecf20Sopenharmony_ci .pixclock = KHZ2PICOS(7833), 2238c2ecf20Sopenharmony_ci .left_margin = 10, 2248c2ecf20Sopenharmony_ci .right_margin = 10, 2258c2ecf20Sopenharmony_ci .upper_margin = 10, 2268c2ecf20Sopenharmony_ci .lower_margin = 10, 2278c2ecf20Sopenharmony_ci .hsync_len = 10, 2288c2ecf20Sopenharmony_ci .vsync_len = 10, 2298c2ecf20Sopenharmony_ci .sync = 0, 2308c2ecf20Sopenharmony_ci .flag = 0, 2318c2ecf20Sopenharmony_ci }, 2328c2ecf20Sopenharmony_ci [3] = { 2338c2ecf20Sopenharmony_ci /* Densitron 84-0023-001T */ 2348c2ecf20Sopenharmony_ci .name = "Densitron_84-0023-001T", 2358c2ecf20Sopenharmony_ci .xres = 320, 2368c2ecf20Sopenharmony_ci .yres = 240, 2378c2ecf20Sopenharmony_ci .pixclock = KHZ2PICOS(6400), 2388c2ecf20Sopenharmony_ci .left_margin = 0, 2398c2ecf20Sopenharmony_ci .right_margin = 0, 2408c2ecf20Sopenharmony_ci .upper_margin = 0, 2418c2ecf20Sopenharmony_ci .lower_margin = 0, 2428c2ecf20Sopenharmony_ci .hsync_len = 30, 2438c2ecf20Sopenharmony_ci .vsync_len = 3, 2448c2ecf20Sopenharmony_ci .sync = 0, 2458c2ecf20Sopenharmony_ci }, 2468c2ecf20Sopenharmony_ci}; 2478c2ecf20Sopenharmony_ci 2488c2ecf20Sopenharmony_cistatic bool da8xx_fb_is_raster_enabled(void) 2498c2ecf20Sopenharmony_ci{ 2508c2ecf20Sopenharmony_ci return !!(lcdc_read(LCD_RASTER_CTRL_REG) & LCD_RASTER_ENABLE); 2518c2ecf20Sopenharmony_ci} 2528c2ecf20Sopenharmony_ci 2538c2ecf20Sopenharmony_ci/* Enable the Raster Engine of the LCD Controller */ 2548c2ecf20Sopenharmony_cistatic void lcd_enable_raster(void) 2558c2ecf20Sopenharmony_ci{ 2568c2ecf20Sopenharmony_ci u32 reg; 2578c2ecf20Sopenharmony_ci 2588c2ecf20Sopenharmony_ci /* Put LCDC in reset for several cycles */ 2598c2ecf20Sopenharmony_ci if (lcd_revision == LCD_VERSION_2) 2608c2ecf20Sopenharmony_ci /* Write 1 to reset LCDC */ 2618c2ecf20Sopenharmony_ci lcdc_write(LCD_CLK_MAIN_RESET, LCD_CLK_RESET_REG); 2628c2ecf20Sopenharmony_ci mdelay(1); 2638c2ecf20Sopenharmony_ci 2648c2ecf20Sopenharmony_ci /* Bring LCDC out of reset */ 2658c2ecf20Sopenharmony_ci if (lcd_revision == LCD_VERSION_2) 2668c2ecf20Sopenharmony_ci lcdc_write(0, LCD_CLK_RESET_REG); 2678c2ecf20Sopenharmony_ci mdelay(1); 2688c2ecf20Sopenharmony_ci 2698c2ecf20Sopenharmony_ci /* Above reset sequence doesnot reset register context */ 2708c2ecf20Sopenharmony_ci reg = lcdc_read(LCD_RASTER_CTRL_REG); 2718c2ecf20Sopenharmony_ci if (!(reg & LCD_RASTER_ENABLE)) 2728c2ecf20Sopenharmony_ci lcdc_write(reg | LCD_RASTER_ENABLE, LCD_RASTER_CTRL_REG); 2738c2ecf20Sopenharmony_ci} 2748c2ecf20Sopenharmony_ci 2758c2ecf20Sopenharmony_ci/* Disable the Raster Engine of the LCD Controller */ 2768c2ecf20Sopenharmony_cistatic void lcd_disable_raster(enum da8xx_frame_complete wait_for_frame_done) 2778c2ecf20Sopenharmony_ci{ 2788c2ecf20Sopenharmony_ci u32 reg; 2798c2ecf20Sopenharmony_ci int ret; 2808c2ecf20Sopenharmony_ci 2818c2ecf20Sopenharmony_ci reg = lcdc_read(LCD_RASTER_CTRL_REG); 2828c2ecf20Sopenharmony_ci if (reg & LCD_RASTER_ENABLE) 2838c2ecf20Sopenharmony_ci lcdc_write(reg & ~LCD_RASTER_ENABLE, LCD_RASTER_CTRL_REG); 2848c2ecf20Sopenharmony_ci else 2858c2ecf20Sopenharmony_ci /* return if already disabled */ 2868c2ecf20Sopenharmony_ci return; 2878c2ecf20Sopenharmony_ci 2888c2ecf20Sopenharmony_ci if ((wait_for_frame_done == DA8XX_FRAME_WAIT) && 2898c2ecf20Sopenharmony_ci (lcd_revision == LCD_VERSION_2)) { 2908c2ecf20Sopenharmony_ci frame_done_flag = 0; 2918c2ecf20Sopenharmony_ci ret = wait_event_interruptible_timeout(frame_done_wq, 2928c2ecf20Sopenharmony_ci frame_done_flag != 0, 2938c2ecf20Sopenharmony_ci msecs_to_jiffies(50)); 2948c2ecf20Sopenharmony_ci if (ret == 0) 2958c2ecf20Sopenharmony_ci pr_err("LCD Controller timed out\n"); 2968c2ecf20Sopenharmony_ci } 2978c2ecf20Sopenharmony_ci} 2988c2ecf20Sopenharmony_ci 2998c2ecf20Sopenharmony_cistatic void lcd_blit(int load_mode, struct da8xx_fb_par *par) 3008c2ecf20Sopenharmony_ci{ 3018c2ecf20Sopenharmony_ci u32 start; 3028c2ecf20Sopenharmony_ci u32 end; 3038c2ecf20Sopenharmony_ci u32 reg_ras; 3048c2ecf20Sopenharmony_ci u32 reg_dma; 3058c2ecf20Sopenharmony_ci u32 reg_int; 3068c2ecf20Sopenharmony_ci 3078c2ecf20Sopenharmony_ci /* init reg to clear PLM (loading mode) fields */ 3088c2ecf20Sopenharmony_ci reg_ras = lcdc_read(LCD_RASTER_CTRL_REG); 3098c2ecf20Sopenharmony_ci reg_ras &= ~(3 << 20); 3108c2ecf20Sopenharmony_ci 3118c2ecf20Sopenharmony_ci reg_dma = lcdc_read(LCD_DMA_CTRL_REG); 3128c2ecf20Sopenharmony_ci 3138c2ecf20Sopenharmony_ci if (load_mode == LOAD_DATA) { 3148c2ecf20Sopenharmony_ci start = par->dma_start; 3158c2ecf20Sopenharmony_ci end = par->dma_end; 3168c2ecf20Sopenharmony_ci 3178c2ecf20Sopenharmony_ci reg_ras |= LCD_PALETTE_LOAD_MODE(DATA_ONLY); 3188c2ecf20Sopenharmony_ci if (lcd_revision == LCD_VERSION_1) { 3198c2ecf20Sopenharmony_ci reg_dma |= LCD_V1_END_OF_FRAME_INT_ENA; 3208c2ecf20Sopenharmony_ci } else { 3218c2ecf20Sopenharmony_ci reg_int = lcdc_read(LCD_INT_ENABLE_SET_REG) | 3228c2ecf20Sopenharmony_ci LCD_V2_END_OF_FRAME0_INT_ENA | 3238c2ecf20Sopenharmony_ci LCD_V2_END_OF_FRAME1_INT_ENA | 3248c2ecf20Sopenharmony_ci LCD_FRAME_DONE | LCD_SYNC_LOST; 3258c2ecf20Sopenharmony_ci lcdc_write(reg_int, LCD_INT_ENABLE_SET_REG); 3268c2ecf20Sopenharmony_ci } 3278c2ecf20Sopenharmony_ci reg_dma |= LCD_DUAL_FRAME_BUFFER_ENABLE; 3288c2ecf20Sopenharmony_ci 3298c2ecf20Sopenharmony_ci lcdc_write(start, LCD_DMA_FRM_BUF_BASE_ADDR_0_REG); 3308c2ecf20Sopenharmony_ci lcdc_write(end, LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG); 3318c2ecf20Sopenharmony_ci lcdc_write(start, LCD_DMA_FRM_BUF_BASE_ADDR_1_REG); 3328c2ecf20Sopenharmony_ci lcdc_write(end, LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG); 3338c2ecf20Sopenharmony_ci } else if (load_mode == LOAD_PALETTE) { 3348c2ecf20Sopenharmony_ci start = par->p_palette_base; 3358c2ecf20Sopenharmony_ci end = start + par->palette_sz - 1; 3368c2ecf20Sopenharmony_ci 3378c2ecf20Sopenharmony_ci reg_ras |= LCD_PALETTE_LOAD_MODE(PALETTE_ONLY); 3388c2ecf20Sopenharmony_ci 3398c2ecf20Sopenharmony_ci if (lcd_revision == LCD_VERSION_1) { 3408c2ecf20Sopenharmony_ci reg_ras |= LCD_V1_PL_INT_ENA; 3418c2ecf20Sopenharmony_ci } else { 3428c2ecf20Sopenharmony_ci reg_int = lcdc_read(LCD_INT_ENABLE_SET_REG) | 3438c2ecf20Sopenharmony_ci LCD_V2_PL_INT_ENA; 3448c2ecf20Sopenharmony_ci lcdc_write(reg_int, LCD_INT_ENABLE_SET_REG); 3458c2ecf20Sopenharmony_ci } 3468c2ecf20Sopenharmony_ci 3478c2ecf20Sopenharmony_ci lcdc_write(start, LCD_DMA_FRM_BUF_BASE_ADDR_0_REG); 3488c2ecf20Sopenharmony_ci lcdc_write(end, LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG); 3498c2ecf20Sopenharmony_ci } 3508c2ecf20Sopenharmony_ci 3518c2ecf20Sopenharmony_ci lcdc_write(reg_dma, LCD_DMA_CTRL_REG); 3528c2ecf20Sopenharmony_ci lcdc_write(reg_ras, LCD_RASTER_CTRL_REG); 3538c2ecf20Sopenharmony_ci 3548c2ecf20Sopenharmony_ci /* 3558c2ecf20Sopenharmony_ci * The Raster enable bit must be set after all other control fields are 3568c2ecf20Sopenharmony_ci * set. 3578c2ecf20Sopenharmony_ci */ 3588c2ecf20Sopenharmony_ci lcd_enable_raster(); 3598c2ecf20Sopenharmony_ci} 3608c2ecf20Sopenharmony_ci 3618c2ecf20Sopenharmony_ci/* Configure the Burst Size and fifo threhold of DMA */ 3628c2ecf20Sopenharmony_cistatic int lcd_cfg_dma(int burst_size, int fifo_th) 3638c2ecf20Sopenharmony_ci{ 3648c2ecf20Sopenharmony_ci u32 reg; 3658c2ecf20Sopenharmony_ci 3668c2ecf20Sopenharmony_ci reg = lcdc_read(LCD_DMA_CTRL_REG) & 0x00000001; 3678c2ecf20Sopenharmony_ci switch (burst_size) { 3688c2ecf20Sopenharmony_ci case 1: 3698c2ecf20Sopenharmony_ci reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_1); 3708c2ecf20Sopenharmony_ci break; 3718c2ecf20Sopenharmony_ci case 2: 3728c2ecf20Sopenharmony_ci reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_2); 3738c2ecf20Sopenharmony_ci break; 3748c2ecf20Sopenharmony_ci case 4: 3758c2ecf20Sopenharmony_ci reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_4); 3768c2ecf20Sopenharmony_ci break; 3778c2ecf20Sopenharmony_ci case 8: 3788c2ecf20Sopenharmony_ci reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_8); 3798c2ecf20Sopenharmony_ci break; 3808c2ecf20Sopenharmony_ci case 16: 3818c2ecf20Sopenharmony_ci default: 3828c2ecf20Sopenharmony_ci reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_16); 3838c2ecf20Sopenharmony_ci break; 3848c2ecf20Sopenharmony_ci } 3858c2ecf20Sopenharmony_ci 3868c2ecf20Sopenharmony_ci reg |= (fifo_th << 8); 3878c2ecf20Sopenharmony_ci 3888c2ecf20Sopenharmony_ci lcdc_write(reg, LCD_DMA_CTRL_REG); 3898c2ecf20Sopenharmony_ci 3908c2ecf20Sopenharmony_ci return 0; 3918c2ecf20Sopenharmony_ci} 3928c2ecf20Sopenharmony_ci 3938c2ecf20Sopenharmony_cistatic void lcd_cfg_ac_bias(int period, int transitions_per_int) 3948c2ecf20Sopenharmony_ci{ 3958c2ecf20Sopenharmony_ci u32 reg; 3968c2ecf20Sopenharmony_ci 3978c2ecf20Sopenharmony_ci /* Set the AC Bias Period and Number of Transisitons per Interrupt */ 3988c2ecf20Sopenharmony_ci reg = lcdc_read(LCD_RASTER_TIMING_2_REG) & 0xFFF00000; 3998c2ecf20Sopenharmony_ci reg |= LCD_AC_BIAS_FREQUENCY(period) | 4008c2ecf20Sopenharmony_ci LCD_AC_BIAS_TRANSITIONS_PER_INT(transitions_per_int); 4018c2ecf20Sopenharmony_ci lcdc_write(reg, LCD_RASTER_TIMING_2_REG); 4028c2ecf20Sopenharmony_ci} 4038c2ecf20Sopenharmony_ci 4048c2ecf20Sopenharmony_cistatic void lcd_cfg_horizontal_sync(int back_porch, int pulse_width, 4058c2ecf20Sopenharmony_ci int front_porch) 4068c2ecf20Sopenharmony_ci{ 4078c2ecf20Sopenharmony_ci u32 reg; 4088c2ecf20Sopenharmony_ci 4098c2ecf20Sopenharmony_ci reg = lcdc_read(LCD_RASTER_TIMING_0_REG) & 0x3ff; 4108c2ecf20Sopenharmony_ci reg |= (((back_porch-1) & 0xff) << 24) 4118c2ecf20Sopenharmony_ci | (((front_porch-1) & 0xff) << 16) 4128c2ecf20Sopenharmony_ci | (((pulse_width-1) & 0x3f) << 10); 4138c2ecf20Sopenharmony_ci lcdc_write(reg, LCD_RASTER_TIMING_0_REG); 4148c2ecf20Sopenharmony_ci 4158c2ecf20Sopenharmony_ci /* 4168c2ecf20Sopenharmony_ci * LCDC Version 2 adds some extra bits that increase the allowable 4178c2ecf20Sopenharmony_ci * size of the horizontal timing registers. 4188c2ecf20Sopenharmony_ci * remember that the registers use 0 to represent 1 so all values 4198c2ecf20Sopenharmony_ci * that get set into register need to be decremented by 1 4208c2ecf20Sopenharmony_ci */ 4218c2ecf20Sopenharmony_ci if (lcd_revision == LCD_VERSION_2) { 4228c2ecf20Sopenharmony_ci /* Mask off the bits we want to change */ 4238c2ecf20Sopenharmony_ci reg = lcdc_read(LCD_RASTER_TIMING_2_REG) & ~0x780000ff; 4248c2ecf20Sopenharmony_ci reg |= ((front_porch-1) & 0x300) >> 8; 4258c2ecf20Sopenharmony_ci reg |= ((back_porch-1) & 0x300) >> 4; 4268c2ecf20Sopenharmony_ci reg |= ((pulse_width-1) & 0x3c0) << 21; 4278c2ecf20Sopenharmony_ci lcdc_write(reg, LCD_RASTER_TIMING_2_REG); 4288c2ecf20Sopenharmony_ci } 4298c2ecf20Sopenharmony_ci} 4308c2ecf20Sopenharmony_ci 4318c2ecf20Sopenharmony_cistatic void lcd_cfg_vertical_sync(int back_porch, int pulse_width, 4328c2ecf20Sopenharmony_ci int front_porch) 4338c2ecf20Sopenharmony_ci{ 4348c2ecf20Sopenharmony_ci u32 reg; 4358c2ecf20Sopenharmony_ci 4368c2ecf20Sopenharmony_ci reg = lcdc_read(LCD_RASTER_TIMING_1_REG) & 0x3ff; 4378c2ecf20Sopenharmony_ci reg |= ((back_porch & 0xff) << 24) 4388c2ecf20Sopenharmony_ci | ((front_porch & 0xff) << 16) 4398c2ecf20Sopenharmony_ci | (((pulse_width-1) & 0x3f) << 10); 4408c2ecf20Sopenharmony_ci lcdc_write(reg, LCD_RASTER_TIMING_1_REG); 4418c2ecf20Sopenharmony_ci} 4428c2ecf20Sopenharmony_ci 4438c2ecf20Sopenharmony_cistatic int lcd_cfg_display(const struct lcd_ctrl_config *cfg, 4448c2ecf20Sopenharmony_ci struct fb_videomode *panel) 4458c2ecf20Sopenharmony_ci{ 4468c2ecf20Sopenharmony_ci u32 reg; 4478c2ecf20Sopenharmony_ci u32 reg_int; 4488c2ecf20Sopenharmony_ci 4498c2ecf20Sopenharmony_ci reg = lcdc_read(LCD_RASTER_CTRL_REG) & ~(LCD_TFT_MODE | 4508c2ecf20Sopenharmony_ci LCD_MONO_8BIT_MODE | 4518c2ecf20Sopenharmony_ci LCD_MONOCHROME_MODE); 4528c2ecf20Sopenharmony_ci 4538c2ecf20Sopenharmony_ci switch (cfg->panel_shade) { 4548c2ecf20Sopenharmony_ci case MONOCHROME: 4558c2ecf20Sopenharmony_ci reg |= LCD_MONOCHROME_MODE; 4568c2ecf20Sopenharmony_ci if (cfg->mono_8bit_mode) 4578c2ecf20Sopenharmony_ci reg |= LCD_MONO_8BIT_MODE; 4588c2ecf20Sopenharmony_ci break; 4598c2ecf20Sopenharmony_ci case COLOR_ACTIVE: 4608c2ecf20Sopenharmony_ci reg |= LCD_TFT_MODE; 4618c2ecf20Sopenharmony_ci if (cfg->tft_alt_mode) 4628c2ecf20Sopenharmony_ci reg |= LCD_TFT_ALT_ENABLE; 4638c2ecf20Sopenharmony_ci break; 4648c2ecf20Sopenharmony_ci 4658c2ecf20Sopenharmony_ci case COLOR_PASSIVE: 4668c2ecf20Sopenharmony_ci /* AC bias applicable only for Pasive panels */ 4678c2ecf20Sopenharmony_ci lcd_cfg_ac_bias(cfg->ac_bias, cfg->ac_bias_intrpt); 4688c2ecf20Sopenharmony_ci if (cfg->bpp == 12 && cfg->stn_565_mode) 4698c2ecf20Sopenharmony_ci reg |= LCD_STN_565_ENABLE; 4708c2ecf20Sopenharmony_ci break; 4718c2ecf20Sopenharmony_ci 4728c2ecf20Sopenharmony_ci default: 4738c2ecf20Sopenharmony_ci return -EINVAL; 4748c2ecf20Sopenharmony_ci } 4758c2ecf20Sopenharmony_ci 4768c2ecf20Sopenharmony_ci /* enable additional interrupts here */ 4778c2ecf20Sopenharmony_ci if (lcd_revision == LCD_VERSION_1) { 4788c2ecf20Sopenharmony_ci reg |= LCD_V1_UNDERFLOW_INT_ENA; 4798c2ecf20Sopenharmony_ci } else { 4808c2ecf20Sopenharmony_ci reg_int = lcdc_read(LCD_INT_ENABLE_SET_REG) | 4818c2ecf20Sopenharmony_ci LCD_V2_UNDERFLOW_INT_ENA; 4828c2ecf20Sopenharmony_ci lcdc_write(reg_int, LCD_INT_ENABLE_SET_REG); 4838c2ecf20Sopenharmony_ci } 4848c2ecf20Sopenharmony_ci 4858c2ecf20Sopenharmony_ci lcdc_write(reg, LCD_RASTER_CTRL_REG); 4868c2ecf20Sopenharmony_ci 4878c2ecf20Sopenharmony_ci reg = lcdc_read(LCD_RASTER_TIMING_2_REG); 4888c2ecf20Sopenharmony_ci 4898c2ecf20Sopenharmony_ci reg |= LCD_SYNC_CTRL; 4908c2ecf20Sopenharmony_ci 4918c2ecf20Sopenharmony_ci if (cfg->sync_edge) 4928c2ecf20Sopenharmony_ci reg |= LCD_SYNC_EDGE; 4938c2ecf20Sopenharmony_ci else 4948c2ecf20Sopenharmony_ci reg &= ~LCD_SYNC_EDGE; 4958c2ecf20Sopenharmony_ci 4968c2ecf20Sopenharmony_ci if ((panel->sync & FB_SYNC_HOR_HIGH_ACT) == 0) 4978c2ecf20Sopenharmony_ci reg |= LCD_INVERT_LINE_CLOCK; 4988c2ecf20Sopenharmony_ci else 4998c2ecf20Sopenharmony_ci reg &= ~LCD_INVERT_LINE_CLOCK; 5008c2ecf20Sopenharmony_ci 5018c2ecf20Sopenharmony_ci if ((panel->sync & FB_SYNC_VERT_HIGH_ACT) == 0) 5028c2ecf20Sopenharmony_ci reg |= LCD_INVERT_FRAME_CLOCK; 5038c2ecf20Sopenharmony_ci else 5048c2ecf20Sopenharmony_ci reg &= ~LCD_INVERT_FRAME_CLOCK; 5058c2ecf20Sopenharmony_ci 5068c2ecf20Sopenharmony_ci lcdc_write(reg, LCD_RASTER_TIMING_2_REG); 5078c2ecf20Sopenharmony_ci 5088c2ecf20Sopenharmony_ci return 0; 5098c2ecf20Sopenharmony_ci} 5108c2ecf20Sopenharmony_ci 5118c2ecf20Sopenharmony_cistatic int lcd_cfg_frame_buffer(struct da8xx_fb_par *par, u32 width, u32 height, 5128c2ecf20Sopenharmony_ci u32 bpp, u32 raster_order) 5138c2ecf20Sopenharmony_ci{ 5148c2ecf20Sopenharmony_ci u32 reg; 5158c2ecf20Sopenharmony_ci 5168c2ecf20Sopenharmony_ci if (bpp > 16 && lcd_revision == LCD_VERSION_1) 5178c2ecf20Sopenharmony_ci return -EINVAL; 5188c2ecf20Sopenharmony_ci 5198c2ecf20Sopenharmony_ci /* Set the Panel Width */ 5208c2ecf20Sopenharmony_ci /* Pixels per line = (PPL + 1)*16 */ 5218c2ecf20Sopenharmony_ci if (lcd_revision == LCD_VERSION_1) { 5228c2ecf20Sopenharmony_ci /* 5238c2ecf20Sopenharmony_ci * 0x3F in bits 4..9 gives max horizontal resolution = 1024 5248c2ecf20Sopenharmony_ci * pixels. 5258c2ecf20Sopenharmony_ci */ 5268c2ecf20Sopenharmony_ci width &= 0x3f0; 5278c2ecf20Sopenharmony_ci } else { 5288c2ecf20Sopenharmony_ci /* 5298c2ecf20Sopenharmony_ci * 0x7F in bits 4..10 gives max horizontal resolution = 2048 5308c2ecf20Sopenharmony_ci * pixels. 5318c2ecf20Sopenharmony_ci */ 5328c2ecf20Sopenharmony_ci width &= 0x7f0; 5338c2ecf20Sopenharmony_ci } 5348c2ecf20Sopenharmony_ci 5358c2ecf20Sopenharmony_ci reg = lcdc_read(LCD_RASTER_TIMING_0_REG); 5368c2ecf20Sopenharmony_ci reg &= 0xfffffc00; 5378c2ecf20Sopenharmony_ci if (lcd_revision == LCD_VERSION_1) { 5388c2ecf20Sopenharmony_ci reg |= ((width >> 4) - 1) << 4; 5398c2ecf20Sopenharmony_ci } else { 5408c2ecf20Sopenharmony_ci width = (width >> 4) - 1; 5418c2ecf20Sopenharmony_ci reg |= ((width & 0x3f) << 4) | ((width & 0x40) >> 3); 5428c2ecf20Sopenharmony_ci } 5438c2ecf20Sopenharmony_ci lcdc_write(reg, LCD_RASTER_TIMING_0_REG); 5448c2ecf20Sopenharmony_ci 5458c2ecf20Sopenharmony_ci /* Set the Panel Height */ 5468c2ecf20Sopenharmony_ci /* Set bits 9:0 of Lines Per Pixel */ 5478c2ecf20Sopenharmony_ci reg = lcdc_read(LCD_RASTER_TIMING_1_REG); 5488c2ecf20Sopenharmony_ci reg = ((height - 1) & 0x3ff) | (reg & 0xfffffc00); 5498c2ecf20Sopenharmony_ci lcdc_write(reg, LCD_RASTER_TIMING_1_REG); 5508c2ecf20Sopenharmony_ci 5518c2ecf20Sopenharmony_ci /* Set bit 10 of Lines Per Pixel */ 5528c2ecf20Sopenharmony_ci if (lcd_revision == LCD_VERSION_2) { 5538c2ecf20Sopenharmony_ci reg = lcdc_read(LCD_RASTER_TIMING_2_REG); 5548c2ecf20Sopenharmony_ci reg |= ((height - 1) & 0x400) << 16; 5558c2ecf20Sopenharmony_ci lcdc_write(reg, LCD_RASTER_TIMING_2_REG); 5568c2ecf20Sopenharmony_ci } 5578c2ecf20Sopenharmony_ci 5588c2ecf20Sopenharmony_ci /* Set the Raster Order of the Frame Buffer */ 5598c2ecf20Sopenharmony_ci reg = lcdc_read(LCD_RASTER_CTRL_REG) & ~(1 << 8); 5608c2ecf20Sopenharmony_ci if (raster_order) 5618c2ecf20Sopenharmony_ci reg |= LCD_RASTER_ORDER; 5628c2ecf20Sopenharmony_ci 5638c2ecf20Sopenharmony_ci par->palette_sz = 16 * 2; 5648c2ecf20Sopenharmony_ci 5658c2ecf20Sopenharmony_ci switch (bpp) { 5668c2ecf20Sopenharmony_ci case 1: 5678c2ecf20Sopenharmony_ci case 2: 5688c2ecf20Sopenharmony_ci case 4: 5698c2ecf20Sopenharmony_ci case 16: 5708c2ecf20Sopenharmony_ci break; 5718c2ecf20Sopenharmony_ci case 24: 5728c2ecf20Sopenharmony_ci reg |= LCD_V2_TFT_24BPP_MODE; 5738c2ecf20Sopenharmony_ci break; 5748c2ecf20Sopenharmony_ci case 32: 5758c2ecf20Sopenharmony_ci reg |= LCD_V2_TFT_24BPP_MODE; 5768c2ecf20Sopenharmony_ci reg |= LCD_V2_TFT_24BPP_UNPACK; 5778c2ecf20Sopenharmony_ci break; 5788c2ecf20Sopenharmony_ci case 8: 5798c2ecf20Sopenharmony_ci par->palette_sz = 256 * 2; 5808c2ecf20Sopenharmony_ci break; 5818c2ecf20Sopenharmony_ci 5828c2ecf20Sopenharmony_ci default: 5838c2ecf20Sopenharmony_ci return -EINVAL; 5848c2ecf20Sopenharmony_ci } 5858c2ecf20Sopenharmony_ci 5868c2ecf20Sopenharmony_ci lcdc_write(reg, LCD_RASTER_CTRL_REG); 5878c2ecf20Sopenharmony_ci 5888c2ecf20Sopenharmony_ci return 0; 5898c2ecf20Sopenharmony_ci} 5908c2ecf20Sopenharmony_ci 5918c2ecf20Sopenharmony_ci#define CNVT_TOHW(val, width) ((((val) << (width)) + 0x7FFF - (val)) >> 16) 5928c2ecf20Sopenharmony_cistatic int fb_setcolreg(unsigned regno, unsigned red, unsigned green, 5938c2ecf20Sopenharmony_ci unsigned blue, unsigned transp, 5948c2ecf20Sopenharmony_ci struct fb_info *info) 5958c2ecf20Sopenharmony_ci{ 5968c2ecf20Sopenharmony_ci struct da8xx_fb_par *par = info->par; 5978c2ecf20Sopenharmony_ci unsigned short *palette = (unsigned short *) par->v_palette_base; 5988c2ecf20Sopenharmony_ci u_short pal; 5998c2ecf20Sopenharmony_ci int update_hw = 0; 6008c2ecf20Sopenharmony_ci 6018c2ecf20Sopenharmony_ci if (regno > 255) 6028c2ecf20Sopenharmony_ci return 1; 6038c2ecf20Sopenharmony_ci 6048c2ecf20Sopenharmony_ci if (info->fix.visual == FB_VISUAL_DIRECTCOLOR) 6058c2ecf20Sopenharmony_ci return 1; 6068c2ecf20Sopenharmony_ci 6078c2ecf20Sopenharmony_ci if (info->var.bits_per_pixel > 16 && lcd_revision == LCD_VERSION_1) 6088c2ecf20Sopenharmony_ci return -EINVAL; 6098c2ecf20Sopenharmony_ci 6108c2ecf20Sopenharmony_ci switch (info->fix.visual) { 6118c2ecf20Sopenharmony_ci case FB_VISUAL_TRUECOLOR: 6128c2ecf20Sopenharmony_ci red = CNVT_TOHW(red, info->var.red.length); 6138c2ecf20Sopenharmony_ci green = CNVT_TOHW(green, info->var.green.length); 6148c2ecf20Sopenharmony_ci blue = CNVT_TOHW(blue, info->var.blue.length); 6158c2ecf20Sopenharmony_ci break; 6168c2ecf20Sopenharmony_ci case FB_VISUAL_PSEUDOCOLOR: 6178c2ecf20Sopenharmony_ci switch (info->var.bits_per_pixel) { 6188c2ecf20Sopenharmony_ci case 4: 6198c2ecf20Sopenharmony_ci if (regno > 15) 6208c2ecf20Sopenharmony_ci return -EINVAL; 6218c2ecf20Sopenharmony_ci 6228c2ecf20Sopenharmony_ci if (info->var.grayscale) { 6238c2ecf20Sopenharmony_ci pal = regno; 6248c2ecf20Sopenharmony_ci } else { 6258c2ecf20Sopenharmony_ci red >>= 4; 6268c2ecf20Sopenharmony_ci green >>= 8; 6278c2ecf20Sopenharmony_ci blue >>= 12; 6288c2ecf20Sopenharmony_ci 6298c2ecf20Sopenharmony_ci pal = red & 0x0f00; 6308c2ecf20Sopenharmony_ci pal |= green & 0x00f0; 6318c2ecf20Sopenharmony_ci pal |= blue & 0x000f; 6328c2ecf20Sopenharmony_ci } 6338c2ecf20Sopenharmony_ci if (regno == 0) 6348c2ecf20Sopenharmony_ci pal |= 0x2000; 6358c2ecf20Sopenharmony_ci palette[regno] = pal; 6368c2ecf20Sopenharmony_ci break; 6378c2ecf20Sopenharmony_ci 6388c2ecf20Sopenharmony_ci case 8: 6398c2ecf20Sopenharmony_ci red >>= 4; 6408c2ecf20Sopenharmony_ci green >>= 8; 6418c2ecf20Sopenharmony_ci blue >>= 12; 6428c2ecf20Sopenharmony_ci 6438c2ecf20Sopenharmony_ci pal = (red & 0x0f00); 6448c2ecf20Sopenharmony_ci pal |= (green & 0x00f0); 6458c2ecf20Sopenharmony_ci pal |= (blue & 0x000f); 6468c2ecf20Sopenharmony_ci 6478c2ecf20Sopenharmony_ci if (palette[regno] != pal) { 6488c2ecf20Sopenharmony_ci update_hw = 1; 6498c2ecf20Sopenharmony_ci palette[regno] = pal; 6508c2ecf20Sopenharmony_ci } 6518c2ecf20Sopenharmony_ci break; 6528c2ecf20Sopenharmony_ci } 6538c2ecf20Sopenharmony_ci break; 6548c2ecf20Sopenharmony_ci } 6558c2ecf20Sopenharmony_ci 6568c2ecf20Sopenharmony_ci /* Truecolor has hardware independent palette */ 6578c2ecf20Sopenharmony_ci if (info->fix.visual == FB_VISUAL_TRUECOLOR) { 6588c2ecf20Sopenharmony_ci u32 v; 6598c2ecf20Sopenharmony_ci 6608c2ecf20Sopenharmony_ci if (regno > 15) 6618c2ecf20Sopenharmony_ci return -EINVAL; 6628c2ecf20Sopenharmony_ci 6638c2ecf20Sopenharmony_ci v = (red << info->var.red.offset) | 6648c2ecf20Sopenharmony_ci (green << info->var.green.offset) | 6658c2ecf20Sopenharmony_ci (blue << info->var.blue.offset); 6668c2ecf20Sopenharmony_ci 6678c2ecf20Sopenharmony_ci ((u32 *) (info->pseudo_palette))[regno] = v; 6688c2ecf20Sopenharmony_ci if (palette[0] != 0x4000) { 6698c2ecf20Sopenharmony_ci update_hw = 1; 6708c2ecf20Sopenharmony_ci palette[0] = 0x4000; 6718c2ecf20Sopenharmony_ci } 6728c2ecf20Sopenharmony_ci } 6738c2ecf20Sopenharmony_ci 6748c2ecf20Sopenharmony_ci /* Update the palette in the h/w as needed. */ 6758c2ecf20Sopenharmony_ci if (update_hw) 6768c2ecf20Sopenharmony_ci lcd_blit(LOAD_PALETTE, par); 6778c2ecf20Sopenharmony_ci 6788c2ecf20Sopenharmony_ci return 0; 6798c2ecf20Sopenharmony_ci} 6808c2ecf20Sopenharmony_ci#undef CNVT_TOHW 6818c2ecf20Sopenharmony_ci 6828c2ecf20Sopenharmony_cistatic void da8xx_fb_lcd_reset(void) 6838c2ecf20Sopenharmony_ci{ 6848c2ecf20Sopenharmony_ci /* DMA has to be disabled */ 6858c2ecf20Sopenharmony_ci lcdc_write(0, LCD_DMA_CTRL_REG); 6868c2ecf20Sopenharmony_ci lcdc_write(0, LCD_RASTER_CTRL_REG); 6878c2ecf20Sopenharmony_ci 6888c2ecf20Sopenharmony_ci if (lcd_revision == LCD_VERSION_2) { 6898c2ecf20Sopenharmony_ci lcdc_write(0, LCD_INT_ENABLE_SET_REG); 6908c2ecf20Sopenharmony_ci /* Write 1 to reset */ 6918c2ecf20Sopenharmony_ci lcdc_write(LCD_CLK_MAIN_RESET, LCD_CLK_RESET_REG); 6928c2ecf20Sopenharmony_ci lcdc_write(0, LCD_CLK_RESET_REG); 6938c2ecf20Sopenharmony_ci } 6948c2ecf20Sopenharmony_ci} 6958c2ecf20Sopenharmony_ci 6968c2ecf20Sopenharmony_cistatic int da8xx_fb_config_clk_divider(struct da8xx_fb_par *par, 6978c2ecf20Sopenharmony_ci unsigned lcdc_clk_div, 6988c2ecf20Sopenharmony_ci unsigned lcdc_clk_rate) 6998c2ecf20Sopenharmony_ci{ 7008c2ecf20Sopenharmony_ci int ret; 7018c2ecf20Sopenharmony_ci 7028c2ecf20Sopenharmony_ci if (par->lcdc_clk_rate != lcdc_clk_rate) { 7038c2ecf20Sopenharmony_ci ret = clk_set_rate(par->lcdc_clk, lcdc_clk_rate); 7048c2ecf20Sopenharmony_ci if (ret) { 7058c2ecf20Sopenharmony_ci dev_err(par->dev, 7068c2ecf20Sopenharmony_ci "unable to set clock rate at %u\n", 7078c2ecf20Sopenharmony_ci lcdc_clk_rate); 7088c2ecf20Sopenharmony_ci return ret; 7098c2ecf20Sopenharmony_ci } 7108c2ecf20Sopenharmony_ci par->lcdc_clk_rate = clk_get_rate(par->lcdc_clk); 7118c2ecf20Sopenharmony_ci } 7128c2ecf20Sopenharmony_ci 7138c2ecf20Sopenharmony_ci /* Configure the LCD clock divisor. */ 7148c2ecf20Sopenharmony_ci lcdc_write(LCD_CLK_DIVISOR(lcdc_clk_div) | 7158c2ecf20Sopenharmony_ci (LCD_RASTER_MODE & 0x1), LCD_CTRL_REG); 7168c2ecf20Sopenharmony_ci 7178c2ecf20Sopenharmony_ci if (lcd_revision == LCD_VERSION_2) 7188c2ecf20Sopenharmony_ci lcdc_write(LCD_V2_DMA_CLK_EN | LCD_V2_LIDD_CLK_EN | 7198c2ecf20Sopenharmony_ci LCD_V2_CORE_CLK_EN, LCD_CLK_ENABLE_REG); 7208c2ecf20Sopenharmony_ci 7218c2ecf20Sopenharmony_ci return 0; 7228c2ecf20Sopenharmony_ci} 7238c2ecf20Sopenharmony_ci 7248c2ecf20Sopenharmony_cistatic unsigned int da8xx_fb_calc_clk_divider(struct da8xx_fb_par *par, 7258c2ecf20Sopenharmony_ci unsigned pixclock, 7268c2ecf20Sopenharmony_ci unsigned *lcdc_clk_rate) 7278c2ecf20Sopenharmony_ci{ 7288c2ecf20Sopenharmony_ci unsigned lcdc_clk_div; 7298c2ecf20Sopenharmony_ci 7308c2ecf20Sopenharmony_ci pixclock = PICOS2KHZ(pixclock) * 1000; 7318c2ecf20Sopenharmony_ci 7328c2ecf20Sopenharmony_ci *lcdc_clk_rate = par->lcdc_clk_rate; 7338c2ecf20Sopenharmony_ci 7348c2ecf20Sopenharmony_ci if (pixclock < (*lcdc_clk_rate / CLK_MAX_DIV)) { 7358c2ecf20Sopenharmony_ci *lcdc_clk_rate = clk_round_rate(par->lcdc_clk, 7368c2ecf20Sopenharmony_ci pixclock * CLK_MAX_DIV); 7378c2ecf20Sopenharmony_ci lcdc_clk_div = CLK_MAX_DIV; 7388c2ecf20Sopenharmony_ci } else if (pixclock > (*lcdc_clk_rate / CLK_MIN_DIV)) { 7398c2ecf20Sopenharmony_ci *lcdc_clk_rate = clk_round_rate(par->lcdc_clk, 7408c2ecf20Sopenharmony_ci pixclock * CLK_MIN_DIV); 7418c2ecf20Sopenharmony_ci lcdc_clk_div = CLK_MIN_DIV; 7428c2ecf20Sopenharmony_ci } else { 7438c2ecf20Sopenharmony_ci lcdc_clk_div = *lcdc_clk_rate / pixclock; 7448c2ecf20Sopenharmony_ci } 7458c2ecf20Sopenharmony_ci 7468c2ecf20Sopenharmony_ci return lcdc_clk_div; 7478c2ecf20Sopenharmony_ci} 7488c2ecf20Sopenharmony_ci 7498c2ecf20Sopenharmony_cistatic int da8xx_fb_calc_config_clk_divider(struct da8xx_fb_par *par, 7508c2ecf20Sopenharmony_ci struct fb_videomode *mode) 7518c2ecf20Sopenharmony_ci{ 7528c2ecf20Sopenharmony_ci unsigned lcdc_clk_rate; 7538c2ecf20Sopenharmony_ci unsigned lcdc_clk_div = da8xx_fb_calc_clk_divider(par, mode->pixclock, 7548c2ecf20Sopenharmony_ci &lcdc_clk_rate); 7558c2ecf20Sopenharmony_ci 7568c2ecf20Sopenharmony_ci return da8xx_fb_config_clk_divider(par, lcdc_clk_div, lcdc_clk_rate); 7578c2ecf20Sopenharmony_ci} 7588c2ecf20Sopenharmony_ci 7598c2ecf20Sopenharmony_cistatic unsigned da8xx_fb_round_clk(struct da8xx_fb_par *par, 7608c2ecf20Sopenharmony_ci unsigned pixclock) 7618c2ecf20Sopenharmony_ci{ 7628c2ecf20Sopenharmony_ci unsigned lcdc_clk_div, lcdc_clk_rate; 7638c2ecf20Sopenharmony_ci 7648c2ecf20Sopenharmony_ci lcdc_clk_div = da8xx_fb_calc_clk_divider(par, pixclock, &lcdc_clk_rate); 7658c2ecf20Sopenharmony_ci return KHZ2PICOS(lcdc_clk_rate / (1000 * lcdc_clk_div)); 7668c2ecf20Sopenharmony_ci} 7678c2ecf20Sopenharmony_ci 7688c2ecf20Sopenharmony_cistatic int lcd_init(struct da8xx_fb_par *par, const struct lcd_ctrl_config *cfg, 7698c2ecf20Sopenharmony_ci struct fb_videomode *panel) 7708c2ecf20Sopenharmony_ci{ 7718c2ecf20Sopenharmony_ci u32 bpp; 7728c2ecf20Sopenharmony_ci int ret = 0; 7738c2ecf20Sopenharmony_ci 7748c2ecf20Sopenharmony_ci ret = da8xx_fb_calc_config_clk_divider(par, panel); 7758c2ecf20Sopenharmony_ci if (ret) { 7768c2ecf20Sopenharmony_ci dev_err(par->dev, "unable to configure clock\n"); 7778c2ecf20Sopenharmony_ci return ret; 7788c2ecf20Sopenharmony_ci } 7798c2ecf20Sopenharmony_ci 7808c2ecf20Sopenharmony_ci if (panel->sync & FB_SYNC_CLK_INVERT) 7818c2ecf20Sopenharmony_ci lcdc_write((lcdc_read(LCD_RASTER_TIMING_2_REG) | 7828c2ecf20Sopenharmony_ci LCD_INVERT_PIXEL_CLOCK), LCD_RASTER_TIMING_2_REG); 7838c2ecf20Sopenharmony_ci else 7848c2ecf20Sopenharmony_ci lcdc_write((lcdc_read(LCD_RASTER_TIMING_2_REG) & 7858c2ecf20Sopenharmony_ci ~LCD_INVERT_PIXEL_CLOCK), LCD_RASTER_TIMING_2_REG); 7868c2ecf20Sopenharmony_ci 7878c2ecf20Sopenharmony_ci /* Configure the DMA burst size and fifo threshold. */ 7888c2ecf20Sopenharmony_ci ret = lcd_cfg_dma(cfg->dma_burst_sz, cfg->fifo_th); 7898c2ecf20Sopenharmony_ci if (ret < 0) 7908c2ecf20Sopenharmony_ci return ret; 7918c2ecf20Sopenharmony_ci 7928c2ecf20Sopenharmony_ci /* Configure the vertical and horizontal sync properties. */ 7938c2ecf20Sopenharmony_ci lcd_cfg_vertical_sync(panel->upper_margin, panel->vsync_len, 7948c2ecf20Sopenharmony_ci panel->lower_margin); 7958c2ecf20Sopenharmony_ci lcd_cfg_horizontal_sync(panel->left_margin, panel->hsync_len, 7968c2ecf20Sopenharmony_ci panel->right_margin); 7978c2ecf20Sopenharmony_ci 7988c2ecf20Sopenharmony_ci /* Configure for disply */ 7998c2ecf20Sopenharmony_ci ret = lcd_cfg_display(cfg, panel); 8008c2ecf20Sopenharmony_ci if (ret < 0) 8018c2ecf20Sopenharmony_ci return ret; 8028c2ecf20Sopenharmony_ci 8038c2ecf20Sopenharmony_ci bpp = cfg->bpp; 8048c2ecf20Sopenharmony_ci 8058c2ecf20Sopenharmony_ci if (bpp == 12) 8068c2ecf20Sopenharmony_ci bpp = 16; 8078c2ecf20Sopenharmony_ci ret = lcd_cfg_frame_buffer(par, (unsigned int)panel->xres, 8088c2ecf20Sopenharmony_ci (unsigned int)panel->yres, bpp, 8098c2ecf20Sopenharmony_ci cfg->raster_order); 8108c2ecf20Sopenharmony_ci if (ret < 0) 8118c2ecf20Sopenharmony_ci return ret; 8128c2ecf20Sopenharmony_ci 8138c2ecf20Sopenharmony_ci /* Configure FDD */ 8148c2ecf20Sopenharmony_ci lcdc_write((lcdc_read(LCD_RASTER_CTRL_REG) & 0xfff00fff) | 8158c2ecf20Sopenharmony_ci (cfg->fdd << 12), LCD_RASTER_CTRL_REG); 8168c2ecf20Sopenharmony_ci 8178c2ecf20Sopenharmony_ci return 0; 8188c2ecf20Sopenharmony_ci} 8198c2ecf20Sopenharmony_ci 8208c2ecf20Sopenharmony_ci/* IRQ handler for version 2 of LCDC */ 8218c2ecf20Sopenharmony_cistatic irqreturn_t lcdc_irq_handler_rev02(int irq, void *arg) 8228c2ecf20Sopenharmony_ci{ 8238c2ecf20Sopenharmony_ci struct da8xx_fb_par *par = arg; 8248c2ecf20Sopenharmony_ci u32 stat = lcdc_read(LCD_MASKED_STAT_REG); 8258c2ecf20Sopenharmony_ci 8268c2ecf20Sopenharmony_ci if ((stat & LCD_SYNC_LOST) && (stat & LCD_FIFO_UNDERFLOW)) { 8278c2ecf20Sopenharmony_ci lcd_disable_raster(DA8XX_FRAME_NOWAIT); 8288c2ecf20Sopenharmony_ci lcdc_write(stat, LCD_MASKED_STAT_REG); 8298c2ecf20Sopenharmony_ci lcd_enable_raster(); 8308c2ecf20Sopenharmony_ci } else if (stat & LCD_PL_LOAD_DONE) { 8318c2ecf20Sopenharmony_ci /* 8328c2ecf20Sopenharmony_ci * Must disable raster before changing state of any control bit. 8338c2ecf20Sopenharmony_ci * And also must be disabled before clearing the PL loading 8348c2ecf20Sopenharmony_ci * interrupt via the following write to the status register. If 8358c2ecf20Sopenharmony_ci * this is done after then one gets multiple PL done interrupts. 8368c2ecf20Sopenharmony_ci */ 8378c2ecf20Sopenharmony_ci lcd_disable_raster(DA8XX_FRAME_NOWAIT); 8388c2ecf20Sopenharmony_ci 8398c2ecf20Sopenharmony_ci lcdc_write(stat, LCD_MASKED_STAT_REG); 8408c2ecf20Sopenharmony_ci 8418c2ecf20Sopenharmony_ci /* Disable PL completion interrupt */ 8428c2ecf20Sopenharmony_ci lcdc_write(LCD_V2_PL_INT_ENA, LCD_INT_ENABLE_CLR_REG); 8438c2ecf20Sopenharmony_ci 8448c2ecf20Sopenharmony_ci /* Setup and start data loading mode */ 8458c2ecf20Sopenharmony_ci lcd_blit(LOAD_DATA, par); 8468c2ecf20Sopenharmony_ci } else { 8478c2ecf20Sopenharmony_ci lcdc_write(stat, LCD_MASKED_STAT_REG); 8488c2ecf20Sopenharmony_ci 8498c2ecf20Sopenharmony_ci if (stat & LCD_END_OF_FRAME0) { 8508c2ecf20Sopenharmony_ci par->which_dma_channel_done = 0; 8518c2ecf20Sopenharmony_ci lcdc_write(par->dma_start, 8528c2ecf20Sopenharmony_ci LCD_DMA_FRM_BUF_BASE_ADDR_0_REG); 8538c2ecf20Sopenharmony_ci lcdc_write(par->dma_end, 8548c2ecf20Sopenharmony_ci LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG); 8558c2ecf20Sopenharmony_ci par->vsync_flag = 1; 8568c2ecf20Sopenharmony_ci wake_up_interruptible(&par->vsync_wait); 8578c2ecf20Sopenharmony_ci } 8588c2ecf20Sopenharmony_ci 8598c2ecf20Sopenharmony_ci if (stat & LCD_END_OF_FRAME1) { 8608c2ecf20Sopenharmony_ci par->which_dma_channel_done = 1; 8618c2ecf20Sopenharmony_ci lcdc_write(par->dma_start, 8628c2ecf20Sopenharmony_ci LCD_DMA_FRM_BUF_BASE_ADDR_1_REG); 8638c2ecf20Sopenharmony_ci lcdc_write(par->dma_end, 8648c2ecf20Sopenharmony_ci LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG); 8658c2ecf20Sopenharmony_ci par->vsync_flag = 1; 8668c2ecf20Sopenharmony_ci wake_up_interruptible(&par->vsync_wait); 8678c2ecf20Sopenharmony_ci } 8688c2ecf20Sopenharmony_ci 8698c2ecf20Sopenharmony_ci /* Set only when controller is disabled and at the end of 8708c2ecf20Sopenharmony_ci * active frame 8718c2ecf20Sopenharmony_ci */ 8728c2ecf20Sopenharmony_ci if (stat & BIT(0)) { 8738c2ecf20Sopenharmony_ci frame_done_flag = 1; 8748c2ecf20Sopenharmony_ci wake_up_interruptible(&frame_done_wq); 8758c2ecf20Sopenharmony_ci } 8768c2ecf20Sopenharmony_ci } 8778c2ecf20Sopenharmony_ci 8788c2ecf20Sopenharmony_ci lcdc_write(0, LCD_END_OF_INT_IND_REG); 8798c2ecf20Sopenharmony_ci return IRQ_HANDLED; 8808c2ecf20Sopenharmony_ci} 8818c2ecf20Sopenharmony_ci 8828c2ecf20Sopenharmony_ci/* IRQ handler for version 1 LCDC */ 8838c2ecf20Sopenharmony_cistatic irqreturn_t lcdc_irq_handler_rev01(int irq, void *arg) 8848c2ecf20Sopenharmony_ci{ 8858c2ecf20Sopenharmony_ci struct da8xx_fb_par *par = arg; 8868c2ecf20Sopenharmony_ci u32 stat = lcdc_read(LCD_STAT_REG); 8878c2ecf20Sopenharmony_ci u32 reg_ras; 8888c2ecf20Sopenharmony_ci 8898c2ecf20Sopenharmony_ci if ((stat & LCD_SYNC_LOST) && (stat & LCD_FIFO_UNDERFLOW)) { 8908c2ecf20Sopenharmony_ci lcd_disable_raster(DA8XX_FRAME_NOWAIT); 8918c2ecf20Sopenharmony_ci lcdc_write(stat, LCD_STAT_REG); 8928c2ecf20Sopenharmony_ci lcd_enable_raster(); 8938c2ecf20Sopenharmony_ci } else if (stat & LCD_PL_LOAD_DONE) { 8948c2ecf20Sopenharmony_ci /* 8958c2ecf20Sopenharmony_ci * Must disable raster before changing state of any control bit. 8968c2ecf20Sopenharmony_ci * And also must be disabled before clearing the PL loading 8978c2ecf20Sopenharmony_ci * interrupt via the following write to the status register. If 8988c2ecf20Sopenharmony_ci * this is done after then one gets multiple PL done interrupts. 8998c2ecf20Sopenharmony_ci */ 9008c2ecf20Sopenharmony_ci lcd_disable_raster(DA8XX_FRAME_NOWAIT); 9018c2ecf20Sopenharmony_ci 9028c2ecf20Sopenharmony_ci lcdc_write(stat, LCD_STAT_REG); 9038c2ecf20Sopenharmony_ci 9048c2ecf20Sopenharmony_ci /* Disable PL completion inerrupt */ 9058c2ecf20Sopenharmony_ci reg_ras = lcdc_read(LCD_RASTER_CTRL_REG); 9068c2ecf20Sopenharmony_ci reg_ras &= ~LCD_V1_PL_INT_ENA; 9078c2ecf20Sopenharmony_ci lcdc_write(reg_ras, LCD_RASTER_CTRL_REG); 9088c2ecf20Sopenharmony_ci 9098c2ecf20Sopenharmony_ci /* Setup and start data loading mode */ 9108c2ecf20Sopenharmony_ci lcd_blit(LOAD_DATA, par); 9118c2ecf20Sopenharmony_ci } else { 9128c2ecf20Sopenharmony_ci lcdc_write(stat, LCD_STAT_REG); 9138c2ecf20Sopenharmony_ci 9148c2ecf20Sopenharmony_ci if (stat & LCD_END_OF_FRAME0) { 9158c2ecf20Sopenharmony_ci par->which_dma_channel_done = 0; 9168c2ecf20Sopenharmony_ci lcdc_write(par->dma_start, 9178c2ecf20Sopenharmony_ci LCD_DMA_FRM_BUF_BASE_ADDR_0_REG); 9188c2ecf20Sopenharmony_ci lcdc_write(par->dma_end, 9198c2ecf20Sopenharmony_ci LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG); 9208c2ecf20Sopenharmony_ci par->vsync_flag = 1; 9218c2ecf20Sopenharmony_ci wake_up_interruptible(&par->vsync_wait); 9228c2ecf20Sopenharmony_ci } 9238c2ecf20Sopenharmony_ci 9248c2ecf20Sopenharmony_ci if (stat & LCD_END_OF_FRAME1) { 9258c2ecf20Sopenharmony_ci par->which_dma_channel_done = 1; 9268c2ecf20Sopenharmony_ci lcdc_write(par->dma_start, 9278c2ecf20Sopenharmony_ci LCD_DMA_FRM_BUF_BASE_ADDR_1_REG); 9288c2ecf20Sopenharmony_ci lcdc_write(par->dma_end, 9298c2ecf20Sopenharmony_ci LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG); 9308c2ecf20Sopenharmony_ci par->vsync_flag = 1; 9318c2ecf20Sopenharmony_ci wake_up_interruptible(&par->vsync_wait); 9328c2ecf20Sopenharmony_ci } 9338c2ecf20Sopenharmony_ci } 9348c2ecf20Sopenharmony_ci 9358c2ecf20Sopenharmony_ci return IRQ_HANDLED; 9368c2ecf20Sopenharmony_ci} 9378c2ecf20Sopenharmony_ci 9388c2ecf20Sopenharmony_cistatic int fb_check_var(struct fb_var_screeninfo *var, 9398c2ecf20Sopenharmony_ci struct fb_info *info) 9408c2ecf20Sopenharmony_ci{ 9418c2ecf20Sopenharmony_ci int err = 0; 9428c2ecf20Sopenharmony_ci struct da8xx_fb_par *par = info->par; 9438c2ecf20Sopenharmony_ci int bpp = var->bits_per_pixel >> 3; 9448c2ecf20Sopenharmony_ci unsigned long line_size = var->xres_virtual * bpp; 9458c2ecf20Sopenharmony_ci 9468c2ecf20Sopenharmony_ci if (var->bits_per_pixel > 16 && lcd_revision == LCD_VERSION_1) 9478c2ecf20Sopenharmony_ci return -EINVAL; 9488c2ecf20Sopenharmony_ci 9498c2ecf20Sopenharmony_ci switch (var->bits_per_pixel) { 9508c2ecf20Sopenharmony_ci case 1: 9518c2ecf20Sopenharmony_ci case 8: 9528c2ecf20Sopenharmony_ci var->red.offset = 0; 9538c2ecf20Sopenharmony_ci var->red.length = 8; 9548c2ecf20Sopenharmony_ci var->green.offset = 0; 9558c2ecf20Sopenharmony_ci var->green.length = 8; 9568c2ecf20Sopenharmony_ci var->blue.offset = 0; 9578c2ecf20Sopenharmony_ci var->blue.length = 8; 9588c2ecf20Sopenharmony_ci var->transp.offset = 0; 9598c2ecf20Sopenharmony_ci var->transp.length = 0; 9608c2ecf20Sopenharmony_ci var->nonstd = 0; 9618c2ecf20Sopenharmony_ci break; 9628c2ecf20Sopenharmony_ci case 4: 9638c2ecf20Sopenharmony_ci var->red.offset = 0; 9648c2ecf20Sopenharmony_ci var->red.length = 4; 9658c2ecf20Sopenharmony_ci var->green.offset = 0; 9668c2ecf20Sopenharmony_ci var->green.length = 4; 9678c2ecf20Sopenharmony_ci var->blue.offset = 0; 9688c2ecf20Sopenharmony_ci var->blue.length = 4; 9698c2ecf20Sopenharmony_ci var->transp.offset = 0; 9708c2ecf20Sopenharmony_ci var->transp.length = 0; 9718c2ecf20Sopenharmony_ci var->nonstd = FB_NONSTD_REV_PIX_IN_B; 9728c2ecf20Sopenharmony_ci break; 9738c2ecf20Sopenharmony_ci case 16: /* RGB 565 */ 9748c2ecf20Sopenharmony_ci var->red.offset = 11; 9758c2ecf20Sopenharmony_ci var->red.length = 5; 9768c2ecf20Sopenharmony_ci var->green.offset = 5; 9778c2ecf20Sopenharmony_ci var->green.length = 6; 9788c2ecf20Sopenharmony_ci var->blue.offset = 0; 9798c2ecf20Sopenharmony_ci var->blue.length = 5; 9808c2ecf20Sopenharmony_ci var->transp.offset = 0; 9818c2ecf20Sopenharmony_ci var->transp.length = 0; 9828c2ecf20Sopenharmony_ci var->nonstd = 0; 9838c2ecf20Sopenharmony_ci break; 9848c2ecf20Sopenharmony_ci case 24: 9858c2ecf20Sopenharmony_ci var->red.offset = 16; 9868c2ecf20Sopenharmony_ci var->red.length = 8; 9878c2ecf20Sopenharmony_ci var->green.offset = 8; 9888c2ecf20Sopenharmony_ci var->green.length = 8; 9898c2ecf20Sopenharmony_ci var->blue.offset = 0; 9908c2ecf20Sopenharmony_ci var->blue.length = 8; 9918c2ecf20Sopenharmony_ci var->nonstd = 0; 9928c2ecf20Sopenharmony_ci break; 9938c2ecf20Sopenharmony_ci case 32: 9948c2ecf20Sopenharmony_ci var->transp.offset = 24; 9958c2ecf20Sopenharmony_ci var->transp.length = 8; 9968c2ecf20Sopenharmony_ci var->red.offset = 16; 9978c2ecf20Sopenharmony_ci var->red.length = 8; 9988c2ecf20Sopenharmony_ci var->green.offset = 8; 9998c2ecf20Sopenharmony_ci var->green.length = 8; 10008c2ecf20Sopenharmony_ci var->blue.offset = 0; 10018c2ecf20Sopenharmony_ci var->blue.length = 8; 10028c2ecf20Sopenharmony_ci var->nonstd = 0; 10038c2ecf20Sopenharmony_ci break; 10048c2ecf20Sopenharmony_ci default: 10058c2ecf20Sopenharmony_ci err = -EINVAL; 10068c2ecf20Sopenharmony_ci } 10078c2ecf20Sopenharmony_ci 10088c2ecf20Sopenharmony_ci var->red.msb_right = 0; 10098c2ecf20Sopenharmony_ci var->green.msb_right = 0; 10108c2ecf20Sopenharmony_ci var->blue.msb_right = 0; 10118c2ecf20Sopenharmony_ci var->transp.msb_right = 0; 10128c2ecf20Sopenharmony_ci 10138c2ecf20Sopenharmony_ci if (line_size * var->yres_virtual > par->vram_size) 10148c2ecf20Sopenharmony_ci var->yres_virtual = par->vram_size / line_size; 10158c2ecf20Sopenharmony_ci 10168c2ecf20Sopenharmony_ci if (var->yres > var->yres_virtual) 10178c2ecf20Sopenharmony_ci var->yres = var->yres_virtual; 10188c2ecf20Sopenharmony_ci 10198c2ecf20Sopenharmony_ci if (var->xres > var->xres_virtual) 10208c2ecf20Sopenharmony_ci var->xres = var->xres_virtual; 10218c2ecf20Sopenharmony_ci 10228c2ecf20Sopenharmony_ci if (var->xres + var->xoffset > var->xres_virtual) 10238c2ecf20Sopenharmony_ci var->xoffset = var->xres_virtual - var->xres; 10248c2ecf20Sopenharmony_ci if (var->yres + var->yoffset > var->yres_virtual) 10258c2ecf20Sopenharmony_ci var->yoffset = var->yres_virtual - var->yres; 10268c2ecf20Sopenharmony_ci 10278c2ecf20Sopenharmony_ci var->pixclock = da8xx_fb_round_clk(par, var->pixclock); 10288c2ecf20Sopenharmony_ci 10298c2ecf20Sopenharmony_ci return err; 10308c2ecf20Sopenharmony_ci} 10318c2ecf20Sopenharmony_ci 10328c2ecf20Sopenharmony_ci#ifdef CONFIG_CPU_FREQ 10338c2ecf20Sopenharmony_cistatic int lcd_da8xx_cpufreq_transition(struct notifier_block *nb, 10348c2ecf20Sopenharmony_ci unsigned long val, void *data) 10358c2ecf20Sopenharmony_ci{ 10368c2ecf20Sopenharmony_ci struct da8xx_fb_par *par; 10378c2ecf20Sopenharmony_ci 10388c2ecf20Sopenharmony_ci par = container_of(nb, struct da8xx_fb_par, freq_transition); 10398c2ecf20Sopenharmony_ci if (val == CPUFREQ_POSTCHANGE) { 10408c2ecf20Sopenharmony_ci if (par->lcdc_clk_rate != clk_get_rate(par->lcdc_clk)) { 10418c2ecf20Sopenharmony_ci par->lcdc_clk_rate = clk_get_rate(par->lcdc_clk); 10428c2ecf20Sopenharmony_ci lcd_disable_raster(DA8XX_FRAME_WAIT); 10438c2ecf20Sopenharmony_ci da8xx_fb_calc_config_clk_divider(par, &par->mode); 10448c2ecf20Sopenharmony_ci if (par->blank == FB_BLANK_UNBLANK) 10458c2ecf20Sopenharmony_ci lcd_enable_raster(); 10468c2ecf20Sopenharmony_ci } 10478c2ecf20Sopenharmony_ci } 10488c2ecf20Sopenharmony_ci 10498c2ecf20Sopenharmony_ci return 0; 10508c2ecf20Sopenharmony_ci} 10518c2ecf20Sopenharmony_ci 10528c2ecf20Sopenharmony_cistatic int lcd_da8xx_cpufreq_register(struct da8xx_fb_par *par) 10538c2ecf20Sopenharmony_ci{ 10548c2ecf20Sopenharmony_ci par->freq_transition.notifier_call = lcd_da8xx_cpufreq_transition; 10558c2ecf20Sopenharmony_ci 10568c2ecf20Sopenharmony_ci return cpufreq_register_notifier(&par->freq_transition, 10578c2ecf20Sopenharmony_ci CPUFREQ_TRANSITION_NOTIFIER); 10588c2ecf20Sopenharmony_ci} 10598c2ecf20Sopenharmony_ci 10608c2ecf20Sopenharmony_cistatic void lcd_da8xx_cpufreq_deregister(struct da8xx_fb_par *par) 10618c2ecf20Sopenharmony_ci{ 10628c2ecf20Sopenharmony_ci cpufreq_unregister_notifier(&par->freq_transition, 10638c2ecf20Sopenharmony_ci CPUFREQ_TRANSITION_NOTIFIER); 10648c2ecf20Sopenharmony_ci} 10658c2ecf20Sopenharmony_ci#endif 10668c2ecf20Sopenharmony_ci 10678c2ecf20Sopenharmony_cistatic int fb_remove(struct platform_device *dev) 10688c2ecf20Sopenharmony_ci{ 10698c2ecf20Sopenharmony_ci struct fb_info *info = dev_get_drvdata(&dev->dev); 10708c2ecf20Sopenharmony_ci struct da8xx_fb_par *par = info->par; 10718c2ecf20Sopenharmony_ci int ret; 10728c2ecf20Sopenharmony_ci 10738c2ecf20Sopenharmony_ci#ifdef CONFIG_CPU_FREQ 10748c2ecf20Sopenharmony_ci lcd_da8xx_cpufreq_deregister(par); 10758c2ecf20Sopenharmony_ci#endif 10768c2ecf20Sopenharmony_ci if (par->lcd_supply) { 10778c2ecf20Sopenharmony_ci ret = regulator_disable(par->lcd_supply); 10788c2ecf20Sopenharmony_ci if (ret) 10798c2ecf20Sopenharmony_ci return ret; 10808c2ecf20Sopenharmony_ci } 10818c2ecf20Sopenharmony_ci 10828c2ecf20Sopenharmony_ci lcd_disable_raster(DA8XX_FRAME_WAIT); 10838c2ecf20Sopenharmony_ci lcdc_write(0, LCD_RASTER_CTRL_REG); 10848c2ecf20Sopenharmony_ci 10858c2ecf20Sopenharmony_ci /* disable DMA */ 10868c2ecf20Sopenharmony_ci lcdc_write(0, LCD_DMA_CTRL_REG); 10878c2ecf20Sopenharmony_ci 10888c2ecf20Sopenharmony_ci unregister_framebuffer(info); 10898c2ecf20Sopenharmony_ci fb_dealloc_cmap(&info->cmap); 10908c2ecf20Sopenharmony_ci pm_runtime_put_sync(&dev->dev); 10918c2ecf20Sopenharmony_ci pm_runtime_disable(&dev->dev); 10928c2ecf20Sopenharmony_ci framebuffer_release(info); 10938c2ecf20Sopenharmony_ci 10948c2ecf20Sopenharmony_ci return 0; 10958c2ecf20Sopenharmony_ci} 10968c2ecf20Sopenharmony_ci 10978c2ecf20Sopenharmony_ci/* 10988c2ecf20Sopenharmony_ci * Function to wait for vertical sync which for this LCD peripheral 10998c2ecf20Sopenharmony_ci * translates into waiting for the current raster frame to complete. 11008c2ecf20Sopenharmony_ci */ 11018c2ecf20Sopenharmony_cistatic int fb_wait_for_vsync(struct fb_info *info) 11028c2ecf20Sopenharmony_ci{ 11038c2ecf20Sopenharmony_ci struct da8xx_fb_par *par = info->par; 11048c2ecf20Sopenharmony_ci int ret; 11058c2ecf20Sopenharmony_ci 11068c2ecf20Sopenharmony_ci /* 11078c2ecf20Sopenharmony_ci * Set flag to 0 and wait for isr to set to 1. It would seem there is a 11088c2ecf20Sopenharmony_ci * race condition here where the ISR could have occurred just before or 11098c2ecf20Sopenharmony_ci * just after this set. But since we are just coarsely waiting for 11108c2ecf20Sopenharmony_ci * a frame to complete then that's OK. i.e. if the frame completed 11118c2ecf20Sopenharmony_ci * just before this code executed then we have to wait another full 11128c2ecf20Sopenharmony_ci * frame time but there is no way to avoid such a situation. On the 11138c2ecf20Sopenharmony_ci * other hand if the frame completed just after then we don't need 11148c2ecf20Sopenharmony_ci * to wait long at all. Either way we are guaranteed to return to the 11158c2ecf20Sopenharmony_ci * user immediately after a frame completion which is all that is 11168c2ecf20Sopenharmony_ci * required. 11178c2ecf20Sopenharmony_ci */ 11188c2ecf20Sopenharmony_ci par->vsync_flag = 0; 11198c2ecf20Sopenharmony_ci ret = wait_event_interruptible_timeout(par->vsync_wait, 11208c2ecf20Sopenharmony_ci par->vsync_flag != 0, 11218c2ecf20Sopenharmony_ci par->vsync_timeout); 11228c2ecf20Sopenharmony_ci if (ret < 0) 11238c2ecf20Sopenharmony_ci return ret; 11248c2ecf20Sopenharmony_ci if (ret == 0) 11258c2ecf20Sopenharmony_ci return -ETIMEDOUT; 11268c2ecf20Sopenharmony_ci 11278c2ecf20Sopenharmony_ci return 0; 11288c2ecf20Sopenharmony_ci} 11298c2ecf20Sopenharmony_ci 11308c2ecf20Sopenharmony_cistatic int fb_ioctl(struct fb_info *info, unsigned int cmd, 11318c2ecf20Sopenharmony_ci unsigned long arg) 11328c2ecf20Sopenharmony_ci{ 11338c2ecf20Sopenharmony_ci struct lcd_sync_arg sync_arg; 11348c2ecf20Sopenharmony_ci 11358c2ecf20Sopenharmony_ci switch (cmd) { 11368c2ecf20Sopenharmony_ci case FBIOGET_CONTRAST: 11378c2ecf20Sopenharmony_ci case FBIOPUT_CONTRAST: 11388c2ecf20Sopenharmony_ci case FBIGET_BRIGHTNESS: 11398c2ecf20Sopenharmony_ci case FBIPUT_BRIGHTNESS: 11408c2ecf20Sopenharmony_ci case FBIGET_COLOR: 11418c2ecf20Sopenharmony_ci case FBIPUT_COLOR: 11428c2ecf20Sopenharmony_ci return -ENOTTY; 11438c2ecf20Sopenharmony_ci case FBIPUT_HSYNC: 11448c2ecf20Sopenharmony_ci if (copy_from_user(&sync_arg, (char *)arg, 11458c2ecf20Sopenharmony_ci sizeof(struct lcd_sync_arg))) 11468c2ecf20Sopenharmony_ci return -EFAULT; 11478c2ecf20Sopenharmony_ci lcd_cfg_horizontal_sync(sync_arg.back_porch, 11488c2ecf20Sopenharmony_ci sync_arg.pulse_width, 11498c2ecf20Sopenharmony_ci sync_arg.front_porch); 11508c2ecf20Sopenharmony_ci break; 11518c2ecf20Sopenharmony_ci case FBIPUT_VSYNC: 11528c2ecf20Sopenharmony_ci if (copy_from_user(&sync_arg, (char *)arg, 11538c2ecf20Sopenharmony_ci sizeof(struct lcd_sync_arg))) 11548c2ecf20Sopenharmony_ci return -EFAULT; 11558c2ecf20Sopenharmony_ci lcd_cfg_vertical_sync(sync_arg.back_porch, 11568c2ecf20Sopenharmony_ci sync_arg.pulse_width, 11578c2ecf20Sopenharmony_ci sync_arg.front_porch); 11588c2ecf20Sopenharmony_ci break; 11598c2ecf20Sopenharmony_ci case FBIO_WAITFORVSYNC: 11608c2ecf20Sopenharmony_ci return fb_wait_for_vsync(info); 11618c2ecf20Sopenharmony_ci default: 11628c2ecf20Sopenharmony_ci return -EINVAL; 11638c2ecf20Sopenharmony_ci } 11648c2ecf20Sopenharmony_ci return 0; 11658c2ecf20Sopenharmony_ci} 11668c2ecf20Sopenharmony_ci 11678c2ecf20Sopenharmony_cistatic int cfb_blank(int blank, struct fb_info *info) 11688c2ecf20Sopenharmony_ci{ 11698c2ecf20Sopenharmony_ci struct da8xx_fb_par *par = info->par; 11708c2ecf20Sopenharmony_ci int ret = 0; 11718c2ecf20Sopenharmony_ci 11728c2ecf20Sopenharmony_ci if (par->blank == blank) 11738c2ecf20Sopenharmony_ci return 0; 11748c2ecf20Sopenharmony_ci 11758c2ecf20Sopenharmony_ci par->blank = blank; 11768c2ecf20Sopenharmony_ci switch (blank) { 11778c2ecf20Sopenharmony_ci case FB_BLANK_UNBLANK: 11788c2ecf20Sopenharmony_ci lcd_enable_raster(); 11798c2ecf20Sopenharmony_ci 11808c2ecf20Sopenharmony_ci if (par->lcd_supply) { 11818c2ecf20Sopenharmony_ci ret = regulator_enable(par->lcd_supply); 11828c2ecf20Sopenharmony_ci if (ret) 11838c2ecf20Sopenharmony_ci return ret; 11848c2ecf20Sopenharmony_ci } 11858c2ecf20Sopenharmony_ci break; 11868c2ecf20Sopenharmony_ci case FB_BLANK_NORMAL: 11878c2ecf20Sopenharmony_ci case FB_BLANK_VSYNC_SUSPEND: 11888c2ecf20Sopenharmony_ci case FB_BLANK_HSYNC_SUSPEND: 11898c2ecf20Sopenharmony_ci case FB_BLANK_POWERDOWN: 11908c2ecf20Sopenharmony_ci if (par->lcd_supply) { 11918c2ecf20Sopenharmony_ci ret = regulator_disable(par->lcd_supply); 11928c2ecf20Sopenharmony_ci if (ret) 11938c2ecf20Sopenharmony_ci return ret; 11948c2ecf20Sopenharmony_ci } 11958c2ecf20Sopenharmony_ci 11968c2ecf20Sopenharmony_ci lcd_disable_raster(DA8XX_FRAME_WAIT); 11978c2ecf20Sopenharmony_ci break; 11988c2ecf20Sopenharmony_ci default: 11998c2ecf20Sopenharmony_ci ret = -EINVAL; 12008c2ecf20Sopenharmony_ci } 12018c2ecf20Sopenharmony_ci 12028c2ecf20Sopenharmony_ci return ret; 12038c2ecf20Sopenharmony_ci} 12048c2ecf20Sopenharmony_ci 12058c2ecf20Sopenharmony_ci/* 12068c2ecf20Sopenharmony_ci * Set new x,y offsets in the virtual display for the visible area and switch 12078c2ecf20Sopenharmony_ci * to the new mode. 12088c2ecf20Sopenharmony_ci */ 12098c2ecf20Sopenharmony_cistatic int da8xx_pan_display(struct fb_var_screeninfo *var, 12108c2ecf20Sopenharmony_ci struct fb_info *fbi) 12118c2ecf20Sopenharmony_ci{ 12128c2ecf20Sopenharmony_ci int ret = 0; 12138c2ecf20Sopenharmony_ci struct fb_var_screeninfo new_var; 12148c2ecf20Sopenharmony_ci struct da8xx_fb_par *par = fbi->par; 12158c2ecf20Sopenharmony_ci struct fb_fix_screeninfo *fix = &fbi->fix; 12168c2ecf20Sopenharmony_ci unsigned int end; 12178c2ecf20Sopenharmony_ci unsigned int start; 12188c2ecf20Sopenharmony_ci unsigned long irq_flags; 12198c2ecf20Sopenharmony_ci 12208c2ecf20Sopenharmony_ci if (var->xoffset != fbi->var.xoffset || 12218c2ecf20Sopenharmony_ci var->yoffset != fbi->var.yoffset) { 12228c2ecf20Sopenharmony_ci memcpy(&new_var, &fbi->var, sizeof(new_var)); 12238c2ecf20Sopenharmony_ci new_var.xoffset = var->xoffset; 12248c2ecf20Sopenharmony_ci new_var.yoffset = var->yoffset; 12258c2ecf20Sopenharmony_ci if (fb_check_var(&new_var, fbi)) 12268c2ecf20Sopenharmony_ci ret = -EINVAL; 12278c2ecf20Sopenharmony_ci else { 12288c2ecf20Sopenharmony_ci memcpy(&fbi->var, &new_var, sizeof(new_var)); 12298c2ecf20Sopenharmony_ci 12308c2ecf20Sopenharmony_ci start = fix->smem_start + 12318c2ecf20Sopenharmony_ci new_var.yoffset * fix->line_length + 12328c2ecf20Sopenharmony_ci new_var.xoffset * fbi->var.bits_per_pixel / 8; 12338c2ecf20Sopenharmony_ci end = start + fbi->var.yres * fix->line_length - 1; 12348c2ecf20Sopenharmony_ci par->dma_start = start; 12358c2ecf20Sopenharmony_ci par->dma_end = end; 12368c2ecf20Sopenharmony_ci spin_lock_irqsave(&par->lock_for_chan_update, 12378c2ecf20Sopenharmony_ci irq_flags); 12388c2ecf20Sopenharmony_ci if (par->which_dma_channel_done == 0) { 12398c2ecf20Sopenharmony_ci lcdc_write(par->dma_start, 12408c2ecf20Sopenharmony_ci LCD_DMA_FRM_BUF_BASE_ADDR_0_REG); 12418c2ecf20Sopenharmony_ci lcdc_write(par->dma_end, 12428c2ecf20Sopenharmony_ci LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG); 12438c2ecf20Sopenharmony_ci } else if (par->which_dma_channel_done == 1) { 12448c2ecf20Sopenharmony_ci lcdc_write(par->dma_start, 12458c2ecf20Sopenharmony_ci LCD_DMA_FRM_BUF_BASE_ADDR_1_REG); 12468c2ecf20Sopenharmony_ci lcdc_write(par->dma_end, 12478c2ecf20Sopenharmony_ci LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG); 12488c2ecf20Sopenharmony_ci } 12498c2ecf20Sopenharmony_ci spin_unlock_irqrestore(&par->lock_for_chan_update, 12508c2ecf20Sopenharmony_ci irq_flags); 12518c2ecf20Sopenharmony_ci } 12528c2ecf20Sopenharmony_ci } 12538c2ecf20Sopenharmony_ci 12548c2ecf20Sopenharmony_ci return ret; 12558c2ecf20Sopenharmony_ci} 12568c2ecf20Sopenharmony_ci 12578c2ecf20Sopenharmony_cistatic int da8xxfb_set_par(struct fb_info *info) 12588c2ecf20Sopenharmony_ci{ 12598c2ecf20Sopenharmony_ci struct da8xx_fb_par *par = info->par; 12608c2ecf20Sopenharmony_ci int ret; 12618c2ecf20Sopenharmony_ci bool raster = da8xx_fb_is_raster_enabled(); 12628c2ecf20Sopenharmony_ci 12638c2ecf20Sopenharmony_ci if (raster) 12648c2ecf20Sopenharmony_ci lcd_disable_raster(DA8XX_FRAME_WAIT); 12658c2ecf20Sopenharmony_ci 12668c2ecf20Sopenharmony_ci fb_var_to_videomode(&par->mode, &info->var); 12678c2ecf20Sopenharmony_ci 12688c2ecf20Sopenharmony_ci par->cfg.bpp = info->var.bits_per_pixel; 12698c2ecf20Sopenharmony_ci 12708c2ecf20Sopenharmony_ci info->fix.visual = (par->cfg.bpp <= 8) ? 12718c2ecf20Sopenharmony_ci FB_VISUAL_PSEUDOCOLOR : FB_VISUAL_TRUECOLOR; 12728c2ecf20Sopenharmony_ci info->fix.line_length = (par->mode.xres * par->cfg.bpp) / 8; 12738c2ecf20Sopenharmony_ci 12748c2ecf20Sopenharmony_ci ret = lcd_init(par, &par->cfg, &par->mode); 12758c2ecf20Sopenharmony_ci if (ret < 0) { 12768c2ecf20Sopenharmony_ci dev_err(par->dev, "lcd init failed\n"); 12778c2ecf20Sopenharmony_ci return ret; 12788c2ecf20Sopenharmony_ci } 12798c2ecf20Sopenharmony_ci 12808c2ecf20Sopenharmony_ci par->dma_start = info->fix.smem_start + 12818c2ecf20Sopenharmony_ci info->var.yoffset * info->fix.line_length + 12828c2ecf20Sopenharmony_ci info->var.xoffset * info->var.bits_per_pixel / 8; 12838c2ecf20Sopenharmony_ci par->dma_end = par->dma_start + 12848c2ecf20Sopenharmony_ci info->var.yres * info->fix.line_length - 1; 12858c2ecf20Sopenharmony_ci 12868c2ecf20Sopenharmony_ci lcdc_write(par->dma_start, LCD_DMA_FRM_BUF_BASE_ADDR_0_REG); 12878c2ecf20Sopenharmony_ci lcdc_write(par->dma_end, LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG); 12888c2ecf20Sopenharmony_ci lcdc_write(par->dma_start, LCD_DMA_FRM_BUF_BASE_ADDR_1_REG); 12898c2ecf20Sopenharmony_ci lcdc_write(par->dma_end, LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG); 12908c2ecf20Sopenharmony_ci 12918c2ecf20Sopenharmony_ci if (raster) 12928c2ecf20Sopenharmony_ci lcd_enable_raster(); 12938c2ecf20Sopenharmony_ci 12948c2ecf20Sopenharmony_ci return 0; 12958c2ecf20Sopenharmony_ci} 12968c2ecf20Sopenharmony_ci 12978c2ecf20Sopenharmony_cistatic const struct fb_ops da8xx_fb_ops = { 12988c2ecf20Sopenharmony_ci .owner = THIS_MODULE, 12998c2ecf20Sopenharmony_ci .fb_check_var = fb_check_var, 13008c2ecf20Sopenharmony_ci .fb_set_par = da8xxfb_set_par, 13018c2ecf20Sopenharmony_ci .fb_setcolreg = fb_setcolreg, 13028c2ecf20Sopenharmony_ci .fb_pan_display = da8xx_pan_display, 13038c2ecf20Sopenharmony_ci .fb_ioctl = fb_ioctl, 13048c2ecf20Sopenharmony_ci .fb_fillrect = cfb_fillrect, 13058c2ecf20Sopenharmony_ci .fb_copyarea = cfb_copyarea, 13068c2ecf20Sopenharmony_ci .fb_imageblit = cfb_imageblit, 13078c2ecf20Sopenharmony_ci .fb_blank = cfb_blank, 13088c2ecf20Sopenharmony_ci}; 13098c2ecf20Sopenharmony_ci 13108c2ecf20Sopenharmony_cistatic struct fb_videomode *da8xx_fb_get_videomode(struct platform_device *dev) 13118c2ecf20Sopenharmony_ci{ 13128c2ecf20Sopenharmony_ci struct da8xx_lcdc_platform_data *fb_pdata = dev_get_platdata(&dev->dev); 13138c2ecf20Sopenharmony_ci struct fb_videomode *lcdc_info; 13148c2ecf20Sopenharmony_ci int i; 13158c2ecf20Sopenharmony_ci 13168c2ecf20Sopenharmony_ci for (i = 0, lcdc_info = known_lcd_panels; 13178c2ecf20Sopenharmony_ci i < ARRAY_SIZE(known_lcd_panels); i++, lcdc_info++) { 13188c2ecf20Sopenharmony_ci if (strcmp(fb_pdata->type, lcdc_info->name) == 0) 13198c2ecf20Sopenharmony_ci break; 13208c2ecf20Sopenharmony_ci } 13218c2ecf20Sopenharmony_ci 13228c2ecf20Sopenharmony_ci if (i == ARRAY_SIZE(known_lcd_panels)) { 13238c2ecf20Sopenharmony_ci dev_err(&dev->dev, "no panel found\n"); 13248c2ecf20Sopenharmony_ci return NULL; 13258c2ecf20Sopenharmony_ci } 13268c2ecf20Sopenharmony_ci dev_info(&dev->dev, "found %s panel\n", lcdc_info->name); 13278c2ecf20Sopenharmony_ci 13288c2ecf20Sopenharmony_ci return lcdc_info; 13298c2ecf20Sopenharmony_ci} 13308c2ecf20Sopenharmony_ci 13318c2ecf20Sopenharmony_cistatic int fb_probe(struct platform_device *device) 13328c2ecf20Sopenharmony_ci{ 13338c2ecf20Sopenharmony_ci struct da8xx_lcdc_platform_data *fb_pdata = 13348c2ecf20Sopenharmony_ci dev_get_platdata(&device->dev); 13358c2ecf20Sopenharmony_ci struct lcd_ctrl_config *lcd_cfg; 13368c2ecf20Sopenharmony_ci struct fb_videomode *lcdc_info; 13378c2ecf20Sopenharmony_ci struct fb_info *da8xx_fb_info; 13388c2ecf20Sopenharmony_ci struct da8xx_fb_par *par; 13398c2ecf20Sopenharmony_ci struct clk *tmp_lcdc_clk; 13408c2ecf20Sopenharmony_ci int ret; 13418c2ecf20Sopenharmony_ci unsigned long ulcm; 13428c2ecf20Sopenharmony_ci 13438c2ecf20Sopenharmony_ci if (fb_pdata == NULL) { 13448c2ecf20Sopenharmony_ci dev_err(&device->dev, "Can not get platform data\n"); 13458c2ecf20Sopenharmony_ci return -ENOENT; 13468c2ecf20Sopenharmony_ci } 13478c2ecf20Sopenharmony_ci 13488c2ecf20Sopenharmony_ci lcdc_info = da8xx_fb_get_videomode(device); 13498c2ecf20Sopenharmony_ci if (lcdc_info == NULL) 13508c2ecf20Sopenharmony_ci return -ENODEV; 13518c2ecf20Sopenharmony_ci 13528c2ecf20Sopenharmony_ci da8xx_fb_reg_base = devm_platform_ioremap_resource(device, 0); 13538c2ecf20Sopenharmony_ci if (IS_ERR(da8xx_fb_reg_base)) 13548c2ecf20Sopenharmony_ci return PTR_ERR(da8xx_fb_reg_base); 13558c2ecf20Sopenharmony_ci 13568c2ecf20Sopenharmony_ci tmp_lcdc_clk = devm_clk_get(&device->dev, "fck"); 13578c2ecf20Sopenharmony_ci if (IS_ERR(tmp_lcdc_clk)) { 13588c2ecf20Sopenharmony_ci dev_err(&device->dev, "Can not get device clock\n"); 13598c2ecf20Sopenharmony_ci return PTR_ERR(tmp_lcdc_clk); 13608c2ecf20Sopenharmony_ci } 13618c2ecf20Sopenharmony_ci 13628c2ecf20Sopenharmony_ci pm_runtime_enable(&device->dev); 13638c2ecf20Sopenharmony_ci pm_runtime_get_sync(&device->dev); 13648c2ecf20Sopenharmony_ci 13658c2ecf20Sopenharmony_ci /* Determine LCD IP Version */ 13668c2ecf20Sopenharmony_ci switch (lcdc_read(LCD_PID_REG)) { 13678c2ecf20Sopenharmony_ci case 0x4C100102: 13688c2ecf20Sopenharmony_ci lcd_revision = LCD_VERSION_1; 13698c2ecf20Sopenharmony_ci break; 13708c2ecf20Sopenharmony_ci case 0x4F200800: 13718c2ecf20Sopenharmony_ci case 0x4F201000: 13728c2ecf20Sopenharmony_ci lcd_revision = LCD_VERSION_2; 13738c2ecf20Sopenharmony_ci break; 13748c2ecf20Sopenharmony_ci default: 13758c2ecf20Sopenharmony_ci dev_warn(&device->dev, "Unknown PID Reg value 0x%x, " 13768c2ecf20Sopenharmony_ci "defaulting to LCD revision 1\n", 13778c2ecf20Sopenharmony_ci lcdc_read(LCD_PID_REG)); 13788c2ecf20Sopenharmony_ci lcd_revision = LCD_VERSION_1; 13798c2ecf20Sopenharmony_ci break; 13808c2ecf20Sopenharmony_ci } 13818c2ecf20Sopenharmony_ci 13828c2ecf20Sopenharmony_ci lcd_cfg = (struct lcd_ctrl_config *)fb_pdata->controller_data; 13838c2ecf20Sopenharmony_ci 13848c2ecf20Sopenharmony_ci if (!lcd_cfg) { 13858c2ecf20Sopenharmony_ci ret = -EINVAL; 13868c2ecf20Sopenharmony_ci goto err_pm_runtime_disable; 13878c2ecf20Sopenharmony_ci } 13888c2ecf20Sopenharmony_ci 13898c2ecf20Sopenharmony_ci da8xx_fb_info = framebuffer_alloc(sizeof(struct da8xx_fb_par), 13908c2ecf20Sopenharmony_ci &device->dev); 13918c2ecf20Sopenharmony_ci if (!da8xx_fb_info) { 13928c2ecf20Sopenharmony_ci ret = -ENOMEM; 13938c2ecf20Sopenharmony_ci goto err_pm_runtime_disable; 13948c2ecf20Sopenharmony_ci } 13958c2ecf20Sopenharmony_ci 13968c2ecf20Sopenharmony_ci par = da8xx_fb_info->par; 13978c2ecf20Sopenharmony_ci par->dev = &device->dev; 13988c2ecf20Sopenharmony_ci par->lcdc_clk = tmp_lcdc_clk; 13998c2ecf20Sopenharmony_ci par->lcdc_clk_rate = clk_get_rate(par->lcdc_clk); 14008c2ecf20Sopenharmony_ci 14018c2ecf20Sopenharmony_ci par->lcd_supply = devm_regulator_get_optional(&device->dev, "lcd"); 14028c2ecf20Sopenharmony_ci if (IS_ERR(par->lcd_supply)) { 14038c2ecf20Sopenharmony_ci if (PTR_ERR(par->lcd_supply) == -EPROBE_DEFER) { 14048c2ecf20Sopenharmony_ci ret = -EPROBE_DEFER; 14058c2ecf20Sopenharmony_ci goto err_release_fb; 14068c2ecf20Sopenharmony_ci } 14078c2ecf20Sopenharmony_ci 14088c2ecf20Sopenharmony_ci par->lcd_supply = NULL; 14098c2ecf20Sopenharmony_ci } else { 14108c2ecf20Sopenharmony_ci ret = regulator_enable(par->lcd_supply); 14118c2ecf20Sopenharmony_ci if (ret) 14128c2ecf20Sopenharmony_ci goto err_release_fb; 14138c2ecf20Sopenharmony_ci } 14148c2ecf20Sopenharmony_ci 14158c2ecf20Sopenharmony_ci fb_videomode_to_var(&da8xx_fb_var, lcdc_info); 14168c2ecf20Sopenharmony_ci par->cfg = *lcd_cfg; 14178c2ecf20Sopenharmony_ci 14188c2ecf20Sopenharmony_ci da8xx_fb_lcd_reset(); 14198c2ecf20Sopenharmony_ci 14208c2ecf20Sopenharmony_ci /* allocate frame buffer */ 14218c2ecf20Sopenharmony_ci par->vram_size = lcdc_info->xres * lcdc_info->yres * lcd_cfg->bpp; 14228c2ecf20Sopenharmony_ci ulcm = lcm((lcdc_info->xres * lcd_cfg->bpp)/8, PAGE_SIZE); 14238c2ecf20Sopenharmony_ci par->vram_size = roundup(par->vram_size/8, ulcm); 14248c2ecf20Sopenharmony_ci par->vram_size = par->vram_size * LCD_NUM_BUFFERS; 14258c2ecf20Sopenharmony_ci 14268c2ecf20Sopenharmony_ci par->vram_virt = dmam_alloc_coherent(par->dev, 14278c2ecf20Sopenharmony_ci par->vram_size, 14288c2ecf20Sopenharmony_ci &par->vram_phys, 14298c2ecf20Sopenharmony_ci GFP_KERNEL | GFP_DMA); 14308c2ecf20Sopenharmony_ci if (!par->vram_virt) { 14318c2ecf20Sopenharmony_ci dev_err(&device->dev, 14328c2ecf20Sopenharmony_ci "GLCD: kmalloc for frame buffer failed\n"); 14338c2ecf20Sopenharmony_ci ret = -EINVAL; 14348c2ecf20Sopenharmony_ci goto err_release_fb; 14358c2ecf20Sopenharmony_ci } 14368c2ecf20Sopenharmony_ci 14378c2ecf20Sopenharmony_ci da8xx_fb_info->screen_base = (char __iomem *) par->vram_virt; 14388c2ecf20Sopenharmony_ci da8xx_fb_fix.smem_start = par->vram_phys; 14398c2ecf20Sopenharmony_ci da8xx_fb_fix.smem_len = par->vram_size; 14408c2ecf20Sopenharmony_ci da8xx_fb_fix.line_length = (lcdc_info->xres * lcd_cfg->bpp) / 8; 14418c2ecf20Sopenharmony_ci 14428c2ecf20Sopenharmony_ci par->dma_start = par->vram_phys; 14438c2ecf20Sopenharmony_ci par->dma_end = par->dma_start + lcdc_info->yres * 14448c2ecf20Sopenharmony_ci da8xx_fb_fix.line_length - 1; 14458c2ecf20Sopenharmony_ci 14468c2ecf20Sopenharmony_ci /* allocate palette buffer */ 14478c2ecf20Sopenharmony_ci par->v_palette_base = dmam_alloc_coherent(par->dev, PALETTE_SIZE, 14488c2ecf20Sopenharmony_ci &par->p_palette_base, 14498c2ecf20Sopenharmony_ci GFP_KERNEL | GFP_DMA); 14508c2ecf20Sopenharmony_ci if (!par->v_palette_base) { 14518c2ecf20Sopenharmony_ci dev_err(&device->dev, 14528c2ecf20Sopenharmony_ci "GLCD: kmalloc for palette buffer failed\n"); 14538c2ecf20Sopenharmony_ci ret = -EINVAL; 14548c2ecf20Sopenharmony_ci goto err_release_fb; 14558c2ecf20Sopenharmony_ci } 14568c2ecf20Sopenharmony_ci 14578c2ecf20Sopenharmony_ci par->irq = platform_get_irq(device, 0); 14588c2ecf20Sopenharmony_ci if (par->irq < 0) { 14598c2ecf20Sopenharmony_ci ret = -ENOENT; 14608c2ecf20Sopenharmony_ci goto err_release_fb; 14618c2ecf20Sopenharmony_ci } 14628c2ecf20Sopenharmony_ci 14638c2ecf20Sopenharmony_ci da8xx_fb_var.grayscale = 14648c2ecf20Sopenharmony_ci lcd_cfg->panel_shade == MONOCHROME ? 1 : 0; 14658c2ecf20Sopenharmony_ci da8xx_fb_var.bits_per_pixel = lcd_cfg->bpp; 14668c2ecf20Sopenharmony_ci 14678c2ecf20Sopenharmony_ci /* Initialize fbinfo */ 14688c2ecf20Sopenharmony_ci da8xx_fb_info->flags = FBINFO_FLAG_DEFAULT; 14698c2ecf20Sopenharmony_ci da8xx_fb_info->fix = da8xx_fb_fix; 14708c2ecf20Sopenharmony_ci da8xx_fb_info->var = da8xx_fb_var; 14718c2ecf20Sopenharmony_ci da8xx_fb_info->fbops = &da8xx_fb_ops; 14728c2ecf20Sopenharmony_ci da8xx_fb_info->pseudo_palette = par->pseudo_palette; 14738c2ecf20Sopenharmony_ci da8xx_fb_info->fix.visual = (da8xx_fb_info->var.bits_per_pixel <= 8) ? 14748c2ecf20Sopenharmony_ci FB_VISUAL_PSEUDOCOLOR : FB_VISUAL_TRUECOLOR; 14758c2ecf20Sopenharmony_ci 14768c2ecf20Sopenharmony_ci ret = fb_alloc_cmap(&da8xx_fb_info->cmap, PALETTE_SIZE, 0); 14778c2ecf20Sopenharmony_ci if (ret) 14788c2ecf20Sopenharmony_ci goto err_release_fb; 14798c2ecf20Sopenharmony_ci da8xx_fb_info->cmap.len = par->palette_sz; 14808c2ecf20Sopenharmony_ci 14818c2ecf20Sopenharmony_ci /* initialize var_screeninfo */ 14828c2ecf20Sopenharmony_ci da8xx_fb_var.activate = FB_ACTIVATE_FORCE; 14838c2ecf20Sopenharmony_ci fb_set_var(da8xx_fb_info, &da8xx_fb_var); 14848c2ecf20Sopenharmony_ci 14858c2ecf20Sopenharmony_ci dev_set_drvdata(&device->dev, da8xx_fb_info); 14868c2ecf20Sopenharmony_ci 14878c2ecf20Sopenharmony_ci /* initialize the vsync wait queue */ 14888c2ecf20Sopenharmony_ci init_waitqueue_head(&par->vsync_wait); 14898c2ecf20Sopenharmony_ci par->vsync_timeout = HZ / 5; 14908c2ecf20Sopenharmony_ci par->which_dma_channel_done = -1; 14918c2ecf20Sopenharmony_ci spin_lock_init(&par->lock_for_chan_update); 14928c2ecf20Sopenharmony_ci 14938c2ecf20Sopenharmony_ci /* Register the Frame Buffer */ 14948c2ecf20Sopenharmony_ci if (register_framebuffer(da8xx_fb_info) < 0) { 14958c2ecf20Sopenharmony_ci dev_err(&device->dev, 14968c2ecf20Sopenharmony_ci "GLCD: Frame Buffer Registration Failed!\n"); 14978c2ecf20Sopenharmony_ci ret = -EINVAL; 14988c2ecf20Sopenharmony_ci goto err_dealloc_cmap; 14998c2ecf20Sopenharmony_ci } 15008c2ecf20Sopenharmony_ci 15018c2ecf20Sopenharmony_ci#ifdef CONFIG_CPU_FREQ 15028c2ecf20Sopenharmony_ci ret = lcd_da8xx_cpufreq_register(par); 15038c2ecf20Sopenharmony_ci if (ret) { 15048c2ecf20Sopenharmony_ci dev_err(&device->dev, "failed to register cpufreq\n"); 15058c2ecf20Sopenharmony_ci goto err_cpu_freq; 15068c2ecf20Sopenharmony_ci } 15078c2ecf20Sopenharmony_ci#endif 15088c2ecf20Sopenharmony_ci 15098c2ecf20Sopenharmony_ci if (lcd_revision == LCD_VERSION_1) 15108c2ecf20Sopenharmony_ci lcdc_irq_handler = lcdc_irq_handler_rev01; 15118c2ecf20Sopenharmony_ci else { 15128c2ecf20Sopenharmony_ci init_waitqueue_head(&frame_done_wq); 15138c2ecf20Sopenharmony_ci lcdc_irq_handler = lcdc_irq_handler_rev02; 15148c2ecf20Sopenharmony_ci } 15158c2ecf20Sopenharmony_ci 15168c2ecf20Sopenharmony_ci ret = devm_request_irq(&device->dev, par->irq, lcdc_irq_handler, 0, 15178c2ecf20Sopenharmony_ci DRIVER_NAME, par); 15188c2ecf20Sopenharmony_ci if (ret) 15198c2ecf20Sopenharmony_ci goto irq_freq; 15208c2ecf20Sopenharmony_ci return 0; 15218c2ecf20Sopenharmony_ci 15228c2ecf20Sopenharmony_ciirq_freq: 15238c2ecf20Sopenharmony_ci#ifdef CONFIG_CPU_FREQ 15248c2ecf20Sopenharmony_ci lcd_da8xx_cpufreq_deregister(par); 15258c2ecf20Sopenharmony_cierr_cpu_freq: 15268c2ecf20Sopenharmony_ci#endif 15278c2ecf20Sopenharmony_ci unregister_framebuffer(da8xx_fb_info); 15288c2ecf20Sopenharmony_ci 15298c2ecf20Sopenharmony_cierr_dealloc_cmap: 15308c2ecf20Sopenharmony_ci fb_dealloc_cmap(&da8xx_fb_info->cmap); 15318c2ecf20Sopenharmony_ci 15328c2ecf20Sopenharmony_cierr_release_fb: 15338c2ecf20Sopenharmony_ci framebuffer_release(da8xx_fb_info); 15348c2ecf20Sopenharmony_ci 15358c2ecf20Sopenharmony_cierr_pm_runtime_disable: 15368c2ecf20Sopenharmony_ci pm_runtime_put_sync(&device->dev); 15378c2ecf20Sopenharmony_ci pm_runtime_disable(&device->dev); 15388c2ecf20Sopenharmony_ci 15398c2ecf20Sopenharmony_ci return ret; 15408c2ecf20Sopenharmony_ci} 15418c2ecf20Sopenharmony_ci 15428c2ecf20Sopenharmony_ci#ifdef CONFIG_PM_SLEEP 15438c2ecf20Sopenharmony_cistatic struct lcdc_context { 15448c2ecf20Sopenharmony_ci u32 clk_enable; 15458c2ecf20Sopenharmony_ci u32 ctrl; 15468c2ecf20Sopenharmony_ci u32 dma_ctrl; 15478c2ecf20Sopenharmony_ci u32 raster_timing_0; 15488c2ecf20Sopenharmony_ci u32 raster_timing_1; 15498c2ecf20Sopenharmony_ci u32 raster_timing_2; 15508c2ecf20Sopenharmony_ci u32 int_enable_set; 15518c2ecf20Sopenharmony_ci u32 dma_frm_buf_base_addr_0; 15528c2ecf20Sopenharmony_ci u32 dma_frm_buf_ceiling_addr_0; 15538c2ecf20Sopenharmony_ci u32 dma_frm_buf_base_addr_1; 15548c2ecf20Sopenharmony_ci u32 dma_frm_buf_ceiling_addr_1; 15558c2ecf20Sopenharmony_ci u32 raster_ctrl; 15568c2ecf20Sopenharmony_ci} reg_context; 15578c2ecf20Sopenharmony_ci 15588c2ecf20Sopenharmony_cistatic void lcd_context_save(void) 15598c2ecf20Sopenharmony_ci{ 15608c2ecf20Sopenharmony_ci if (lcd_revision == LCD_VERSION_2) { 15618c2ecf20Sopenharmony_ci reg_context.clk_enable = lcdc_read(LCD_CLK_ENABLE_REG); 15628c2ecf20Sopenharmony_ci reg_context.int_enable_set = lcdc_read(LCD_INT_ENABLE_SET_REG); 15638c2ecf20Sopenharmony_ci } 15648c2ecf20Sopenharmony_ci 15658c2ecf20Sopenharmony_ci reg_context.ctrl = lcdc_read(LCD_CTRL_REG); 15668c2ecf20Sopenharmony_ci reg_context.dma_ctrl = lcdc_read(LCD_DMA_CTRL_REG); 15678c2ecf20Sopenharmony_ci reg_context.raster_timing_0 = lcdc_read(LCD_RASTER_TIMING_0_REG); 15688c2ecf20Sopenharmony_ci reg_context.raster_timing_1 = lcdc_read(LCD_RASTER_TIMING_1_REG); 15698c2ecf20Sopenharmony_ci reg_context.raster_timing_2 = lcdc_read(LCD_RASTER_TIMING_2_REG); 15708c2ecf20Sopenharmony_ci reg_context.dma_frm_buf_base_addr_0 = 15718c2ecf20Sopenharmony_ci lcdc_read(LCD_DMA_FRM_BUF_BASE_ADDR_0_REG); 15728c2ecf20Sopenharmony_ci reg_context.dma_frm_buf_ceiling_addr_0 = 15738c2ecf20Sopenharmony_ci lcdc_read(LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG); 15748c2ecf20Sopenharmony_ci reg_context.dma_frm_buf_base_addr_1 = 15758c2ecf20Sopenharmony_ci lcdc_read(LCD_DMA_FRM_BUF_BASE_ADDR_1_REG); 15768c2ecf20Sopenharmony_ci reg_context.dma_frm_buf_ceiling_addr_1 = 15778c2ecf20Sopenharmony_ci lcdc_read(LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG); 15788c2ecf20Sopenharmony_ci reg_context.raster_ctrl = lcdc_read(LCD_RASTER_CTRL_REG); 15798c2ecf20Sopenharmony_ci return; 15808c2ecf20Sopenharmony_ci} 15818c2ecf20Sopenharmony_ci 15828c2ecf20Sopenharmony_cistatic void lcd_context_restore(void) 15838c2ecf20Sopenharmony_ci{ 15848c2ecf20Sopenharmony_ci if (lcd_revision == LCD_VERSION_2) { 15858c2ecf20Sopenharmony_ci lcdc_write(reg_context.clk_enable, LCD_CLK_ENABLE_REG); 15868c2ecf20Sopenharmony_ci lcdc_write(reg_context.int_enable_set, LCD_INT_ENABLE_SET_REG); 15878c2ecf20Sopenharmony_ci } 15888c2ecf20Sopenharmony_ci 15898c2ecf20Sopenharmony_ci lcdc_write(reg_context.ctrl, LCD_CTRL_REG); 15908c2ecf20Sopenharmony_ci lcdc_write(reg_context.dma_ctrl, LCD_DMA_CTRL_REG); 15918c2ecf20Sopenharmony_ci lcdc_write(reg_context.raster_timing_0, LCD_RASTER_TIMING_0_REG); 15928c2ecf20Sopenharmony_ci lcdc_write(reg_context.raster_timing_1, LCD_RASTER_TIMING_1_REG); 15938c2ecf20Sopenharmony_ci lcdc_write(reg_context.raster_timing_2, LCD_RASTER_TIMING_2_REG); 15948c2ecf20Sopenharmony_ci lcdc_write(reg_context.dma_frm_buf_base_addr_0, 15958c2ecf20Sopenharmony_ci LCD_DMA_FRM_BUF_BASE_ADDR_0_REG); 15968c2ecf20Sopenharmony_ci lcdc_write(reg_context.dma_frm_buf_ceiling_addr_0, 15978c2ecf20Sopenharmony_ci LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG); 15988c2ecf20Sopenharmony_ci lcdc_write(reg_context.dma_frm_buf_base_addr_1, 15998c2ecf20Sopenharmony_ci LCD_DMA_FRM_BUF_BASE_ADDR_1_REG); 16008c2ecf20Sopenharmony_ci lcdc_write(reg_context.dma_frm_buf_ceiling_addr_1, 16018c2ecf20Sopenharmony_ci LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG); 16028c2ecf20Sopenharmony_ci lcdc_write(reg_context.raster_ctrl, LCD_RASTER_CTRL_REG); 16038c2ecf20Sopenharmony_ci return; 16048c2ecf20Sopenharmony_ci} 16058c2ecf20Sopenharmony_ci 16068c2ecf20Sopenharmony_cistatic int fb_suspend(struct device *dev) 16078c2ecf20Sopenharmony_ci{ 16088c2ecf20Sopenharmony_ci struct fb_info *info = dev_get_drvdata(dev); 16098c2ecf20Sopenharmony_ci struct da8xx_fb_par *par = info->par; 16108c2ecf20Sopenharmony_ci int ret; 16118c2ecf20Sopenharmony_ci 16128c2ecf20Sopenharmony_ci console_lock(); 16138c2ecf20Sopenharmony_ci if (par->lcd_supply) { 16148c2ecf20Sopenharmony_ci ret = regulator_disable(par->lcd_supply); 16158c2ecf20Sopenharmony_ci if (ret) 16168c2ecf20Sopenharmony_ci return ret; 16178c2ecf20Sopenharmony_ci } 16188c2ecf20Sopenharmony_ci 16198c2ecf20Sopenharmony_ci fb_set_suspend(info, 1); 16208c2ecf20Sopenharmony_ci lcd_disable_raster(DA8XX_FRAME_WAIT); 16218c2ecf20Sopenharmony_ci lcd_context_save(); 16228c2ecf20Sopenharmony_ci pm_runtime_put_sync(dev); 16238c2ecf20Sopenharmony_ci console_unlock(); 16248c2ecf20Sopenharmony_ci 16258c2ecf20Sopenharmony_ci return 0; 16268c2ecf20Sopenharmony_ci} 16278c2ecf20Sopenharmony_cistatic int fb_resume(struct device *dev) 16288c2ecf20Sopenharmony_ci{ 16298c2ecf20Sopenharmony_ci struct fb_info *info = dev_get_drvdata(dev); 16308c2ecf20Sopenharmony_ci struct da8xx_fb_par *par = info->par; 16318c2ecf20Sopenharmony_ci int ret; 16328c2ecf20Sopenharmony_ci 16338c2ecf20Sopenharmony_ci console_lock(); 16348c2ecf20Sopenharmony_ci pm_runtime_get_sync(dev); 16358c2ecf20Sopenharmony_ci lcd_context_restore(); 16368c2ecf20Sopenharmony_ci if (par->blank == FB_BLANK_UNBLANK) { 16378c2ecf20Sopenharmony_ci lcd_enable_raster(); 16388c2ecf20Sopenharmony_ci 16398c2ecf20Sopenharmony_ci if (par->lcd_supply) { 16408c2ecf20Sopenharmony_ci ret = regulator_enable(par->lcd_supply); 16418c2ecf20Sopenharmony_ci if (ret) 16428c2ecf20Sopenharmony_ci return ret; 16438c2ecf20Sopenharmony_ci } 16448c2ecf20Sopenharmony_ci } 16458c2ecf20Sopenharmony_ci 16468c2ecf20Sopenharmony_ci fb_set_suspend(info, 0); 16478c2ecf20Sopenharmony_ci console_unlock(); 16488c2ecf20Sopenharmony_ci 16498c2ecf20Sopenharmony_ci return 0; 16508c2ecf20Sopenharmony_ci} 16518c2ecf20Sopenharmony_ci#endif 16528c2ecf20Sopenharmony_ci 16538c2ecf20Sopenharmony_cistatic SIMPLE_DEV_PM_OPS(fb_pm_ops, fb_suspend, fb_resume); 16548c2ecf20Sopenharmony_ci 16558c2ecf20Sopenharmony_cistatic struct platform_driver da8xx_fb_driver = { 16568c2ecf20Sopenharmony_ci .probe = fb_probe, 16578c2ecf20Sopenharmony_ci .remove = fb_remove, 16588c2ecf20Sopenharmony_ci .driver = { 16598c2ecf20Sopenharmony_ci .name = DRIVER_NAME, 16608c2ecf20Sopenharmony_ci .pm = &fb_pm_ops, 16618c2ecf20Sopenharmony_ci }, 16628c2ecf20Sopenharmony_ci}; 16638c2ecf20Sopenharmony_cimodule_platform_driver(da8xx_fb_driver); 16648c2ecf20Sopenharmony_ci 16658c2ecf20Sopenharmony_ciMODULE_DESCRIPTION("Framebuffer driver for TI da8xx/omap-l1xx"); 16668c2ecf20Sopenharmony_ciMODULE_AUTHOR("Texas Instruments"); 16678c2ecf20Sopenharmony_ciMODULE_LICENSE("GPL"); 1668