18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 28c2ecf20Sopenharmony_ci/* 38c2ecf20Sopenharmony_ci * Renesas USB driver R-Car Gen. 3 initialization and power control 48c2ecf20Sopenharmony_ci * 58c2ecf20Sopenharmony_ci * Copyright (C) 2016-2019 Renesas Electronics Corporation 68c2ecf20Sopenharmony_ci */ 78c2ecf20Sopenharmony_ci 88c2ecf20Sopenharmony_ci#include <linux/delay.h> 98c2ecf20Sopenharmony_ci#include <linux/io.h> 108c2ecf20Sopenharmony_ci#include "common.h" 118c2ecf20Sopenharmony_ci#include "rcar3.h" 128c2ecf20Sopenharmony_ci 138c2ecf20Sopenharmony_ci#define LPSTS 0x102 148c2ecf20Sopenharmony_ci#define UGCTRL 0x180 /* 32-bit register */ 158c2ecf20Sopenharmony_ci#define UGCTRL2 0x184 /* 32-bit register */ 168c2ecf20Sopenharmony_ci#define UGSTS 0x188 /* 32-bit register */ 178c2ecf20Sopenharmony_ci 188c2ecf20Sopenharmony_ci/* Low Power Status register (LPSTS) */ 198c2ecf20Sopenharmony_ci#define LPSTS_SUSPM 0x4000 208c2ecf20Sopenharmony_ci 218c2ecf20Sopenharmony_ci/* R-Car D3 only: USB General control register (UGCTRL) */ 228c2ecf20Sopenharmony_ci#define UGCTRL_PLLRESET 0x00000001 238c2ecf20Sopenharmony_ci#define UGCTRL_CONNECT 0x00000004 248c2ecf20Sopenharmony_ci 258c2ecf20Sopenharmony_ci/* 268c2ecf20Sopenharmony_ci * USB General control register 2 (UGCTRL2) 278c2ecf20Sopenharmony_ci * Remarks: bit[31:11] and bit[9:6] should be 0 288c2ecf20Sopenharmony_ci */ 298c2ecf20Sopenharmony_ci#define UGCTRL2_RESERVED_3 0x00000001 /* bit[3:0] should be B'0001 */ 308c2ecf20Sopenharmony_ci#define UGCTRL2_USB0SEL_HSUSB 0x00000020 318c2ecf20Sopenharmony_ci#define UGCTRL2_USB0SEL_OTG 0x00000030 328c2ecf20Sopenharmony_ci#define UGCTRL2_VBUSSEL 0x00000400 338c2ecf20Sopenharmony_ci 348c2ecf20Sopenharmony_ci/* R-Car D3 only: USB General status register (UGSTS) */ 358c2ecf20Sopenharmony_ci#define UGSTS_LOCK 0x00000100 368c2ecf20Sopenharmony_ci 378c2ecf20Sopenharmony_cistatic void usbhs_write32(struct usbhs_priv *priv, u32 reg, u32 data) 388c2ecf20Sopenharmony_ci{ 398c2ecf20Sopenharmony_ci iowrite32(data, priv->base + reg); 408c2ecf20Sopenharmony_ci} 418c2ecf20Sopenharmony_ci 428c2ecf20Sopenharmony_cistatic u32 usbhs_read32(struct usbhs_priv *priv, u32 reg) 438c2ecf20Sopenharmony_ci{ 448c2ecf20Sopenharmony_ci return ioread32(priv->base + reg); 458c2ecf20Sopenharmony_ci} 468c2ecf20Sopenharmony_ci 478c2ecf20Sopenharmony_cistatic void usbhs_rcar3_set_ugctrl2(struct usbhs_priv *priv, u32 val) 488c2ecf20Sopenharmony_ci{ 498c2ecf20Sopenharmony_ci usbhs_write32(priv, UGCTRL2, val | UGCTRL2_RESERVED_3); 508c2ecf20Sopenharmony_ci} 518c2ecf20Sopenharmony_ci 528c2ecf20Sopenharmony_cistatic int usbhs_rcar3_power_ctrl(struct platform_device *pdev, 538c2ecf20Sopenharmony_ci void __iomem *base, int enable) 548c2ecf20Sopenharmony_ci{ 558c2ecf20Sopenharmony_ci struct usbhs_priv *priv = usbhs_pdev_to_priv(pdev); 568c2ecf20Sopenharmony_ci 578c2ecf20Sopenharmony_ci usbhs_rcar3_set_ugctrl2(priv, UGCTRL2_USB0SEL_OTG | UGCTRL2_VBUSSEL); 588c2ecf20Sopenharmony_ci 598c2ecf20Sopenharmony_ci if (enable) { 608c2ecf20Sopenharmony_ci usbhs_bset(priv, LPSTS, LPSTS_SUSPM, LPSTS_SUSPM); 618c2ecf20Sopenharmony_ci /* The controller on R-Car Gen3 needs to wait up to 45 usec */ 628c2ecf20Sopenharmony_ci usleep_range(45, 90); 638c2ecf20Sopenharmony_ci } else { 648c2ecf20Sopenharmony_ci usbhs_bset(priv, LPSTS, LPSTS_SUSPM, 0); 658c2ecf20Sopenharmony_ci } 668c2ecf20Sopenharmony_ci 678c2ecf20Sopenharmony_ci return 0; 688c2ecf20Sopenharmony_ci} 698c2ecf20Sopenharmony_ci 708c2ecf20Sopenharmony_ci/* R-Car D3 needs to release UGCTRL.PLLRESET */ 718c2ecf20Sopenharmony_cistatic int usbhs_rcar3_power_and_pll_ctrl(struct platform_device *pdev, 728c2ecf20Sopenharmony_ci void __iomem *base, int enable) 738c2ecf20Sopenharmony_ci{ 748c2ecf20Sopenharmony_ci struct usbhs_priv *priv = usbhs_pdev_to_priv(pdev); 758c2ecf20Sopenharmony_ci u32 val; 768c2ecf20Sopenharmony_ci int timeout = 1000; 778c2ecf20Sopenharmony_ci 788c2ecf20Sopenharmony_ci if (enable) { 798c2ecf20Sopenharmony_ci usbhs_write32(priv, UGCTRL, 0); /* release PLLRESET */ 808c2ecf20Sopenharmony_ci usbhs_rcar3_set_ugctrl2(priv, 818c2ecf20Sopenharmony_ci UGCTRL2_USB0SEL_OTG | UGCTRL2_VBUSSEL); 828c2ecf20Sopenharmony_ci 838c2ecf20Sopenharmony_ci usbhs_bset(priv, LPSTS, LPSTS_SUSPM, LPSTS_SUSPM); 848c2ecf20Sopenharmony_ci do { 858c2ecf20Sopenharmony_ci val = usbhs_read32(priv, UGSTS); 868c2ecf20Sopenharmony_ci udelay(1); 878c2ecf20Sopenharmony_ci } while (!(val & UGSTS_LOCK) && timeout--); 888c2ecf20Sopenharmony_ci usbhs_write32(priv, UGCTRL, UGCTRL_CONNECT); 898c2ecf20Sopenharmony_ci } else { 908c2ecf20Sopenharmony_ci usbhs_write32(priv, UGCTRL, 0); 918c2ecf20Sopenharmony_ci usbhs_bset(priv, LPSTS, LPSTS_SUSPM, 0); 928c2ecf20Sopenharmony_ci usbhs_write32(priv, UGCTRL, UGCTRL_PLLRESET); 938c2ecf20Sopenharmony_ci } 948c2ecf20Sopenharmony_ci 958c2ecf20Sopenharmony_ci return 0; 968c2ecf20Sopenharmony_ci} 978c2ecf20Sopenharmony_ci 988c2ecf20Sopenharmony_ciconst struct renesas_usbhs_platform_info usbhs_rcar_gen3_plat_info = { 998c2ecf20Sopenharmony_ci .platform_callback = { 1008c2ecf20Sopenharmony_ci .power_ctrl = usbhs_rcar3_power_ctrl, 1018c2ecf20Sopenharmony_ci .get_id = usbhs_get_id_as_gadget, 1028c2ecf20Sopenharmony_ci }, 1038c2ecf20Sopenharmony_ci .driver_param = { 1048c2ecf20Sopenharmony_ci .has_usb_dmac = 1, 1058c2ecf20Sopenharmony_ci .multi_clks = 1, 1068c2ecf20Sopenharmony_ci .has_new_pipe_configs = 1, 1078c2ecf20Sopenharmony_ci }, 1088c2ecf20Sopenharmony_ci}; 1098c2ecf20Sopenharmony_ci 1108c2ecf20Sopenharmony_ciconst struct renesas_usbhs_platform_info usbhs_rcar_gen3_with_pll_plat_info = { 1118c2ecf20Sopenharmony_ci .platform_callback = { 1128c2ecf20Sopenharmony_ci .power_ctrl = usbhs_rcar3_power_and_pll_ctrl, 1138c2ecf20Sopenharmony_ci .get_id = usbhs_get_id_as_gadget, 1148c2ecf20Sopenharmony_ci }, 1158c2ecf20Sopenharmony_ci .driver_param = { 1168c2ecf20Sopenharmony_ci .has_usb_dmac = 1, 1178c2ecf20Sopenharmony_ci .multi_clks = 1, 1188c2ecf20Sopenharmony_ci .has_new_pipe_configs = 1, 1198c2ecf20Sopenharmony_ci }, 1208c2ecf20Sopenharmony_ci}; 121