1/* SPDX-License-Identifier: GPL-2.0 */ 2 3/* 4 * xHCI host controller driver 5 * 6 * Copyright (C) 2008 Intel Corp. 7 * 8 * Author: Sarah Sharp 9 * Some code borrowed from the Linux EHCI driver. 10 */ 11 12#ifndef __LINUX_XHCI_HCD_H 13#define __LINUX_XHCI_HCD_H 14 15#include <linux/usb.h> 16#include <linux/timer.h> 17#include <linux/kernel.h> 18#include <linux/usb/hcd.h> 19#include <linux/io-64-nonatomic-lo-hi.h> 20 21/* Code sharing between pci-quirks and xhci hcd */ 22#include "xhci-ext-caps.h" 23#include "pci-quirks.h" 24 25/* max buffer size for trace and debug messages */ 26#define XHCI_MSG_MAX 500 27 28/* xHCI PCI Configuration Registers */ 29#define XHCI_SBRN_OFFSET (0x60) 30 31/* Max number of USB devices for any host controller - limit in section 6.1 */ 32#define MAX_HC_SLOTS 256 33/* Section 5.3.3 - MaxPorts */ 34#define MAX_HC_PORTS 127 35 36/* 37 * xHCI register interface. 38 * This corresponds to the eXtensible Host Controller Interface (xHCI) 39 * Revision 0.95 specification 40 */ 41 42/** 43 * struct xhci_cap_regs - xHCI Host Controller Capability Registers. 44 * @hc_capbase: length of the capabilities register and HC version number 45 * @hcs_params1: HCSPARAMS1 - Structural Parameters 1 46 * @hcs_params2: HCSPARAMS2 - Structural Parameters 2 47 * @hcs_params3: HCSPARAMS3 - Structural Parameters 3 48 * @hcc_params: HCCPARAMS - Capability Parameters 49 * @db_off: DBOFF - Doorbell array offset 50 * @run_regs_off: RTSOFF - Runtime register space offset 51 * @hcc_params2: HCCPARAMS2 Capability Parameters 2, xhci 1.1 only 52 */ 53struct xhci_cap_regs { 54 __le32 hc_capbase; 55 __le32 hcs_params1; 56 __le32 hcs_params2; 57 __le32 hcs_params3; 58 __le32 hcc_params; 59 __le32 db_off; 60 __le32 run_regs_off; 61 __le32 hcc_params2; /* xhci 1.1 */ 62 /* Reserved up to (CAPLENGTH - 0x1C) */ 63}; 64 65/* hc_capbase bitmasks */ 66/* bits 7:0 - how long is the Capabilities register */ 67#define HC_LENGTH(p) XHCI_HC_LENGTH(p) 68/* bits 31:16 */ 69#define HC_VERSION(p) (((p) >> 16) & 0xffff) 70 71/* HCSPARAMS1 - hcs_params1 - bitmasks */ 72/* bits 0:7, Max Device Slots */ 73#define HCS_MAX_SLOTS(p) (((p) >> 0) & 0xff) 74#define HCS_SLOTS_MASK 0xff 75/* bits 8:18, Max Interrupters */ 76#define HCS_MAX_INTRS(p) (((p) >> 8) & 0x7ff) 77/* bits 24:31, Max Ports - max value is 0x7F = 127 ports */ 78#define HCS_MAX_PORTS(p) (((p) >> 24) & 0x7f) 79 80/* HCSPARAMS2 - hcs_params2 - bitmasks */ 81/* bits 0:3, frames or uframes that SW needs to queue transactions 82 * ahead of the HW to meet periodic deadlines */ 83#define HCS_IST(p) (((p) >> 0) & 0xf) 84/* bits 4:7, max number of Event Ring segments */ 85#define HCS_ERST_MAX(p) (((p) >> 4) & 0xf) 86/* bits 21:25 Hi 5 bits of Scratchpad buffers SW must allocate for the HW */ 87/* bit 26 Scratchpad restore - for save/restore HW state - not used yet */ 88/* bits 27:31 Lo 5 bits of Scratchpad buffers SW must allocate for the HW */ 89#define HCS_MAX_SCRATCHPAD(p) ((((p) >> 16) & 0x3e0) | (((p) >> 27) & 0x1f)) 90 91/* HCSPARAMS3 - hcs_params3 - bitmasks */ 92/* bits 0:7, Max U1 to U0 latency for the roothub ports */ 93#define HCS_U1_LATENCY(p) (((p) >> 0) & 0xff) 94/* bits 16:31, Max U2 to U0 latency for the roothub ports */ 95#define HCS_U2_LATENCY(p) (((p) >> 16) & 0xffff) 96 97/* HCCPARAMS - hcc_params - bitmasks */ 98/* true: HC can use 64-bit address pointers */ 99#define HCC_64BIT_ADDR(p) ((p) & (1 << 0)) 100/* true: HC can do bandwidth negotiation */ 101#define HCC_BANDWIDTH_NEG(p) ((p) & (1 << 1)) 102/* true: HC uses 64-byte Device Context structures 103 * FIXME 64-byte context structures aren't supported yet. 104 */ 105#define HCC_64BYTE_CONTEXT(p) ((p) & (1 << 2)) 106/* true: HC has port power switches */ 107#define HCC_PPC(p) ((p) & (1 << 3)) 108/* true: HC has port indicators */ 109#define HCS_INDICATOR(p) ((p) & (1 << 4)) 110/* true: HC has Light HC Reset Capability */ 111#define HCC_LIGHT_RESET(p) ((p) & (1 << 5)) 112/* true: HC supports latency tolerance messaging */ 113#define HCC_LTC(p) ((p) & (1 << 6)) 114/* true: no secondary Stream ID Support */ 115#define HCC_NSS(p) ((p) & (1 << 7)) 116/* true: HC supports Stopped - Short Packet */ 117#define HCC_SPC(p) ((p) & (1 << 9)) 118/* true: HC has Contiguous Frame ID Capability */ 119#define HCC_CFC(p) ((p) & (1 << 11)) 120/* Max size for Primary Stream Arrays - 2^(n+1), where n is bits 12:15 */ 121#define HCC_MAX_PSA(p) (1 << ((((p) >> 12) & 0xf) + 1)) 122/* Extended Capabilities pointer from PCI base - section 5.3.6 */ 123#define HCC_EXT_CAPS(p) XHCI_HCC_EXT_CAPS(p) 124 125#define CTX_SIZE(_hcc) (HCC_64BYTE_CONTEXT(_hcc) ? 64 : 32) 126 127/* db_off bitmask - bits 0:1 reserved */ 128#define DBOFF_MASK (~0x3) 129 130/* run_regs_off bitmask - bits 0:4 reserved */ 131#define RTSOFF_MASK (~0x1f) 132 133/* HCCPARAMS2 - hcc_params2 - bitmasks */ 134/* true: HC supports U3 entry Capability */ 135#define HCC2_U3C(p) ((p) & (1 << 0)) 136/* true: HC supports Configure endpoint command Max exit latency too large */ 137#define HCC2_CMC(p) ((p) & (1 << 1)) 138/* true: HC supports Force Save context Capability */ 139#define HCC2_FSC(p) ((p) & (1 << 2)) 140/* true: HC supports Compliance Transition Capability */ 141#define HCC2_CTC(p) ((p) & (1 << 3)) 142/* true: HC support Large ESIT payload Capability > 48k */ 143#define HCC2_LEC(p) ((p) & (1 << 4)) 144/* true: HC support Configuration Information Capability */ 145#define HCC2_CIC(p) ((p) & (1 << 5)) 146/* true: HC support Extended TBC Capability, Isoc burst count > 65535 */ 147#define HCC2_ETC(p) ((p) & (1 << 6)) 148 149/* Number of registers per port */ 150#define NUM_PORT_REGS 4 151 152#define PORTSC 0 153#define PORTPMSC 1 154#define PORTLI 2 155#define PORTHLPMC 3 156 157/** 158 * struct xhci_op_regs - xHCI Host Controller Operational Registers. 159 * @command: USBCMD - xHC command register 160 * @status: USBSTS - xHC status register 161 * @page_size: This indicates the page size that the host controller 162 * supports. If bit n is set, the HC supports a page size 163 * of 2^(n+12), up to a 128MB page size. 164 * 4K is the minimum page size. 165 * @cmd_ring: CRP - 64-bit Command Ring Pointer 166 * @dcbaa_ptr: DCBAAP - 64-bit Device Context Base Address Array Pointer 167 * @config_reg: CONFIG - Configure Register 168 * @port_status_base: PORTSCn - base address for Port Status and Control 169 * Each port has a Port Status and Control register, 170 * followed by a Port Power Management Status and Control 171 * register, a Port Link Info register, and a reserved 172 * register. 173 * @port_power_base: PORTPMSCn - base address for 174 * Port Power Management Status and Control 175 * @port_link_base: PORTLIn - base address for Port Link Info (current 176 * Link PM state and control) for USB 2.1 and USB 3.0 177 * devices. 178 */ 179struct xhci_op_regs { 180 __le32 command; 181 __le32 status; 182 __le32 page_size; 183 __le32 reserved1; 184 __le32 reserved2; 185 __le32 dev_notification; 186 __le64 cmd_ring; 187 /* rsvd: offset 0x20-2F */ 188 __le32 reserved3[4]; 189 __le64 dcbaa_ptr; 190 __le32 config_reg; 191 /* rsvd: offset 0x3C-3FF */ 192 __le32 reserved4[241]; 193 /* port 1 registers, which serve as a base address for other ports */ 194 __le32 port_status_base; 195 __le32 port_power_base; 196 __le32 port_link_base; 197 __le32 reserved5; 198 /* registers for ports 2-255 */ 199 __le32 reserved6[NUM_PORT_REGS*254]; 200}; 201 202/* USBCMD - USB command - command bitmasks */ 203/* start/stop HC execution - do not write unless HC is halted*/ 204#define CMD_RUN XHCI_CMD_RUN 205/* Reset HC - resets internal HC state machine and all registers (except 206 * PCI config regs). HC does NOT drive a USB reset on the downstream ports. 207 * The xHCI driver must reinitialize the xHC after setting this bit. 208 */ 209#define CMD_RESET (1 << 1) 210/* Event Interrupt Enable - a '1' allows interrupts from the host controller */ 211#define CMD_EIE XHCI_CMD_EIE 212/* Host System Error Interrupt Enable - get out-of-band signal for HC errors */ 213#define CMD_HSEIE XHCI_CMD_HSEIE 214/* bits 4:6 are reserved (and should be preserved on writes). */ 215/* light reset (port status stays unchanged) - reset completed when this is 0 */ 216#define CMD_LRESET (1 << 7) 217/* host controller save/restore state. */ 218#define CMD_CSS (1 << 8) 219#define CMD_CRS (1 << 9) 220/* Enable Wrap Event - '1' means xHC generates an event when MFINDEX wraps. */ 221#define CMD_EWE XHCI_CMD_EWE 222/* MFINDEX power management - '1' means xHC can stop MFINDEX counter if all root 223 * hubs are in U3 (selective suspend), disconnect, disabled, or powered-off. 224 * '0' means the xHC can power it off if all ports are in the disconnect, 225 * disabled, or powered-off state. 226 */ 227#define CMD_PM_INDEX (1 << 11) 228/* bit 14 Extended TBC Enable, changes Isoc TRB fields to support larger TBC */ 229#define CMD_ETE (1 << 14) 230/* bits 15:31 are reserved (and should be preserved on writes). */ 231 232#define XHCI_RESET_LONG_USEC (10 * 1000 * 1000) 233#define XHCI_RESET_SHORT_USEC (250 * 1000) 234 235/* IMAN - Interrupt Management Register */ 236#define IMAN_IE (1 << 1) 237#define IMAN_IP (1 << 0) 238 239/* USBSTS - USB status - status bitmasks */ 240/* HC not running - set to 1 when run/stop bit is cleared. */ 241#define STS_HALT XHCI_STS_HALT 242/* serious error, e.g. PCI parity error. The HC will clear the run/stop bit. */ 243#define STS_FATAL (1 << 2) 244/* event interrupt - clear this prior to clearing any IP flags in IR set*/ 245#define STS_EINT (1 << 3) 246/* port change detect */ 247#define STS_PORT (1 << 4) 248/* bits 5:7 reserved and zeroed */ 249/* save state status - '1' means xHC is saving state */ 250#define STS_SAVE (1 << 8) 251/* restore state status - '1' means xHC is restoring state */ 252#define STS_RESTORE (1 << 9) 253/* true: save or restore error */ 254#define STS_SRE (1 << 10) 255/* true: Controller Not Ready to accept doorbell or op reg writes after reset */ 256#define STS_CNR XHCI_STS_CNR 257/* true: internal Host Controller Error - SW needs to reset and reinitialize */ 258#define STS_HCE (1 << 12) 259/* bits 13:31 reserved and should be preserved */ 260 261/* 262 * DNCTRL - Device Notification Control Register - dev_notification bitmasks 263 * Generate a device notification event when the HC sees a transaction with a 264 * notification type that matches a bit set in this bit field. 265 */ 266#define DEV_NOTE_MASK (0xffff) 267#define ENABLE_DEV_NOTE(x) (1 << (x)) 268/* Most of the device notification types should only be used for debug. 269 * SW does need to pay attention to function wake notifications. 270 */ 271#define DEV_NOTE_FWAKE ENABLE_DEV_NOTE(1) 272 273/* CRCR - Command Ring Control Register - cmd_ring bitmasks */ 274/* bit 0 is the command ring cycle state */ 275/* stop ring operation after completion of the currently executing command */ 276#define CMD_RING_PAUSE (1 << 1) 277/* stop ring immediately - abort the currently executing command */ 278#define CMD_RING_ABORT (1 << 2) 279/* true: command ring is running */ 280#define CMD_RING_RUNNING (1 << 3) 281/* bits 4:5 reserved and should be preserved */ 282/* Command Ring pointer - bit mask for the lower 32 bits. */ 283#define CMD_RING_RSVD_BITS (0x3f) 284 285/* CONFIG - Configure Register - config_reg bitmasks */ 286/* bits 0:7 - maximum number of device slots enabled (NumSlotsEn) */ 287#define MAX_DEVS(p) ((p) & 0xff) 288/* bit 8: U3 Entry Enabled, assert PLC when root port enters U3, xhci 1.1 */ 289#define CONFIG_U3E (1 << 8) 290/* bit 9: Configuration Information Enable, xhci 1.1 */ 291#define CONFIG_CIE (1 << 9) 292/* bits 10:31 - reserved and should be preserved */ 293 294/* PORTSC - Port Status and Control Register - port_status_base bitmasks */ 295/* true: device connected */ 296#define PORT_CONNECT (1 << 0) 297/* true: port enabled */ 298#define PORT_PE (1 << 1) 299/* bit 2 reserved and zeroed */ 300/* true: port has an over-current condition */ 301#define PORT_OC (1 << 3) 302/* true: port reset signaling asserted */ 303#define PORT_RESET (1 << 4) 304/* Port Link State - bits 5:8 305 * A read gives the current link PM state of the port, 306 * a write with Link State Write Strobe set sets the link state. 307 */ 308#define PORT_PLS_MASK (0xf << 5) 309#define XDEV_U0 (0x0 << 5) 310#define XDEV_U1 (0x1 << 5) 311#define XDEV_U2 (0x2 << 5) 312#define XDEV_U3 (0x3 << 5) 313#define XDEV_DISABLED (0x4 << 5) 314#define XDEV_RXDETECT (0x5 << 5) 315#define XDEV_INACTIVE (0x6 << 5) 316#define XDEV_POLLING (0x7 << 5) 317#define XDEV_RECOVERY (0x8 << 5) 318#define XDEV_HOT_RESET (0x9 << 5) 319#define XDEV_COMP_MODE (0xa << 5) 320#define XDEV_TEST_MODE (0xb << 5) 321#define XDEV_RESUME (0xf << 5) 322 323/* true: port has power (see HCC_PPC) */ 324#define PORT_POWER (1 << 9) 325/* bits 10:13 indicate device speed: 326 * 0 - undefined speed - port hasn't be initialized by a reset yet 327 * 1 - full speed 328 * 2 - low speed 329 * 3 - high speed 330 * 4 - super speed 331 * 5-15 reserved 332 */ 333#define DEV_SPEED_MASK (0xf << 10) 334#define XDEV_FS (0x1 << 10) 335#define XDEV_LS (0x2 << 10) 336#define XDEV_HS (0x3 << 10) 337#define XDEV_SS (0x4 << 10) 338#define XDEV_SSP (0x5 << 10) 339#define DEV_UNDEFSPEED(p) (((p) & DEV_SPEED_MASK) == (0x0<<10)) 340#define DEV_FULLSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_FS) 341#define DEV_LOWSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_LS) 342#define DEV_HIGHSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_HS) 343#define DEV_SUPERSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_SS) 344#define DEV_SUPERSPEEDPLUS(p) (((p) & DEV_SPEED_MASK) == XDEV_SSP) 345#define DEV_SUPERSPEED_ANY(p) (((p) & DEV_SPEED_MASK) >= XDEV_SS) 346#define DEV_PORT_SPEED(p) (((p) >> 10) & 0x0f) 347 348/* Bits 20:23 in the Slot Context are the speed for the device */ 349#define SLOT_SPEED_FS (XDEV_FS << 10) 350#define SLOT_SPEED_LS (XDEV_LS << 10) 351#define SLOT_SPEED_HS (XDEV_HS << 10) 352#define SLOT_SPEED_SS (XDEV_SS << 10) 353#define SLOT_SPEED_SSP (XDEV_SSP << 10) 354/* Port Indicator Control */ 355#define PORT_LED_OFF (0 << 14) 356#define PORT_LED_AMBER (1 << 14) 357#define PORT_LED_GREEN (2 << 14) 358#define PORT_LED_MASK (3 << 14) 359/* Port Link State Write Strobe - set this when changing link state */ 360#define PORT_LINK_STROBE (1 << 16) 361/* true: connect status change */ 362#define PORT_CSC (1 << 17) 363/* true: port enable change */ 364#define PORT_PEC (1 << 18) 365/* true: warm reset for a USB 3.0 device is done. A "hot" reset puts the port 366 * into an enabled state, and the device into the default state. A "warm" reset 367 * also resets the link, forcing the device through the link training sequence. 368 * SW can also look at the Port Reset register to see when warm reset is done. 369 */ 370#define PORT_WRC (1 << 19) 371/* true: over-current change */ 372#define PORT_OCC (1 << 20) 373/* true: reset change - 1 to 0 transition of PORT_RESET */ 374#define PORT_RC (1 << 21) 375/* port link status change - set on some port link state transitions: 376 * Transition Reason 377 * ------------------------------------------------------------------------------ 378 * - U3 to Resume Wakeup signaling from a device 379 * - Resume to Recovery to U0 USB 3.0 device resume 380 * - Resume to U0 USB 2.0 device resume 381 * - U3 to Recovery to U0 Software resume of USB 3.0 device complete 382 * - U3 to U0 Software resume of USB 2.0 device complete 383 * - U2 to U0 L1 resume of USB 2.1 device complete 384 * - U0 to U0 (???) L1 entry rejection by USB 2.1 device 385 * - U0 to disabled L1 entry error with USB 2.1 device 386 * - Any state to inactive Error on USB 3.0 port 387 */ 388#define PORT_PLC (1 << 22) 389/* port configure error change - port failed to configure its link partner */ 390#define PORT_CEC (1 << 23) 391#define PORT_CHANGE_MASK (PORT_CSC | PORT_PEC | PORT_WRC | PORT_OCC | \ 392 PORT_RC | PORT_PLC | PORT_CEC) 393 394 395/* Cold Attach Status - xHC can set this bit to report device attached during 396 * Sx state. Warm port reset should be perfomed to clear this bit and move port 397 * to connected state. 398 */ 399#define PORT_CAS (1 << 24) 400/* wake on connect (enable) */ 401#define PORT_WKCONN_E (1 << 25) 402/* wake on disconnect (enable) */ 403#define PORT_WKDISC_E (1 << 26) 404/* wake on over-current (enable) */ 405#define PORT_WKOC_E (1 << 27) 406/* bits 28:29 reserved */ 407/* true: device is non-removable - for USB 3.0 roothub emulation */ 408#define PORT_DEV_REMOVE (1 << 30) 409/* Initiate a warm port reset - complete when PORT_WRC is '1' */ 410#define PORT_WR (1 << 31) 411 412/* We mark duplicate entries with -1 */ 413#define DUPLICATE_ENTRY ((u8)(-1)) 414 415/* Port Power Management Status and Control - port_power_base bitmasks */ 416/* Inactivity timer value for transitions into U1, in microseconds. 417 * Timeout can be up to 127us. 0xFF means an infinite timeout. 418 */ 419#define PORT_U1_TIMEOUT(p) ((p) & 0xff) 420#define PORT_U1_TIMEOUT_MASK 0xff 421/* Inactivity timer value for transitions into U2 */ 422#define PORT_U2_TIMEOUT(p) (((p) & 0xff) << 8) 423#define PORT_U2_TIMEOUT_MASK (0xff << 8) 424/* Bits 24:31 for port testing */ 425 426/* USB2 Protocol PORTSPMSC */ 427#define PORT_L1S_MASK 7 428#define PORT_L1S_SUCCESS 1 429#define PORT_RWE (1 << 3) 430#define PORT_HIRD(p) (((p) & 0xf) << 4) 431#define PORT_HIRD_MASK (0xf << 4) 432#define PORT_L1DS_MASK (0xff << 8) 433#define PORT_L1DS(p) (((p) & 0xff) << 8) 434#define PORT_HLE (1 << 16) 435#define PORT_TEST_MODE_SHIFT 28 436 437/* USB3 Protocol PORTLI Port Link Information */ 438#define PORT_RX_LANES(p) (((p) >> 16) & 0xf) 439#define PORT_TX_LANES(p) (((p) >> 20) & 0xf) 440 441/* USB2 Protocol PORTHLPMC */ 442#define PORT_HIRDM(p)((p) & 3) 443#define PORT_L1_TIMEOUT(p)(((p) & 0xff) << 2) 444#define PORT_BESLD(p)(((p) & 0xf) << 10) 445 446/* use 512 microseconds as USB2 LPM L1 default timeout. */ 447#define XHCI_L1_TIMEOUT 512 448 449/* Set default HIRD/BESL value to 4 (350/400us) for USB2 L1 LPM resume latency. 450 * Safe to use with mixed HIRD and BESL systems (host and device) and is used 451 * by other operating systems. 452 * 453 * XHCI 1.0 errata 8/14/12 Table 13 notes: 454 * "Software should choose xHC BESL/BESLD field values that do not violate a 455 * device's resume latency requirements, 456 * e.g. not program values > '4' if BLC = '1' and a HIRD device is attached, 457 * or not program values < '4' if BLC = '0' and a BESL device is attached. 458 */ 459#define XHCI_DEFAULT_BESL 4 460 461/* 462 * USB3 specification define a 360ms tPollingLFPSTiemout for USB3 ports 463 * to complete link training. usually link trainig completes much faster 464 * so check status 10 times with 36ms sleep in places we need to wait for 465 * polling to complete. 466 */ 467#define XHCI_PORT_POLLING_LFPS_TIME 36 468 469/** 470 * struct xhci_intr_reg - Interrupt Register Set 471 * @irq_pending: IMAN - Interrupt Management Register. Used to enable 472 * interrupts and check for pending interrupts. 473 * @irq_control: IMOD - Interrupt Moderation Register. 474 * Used to throttle interrupts. 475 * @erst_size: Number of segments in the Event Ring Segment Table (ERST). 476 * @erst_base: ERST base address. 477 * @erst_dequeue: Event ring dequeue pointer. 478 * 479 * Each interrupter (defined by a MSI-X vector) has an event ring and an Event 480 * Ring Segment Table (ERST) associated with it. The event ring is comprised of 481 * multiple segments of the same size. The HC places events on the ring and 482 * "updates the Cycle bit in the TRBs to indicate to software the current 483 * position of the Enqueue Pointer." The HCD (Linux) processes those events and 484 * updates the dequeue pointer. 485 */ 486struct xhci_intr_reg { 487 __le32 irq_pending; 488 __le32 irq_control; 489 __le32 erst_size; 490 __le32 rsvd; 491 __le64 erst_base; 492 __le64 erst_dequeue; 493}; 494 495/* irq_pending bitmasks */ 496#define ER_IRQ_PENDING(p) ((p) & 0x1) 497/* bits 2:31 need to be preserved */ 498/* THIS IS BUGGY - FIXME - IP IS WRITE 1 TO CLEAR */ 499#define ER_IRQ_CLEAR(p) ((p) & 0xfffffffe) 500#define ER_IRQ_ENABLE(p) ((ER_IRQ_CLEAR(p)) | 0x2) 501#define ER_IRQ_DISABLE(p) ((ER_IRQ_CLEAR(p)) & ~(0x2)) 502 503/* irq_control bitmasks */ 504/* Minimum interval between interrupts (in 250ns intervals). The interval 505 * between interrupts will be longer if there are no events on the event ring. 506 * Default is 4000 (1 ms). 507 */ 508#define ER_IRQ_INTERVAL_MASK (0xffff) 509/* Counter used to count down the time to the next interrupt - HW use only */ 510#define ER_IRQ_COUNTER_MASK (0xffff << 16) 511 512/* erst_size bitmasks */ 513/* Preserve bits 16:31 of erst_size */ 514#define ERST_SIZE_MASK (0xffff << 16) 515 516/* erst_dequeue bitmasks */ 517/* Dequeue ERST Segment Index (DESI) - Segment number (or alias) 518 * where the current dequeue pointer lies. This is an optional HW hint. 519 */ 520#define ERST_DESI_MASK (0x7) 521/* Event Handler Busy (EHB) - is the event ring scheduled to be serviced by 522 * a work queue (or delayed service routine)? 523 */ 524#define ERST_EHB (1 << 3) 525#define ERST_PTR_MASK (0xf) 526 527/** 528 * struct xhci_run_regs 529 * @microframe_index: 530 * MFINDEX - current microframe number 531 * 532 * Section 5.5 Host Controller Runtime Registers: 533 * "Software should read and write these registers using only Dword (32 bit) 534 * or larger accesses" 535 */ 536struct xhci_run_regs { 537 __le32 microframe_index; 538 __le32 rsvd[7]; 539 struct xhci_intr_reg ir_set[128]; 540}; 541 542/** 543 * struct doorbell_array 544 * 545 * Bits 0 - 7: Endpoint target 546 * Bits 8 - 15: RsvdZ 547 * Bits 16 - 31: Stream ID 548 * 549 * Section 5.6 550 */ 551struct xhci_doorbell_array { 552 __le32 doorbell[256]; 553}; 554 555#define DB_VALUE(ep, stream) ((((ep) + 1) & 0xff) | ((stream) << 16)) 556#define DB_VALUE_HOST 0x00000000 557 558/** 559 * struct xhci_protocol_caps 560 * @revision: major revision, minor revision, capability ID, 561 * and next capability pointer. 562 * @name_string: Four ASCII characters to say which spec this xHC 563 * follows, typically "USB ". 564 * @port_info: Port offset, count, and protocol-defined information. 565 */ 566struct xhci_protocol_caps { 567 u32 revision; 568 u32 name_string; 569 u32 port_info; 570}; 571 572#define XHCI_EXT_PORT_MAJOR(x) (((x) >> 24) & 0xff) 573#define XHCI_EXT_PORT_MINOR(x) (((x) >> 16) & 0xff) 574#define XHCI_EXT_PORT_PSIC(x) (((x) >> 28) & 0x0f) 575#define XHCI_EXT_PORT_OFF(x) ((x) & 0xff) 576#define XHCI_EXT_PORT_COUNT(x) (((x) >> 8) & 0xff) 577 578#define XHCI_EXT_PORT_PSIV(x) (((x) >> 0) & 0x0f) 579#define XHCI_EXT_PORT_PSIE(x) (((x) >> 4) & 0x03) 580#define XHCI_EXT_PORT_PLT(x) (((x) >> 6) & 0x03) 581#define XHCI_EXT_PORT_PFD(x) (((x) >> 8) & 0x01) 582#define XHCI_EXT_PORT_LP(x) (((x) >> 14) & 0x03) 583#define XHCI_EXT_PORT_PSIM(x) (((x) >> 16) & 0xffff) 584 585#define PLT_MASK (0x03 << 6) 586#define PLT_SYM (0x00 << 6) 587#define PLT_ASYM_RX (0x02 << 6) 588#define PLT_ASYM_TX (0x03 << 6) 589 590/** 591 * struct xhci_container_ctx 592 * @type: Type of context. Used to calculated offsets to contained contexts. 593 * @size: Size of the context data 594 * @bytes: The raw context data given to HW 595 * @dma: dma address of the bytes 596 * 597 * Represents either a Device or Input context. Holds a pointer to the raw 598 * memory used for the context (bytes) and dma address of it (dma). 599 */ 600struct xhci_container_ctx { 601 unsigned type; 602#define XHCI_CTX_TYPE_DEVICE 0x1 603#define XHCI_CTX_TYPE_INPUT 0x2 604 605 int size; 606 607 u8 *bytes; 608 dma_addr_t dma; 609}; 610 611/** 612 * struct xhci_slot_ctx 613 * @dev_info: Route string, device speed, hub info, and last valid endpoint 614 * @dev_info2: Max exit latency for device number, root hub port number 615 * @tt_info: tt_info is used to construct split transaction tokens 616 * @dev_state: slot state and device address 617 * 618 * Slot Context - section 6.2.1.1. This assumes the HC uses 32-byte context 619 * structures. If the HC uses 64-byte contexts, there is an additional 32 bytes 620 * reserved at the end of the slot context for HC internal use. 621 */ 622struct xhci_slot_ctx { 623 __le32 dev_info; 624 __le32 dev_info2; 625 __le32 tt_info; 626 __le32 dev_state; 627 /* offset 0x10 to 0x1f reserved for HC internal use */ 628 __le32 reserved[4]; 629}; 630 631/* dev_info bitmasks */ 632/* Route String - 0:19 */ 633#define ROUTE_STRING_MASK (0xfffff) 634/* Device speed - values defined by PORTSC Device Speed field - 20:23 */ 635#define DEV_SPEED (0xf << 20) 636#define GET_DEV_SPEED(n) (((n) & DEV_SPEED) >> 20) 637/* bit 24 reserved */ 638/* Is this LS/FS device connected through a HS hub? - bit 25 */ 639#define DEV_MTT (0x1 << 25) 640/* Set if the device is a hub - bit 26 */ 641#define DEV_HUB (0x1 << 26) 642/* Index of the last valid endpoint context in this device context - 27:31 */ 643#define LAST_CTX_MASK (0x1f << 27) 644#define LAST_CTX(p) ((p) << 27) 645#define LAST_CTX_TO_EP_NUM(p) (((p) >> 27) - 1) 646#define SLOT_FLAG (1 << 0) 647#define EP0_FLAG (1 << 1) 648 649/* dev_info2 bitmasks */ 650/* Max Exit Latency (ms) - worst case time to wake up all links in dev path */ 651#define MAX_EXIT (0xffff) 652/* Root hub port number that is needed to access the USB device */ 653#define ROOT_HUB_PORT(p) (((p) & 0xff) << 16) 654#define DEVINFO_TO_ROOT_HUB_PORT(p) (((p) >> 16) & 0xff) 655/* Maximum number of ports under a hub device */ 656#define XHCI_MAX_PORTS(p) (((p) & 0xff) << 24) 657#define DEVINFO_TO_MAX_PORTS(p) (((p) & (0xff << 24)) >> 24) 658 659/* tt_info bitmasks */ 660/* 661 * TT Hub Slot ID - for low or full speed devices attached to a high-speed hub 662 * The Slot ID of the hub that isolates the high speed signaling from 663 * this low or full-speed device. '0' if attached to root hub port. 664 */ 665#define TT_SLOT (0xff) 666/* 667 * The number of the downstream facing port of the high-speed hub 668 * '0' if the device is not low or full speed. 669 */ 670#define TT_PORT (0xff << 8) 671#define TT_THINK_TIME(p) (((p) & 0x3) << 16) 672#define GET_TT_THINK_TIME(p) (((p) & (0x3 << 16)) >> 16) 673 674/* dev_state bitmasks */ 675/* USB device address - assigned by the HC */ 676#define DEV_ADDR_MASK (0xff) 677/* bits 8:26 reserved */ 678/* Slot state */ 679#define SLOT_STATE (0x1f << 27) 680#define GET_SLOT_STATE(p) (((p) & (0x1f << 27)) >> 27) 681 682#define SLOT_STATE_DISABLED 0 683#define SLOT_STATE_ENABLED SLOT_STATE_DISABLED 684#define SLOT_STATE_DEFAULT 1 685#define SLOT_STATE_ADDRESSED 2 686#define SLOT_STATE_CONFIGURED 3 687 688/** 689 * struct xhci_ep_ctx 690 * @ep_info: endpoint state, streams, mult, and interval information. 691 * @ep_info2: information on endpoint type, max packet size, max burst size, 692 * error count, and whether the HC will force an event for all 693 * transactions. 694 * @deq: 64-bit ring dequeue pointer address. If the endpoint only 695 * defines one stream, this points to the endpoint transfer ring. 696 * Otherwise, it points to a stream context array, which has a 697 * ring pointer for each flow. 698 * @tx_info: 699 * Average TRB lengths for the endpoint ring and 700 * max payload within an Endpoint Service Interval Time (ESIT). 701 * 702 * Endpoint Context - section 6.2.1.2. This assumes the HC uses 32-byte context 703 * structures. If the HC uses 64-byte contexts, there is an additional 32 bytes 704 * reserved at the end of the endpoint context for HC internal use. 705 */ 706struct xhci_ep_ctx { 707 __le32 ep_info; 708 __le32 ep_info2; 709 __le64 deq; 710 __le32 tx_info; 711 /* offset 0x14 - 0x1f reserved for HC internal use */ 712 __le32 reserved[3]; 713}; 714 715/* ep_info bitmasks */ 716/* 717 * Endpoint State - bits 0:2 718 * 0 - disabled 719 * 1 - running 720 * 2 - halted due to halt condition - ok to manipulate endpoint ring 721 * 3 - stopped 722 * 4 - TRB error 723 * 5-7 - reserved 724 */ 725#define EP_STATE_MASK (0x7) 726#define EP_STATE_DISABLED 0 727#define EP_STATE_RUNNING 1 728#define EP_STATE_HALTED 2 729#define EP_STATE_STOPPED 3 730#define EP_STATE_ERROR 4 731#define GET_EP_CTX_STATE(ctx) (le32_to_cpu((ctx)->ep_info) & EP_STATE_MASK) 732 733/* Mult - Max number of burtst within an interval, in EP companion desc. */ 734#define EP_MULT(p) (((p) & 0x3) << 8) 735#define CTX_TO_EP_MULT(p) (((p) >> 8) & 0x3) 736/* bits 10:14 are Max Primary Streams */ 737/* bit 15 is Linear Stream Array */ 738/* Interval - period between requests to an endpoint - 125u increments. */ 739#define EP_INTERVAL(p) (((p) & 0xff) << 16) 740#define EP_INTERVAL_TO_UFRAMES(p) (1 << (((p) >> 16) & 0xff)) 741#define CTX_TO_EP_INTERVAL(p) (((p) >> 16) & 0xff) 742#define EP_MAXPSTREAMS_MASK (0x1f << 10) 743#define EP_MAXPSTREAMS(p) (((p) << 10) & EP_MAXPSTREAMS_MASK) 744#define CTX_TO_EP_MAXPSTREAMS(p) (((p) & EP_MAXPSTREAMS_MASK) >> 10) 745/* Endpoint is set up with a Linear Stream Array (vs. Secondary Stream Array) */ 746#define EP_HAS_LSA (1 << 15) 747/* hosts with LEC=1 use bits 31:24 as ESIT high bits. */ 748#define CTX_TO_MAX_ESIT_PAYLOAD_HI(p) (((p) >> 24) & 0xff) 749 750/* ep_info2 bitmasks */ 751/* 752 * Force Event - generate transfer events for all TRBs for this endpoint 753 * This will tell the HC to ignore the IOC and ISP flags (for debugging only). 754 */ 755#define FORCE_EVENT (0x1) 756#define ERROR_COUNT(p) (((p) & 0x3) << 1) 757#define CTX_TO_EP_TYPE(p) (((p) >> 3) & 0x7) 758#define EP_TYPE(p) ((p) << 3) 759#define ISOC_OUT_EP 1 760#define BULK_OUT_EP 2 761#define INT_OUT_EP 3 762#define CTRL_EP 4 763#define ISOC_IN_EP 5 764#define BULK_IN_EP 6 765#define INT_IN_EP 7 766/* bit 6 reserved */ 767/* bit 7 is Host Initiate Disable - for disabling stream selection */ 768#define MAX_BURST(p) (((p)&0xff) << 8) 769#define CTX_TO_MAX_BURST(p) (((p) >> 8) & 0xff) 770#define MAX_PACKET(p) (((p)&0xffff) << 16) 771#define MAX_PACKET_MASK (0xffff << 16) 772#define MAX_PACKET_DECODED(p) (((p) >> 16) & 0xffff) 773 774/* tx_info bitmasks */ 775#define EP_AVG_TRB_LENGTH(p) ((p) & 0xffff) 776#define EP_MAX_ESIT_PAYLOAD_LO(p) (((p) & 0xffff) << 16) 777#define EP_MAX_ESIT_PAYLOAD_HI(p) ((((p) >> 16) & 0xff) << 24) 778#define CTX_TO_MAX_ESIT_PAYLOAD(p) (((p) >> 16) & 0xffff) 779 780/* deq bitmasks */ 781#define EP_CTX_CYCLE_MASK (1 << 0) 782#define SCTX_DEQ_MASK (~0xfL) 783 784 785/** 786 * struct xhci_input_control_context 787 * Input control context; see section 6.2.5. 788 * 789 * @drop_context: set the bit of the endpoint context you want to disable 790 * @add_context: set the bit of the endpoint context you want to enable 791 */ 792struct xhci_input_control_ctx { 793 __le32 drop_flags; 794 __le32 add_flags; 795 __le32 rsvd2[6]; 796}; 797 798#define EP_IS_ADDED(ctrl_ctx, i) \ 799 (le32_to_cpu(ctrl_ctx->add_flags) & (1 << (i + 1))) 800#define EP_IS_DROPPED(ctrl_ctx, i) \ 801 (le32_to_cpu(ctrl_ctx->drop_flags) & (1 << (i + 1))) 802 803/* Represents everything that is needed to issue a command on the command ring. 804 * It's useful to pre-allocate these for commands that cannot fail due to 805 * out-of-memory errors, like freeing streams. 806 */ 807struct xhci_command { 808 /* Input context for changing device state */ 809 struct xhci_container_ctx *in_ctx; 810 u32 status; 811 int slot_id; 812 /* If completion is null, no one is waiting on this command 813 * and the structure can be freed after the command completes. 814 */ 815 struct completion *completion; 816 union xhci_trb *command_trb; 817 struct list_head cmd_list; 818}; 819 820/* drop context bitmasks */ 821#define DROP_EP(x) (0x1 << x) 822/* add context bitmasks */ 823#define ADD_EP(x) (0x1 << x) 824 825struct xhci_stream_ctx { 826 /* 64-bit stream ring address, cycle state, and stream type */ 827 __le64 stream_ring; 828 /* offset 0x14 - 0x1f reserved for HC internal use */ 829 __le32 reserved[2]; 830}; 831 832/* Stream Context Types (section 6.4.1) - bits 3:1 of stream ctx deq ptr */ 833#define SCT_FOR_CTX(p) (((p) & 0x7) << 1) 834/* Secondary stream array type, dequeue pointer is to a transfer ring */ 835#define SCT_SEC_TR 0 836/* Primary stream array type, dequeue pointer is to a transfer ring */ 837#define SCT_PRI_TR 1 838/* Dequeue pointer is for a secondary stream array (SSA) with 8 entries */ 839#define SCT_SSA_8 2 840#define SCT_SSA_16 3 841#define SCT_SSA_32 4 842#define SCT_SSA_64 5 843#define SCT_SSA_128 6 844#define SCT_SSA_256 7 845 846/* Assume no secondary streams for now */ 847struct xhci_stream_info { 848 struct xhci_ring **stream_rings; 849 /* Number of streams, including stream 0 (which drivers can't use) */ 850 unsigned int num_streams; 851 /* The stream context array may be bigger than 852 * the number of streams the driver asked for 853 */ 854 struct xhci_stream_ctx *stream_ctx_array; 855 unsigned int num_stream_ctxs; 856 dma_addr_t ctx_array_dma; 857 /* For mapping physical TRB addresses to segments in stream rings */ 858 struct radix_tree_root trb_address_map; 859 struct xhci_command *free_streams_command; 860}; 861 862#define SMALL_STREAM_ARRAY_SIZE 256 863#define MEDIUM_STREAM_ARRAY_SIZE 1024 864 865/* Some Intel xHCI host controllers need software to keep track of the bus 866 * bandwidth. Keep track of endpoint info here. Each root port is allocated 867 * the full bus bandwidth. We must also treat TTs (including each port under a 868 * multi-TT hub) as a separate bandwidth domain. The direct memory interface 869 * (DMI) also limits the total bandwidth (across all domains) that can be used. 870 */ 871struct xhci_bw_info { 872 /* ep_interval is zero-based */ 873 unsigned int ep_interval; 874 /* mult and num_packets are one-based */ 875 unsigned int mult; 876 unsigned int num_packets; 877 unsigned int max_packet_size; 878 unsigned int max_esit_payload; 879 unsigned int type; 880}; 881 882/* "Block" sizes in bytes the hardware uses for different device speeds. 883 * The logic in this part of the hardware limits the number of bits the hardware 884 * can use, so must represent bandwidth in a less precise manner to mimic what 885 * the scheduler hardware computes. 886 */ 887#define FS_BLOCK 1 888#define HS_BLOCK 4 889#define SS_BLOCK 16 890#define DMI_BLOCK 32 891 892/* Each device speed has a protocol overhead (CRC, bit stuffing, etc) associated 893 * with each byte transferred. SuperSpeed devices have an initial overhead to 894 * set up bursts. These are in blocks, see above. LS overhead has already been 895 * translated into FS blocks. 896 */ 897#define DMI_OVERHEAD 8 898#define DMI_OVERHEAD_BURST 4 899#define SS_OVERHEAD 8 900#define SS_OVERHEAD_BURST 32 901#define HS_OVERHEAD 26 902#define FS_OVERHEAD 20 903#define LS_OVERHEAD 128 904/* The TTs need to claim roughly twice as much bandwidth (94 bytes per 905 * microframe ~= 24Mbps) of the HS bus as the devices can actually use because 906 * of overhead associated with split transfers crossing microframe boundaries. 907 * 31 blocks is pure protocol overhead. 908 */ 909#define TT_HS_OVERHEAD (31 + 94) 910#define TT_DMI_OVERHEAD (25 + 12) 911 912/* Bandwidth limits in blocks */ 913#define FS_BW_LIMIT 1285 914#define TT_BW_LIMIT 1320 915#define HS_BW_LIMIT 1607 916#define SS_BW_LIMIT_IN 3906 917#define DMI_BW_LIMIT_IN 3906 918#define SS_BW_LIMIT_OUT 3906 919#define DMI_BW_LIMIT_OUT 3906 920 921/* Percentage of bus bandwidth reserved for non-periodic transfers */ 922#define FS_BW_RESERVED 10 923#define HS_BW_RESERVED 20 924#define SS_BW_RESERVED 10 925 926struct xhci_virt_ep { 927 struct xhci_virt_device *vdev; /* parent */ 928 unsigned int ep_index; 929 struct xhci_ring *ring; 930 /* Related to endpoints that are configured to use stream IDs only */ 931 struct xhci_stream_info *stream_info; 932 /* Temporary storage in case the configure endpoint command fails and we 933 * have to restore the device state to the previous state 934 */ 935 struct xhci_ring *new_ring; 936 unsigned int err_count; 937 unsigned int ep_state; 938#define SET_DEQ_PENDING (1 << 0) 939#define EP_HALTED (1 << 1) /* For stall handling */ 940#define EP_STOP_CMD_PENDING (1 << 2) /* For URB cancellation */ 941/* Transitioning the endpoint to using streams, don't enqueue URBs */ 942#define EP_GETTING_STREAMS (1 << 3) 943#define EP_HAS_STREAMS (1 << 4) 944/* Transitioning the endpoint to not using streams, don't enqueue URBs */ 945#define EP_GETTING_NO_STREAMS (1 << 5) 946#define EP_HARD_CLEAR_TOGGLE (1 << 6) 947#define EP_SOFT_CLEAR_TOGGLE (1 << 7) 948/* usb_hub_clear_tt_buffer is in progress */ 949#define EP_CLEARING_TT (1 << 8) 950 /* ---- Related to URB cancellation ---- */ 951 struct list_head cancelled_td_list; 952 /* Watchdog timer for stop endpoint command to cancel URBs */ 953 struct timer_list stop_cmd_timer; 954 struct xhci_hcd *xhci; 955 /* Dequeue pointer and dequeue segment for a submitted Set TR Dequeue 956 * command. We'll need to update the ring's dequeue segment and dequeue 957 * pointer after the command completes. 958 */ 959 struct xhci_segment *queued_deq_seg; 960 union xhci_trb *queued_deq_ptr; 961 /* 962 * Sometimes the xHC can not process isochronous endpoint ring quickly 963 * enough, and it will miss some isoc tds on the ring and generate 964 * a Missed Service Error Event. 965 * Set skip flag when receive a Missed Service Error Event and 966 * process the missed tds on the endpoint ring. 967 */ 968 bool skip; 969 /* Bandwidth checking storage */ 970 struct xhci_bw_info bw_info; 971 struct list_head bw_endpoint_list; 972 /* Isoch Frame ID checking storage */ 973 int next_frame_id; 974 /* Use new Isoch TRB layout needed for extended TBC support */ 975 bool use_extended_tbc; 976}; 977 978enum xhci_overhead_type { 979 LS_OVERHEAD_TYPE = 0, 980 FS_OVERHEAD_TYPE, 981 HS_OVERHEAD_TYPE, 982}; 983 984struct xhci_interval_bw { 985 unsigned int num_packets; 986 /* Sorted by max packet size. 987 * Head of the list is the greatest max packet size. 988 */ 989 struct list_head endpoints; 990 /* How many endpoints of each speed are present. */ 991 unsigned int overhead[3]; 992}; 993 994#define XHCI_MAX_INTERVAL 16 995 996struct xhci_interval_bw_table { 997 unsigned int interval0_esit_payload; 998 struct xhci_interval_bw interval_bw[XHCI_MAX_INTERVAL]; 999 /* Includes reserved bandwidth for async endpoints */ 1000 unsigned int bw_used; 1001 unsigned int ss_bw_in; 1002 unsigned int ss_bw_out; 1003}; 1004 1005#define EP_CTX_PER_DEV 31 1006 1007struct xhci_virt_device { 1008 int slot_id; 1009 struct usb_device *udev; 1010 /* 1011 * Commands to the hardware are passed an "input context" that 1012 * tells the hardware what to change in its data structures. 1013 * The hardware will return changes in an "output context" that 1014 * software must allocate for the hardware. We need to keep 1015 * track of input and output contexts separately because 1016 * these commands might fail and we don't trust the hardware. 1017 */ 1018 struct xhci_container_ctx *out_ctx; 1019 /* Used for addressing devices and configuration changes */ 1020 struct xhci_container_ctx *in_ctx; 1021 struct xhci_virt_ep eps[EP_CTX_PER_DEV]; 1022 u8 fake_port; 1023 u8 real_port; 1024 struct xhci_interval_bw_table *bw_table; 1025 struct xhci_tt_bw_info *tt_info; 1026 /* 1027 * flags for state tracking based on events and issued commands. 1028 * Software can not rely on states from output contexts because of 1029 * latency between events and xHC updating output context values. 1030 * See xhci 1.1 section 4.8.3 for more details 1031 */ 1032 unsigned long flags; 1033#define VDEV_PORT_ERROR BIT(0) /* Port error, link inactive */ 1034 1035 /* The current max exit latency for the enabled USB3 link states. */ 1036 u16 current_mel; 1037 /* Used for the debugfs interfaces. */ 1038 void *debugfs_private; 1039}; 1040 1041/* 1042 * For each roothub, keep track of the bandwidth information for each periodic 1043 * interval. 1044 * 1045 * If a high speed hub is attached to the roothub, each TT associated with that 1046 * hub is a separate bandwidth domain. The interval information for the 1047 * endpoints on the devices under that TT will appear in the TT structure. 1048 */ 1049struct xhci_root_port_bw_info { 1050 struct list_head tts; 1051 unsigned int num_active_tts; 1052 struct xhci_interval_bw_table bw_table; 1053}; 1054 1055struct xhci_tt_bw_info { 1056 struct list_head tt_list; 1057 int slot_id; 1058 int ttport; 1059 struct xhci_interval_bw_table bw_table; 1060 int active_eps; 1061}; 1062 1063 1064/** 1065 * struct xhci_device_context_array 1066 * @dev_context_ptr array of 64-bit DMA addresses for device contexts 1067 */ 1068struct xhci_device_context_array { 1069 /* 64-bit device addresses; we only write 32-bit addresses */ 1070 __le64 dev_context_ptrs[MAX_HC_SLOTS]; 1071 /* private xHCD pointers */ 1072 dma_addr_t dma; 1073}; 1074/* TODO: write function to set the 64-bit device DMA address */ 1075/* 1076 * TODO: change this to be dynamically sized at HC mem init time since the HC 1077 * might not be able to handle the maximum number of devices possible. 1078 */ 1079 1080 1081struct xhci_transfer_event { 1082 /* 64-bit buffer address, or immediate data */ 1083 __le64 buffer; 1084 __le32 transfer_len; 1085 /* This field is interpreted differently based on the type of TRB */ 1086 __le32 flags; 1087}; 1088 1089/* Transfer event TRB length bit mask */ 1090/* bits 0:23 */ 1091#define EVENT_TRB_LEN(p) ((p) & 0xffffff) 1092 1093/** Transfer Event bit fields **/ 1094#define TRB_TO_EP_ID(p) (((p) >> 16) & 0x1f) 1095 1096/* Completion Code - only applicable for some types of TRBs */ 1097#define COMP_CODE_MASK (0xff << 24) 1098#define GET_COMP_CODE(p) (((p) & COMP_CODE_MASK) >> 24) 1099#define COMP_INVALID 0 1100#define COMP_SUCCESS 1 1101#define COMP_DATA_BUFFER_ERROR 2 1102#define COMP_BABBLE_DETECTED_ERROR 3 1103#define COMP_USB_TRANSACTION_ERROR 4 1104#define COMP_TRB_ERROR 5 1105#define COMP_STALL_ERROR 6 1106#define COMP_RESOURCE_ERROR 7 1107#define COMP_BANDWIDTH_ERROR 8 1108#define COMP_NO_SLOTS_AVAILABLE_ERROR 9 1109#define COMP_INVALID_STREAM_TYPE_ERROR 10 1110#define COMP_SLOT_NOT_ENABLED_ERROR 11 1111#define COMP_ENDPOINT_NOT_ENABLED_ERROR 12 1112#define COMP_SHORT_PACKET 13 1113#define COMP_RING_UNDERRUN 14 1114#define COMP_RING_OVERRUN 15 1115#define COMP_VF_EVENT_RING_FULL_ERROR 16 1116#define COMP_PARAMETER_ERROR 17 1117#define COMP_BANDWIDTH_OVERRUN_ERROR 18 1118#define COMP_CONTEXT_STATE_ERROR 19 1119#define COMP_NO_PING_RESPONSE_ERROR 20 1120#define COMP_EVENT_RING_FULL_ERROR 21 1121#define COMP_INCOMPATIBLE_DEVICE_ERROR 22 1122#define COMP_MISSED_SERVICE_ERROR 23 1123#define COMP_COMMAND_RING_STOPPED 24 1124#define COMP_COMMAND_ABORTED 25 1125#define COMP_STOPPED 26 1126#define COMP_STOPPED_LENGTH_INVALID 27 1127#define COMP_STOPPED_SHORT_PACKET 28 1128#define COMP_MAX_EXIT_LATENCY_TOO_LARGE_ERROR 29 1129#define COMP_ISOCH_BUFFER_OVERRUN 31 1130#define COMP_EVENT_LOST_ERROR 32 1131#define COMP_UNDEFINED_ERROR 33 1132#define COMP_INVALID_STREAM_ID_ERROR 34 1133#define COMP_SECONDARY_BANDWIDTH_ERROR 35 1134#define COMP_SPLIT_TRANSACTION_ERROR 36 1135 1136static inline const char *xhci_trb_comp_code_string(u8 status) 1137{ 1138 switch (status) { 1139 case COMP_INVALID: 1140 return "Invalid"; 1141 case COMP_SUCCESS: 1142 return "Success"; 1143 case COMP_DATA_BUFFER_ERROR: 1144 return "Data Buffer Error"; 1145 case COMP_BABBLE_DETECTED_ERROR: 1146 return "Babble Detected"; 1147 case COMP_USB_TRANSACTION_ERROR: 1148 return "USB Transaction Error"; 1149 case COMP_TRB_ERROR: 1150 return "TRB Error"; 1151 case COMP_STALL_ERROR: 1152 return "Stall Error"; 1153 case COMP_RESOURCE_ERROR: 1154 return "Resource Error"; 1155 case COMP_BANDWIDTH_ERROR: 1156 return "Bandwidth Error"; 1157 case COMP_NO_SLOTS_AVAILABLE_ERROR: 1158 return "No Slots Available Error"; 1159 case COMP_INVALID_STREAM_TYPE_ERROR: 1160 return "Invalid Stream Type Error"; 1161 case COMP_SLOT_NOT_ENABLED_ERROR: 1162 return "Slot Not Enabled Error"; 1163 case COMP_ENDPOINT_NOT_ENABLED_ERROR: 1164 return "Endpoint Not Enabled Error"; 1165 case COMP_SHORT_PACKET: 1166 return "Short Packet"; 1167 case COMP_RING_UNDERRUN: 1168 return "Ring Underrun"; 1169 case COMP_RING_OVERRUN: 1170 return "Ring Overrun"; 1171 case COMP_VF_EVENT_RING_FULL_ERROR: 1172 return "VF Event Ring Full Error"; 1173 case COMP_PARAMETER_ERROR: 1174 return "Parameter Error"; 1175 case COMP_BANDWIDTH_OVERRUN_ERROR: 1176 return "Bandwidth Overrun Error"; 1177 case COMP_CONTEXT_STATE_ERROR: 1178 return "Context State Error"; 1179 case COMP_NO_PING_RESPONSE_ERROR: 1180 return "No Ping Response Error"; 1181 case COMP_EVENT_RING_FULL_ERROR: 1182 return "Event Ring Full Error"; 1183 case COMP_INCOMPATIBLE_DEVICE_ERROR: 1184 return "Incompatible Device Error"; 1185 case COMP_MISSED_SERVICE_ERROR: 1186 return "Missed Service Error"; 1187 case COMP_COMMAND_RING_STOPPED: 1188 return "Command Ring Stopped"; 1189 case COMP_COMMAND_ABORTED: 1190 return "Command Aborted"; 1191 case COMP_STOPPED: 1192 return "Stopped"; 1193 case COMP_STOPPED_LENGTH_INVALID: 1194 return "Stopped - Length Invalid"; 1195 case COMP_STOPPED_SHORT_PACKET: 1196 return "Stopped - Short Packet"; 1197 case COMP_MAX_EXIT_LATENCY_TOO_LARGE_ERROR: 1198 return "Max Exit Latency Too Large Error"; 1199 case COMP_ISOCH_BUFFER_OVERRUN: 1200 return "Isoch Buffer Overrun"; 1201 case COMP_EVENT_LOST_ERROR: 1202 return "Event Lost Error"; 1203 case COMP_UNDEFINED_ERROR: 1204 return "Undefined Error"; 1205 case COMP_INVALID_STREAM_ID_ERROR: 1206 return "Invalid Stream ID Error"; 1207 case COMP_SECONDARY_BANDWIDTH_ERROR: 1208 return "Secondary Bandwidth Error"; 1209 case COMP_SPLIT_TRANSACTION_ERROR: 1210 return "Split Transaction Error"; 1211 default: 1212 return "Unknown!!"; 1213 } 1214} 1215 1216struct xhci_link_trb { 1217 /* 64-bit segment pointer*/ 1218 __le64 segment_ptr; 1219 __le32 intr_target; 1220 __le32 control; 1221}; 1222 1223/* control bitfields */ 1224#define LINK_TOGGLE (0x1<<1) 1225 1226/* Command completion event TRB */ 1227struct xhci_event_cmd { 1228 /* Pointer to command TRB, or the value passed by the event data trb */ 1229 __le64 cmd_trb; 1230 __le32 status; 1231 __le32 flags; 1232}; 1233 1234/* flags bitmasks */ 1235 1236/* Address device - disable SetAddress */ 1237#define TRB_BSR (1<<9) 1238 1239/* Configure Endpoint - Deconfigure */ 1240#define TRB_DC (1<<9) 1241 1242/* Stop Ring - Transfer State Preserve */ 1243#define TRB_TSP (1<<9) 1244 1245enum xhci_ep_reset_type { 1246 EP_HARD_RESET, 1247 EP_SOFT_RESET, 1248}; 1249 1250/* Force Event */ 1251#define TRB_TO_VF_INTR_TARGET(p) (((p) & (0x3ff << 22)) >> 22) 1252#define TRB_TO_VF_ID(p) (((p) & (0xff << 16)) >> 16) 1253 1254/* Set Latency Tolerance Value */ 1255#define TRB_TO_BELT(p) (((p) & (0xfff << 16)) >> 16) 1256 1257/* Get Port Bandwidth */ 1258#define TRB_TO_DEV_SPEED(p) (((p) & (0xf << 16)) >> 16) 1259 1260/* Force Header */ 1261#define TRB_TO_PACKET_TYPE(p) ((p) & 0x1f) 1262#define TRB_TO_ROOTHUB_PORT(p) (((p) & (0xff << 24)) >> 24) 1263 1264enum xhci_setup_dev { 1265 SETUP_CONTEXT_ONLY, 1266 SETUP_CONTEXT_ADDRESS, 1267}; 1268 1269/* bits 16:23 are the virtual function ID */ 1270/* bits 24:31 are the slot ID */ 1271#define TRB_TO_SLOT_ID(p) (((p) & (0xff<<24)) >> 24) 1272#define SLOT_ID_FOR_TRB(p) (((p) & 0xff) << 24) 1273 1274/* Stop Endpoint TRB - ep_index to endpoint ID for this TRB */ 1275#define TRB_TO_EP_INDEX(p) ((((p) & (0x1f << 16)) >> 16) - 1) 1276#define EP_ID_FOR_TRB(p) ((((p) + 1) & 0x1f) << 16) 1277 1278#define SUSPEND_PORT_FOR_TRB(p) (((p) & 1) << 23) 1279#define TRB_TO_SUSPEND_PORT(p) (((p) & (1 << 23)) >> 23) 1280#define LAST_EP_INDEX 30 1281 1282/* Set TR Dequeue Pointer command TRB fields, 6.4.3.9 */ 1283#define TRB_TO_STREAM_ID(p) ((((p) & (0xffff << 16)) >> 16)) 1284#define STREAM_ID_FOR_TRB(p) ((((p)) & 0xffff) << 16) 1285#define SCT_FOR_TRB(p) (((p) << 1) & 0x7) 1286 1287/* Link TRB specific fields */ 1288#define TRB_TC (1<<1) 1289 1290/* Port Status Change Event TRB fields */ 1291/* Port ID - bits 31:24 */ 1292#define GET_PORT_ID(p) (((p) & (0xff << 24)) >> 24) 1293 1294#define EVENT_DATA (1 << 2) 1295 1296/* Normal TRB fields */ 1297/* transfer_len bitmasks - bits 0:16 */ 1298#define TRB_LEN(p) ((p) & 0x1ffff) 1299/* TD Size, packets remaining in this TD, bits 21:17 (5 bits, so max 31) */ 1300#define TRB_TD_SIZE(p) (min((p), (u32)31) << 17) 1301#define GET_TD_SIZE(p) (((p) & 0x3e0000) >> 17) 1302/* xhci 1.1 uses the TD_SIZE field for TBC if Extended TBC is enabled (ETE) */ 1303#define TRB_TD_SIZE_TBC(p) (min((p), (u32)31) << 17) 1304/* Interrupter Target - which MSI-X vector to target the completion event at */ 1305#define TRB_INTR_TARGET(p) (((p) & 0x3ff) << 22) 1306#define GET_INTR_TARGET(p) (((p) >> 22) & 0x3ff) 1307/* Total burst count field, Rsvdz on xhci 1.1 with Extended TBC enabled (ETE) */ 1308#define TRB_TBC(p) (((p) & 0x3) << 7) 1309#define TRB_TLBPC(p) (((p) & 0xf) << 16) 1310 1311/* Cycle bit - indicates TRB ownership by HC or HCD */ 1312#define TRB_CYCLE (1<<0) 1313/* 1314 * Force next event data TRB to be evaluated before task switch. 1315 * Used to pass OS data back after a TD completes. 1316 */ 1317#define TRB_ENT (1<<1) 1318/* Interrupt on short packet */ 1319#define TRB_ISP (1<<2) 1320/* Set PCIe no snoop attribute */ 1321#define TRB_NO_SNOOP (1<<3) 1322/* Chain multiple TRBs into a TD */ 1323#define TRB_CHAIN (1<<4) 1324/* Interrupt on completion */ 1325#define TRB_IOC (1<<5) 1326/* The buffer pointer contains immediate data */ 1327#define TRB_IDT (1<<6) 1328/* TDs smaller than this might use IDT */ 1329#define TRB_IDT_MAX_SIZE 8 1330 1331/* Block Event Interrupt */ 1332#define TRB_BEI (1<<9) 1333 1334/* Control transfer TRB specific fields */ 1335#define TRB_DIR_IN (1<<16) 1336#define TRB_TX_TYPE(p) ((p) << 16) 1337#define TRB_DATA_OUT 2 1338#define TRB_DATA_IN 3 1339 1340/* Isochronous TRB specific fields */ 1341#define TRB_SIA (1<<31) 1342#define TRB_FRAME_ID(p) (((p) & 0x7ff) << 20) 1343 1344struct xhci_generic_trb { 1345 __le32 field[4]; 1346}; 1347 1348union xhci_trb { 1349 struct xhci_link_trb link; 1350 struct xhci_transfer_event trans_event; 1351 struct xhci_event_cmd event_cmd; 1352 struct xhci_generic_trb generic; 1353}; 1354 1355/* TRB bit mask */ 1356#define TRB_TYPE_BITMASK (0xfc00) 1357#define TRB_TYPE(p) ((p) << 10) 1358#define TRB_FIELD_TO_TYPE(p) (((p) & TRB_TYPE_BITMASK) >> 10) 1359/* TRB type IDs */ 1360/* bulk, interrupt, isoc scatter/gather, and control data stage */ 1361#define TRB_NORMAL 1 1362/* setup stage for control transfers */ 1363#define TRB_SETUP 2 1364/* data stage for control transfers */ 1365#define TRB_DATA 3 1366/* status stage for control transfers */ 1367#define TRB_STATUS 4 1368/* isoc transfers */ 1369#define TRB_ISOC 5 1370/* TRB for linking ring segments */ 1371#define TRB_LINK 6 1372#define TRB_EVENT_DATA 7 1373/* Transfer Ring No-op (not for the command ring) */ 1374#define TRB_TR_NOOP 8 1375/* Command TRBs */ 1376/* Enable Slot Command */ 1377#define TRB_ENABLE_SLOT 9 1378/* Disable Slot Command */ 1379#define TRB_DISABLE_SLOT 10 1380/* Address Device Command */ 1381#define TRB_ADDR_DEV 11 1382/* Configure Endpoint Command */ 1383#define TRB_CONFIG_EP 12 1384/* Evaluate Context Command */ 1385#define TRB_EVAL_CONTEXT 13 1386/* Reset Endpoint Command */ 1387#define TRB_RESET_EP 14 1388/* Stop Transfer Ring Command */ 1389#define TRB_STOP_RING 15 1390/* Set Transfer Ring Dequeue Pointer Command */ 1391#define TRB_SET_DEQ 16 1392/* Reset Device Command */ 1393#define TRB_RESET_DEV 17 1394/* Force Event Command (opt) */ 1395#define TRB_FORCE_EVENT 18 1396/* Negotiate Bandwidth Command (opt) */ 1397#define TRB_NEG_BANDWIDTH 19 1398/* Set Latency Tolerance Value Command (opt) */ 1399#define TRB_SET_LT 20 1400/* Get port bandwidth Command */ 1401#define TRB_GET_BW 21 1402/* Force Header Command - generate a transaction or link management packet */ 1403#define TRB_FORCE_HEADER 22 1404/* No-op Command - not for transfer rings */ 1405#define TRB_CMD_NOOP 23 1406/* TRB IDs 24-31 reserved */ 1407/* Event TRBS */ 1408/* Transfer Event */ 1409#define TRB_TRANSFER 32 1410/* Command Completion Event */ 1411#define TRB_COMPLETION 33 1412/* Port Status Change Event */ 1413#define TRB_PORT_STATUS 34 1414/* Bandwidth Request Event (opt) */ 1415#define TRB_BANDWIDTH_EVENT 35 1416/* Doorbell Event (opt) */ 1417#define TRB_DOORBELL 36 1418/* Host Controller Event */ 1419#define TRB_HC_EVENT 37 1420/* Device Notification Event - device sent function wake notification */ 1421#define TRB_DEV_NOTE 38 1422/* MFINDEX Wrap Event - microframe counter wrapped */ 1423#define TRB_MFINDEX_WRAP 39 1424/* TRB IDs 40-47 reserved, 48-63 is vendor-defined */ 1425 1426/* Nec vendor-specific command completion event. */ 1427#define TRB_NEC_CMD_COMP 48 1428/* Get NEC firmware revision. */ 1429#define TRB_NEC_GET_FW 49 1430 1431static inline const char *xhci_trb_type_string(u8 type) 1432{ 1433 switch (type) { 1434 case TRB_NORMAL: 1435 return "Normal"; 1436 case TRB_SETUP: 1437 return "Setup Stage"; 1438 case TRB_DATA: 1439 return "Data Stage"; 1440 case TRB_STATUS: 1441 return "Status Stage"; 1442 case TRB_ISOC: 1443 return "Isoch"; 1444 case TRB_LINK: 1445 return "Link"; 1446 case TRB_EVENT_DATA: 1447 return "Event Data"; 1448 case TRB_TR_NOOP: 1449 return "No-Op"; 1450 case TRB_ENABLE_SLOT: 1451 return "Enable Slot Command"; 1452 case TRB_DISABLE_SLOT: 1453 return "Disable Slot Command"; 1454 case TRB_ADDR_DEV: 1455 return "Address Device Command"; 1456 case TRB_CONFIG_EP: 1457 return "Configure Endpoint Command"; 1458 case TRB_EVAL_CONTEXT: 1459 return "Evaluate Context Command"; 1460 case TRB_RESET_EP: 1461 return "Reset Endpoint Command"; 1462 case TRB_STOP_RING: 1463 return "Stop Ring Command"; 1464 case TRB_SET_DEQ: 1465 return "Set TR Dequeue Pointer Command"; 1466 case TRB_RESET_DEV: 1467 return "Reset Device Command"; 1468 case TRB_FORCE_EVENT: 1469 return "Force Event Command"; 1470 case TRB_NEG_BANDWIDTH: 1471 return "Negotiate Bandwidth Command"; 1472 case TRB_SET_LT: 1473 return "Set Latency Tolerance Value Command"; 1474 case TRB_GET_BW: 1475 return "Get Port Bandwidth Command"; 1476 case TRB_FORCE_HEADER: 1477 return "Force Header Command"; 1478 case TRB_CMD_NOOP: 1479 return "No-Op Command"; 1480 case TRB_TRANSFER: 1481 return "Transfer Event"; 1482 case TRB_COMPLETION: 1483 return "Command Completion Event"; 1484 case TRB_PORT_STATUS: 1485 return "Port Status Change Event"; 1486 case TRB_BANDWIDTH_EVENT: 1487 return "Bandwidth Request Event"; 1488 case TRB_DOORBELL: 1489 return "Doorbell Event"; 1490 case TRB_HC_EVENT: 1491 return "Host Controller Event"; 1492 case TRB_DEV_NOTE: 1493 return "Device Notification Event"; 1494 case TRB_MFINDEX_WRAP: 1495 return "MFINDEX Wrap Event"; 1496 case TRB_NEC_CMD_COMP: 1497 return "NEC Command Completion Event"; 1498 case TRB_NEC_GET_FW: 1499 return "NET Get Firmware Revision Command"; 1500 default: 1501 return "UNKNOWN"; 1502 } 1503} 1504 1505#define TRB_TYPE_LINK(x) (((x) & TRB_TYPE_BITMASK) == TRB_TYPE(TRB_LINK)) 1506/* Above, but for __le32 types -- can avoid work by swapping constants: */ 1507#define TRB_TYPE_LINK_LE32(x) (((x) & cpu_to_le32(TRB_TYPE_BITMASK)) == \ 1508 cpu_to_le32(TRB_TYPE(TRB_LINK))) 1509#define TRB_TYPE_NOOP_LE32(x) (((x) & cpu_to_le32(TRB_TYPE_BITMASK)) == \ 1510 cpu_to_le32(TRB_TYPE(TRB_TR_NOOP))) 1511 1512#define NEC_FW_MINOR(p) (((p) >> 0) & 0xff) 1513#define NEC_FW_MAJOR(p) (((p) >> 8) & 0xff) 1514 1515/* 1516 * TRBS_PER_SEGMENT must be a multiple of 4, 1517 * since the command ring is 64-byte aligned. 1518 * It must also be greater than 16. 1519 */ 1520#define TRBS_PER_SEGMENT 256 1521/* Allow two commands + a link TRB, along with any reserved command TRBs */ 1522#define MAX_RSVD_CMD_TRBS (TRBS_PER_SEGMENT - 3) 1523#define TRB_SEGMENT_SIZE (TRBS_PER_SEGMENT*16) 1524#define TRB_SEGMENT_SHIFT (ilog2(TRB_SEGMENT_SIZE)) 1525/* TRB buffer pointers can't cross 64KB boundaries */ 1526#define TRB_MAX_BUFF_SHIFT 16 1527#define TRB_MAX_BUFF_SIZE (1 << TRB_MAX_BUFF_SHIFT) 1528/* How much data is left before the 64KB boundary? */ 1529#define TRB_BUFF_LEN_UP_TO_BOUNDARY(addr) (TRB_MAX_BUFF_SIZE - \ 1530 (addr & (TRB_MAX_BUFF_SIZE - 1))) 1531#define MAX_SOFT_RETRY 3 1532 1533struct xhci_segment { 1534 union xhci_trb *trbs; 1535 /* private to HCD */ 1536 struct xhci_segment *next; 1537 dma_addr_t dma; 1538 /* Max packet sized bounce buffer for td-fragmant alignment */ 1539 dma_addr_t bounce_dma; 1540 void *bounce_buf; 1541 unsigned int bounce_offs; 1542 unsigned int bounce_len; 1543}; 1544 1545struct xhci_td { 1546 struct list_head td_list; 1547 struct list_head cancelled_td_list; 1548 int status; 1549 struct urb *urb; 1550 struct xhci_segment *start_seg; 1551 union xhci_trb *first_trb; 1552 union xhci_trb *last_trb; 1553 struct xhci_segment *last_trb_seg; 1554 struct xhci_segment *bounce_seg; 1555 /* actual_length of the URB has already been set */ 1556 bool urb_length_set; 1557 bool error_mid_td; 1558 unsigned int num_trbs; 1559}; 1560 1561/* xHCI command default timeout value */ 1562#define XHCI_CMD_DEFAULT_TIMEOUT (5 * HZ) 1563 1564/* command descriptor */ 1565struct xhci_cd { 1566 struct xhci_command *command; 1567 union xhci_trb *cmd_trb; 1568}; 1569 1570struct xhci_dequeue_state { 1571 struct xhci_segment *new_deq_seg; 1572 union xhci_trb *new_deq_ptr; 1573 int new_cycle_state; 1574 unsigned int stream_id; 1575}; 1576 1577enum xhci_ring_type { 1578 TYPE_CTRL = 0, 1579 TYPE_ISOC, 1580 TYPE_BULK, 1581 TYPE_INTR, 1582 TYPE_STREAM, 1583 TYPE_COMMAND, 1584 TYPE_EVENT, 1585}; 1586 1587static inline const char *xhci_ring_type_string(enum xhci_ring_type type) 1588{ 1589 switch (type) { 1590 case TYPE_CTRL: 1591 return "CTRL"; 1592 case TYPE_ISOC: 1593 return "ISOC"; 1594 case TYPE_BULK: 1595 return "BULK"; 1596 case TYPE_INTR: 1597 return "INTR"; 1598 case TYPE_STREAM: 1599 return "STREAM"; 1600 case TYPE_COMMAND: 1601 return "CMD"; 1602 case TYPE_EVENT: 1603 return "EVENT"; 1604 } 1605 1606 return "UNKNOWN"; 1607} 1608 1609struct xhci_ring { 1610 struct xhci_segment *first_seg; 1611 struct xhci_segment *last_seg; 1612 union xhci_trb *enqueue; 1613 struct xhci_segment *enq_seg; 1614 union xhci_trb *dequeue; 1615 struct xhci_segment *deq_seg; 1616 struct list_head td_list; 1617 /* 1618 * Write the cycle state into the TRB cycle field to give ownership of 1619 * the TRB to the host controller (if we are the producer), or to check 1620 * if we own the TRB (if we are the consumer). See section 4.9.1. 1621 */ 1622 u32 cycle_state; 1623 unsigned int stream_id; 1624 unsigned int num_segs; 1625 unsigned int num_trbs_free; 1626 unsigned int num_trbs_free_temp; 1627 unsigned int bounce_buf_len; 1628 enum xhci_ring_type type; 1629 bool last_td_was_short; 1630 struct radix_tree_root *trb_address_map; 1631}; 1632 1633struct xhci_erst_entry { 1634 /* 64-bit event ring segment address */ 1635 __le64 seg_addr; 1636 __le32 seg_size; 1637 /* Set to zero */ 1638 __le32 rsvd; 1639}; 1640 1641struct xhci_erst { 1642 struct xhci_erst_entry *entries; 1643 unsigned int num_entries; 1644 /* xhci->event_ring keeps track of segment dma addresses */ 1645 dma_addr_t erst_dma_addr; 1646 /* Num entries the ERST can contain */ 1647 unsigned int erst_size; 1648}; 1649 1650struct xhci_scratchpad { 1651 u64 *sp_array; 1652 dma_addr_t sp_dma; 1653 void **sp_buffers; 1654}; 1655 1656struct urb_priv { 1657 int num_tds; 1658 int num_tds_done; 1659 struct xhci_td td[]; 1660}; 1661 1662/* 1663 * Each segment table entry is 4*32bits long. 1K seems like an ok size: 1664 * (1K bytes * 8bytes/bit) / (4*32 bits) = 64 segment entries in the table, 1665 * meaning 64 ring segments. 1666 * Initial allocated size of the ERST, in number of entries */ 1667#define ERST_NUM_SEGS 1 1668/* Initial allocated size of the ERST, in number of entries */ 1669#define ERST_SIZE 64 1670/* Initial number of event segment rings allocated */ 1671#define ERST_ENTRIES 1 1672/* Poll every 60 seconds */ 1673#define POLL_TIMEOUT 60 1674/* Stop endpoint command timeout (secs) for URB cancellation watchdog timer */ 1675#define XHCI_STOP_EP_CMD_TIMEOUT 5 1676/* XXX: Make these module parameters */ 1677 1678struct s3_save { 1679 u32 command; 1680 u32 dev_nt; 1681 u64 dcbaa_ptr; 1682 u32 config_reg; 1683 u32 irq_pending; 1684 u32 irq_control; 1685 u32 erst_size; 1686 u64 erst_base; 1687 u64 erst_dequeue; 1688}; 1689 1690/* Use for lpm */ 1691struct dev_info { 1692 u32 dev_id; 1693 struct list_head list; 1694}; 1695 1696struct xhci_bus_state { 1697 unsigned long bus_suspended; 1698 unsigned long next_statechange; 1699 1700 /* Port suspend arrays are indexed by the portnum of the fake roothub */ 1701 /* ports suspend status arrays - max 31 ports for USB2, 15 for USB3 */ 1702 u32 port_c_suspend; 1703 u32 suspended_ports; 1704 u32 port_remote_wakeup; 1705 /* which ports have started to resume */ 1706 unsigned long resuming_ports; 1707}; 1708 1709 1710/* 1711 * It can take up to 20 ms to transition from RExit to U0 on the 1712 * Intel Lynx Point LP xHCI host. 1713 */ 1714#define XHCI_MAX_REXIT_TIMEOUT_MS 20 1715struct xhci_port_cap { 1716 u32 *psi; /* array of protocol speed ID entries */ 1717 u8 psi_count; 1718 u8 psi_uid_count; 1719 u8 maj_rev; 1720 u8 min_rev; 1721}; 1722 1723struct xhci_port { 1724 __le32 __iomem *addr; 1725 int hw_portnum; 1726 int hcd_portnum; 1727 struct xhci_hub *rhub; 1728 struct xhci_port_cap *port_cap; 1729 unsigned int lpm_incapable:1; 1730 unsigned long resume_timestamp; 1731 bool rexit_active; 1732 struct completion rexit_done; 1733 struct completion u3exit_done; 1734}; 1735 1736struct xhci_hub { 1737 struct xhci_port **ports; 1738 unsigned int num_ports; 1739 struct usb_hcd *hcd; 1740 /* keep track of bus suspend info */ 1741 struct xhci_bus_state bus_state; 1742 /* supported prococol extended capabiliy values */ 1743 u8 maj_rev; 1744 u8 min_rev; 1745}; 1746 1747/* There is one xhci_hcd structure per controller */ 1748struct xhci_hcd { 1749 struct usb_hcd *main_hcd; 1750 struct usb_hcd *shared_hcd; 1751 /* glue to PCI and HCD framework */ 1752 struct xhci_cap_regs __iomem *cap_regs; 1753 struct xhci_op_regs __iomem *op_regs; 1754 struct xhci_run_regs __iomem *run_regs; 1755 struct xhci_doorbell_array __iomem *dba; 1756 /* Our HCD's current interrupter register set */ 1757 struct xhci_intr_reg __iomem *ir_set; 1758 1759 /* Cached register copies of read-only HC data */ 1760 __u32 hcs_params1; 1761 __u32 hcs_params2; 1762 __u32 hcs_params3; 1763 __u32 hcc_params; 1764 __u32 hcc_params2; 1765 1766 spinlock_t lock; 1767 1768 /* packed release number */ 1769 u8 sbrn; 1770 u16 hci_version; 1771 u8 max_slots; 1772 u8 max_interrupters; 1773 u8 max_ports; 1774 u8 isoc_threshold; 1775 /* imod_interval in ns (I * 250ns) */ 1776 u32 imod_interval; 1777 int event_ring_max; 1778 /* 4KB min, 128MB max */ 1779 int page_size; 1780 /* Valid values are 12 to 20, inclusive */ 1781 int page_shift; 1782 /* msi-x vectors */ 1783 int msix_count; 1784 /* optional clocks */ 1785 struct clk *clk; 1786 struct clk *reg_clk; 1787 /* optional reset controller */ 1788 struct reset_control *reset; 1789 /* data structures */ 1790 struct xhci_device_context_array *dcbaa; 1791 struct xhci_ring *cmd_ring; 1792 unsigned int cmd_ring_state; 1793#define CMD_RING_STATE_RUNNING (1 << 0) 1794#define CMD_RING_STATE_ABORTED (1 << 1) 1795#define CMD_RING_STATE_STOPPED (1 << 2) 1796 struct list_head cmd_list; 1797 unsigned int cmd_ring_reserved_trbs; 1798 struct delayed_work cmd_timer; 1799 struct completion cmd_ring_stop_completion; 1800 struct xhci_command *current_cmd; 1801 struct xhci_ring *event_ring; 1802 struct xhci_erst erst; 1803 /* Scratchpad */ 1804 struct xhci_scratchpad *scratchpad; 1805 /* Store LPM test failed devices' information */ 1806 struct list_head lpm_failed_devs; 1807 1808 /* slot enabling and address device helpers */ 1809 /* these are not thread safe so use mutex */ 1810 struct mutex mutex; 1811 /* For USB 3.0 LPM enable/disable. */ 1812 struct xhci_command *lpm_command; 1813 /* Internal mirror of the HW's dcbaa */ 1814 struct xhci_virt_device *devs[MAX_HC_SLOTS]; 1815 /* For keeping track of bandwidth domains per roothub. */ 1816 struct xhci_root_port_bw_info *rh_bw; 1817 1818 /* DMA pools */ 1819 struct dma_pool *device_pool; 1820 struct dma_pool *segment_pool; 1821 struct dma_pool *small_streams_pool; 1822 struct dma_pool *medium_streams_pool; 1823 1824 /* Host controller watchdog timer structures */ 1825 unsigned int xhc_state; 1826 unsigned long run_graceperiod; 1827 u32 command; 1828 struct s3_save s3; 1829/* Host controller is dying - not responding to commands. "I'm not dead yet!" 1830 * 1831 * xHC interrupts have been disabled and a watchdog timer will (or has already) 1832 * halt the xHCI host, and complete all URBs with an -ESHUTDOWN code. Any code 1833 * that sees this status (other than the timer that set it) should stop touching 1834 * hardware immediately. Interrupt handlers should return immediately when 1835 * they see this status (any time they drop and re-acquire xhci->lock). 1836 * xhci_urb_dequeue() should call usb_hcd_check_unlink_urb() and return without 1837 * putting the TD on the canceled list, etc. 1838 * 1839 * There are no reports of xHCI host controllers that display this issue. 1840 */ 1841#define XHCI_STATE_DYING (1 << 0) 1842#define XHCI_STATE_HALTED (1 << 1) 1843#define XHCI_STATE_REMOVING (1 << 2) 1844 unsigned long long quirks; 1845#define XHCI_LINK_TRB_QUIRK BIT_ULL(0) 1846#define XHCI_RESET_EP_QUIRK BIT_ULL(1) 1847#define XHCI_NEC_HOST BIT_ULL(2) 1848#define XHCI_AMD_PLL_FIX BIT_ULL(3) 1849#define XHCI_SPURIOUS_SUCCESS BIT_ULL(4) 1850/* 1851 * Certain Intel host controllers have a limit to the number of endpoint 1852 * contexts they can handle. Ideally, they would signal that they can't handle 1853 * anymore endpoint contexts by returning a Resource Error for the Configure 1854 * Endpoint command, but they don't. Instead they expect software to keep track 1855 * of the number of active endpoints for them, across configure endpoint 1856 * commands, reset device commands, disable slot commands, and address device 1857 * commands. 1858 */ 1859#define XHCI_EP_LIMIT_QUIRK BIT_ULL(5) 1860#define XHCI_BROKEN_MSI BIT_ULL(6) 1861#define XHCI_RESET_ON_RESUME BIT_ULL(7) 1862#define XHCI_SW_BW_CHECKING BIT_ULL(8) 1863#define XHCI_AMD_0x96_HOST BIT_ULL(9) 1864#define XHCI_TRUST_TX_LENGTH BIT_ULL(10) 1865#define XHCI_LPM_SUPPORT BIT_ULL(11) 1866#define XHCI_INTEL_HOST BIT_ULL(12) 1867#define XHCI_SPURIOUS_REBOOT BIT_ULL(13) 1868#define XHCI_COMP_MODE_QUIRK BIT_ULL(14) 1869#define XHCI_AVOID_BEI BIT_ULL(15) 1870#define XHCI_PLAT BIT_ULL(16) 1871#define XHCI_SLOW_SUSPEND BIT_ULL(17) 1872#define XHCI_SPURIOUS_WAKEUP BIT_ULL(18) 1873/* For controllers with a broken beyond repair streams implementation */ 1874#define XHCI_BROKEN_STREAMS BIT_ULL(19) 1875#define XHCI_PME_STUCK_QUIRK BIT_ULL(20) 1876#define XHCI_MTK_HOST BIT_ULL(21) 1877#define XHCI_SSIC_PORT_UNUSED BIT_ULL(22) 1878#define XHCI_NO_64BIT_SUPPORT BIT_ULL(23) 1879#define XHCI_MISSING_CAS BIT_ULL(24) 1880/* For controller with a broken Port Disable implementation */ 1881#define XHCI_BROKEN_PORT_PED BIT_ULL(25) 1882#define XHCI_LIMIT_ENDPOINT_INTERVAL_7 BIT_ULL(26) 1883#define XHCI_U2_DISABLE_WAKE BIT_ULL(27) 1884#define XHCI_ASMEDIA_MODIFY_FLOWCONTROL BIT_ULL(28) 1885#define XHCI_HW_LPM_DISABLE BIT_ULL(29) 1886#define XHCI_SUSPEND_DELAY BIT_ULL(30) 1887#define XHCI_INTEL_USB_ROLE_SW BIT_ULL(31) 1888#define XHCI_ZERO_64B_REGS BIT_ULL(32) 1889#define XHCI_DEFAULT_PM_RUNTIME_ALLOW BIT_ULL(33) 1890#define XHCI_RESET_PLL_ON_DISCONNECT BIT_ULL(34) 1891#define XHCI_SNPS_BROKEN_SUSPEND BIT_ULL(35) 1892#define XHCI_RENESAS_FW_QUIRK BIT_ULL(36) 1893#define XHCI_SKIP_PHY_INIT BIT_ULL(37) 1894#define XHCI_DISABLE_SPARSE BIT_ULL(38) 1895#define XHCI_SG_TRB_CACHE_SIZE_QUIRK BIT_ULL(39) 1896#define XHCI_NO_SOFT_RETRY BIT_ULL(40) 1897#define XHCI_EP_CTX_BROKEN_DCS BIT_ULL(42) 1898#define XHCI_SUSPEND_RESUME_CLKS BIT_ULL(43) 1899#define XHCI_RESET_TO_DEFAULT BIT_ULL(44) 1900#define XHCI_ZHAOXIN_TRB_FETCH BIT_ULL(45) 1901#define XHCI_ZHAOXIN_HOST BIT_ULL(46) 1902#define XHCI_LWP_QUIRK BIT_ULL(47) 1903 1904 unsigned int num_active_eps; 1905 unsigned int limit_active_eps; 1906 struct xhci_port *hw_ports; 1907 struct xhci_hub usb2_rhub; 1908 struct xhci_hub usb3_rhub; 1909 /* support xHCI 1.0 spec USB2 hardware LPM */ 1910 unsigned hw_lpm_support:1; 1911 /* Broken Suspend flag for SNPS Suspend resume issue */ 1912 unsigned broken_suspend:1; 1913 /* cached usb2 extened protocol capabilites */ 1914 u32 *ext_caps; 1915 unsigned int num_ext_caps; 1916 /* cached extended protocol port capabilities */ 1917 struct xhci_port_cap *port_caps; 1918 unsigned int num_port_caps; 1919 /* Compliance Mode Recovery Data */ 1920 struct timer_list comp_mode_recovery_timer; 1921 u32 port_status_u0; 1922 u16 test_mode; 1923/* Compliance Mode Timer Triggered every 2 seconds */ 1924#define COMP_MODE_RCVRY_MSECS 2000 1925 1926 struct dentry *debugfs_root; 1927 struct dentry *debugfs_slots; 1928 struct list_head regset_list; 1929 1930 void *dbc; 1931 /* platform-specific data -- must come last */ 1932 unsigned long priv[] __aligned(sizeof(s64)); 1933}; 1934 1935/* Platform specific overrides to generic XHCI hc_driver ops */ 1936struct xhci_driver_overrides { 1937 size_t extra_priv_size; 1938 int (*reset)(struct usb_hcd *hcd); 1939 int (*start)(struct usb_hcd *hcd); 1940 int (*check_bandwidth)(struct usb_hcd *, struct usb_device *); 1941 void (*reset_bandwidth)(struct usb_hcd *, struct usb_device *); 1942 int (*update_hub_device)(struct usb_hcd *hcd, struct usb_device *hdev, 1943 struct usb_tt *tt, gfp_t mem_flags); 1944}; 1945 1946#define XHCI_CFC_DELAY 10 1947 1948/* convert between an HCD pointer and the corresponding EHCI_HCD */ 1949static inline struct xhci_hcd *hcd_to_xhci(struct usb_hcd *hcd) 1950{ 1951 struct usb_hcd *primary_hcd; 1952 1953 if (usb_hcd_is_primary_hcd(hcd)) 1954 primary_hcd = hcd; 1955 else 1956 primary_hcd = hcd->primary_hcd; 1957 1958 return (struct xhci_hcd *) (primary_hcd->hcd_priv); 1959} 1960 1961static inline struct usb_hcd *xhci_to_hcd(struct xhci_hcd *xhci) 1962{ 1963 return xhci->main_hcd; 1964} 1965 1966#define xhci_dbg(xhci, fmt, args...) \ 1967 dev_dbg(xhci_to_hcd(xhci)->self.controller , fmt , ## args) 1968#define xhci_err(xhci, fmt, args...) \ 1969 dev_err(xhci_to_hcd(xhci)->self.controller , fmt , ## args) 1970#define xhci_warn(xhci, fmt, args...) \ 1971 dev_warn(xhci_to_hcd(xhci)->self.controller , fmt , ## args) 1972#define xhci_warn_ratelimited(xhci, fmt, args...) \ 1973 dev_warn_ratelimited(xhci_to_hcd(xhci)->self.controller , fmt , ## args) 1974#define xhci_info(xhci, fmt, args...) \ 1975 dev_info(xhci_to_hcd(xhci)->self.controller , fmt , ## args) 1976 1977/* 1978 * Registers should always be accessed with double word or quad word accesses. 1979 * 1980 * Some xHCI implementations may support 64-bit address pointers. Registers 1981 * with 64-bit address pointers should be written to with dword accesses by 1982 * writing the low dword first (ptr[0]), then the high dword (ptr[1]) second. 1983 * xHCI implementations that do not support 64-bit address pointers will ignore 1984 * the high dword, and write order is irrelevant. 1985 */ 1986static inline u64 xhci_read_64(const struct xhci_hcd *xhci, 1987 __le64 __iomem *regs) 1988{ 1989 return lo_hi_readq(regs); 1990} 1991static inline void xhci_write_64(struct xhci_hcd *xhci, 1992 const u64 val, __le64 __iomem *regs) 1993{ 1994 lo_hi_writeq(val, regs); 1995} 1996 1997static inline int xhci_link_trb_quirk(struct xhci_hcd *xhci) 1998{ 1999 return xhci->quirks & XHCI_LINK_TRB_QUIRK; 2000} 2001 2002/* xHCI debugging */ 2003char *xhci_get_slot_state(struct xhci_hcd *xhci, 2004 struct xhci_container_ctx *ctx); 2005void xhci_dbg_trace(struct xhci_hcd *xhci, void (*trace)(struct va_format *), 2006 const char *fmt, ...); 2007 2008/* xHCI memory management */ 2009void xhci_mem_cleanup(struct xhci_hcd *xhci); 2010int xhci_mem_init(struct xhci_hcd *xhci, gfp_t flags); 2011void xhci_free_virt_device(struct xhci_hcd *xhci, int slot_id); 2012int xhci_alloc_virt_device(struct xhci_hcd *xhci, int slot_id, struct usb_device *udev, gfp_t flags); 2013int xhci_setup_addressable_virt_dev(struct xhci_hcd *xhci, struct usb_device *udev); 2014void xhci_copy_ep0_dequeue_into_input_ctx(struct xhci_hcd *xhci, 2015 struct usb_device *udev); 2016unsigned int xhci_get_endpoint_index(struct usb_endpoint_descriptor *desc); 2017unsigned int xhci_get_endpoint_address(unsigned int ep_index); 2018unsigned int xhci_last_valid_endpoint(u32 added_ctxs); 2019void xhci_endpoint_zero(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev, struct usb_host_endpoint *ep); 2020void xhci_update_tt_active_eps(struct xhci_hcd *xhci, 2021 struct xhci_virt_device *virt_dev, 2022 int old_active_eps); 2023void xhci_clear_endpoint_bw_info(struct xhci_bw_info *bw_info); 2024void xhci_update_bw_info(struct xhci_hcd *xhci, 2025 struct xhci_container_ctx *in_ctx, 2026 struct xhci_input_control_ctx *ctrl_ctx, 2027 struct xhci_virt_device *virt_dev); 2028void xhci_endpoint_copy(struct xhci_hcd *xhci, 2029 struct xhci_container_ctx *in_ctx, 2030 struct xhci_container_ctx *out_ctx, 2031 unsigned int ep_index); 2032void xhci_slot_copy(struct xhci_hcd *xhci, 2033 struct xhci_container_ctx *in_ctx, 2034 struct xhci_container_ctx *out_ctx); 2035int xhci_endpoint_init(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev, 2036 struct usb_device *udev, struct usb_host_endpoint *ep, 2037 gfp_t mem_flags); 2038struct xhci_ring *xhci_ring_alloc(struct xhci_hcd *xhci, 2039 unsigned int num_segs, unsigned int cycle_state, 2040 enum xhci_ring_type type, unsigned int max_packet, gfp_t flags); 2041void xhci_ring_free(struct xhci_hcd *xhci, struct xhci_ring *ring); 2042int xhci_ring_expansion(struct xhci_hcd *xhci, struct xhci_ring *ring, 2043 unsigned int num_trbs, gfp_t flags); 2044int xhci_alloc_erst(struct xhci_hcd *xhci, 2045 struct xhci_ring *evt_ring, 2046 struct xhci_erst *erst, 2047 gfp_t flags); 2048void xhci_initialize_ring_info(struct xhci_ring *ring, 2049 unsigned int cycle_state); 2050void xhci_free_erst(struct xhci_hcd *xhci, struct xhci_erst *erst); 2051void xhci_free_endpoint_ring(struct xhci_hcd *xhci, 2052 struct xhci_virt_device *virt_dev, 2053 unsigned int ep_index); 2054struct xhci_stream_info *xhci_alloc_stream_info(struct xhci_hcd *xhci, 2055 unsigned int num_stream_ctxs, 2056 unsigned int num_streams, 2057 unsigned int max_packet, gfp_t flags); 2058void xhci_free_stream_info(struct xhci_hcd *xhci, 2059 struct xhci_stream_info *stream_info); 2060void xhci_setup_streams_ep_input_ctx(struct xhci_hcd *xhci, 2061 struct xhci_ep_ctx *ep_ctx, 2062 struct xhci_stream_info *stream_info); 2063void xhci_setup_no_streams_ep_input_ctx(struct xhci_ep_ctx *ep_ctx, 2064 struct xhci_virt_ep *ep); 2065void xhci_free_device_endpoint_resources(struct xhci_hcd *xhci, 2066 struct xhci_virt_device *virt_dev, bool drop_control_ep); 2067struct xhci_ring *xhci_dma_to_transfer_ring( 2068 struct xhci_virt_ep *ep, 2069 u64 address); 2070struct xhci_ring *xhci_stream_id_to_ring( 2071 struct xhci_virt_device *dev, 2072 unsigned int ep_index, 2073 unsigned int stream_id); 2074struct xhci_command *xhci_alloc_command(struct xhci_hcd *xhci, 2075 bool allocate_completion, gfp_t mem_flags); 2076struct xhci_command *xhci_alloc_command_with_ctx(struct xhci_hcd *xhci, 2077 bool allocate_completion, gfp_t mem_flags); 2078void xhci_urb_free_priv(struct urb_priv *urb_priv); 2079void xhci_free_command(struct xhci_hcd *xhci, 2080 struct xhci_command *command); 2081struct xhci_container_ctx *xhci_alloc_container_ctx(struct xhci_hcd *xhci, 2082 int type, gfp_t flags); 2083void xhci_free_container_ctx(struct xhci_hcd *xhci, 2084 struct xhci_container_ctx *ctx); 2085 2086/* xHCI host controller glue */ 2087typedef void (*xhci_get_quirks_t)(struct device *, struct xhci_hcd *); 2088int xhci_handshake(void __iomem *ptr, u32 mask, u32 done, u64 timeout_us); 2089void xhci_quiesce(struct xhci_hcd *xhci); 2090int xhci_halt(struct xhci_hcd *xhci); 2091int xhci_start(struct xhci_hcd *xhci); 2092int xhci_reset(struct xhci_hcd *xhci, u64 timeout_us); 2093int xhci_run(struct usb_hcd *hcd); 2094int xhci_gen_setup(struct usb_hcd *hcd, xhci_get_quirks_t get_quirks); 2095void xhci_shutdown(struct usb_hcd *hcd); 2096void xhci_init_driver(struct hc_driver *drv, 2097 const struct xhci_driver_overrides *over); 2098int xhci_check_bandwidth(struct usb_hcd *hcd, struct usb_device *udev); 2099void xhci_reset_bandwidth(struct usb_hcd *hcd, struct usb_device *udev); 2100int xhci_update_hub_device(struct usb_hcd *hcd, struct usb_device *hdev, 2101 struct usb_tt *tt, gfp_t mem_flags); 2102int xhci_disable_slot(struct xhci_hcd *xhci, u32 slot_id); 2103int xhci_ext_cap_init(struct xhci_hcd *xhci); 2104 2105int xhci_suspend(struct xhci_hcd *xhci, bool do_wakeup); 2106int xhci_resume(struct xhci_hcd *xhci, bool hibernated); 2107 2108irqreturn_t xhci_irq(struct usb_hcd *hcd); 2109irqreturn_t xhci_msi_irq(int irq, void *hcd); 2110int xhci_alloc_dev(struct usb_hcd *hcd, struct usb_device *udev); 2111int xhci_alloc_tt_info(struct xhci_hcd *xhci, 2112 struct xhci_virt_device *virt_dev, 2113 struct usb_device *hdev, 2114 struct usb_tt *tt, gfp_t mem_flags); 2115 2116/* xHCI ring, segment, TRB, and TD functions */ 2117dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg, union xhci_trb *trb); 2118struct xhci_segment *trb_in_td(struct xhci_hcd *xhci, 2119 struct xhci_segment *start_seg, union xhci_trb *start_trb, 2120 union xhci_trb *end_trb, dma_addr_t suspect_dma, bool debug); 2121int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code); 2122void xhci_ring_cmd_db(struct xhci_hcd *xhci); 2123int xhci_queue_slot_control(struct xhci_hcd *xhci, struct xhci_command *cmd, 2124 u32 trb_type, u32 slot_id); 2125int xhci_queue_address_device(struct xhci_hcd *xhci, struct xhci_command *cmd, 2126 dma_addr_t in_ctx_ptr, u32 slot_id, enum xhci_setup_dev); 2127int xhci_queue_vendor_command(struct xhci_hcd *xhci, struct xhci_command *cmd, 2128 u32 field1, u32 field2, u32 field3, u32 field4); 2129int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, struct xhci_command *cmd, 2130 int slot_id, unsigned int ep_index, int suspend); 2131int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb, 2132 int slot_id, unsigned int ep_index); 2133int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb, 2134 int slot_id, unsigned int ep_index); 2135int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb, 2136 int slot_id, unsigned int ep_index); 2137int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags, 2138 struct urb *urb, int slot_id, unsigned int ep_index); 2139int xhci_queue_configure_endpoint(struct xhci_hcd *xhci, 2140 struct xhci_command *cmd, dma_addr_t in_ctx_ptr, u32 slot_id, 2141 bool command_must_succeed); 2142int xhci_queue_evaluate_context(struct xhci_hcd *xhci, struct xhci_command *cmd, 2143 dma_addr_t in_ctx_ptr, u32 slot_id, bool command_must_succeed); 2144int xhci_queue_reset_ep(struct xhci_hcd *xhci, struct xhci_command *cmd, 2145 int slot_id, unsigned int ep_index, 2146 enum xhci_ep_reset_type reset_type); 2147int xhci_queue_reset_device(struct xhci_hcd *xhci, struct xhci_command *cmd, 2148 u32 slot_id); 2149void xhci_find_new_dequeue_state(struct xhci_hcd *xhci, 2150 unsigned int slot_id, unsigned int ep_index, 2151 unsigned int stream_id, struct xhci_td *cur_td, 2152 struct xhci_dequeue_state *state); 2153void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci, 2154 unsigned int slot_id, unsigned int ep_index, 2155 struct xhci_dequeue_state *deq_state); 2156void xhci_cleanup_stalled_ring(struct xhci_hcd *xhci, unsigned int slot_id, 2157 unsigned int ep_index, unsigned int stream_id, 2158 struct xhci_td *td); 2159void xhci_stop_endpoint_command_watchdog(struct timer_list *t); 2160void xhci_handle_command_timeout(struct work_struct *work); 2161 2162void xhci_ring_ep_doorbell(struct xhci_hcd *xhci, unsigned int slot_id, 2163 unsigned int ep_index, unsigned int stream_id); 2164void xhci_ring_doorbell_for_active_rings(struct xhci_hcd *xhci, 2165 unsigned int slot_id, 2166 unsigned int ep_index); 2167void xhci_cleanup_command_queue(struct xhci_hcd *xhci); 2168void inc_deq(struct xhci_hcd *xhci, struct xhci_ring *ring); 2169unsigned int count_trbs(u64 addr, u64 len); 2170 2171/* xHCI roothub code */ 2172void xhci_set_link_state(struct xhci_hcd *xhci, struct xhci_port *port, 2173 u32 link_state); 2174void xhci_test_and_clear_bit(struct xhci_hcd *xhci, struct xhci_port *port, 2175 u32 port_bit); 2176int xhci_hub_control(struct usb_hcd *hcd, u16 typeReq, u16 wValue, u16 wIndex, 2177 char *buf, u16 wLength); 2178int xhci_hub_status_data(struct usb_hcd *hcd, char *buf); 2179int xhci_find_raw_port_number(struct usb_hcd *hcd, int port1); 2180struct xhci_hub *xhci_get_rhub(struct usb_hcd *hcd); 2181 2182void xhci_hc_died(struct xhci_hcd *xhci); 2183 2184#ifdef CONFIG_PM 2185int xhci_bus_suspend(struct usb_hcd *hcd); 2186int xhci_bus_resume(struct usb_hcd *hcd); 2187unsigned long xhci_get_resuming_ports(struct usb_hcd *hcd); 2188#else 2189#define xhci_bus_suspend NULL 2190#define xhci_bus_resume NULL 2191#define xhci_get_resuming_ports NULL 2192#endif /* CONFIG_PM */ 2193 2194u32 xhci_port_state_to_neutral(u32 state); 2195int xhci_find_slot_id_by_port(struct usb_hcd *hcd, struct xhci_hcd *xhci, 2196 u16 port); 2197void xhci_ring_device(struct xhci_hcd *xhci, int slot_id); 2198 2199/* xHCI contexts */ 2200struct xhci_input_control_ctx *xhci_get_input_control_ctx(struct xhci_container_ctx *ctx); 2201struct xhci_slot_ctx *xhci_get_slot_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx); 2202struct xhci_ep_ctx *xhci_get_ep_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx, unsigned int ep_index); 2203 2204struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci, 2205 unsigned int slot_id, unsigned int ep_index, 2206 unsigned int stream_id); 2207 2208static inline struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci, 2209 struct urb *urb) 2210{ 2211 return xhci_triad_to_transfer_ring(xhci, urb->dev->slot_id, 2212 xhci_get_endpoint_index(&urb->ep->desc), 2213 urb->stream_id); 2214} 2215 2216/* 2217 * TODO: As per spec Isochronous IDT transmissions are supported. We bypass 2218 * them anyways as we where unable to find a device that matches the 2219 * constraints. 2220 */ 2221static inline bool xhci_urb_suitable_for_idt(struct urb *urb) 2222{ 2223 if (!usb_endpoint_xfer_isoc(&urb->ep->desc) && usb_urb_dir_out(urb) && 2224 usb_endpoint_maxp(&urb->ep->desc) >= TRB_IDT_MAX_SIZE && 2225 urb->transfer_buffer_length <= TRB_IDT_MAX_SIZE && 2226 !(urb->transfer_flags & URB_NO_TRANSFER_DMA_MAP) && 2227 !urb->num_sgs) 2228 return true; 2229 2230 return false; 2231} 2232 2233static inline char *xhci_slot_state_string(u32 state) 2234{ 2235 switch (state) { 2236 case SLOT_STATE_ENABLED: 2237 return "enabled/disabled"; 2238 case SLOT_STATE_DEFAULT: 2239 return "default"; 2240 case SLOT_STATE_ADDRESSED: 2241 return "addressed"; 2242 case SLOT_STATE_CONFIGURED: 2243 return "configured"; 2244 default: 2245 return "reserved"; 2246 } 2247} 2248 2249static inline const char *xhci_decode_trb(char *str, size_t size, 2250 u32 field0, u32 field1, u32 field2, u32 field3) 2251{ 2252 int type = TRB_FIELD_TO_TYPE(field3); 2253 2254 switch (type) { 2255 case TRB_LINK: 2256 snprintf(str, size, 2257 "LINK %08x%08x intr %d type '%s' flags %c:%c:%c:%c", 2258 field1, field0, GET_INTR_TARGET(field2), 2259 xhci_trb_type_string(type), 2260 field3 & TRB_IOC ? 'I' : 'i', 2261 field3 & TRB_CHAIN ? 'C' : 'c', 2262 field3 & TRB_TC ? 'T' : 't', 2263 field3 & TRB_CYCLE ? 'C' : 'c'); 2264 break; 2265 case TRB_TRANSFER: 2266 case TRB_COMPLETION: 2267 case TRB_PORT_STATUS: 2268 case TRB_BANDWIDTH_EVENT: 2269 case TRB_DOORBELL: 2270 case TRB_HC_EVENT: 2271 case TRB_DEV_NOTE: 2272 case TRB_MFINDEX_WRAP: 2273 snprintf(str, size, 2274 "TRB %08x%08x status '%s' len %d slot %d ep %d type '%s' flags %c:%c", 2275 field1, field0, 2276 xhci_trb_comp_code_string(GET_COMP_CODE(field2)), 2277 EVENT_TRB_LEN(field2), TRB_TO_SLOT_ID(field3), 2278 /* Macro decrements 1, maybe it shouldn't?!? */ 2279 TRB_TO_EP_INDEX(field3) + 1, 2280 xhci_trb_type_string(type), 2281 field3 & EVENT_DATA ? 'E' : 'e', 2282 field3 & TRB_CYCLE ? 'C' : 'c'); 2283 2284 break; 2285 case TRB_SETUP: 2286 snprintf(str, size, 2287 "bRequestType %02x bRequest %02x wValue %02x%02x wIndex %02x%02x wLength %d length %d TD size %d intr %d type '%s' flags %c:%c:%c", 2288 field0 & 0xff, 2289 (field0 & 0xff00) >> 8, 2290 (field0 & 0xff000000) >> 24, 2291 (field0 & 0xff0000) >> 16, 2292 (field1 & 0xff00) >> 8, 2293 field1 & 0xff, 2294 (field1 & 0xff000000) >> 16 | 2295 (field1 & 0xff0000) >> 16, 2296 TRB_LEN(field2), GET_TD_SIZE(field2), 2297 GET_INTR_TARGET(field2), 2298 xhci_trb_type_string(type), 2299 field3 & TRB_IDT ? 'I' : 'i', 2300 field3 & TRB_IOC ? 'I' : 'i', 2301 field3 & TRB_CYCLE ? 'C' : 'c'); 2302 break; 2303 case TRB_DATA: 2304 snprintf(str, size, 2305 "Buffer %08x%08x length %d TD size %d intr %d type '%s' flags %c:%c:%c:%c:%c:%c:%c", 2306 field1, field0, TRB_LEN(field2), GET_TD_SIZE(field2), 2307 GET_INTR_TARGET(field2), 2308 xhci_trb_type_string(type), 2309 field3 & TRB_IDT ? 'I' : 'i', 2310 field3 & TRB_IOC ? 'I' : 'i', 2311 field3 & TRB_CHAIN ? 'C' : 'c', 2312 field3 & TRB_NO_SNOOP ? 'S' : 's', 2313 field3 & TRB_ISP ? 'I' : 'i', 2314 field3 & TRB_ENT ? 'E' : 'e', 2315 field3 & TRB_CYCLE ? 'C' : 'c'); 2316 break; 2317 case TRB_STATUS: 2318 snprintf(str, size, 2319 "Buffer %08x%08x length %d TD size %d intr %d type '%s' flags %c:%c:%c:%c", 2320 field1, field0, TRB_LEN(field2), GET_TD_SIZE(field2), 2321 GET_INTR_TARGET(field2), 2322 xhci_trb_type_string(type), 2323 field3 & TRB_IOC ? 'I' : 'i', 2324 field3 & TRB_CHAIN ? 'C' : 'c', 2325 field3 & TRB_ENT ? 'E' : 'e', 2326 field3 & TRB_CYCLE ? 'C' : 'c'); 2327 break; 2328 case TRB_NORMAL: 2329 case TRB_ISOC: 2330 case TRB_EVENT_DATA: 2331 case TRB_TR_NOOP: 2332 snprintf(str, size, 2333 "Buffer %08x%08x length %d TD size %d intr %d type '%s' flags %c:%c:%c:%c:%c:%c:%c:%c", 2334 field1, field0, TRB_LEN(field2), GET_TD_SIZE(field2), 2335 GET_INTR_TARGET(field2), 2336 xhci_trb_type_string(type), 2337 field3 & TRB_BEI ? 'B' : 'b', 2338 field3 & TRB_IDT ? 'I' : 'i', 2339 field3 & TRB_IOC ? 'I' : 'i', 2340 field3 & TRB_CHAIN ? 'C' : 'c', 2341 field3 & TRB_NO_SNOOP ? 'S' : 's', 2342 field3 & TRB_ISP ? 'I' : 'i', 2343 field3 & TRB_ENT ? 'E' : 'e', 2344 field3 & TRB_CYCLE ? 'C' : 'c'); 2345 break; 2346 2347 case TRB_CMD_NOOP: 2348 case TRB_ENABLE_SLOT: 2349 snprintf(str, size, 2350 "%s: flags %c", 2351 xhci_trb_type_string(type), 2352 field3 & TRB_CYCLE ? 'C' : 'c'); 2353 break; 2354 case TRB_DISABLE_SLOT: 2355 case TRB_NEG_BANDWIDTH: 2356 snprintf(str, size, 2357 "%s: slot %d flags %c", 2358 xhci_trb_type_string(type), 2359 TRB_TO_SLOT_ID(field3), 2360 field3 & TRB_CYCLE ? 'C' : 'c'); 2361 break; 2362 case TRB_ADDR_DEV: 2363 snprintf(str, size, 2364 "%s: ctx %08x%08x slot %d flags %c:%c", 2365 xhci_trb_type_string(type), 2366 field1, field0, 2367 TRB_TO_SLOT_ID(field3), 2368 field3 & TRB_BSR ? 'B' : 'b', 2369 field3 & TRB_CYCLE ? 'C' : 'c'); 2370 break; 2371 case TRB_CONFIG_EP: 2372 snprintf(str, size, 2373 "%s: ctx %08x%08x slot %d flags %c:%c", 2374 xhci_trb_type_string(type), 2375 field1, field0, 2376 TRB_TO_SLOT_ID(field3), 2377 field3 & TRB_DC ? 'D' : 'd', 2378 field3 & TRB_CYCLE ? 'C' : 'c'); 2379 break; 2380 case TRB_EVAL_CONTEXT: 2381 snprintf(str, size, 2382 "%s: ctx %08x%08x slot %d flags %c", 2383 xhci_trb_type_string(type), 2384 field1, field0, 2385 TRB_TO_SLOT_ID(field3), 2386 field3 & TRB_CYCLE ? 'C' : 'c'); 2387 break; 2388 case TRB_RESET_EP: 2389 snprintf(str, size, 2390 "%s: ctx %08x%08x slot %d ep %d flags %c:%c", 2391 xhci_trb_type_string(type), 2392 field1, field0, 2393 TRB_TO_SLOT_ID(field3), 2394 /* Macro decrements 1, maybe it shouldn't?!? */ 2395 TRB_TO_EP_INDEX(field3) + 1, 2396 field3 & TRB_TSP ? 'T' : 't', 2397 field3 & TRB_CYCLE ? 'C' : 'c'); 2398 break; 2399 case TRB_STOP_RING: 2400 snprintf(str, size, 2401 "%s: slot %d sp %d ep %d flags %c", 2402 xhci_trb_type_string(type), 2403 TRB_TO_SLOT_ID(field3), 2404 TRB_TO_SUSPEND_PORT(field3), 2405 /* Macro decrements 1, maybe it shouldn't?!? */ 2406 TRB_TO_EP_INDEX(field3) + 1, 2407 field3 & TRB_CYCLE ? 'C' : 'c'); 2408 break; 2409 case TRB_SET_DEQ: 2410 snprintf(str, size, 2411 "%s: deq %08x%08x stream %d slot %d ep %d flags %c", 2412 xhci_trb_type_string(type), 2413 field1, field0, 2414 TRB_TO_STREAM_ID(field2), 2415 TRB_TO_SLOT_ID(field3), 2416 /* Macro decrements 1, maybe it shouldn't?!? */ 2417 TRB_TO_EP_INDEX(field3) + 1, 2418 field3 & TRB_CYCLE ? 'C' : 'c'); 2419 break; 2420 case TRB_RESET_DEV: 2421 snprintf(str, size, 2422 "%s: slot %d flags %c", 2423 xhci_trb_type_string(type), 2424 TRB_TO_SLOT_ID(field3), 2425 field3 & TRB_CYCLE ? 'C' : 'c'); 2426 break; 2427 case TRB_FORCE_EVENT: 2428 snprintf(str, size, 2429 "%s: event %08x%08x vf intr %d vf id %d flags %c", 2430 xhci_trb_type_string(type), 2431 field1, field0, 2432 TRB_TO_VF_INTR_TARGET(field2), 2433 TRB_TO_VF_ID(field3), 2434 field3 & TRB_CYCLE ? 'C' : 'c'); 2435 break; 2436 case TRB_SET_LT: 2437 snprintf(str, size, 2438 "%s: belt %d flags %c", 2439 xhci_trb_type_string(type), 2440 TRB_TO_BELT(field3), 2441 field3 & TRB_CYCLE ? 'C' : 'c'); 2442 break; 2443 case TRB_GET_BW: 2444 snprintf(str, size, 2445 "%s: ctx %08x%08x slot %d speed %d flags %c", 2446 xhci_trb_type_string(type), 2447 field1, field0, 2448 TRB_TO_SLOT_ID(field3), 2449 TRB_TO_DEV_SPEED(field3), 2450 field3 & TRB_CYCLE ? 'C' : 'c'); 2451 break; 2452 case TRB_FORCE_HEADER: 2453 snprintf(str, size, 2454 "%s: info %08x%08x%08x pkt type %d roothub port %d flags %c", 2455 xhci_trb_type_string(type), 2456 field2, field1, field0 & 0xffffffe0, 2457 TRB_TO_PACKET_TYPE(field0), 2458 TRB_TO_ROOTHUB_PORT(field3), 2459 field3 & TRB_CYCLE ? 'C' : 'c'); 2460 break; 2461 default: 2462 snprintf(str, size, 2463 "type '%s' -> raw %08x %08x %08x %08x", 2464 xhci_trb_type_string(type), 2465 field0, field1, field2, field3); 2466 } 2467 2468 return str; 2469} 2470 2471static inline const char *xhci_decode_ctrl_ctx(char *str, 2472 unsigned long drop, unsigned long add) 2473{ 2474 unsigned int bit; 2475 int ret = 0; 2476 2477 str[0] = '\0'; 2478 2479 if (drop) { 2480 ret = sprintf(str, "Drop:"); 2481 for_each_set_bit(bit, &drop, 32) 2482 ret += sprintf(str + ret, " %d%s", 2483 bit / 2, 2484 bit % 2 ? "in":"out"); 2485 ret += sprintf(str + ret, ", "); 2486 } 2487 2488 if (add) { 2489 ret += sprintf(str + ret, "Add:%s%s", 2490 (add & SLOT_FLAG) ? " slot":"", 2491 (add & EP0_FLAG) ? " ep0":""); 2492 add &= ~(SLOT_FLAG | EP0_FLAG); 2493 for_each_set_bit(bit, &add, 32) 2494 ret += sprintf(str + ret, " %d%s", 2495 bit / 2, 2496 bit % 2 ? "in":"out"); 2497 } 2498 return str; 2499} 2500 2501static inline const char *xhci_decode_slot_context(char *str, 2502 u32 info, u32 info2, u32 tt_info, u32 state) 2503{ 2504 u32 speed; 2505 u32 hub; 2506 u32 mtt; 2507 int ret = 0; 2508 2509 speed = info & DEV_SPEED; 2510 hub = info & DEV_HUB; 2511 mtt = info & DEV_MTT; 2512 2513 ret = sprintf(str, "RS %05x %s%s%s Ctx Entries %d MEL %d us Port# %d/%d", 2514 info & ROUTE_STRING_MASK, 2515 ({ char *s; 2516 switch (speed) { 2517 case SLOT_SPEED_FS: 2518 s = "full-speed"; 2519 break; 2520 case SLOT_SPEED_LS: 2521 s = "low-speed"; 2522 break; 2523 case SLOT_SPEED_HS: 2524 s = "high-speed"; 2525 break; 2526 case SLOT_SPEED_SS: 2527 s = "super-speed"; 2528 break; 2529 case SLOT_SPEED_SSP: 2530 s = "super-speed plus"; 2531 break; 2532 default: 2533 s = "UNKNOWN speed"; 2534 } s; }), 2535 mtt ? " multi-TT" : "", 2536 hub ? " Hub" : "", 2537 (info & LAST_CTX_MASK) >> 27, 2538 info2 & MAX_EXIT, 2539 DEVINFO_TO_ROOT_HUB_PORT(info2), 2540 DEVINFO_TO_MAX_PORTS(info2)); 2541 2542 ret += sprintf(str + ret, " [TT Slot %d Port# %d TTT %d Intr %d] Addr %d State %s", 2543 tt_info & TT_SLOT, (tt_info & TT_PORT) >> 8, 2544 GET_TT_THINK_TIME(tt_info), GET_INTR_TARGET(tt_info), 2545 state & DEV_ADDR_MASK, 2546 xhci_slot_state_string(GET_SLOT_STATE(state))); 2547 2548 return str; 2549} 2550 2551 2552static inline const char *xhci_portsc_link_state_string(u32 portsc) 2553{ 2554 switch (portsc & PORT_PLS_MASK) { 2555 case XDEV_U0: 2556 return "U0"; 2557 case XDEV_U1: 2558 return "U1"; 2559 case XDEV_U2: 2560 return "U2"; 2561 case XDEV_U3: 2562 return "U3"; 2563 case XDEV_DISABLED: 2564 return "Disabled"; 2565 case XDEV_RXDETECT: 2566 return "RxDetect"; 2567 case XDEV_INACTIVE: 2568 return "Inactive"; 2569 case XDEV_POLLING: 2570 return "Polling"; 2571 case XDEV_RECOVERY: 2572 return "Recovery"; 2573 case XDEV_HOT_RESET: 2574 return "Hot Reset"; 2575 case XDEV_COMP_MODE: 2576 return "Compliance mode"; 2577 case XDEV_TEST_MODE: 2578 return "Test mode"; 2579 case XDEV_RESUME: 2580 return "Resume"; 2581 default: 2582 break; 2583 } 2584 return "Unknown"; 2585} 2586 2587static inline const char *xhci_decode_portsc(char *str, u32 portsc) 2588{ 2589 int ret; 2590 2591 ret = sprintf(str, "%s %s %s Link:%s PortSpeed:%d ", 2592 portsc & PORT_POWER ? "Powered" : "Powered-off", 2593 portsc & PORT_CONNECT ? "Connected" : "Not-connected", 2594 portsc & PORT_PE ? "Enabled" : "Disabled", 2595 xhci_portsc_link_state_string(portsc), 2596 DEV_PORT_SPEED(portsc)); 2597 2598 if (portsc & PORT_OC) 2599 ret += sprintf(str + ret, "OverCurrent "); 2600 if (portsc & PORT_RESET) 2601 ret += sprintf(str + ret, "In-Reset "); 2602 2603 ret += sprintf(str + ret, "Change: "); 2604 if (portsc & PORT_CSC) 2605 ret += sprintf(str + ret, "CSC "); 2606 if (portsc & PORT_PEC) 2607 ret += sprintf(str + ret, "PEC "); 2608 if (portsc & PORT_WRC) 2609 ret += sprintf(str + ret, "WRC "); 2610 if (portsc & PORT_OCC) 2611 ret += sprintf(str + ret, "OCC "); 2612 if (portsc & PORT_RC) 2613 ret += sprintf(str + ret, "PRC "); 2614 if (portsc & PORT_PLC) 2615 ret += sprintf(str + ret, "PLC "); 2616 if (portsc & PORT_CEC) 2617 ret += sprintf(str + ret, "CEC "); 2618 if (portsc & PORT_CAS) 2619 ret += sprintf(str + ret, "CAS "); 2620 2621 ret += sprintf(str + ret, "Wake: "); 2622 if (portsc & PORT_WKCONN_E) 2623 ret += sprintf(str + ret, "WCE "); 2624 if (portsc & PORT_WKDISC_E) 2625 ret += sprintf(str + ret, "WDE "); 2626 if (portsc & PORT_WKOC_E) 2627 ret += sprintf(str + ret, "WOE "); 2628 2629 return str; 2630} 2631 2632static inline const char *xhci_decode_usbsts(char *str, u32 usbsts) 2633{ 2634 int ret = 0; 2635 2636 ret = sprintf(str, " 0x%08x", usbsts); 2637 2638 if (usbsts == ~(u32)0) 2639 return str; 2640 2641 if (usbsts & STS_HALT) 2642 ret += sprintf(str + ret, " HCHalted"); 2643 if (usbsts & STS_FATAL) 2644 ret += sprintf(str + ret, " HSE"); 2645 if (usbsts & STS_EINT) 2646 ret += sprintf(str + ret, " EINT"); 2647 if (usbsts & STS_PORT) 2648 ret += sprintf(str + ret, " PCD"); 2649 if (usbsts & STS_SAVE) 2650 ret += sprintf(str + ret, " SSS"); 2651 if (usbsts & STS_RESTORE) 2652 ret += sprintf(str + ret, " RSS"); 2653 if (usbsts & STS_SRE) 2654 ret += sprintf(str + ret, " SRE"); 2655 if (usbsts & STS_CNR) 2656 ret += sprintf(str + ret, " CNR"); 2657 if (usbsts & STS_HCE) 2658 ret += sprintf(str + ret, " HCE"); 2659 2660 return str; 2661} 2662 2663static inline const char *xhci_decode_doorbell(char *str, u32 slot, u32 doorbell) 2664{ 2665 u8 ep; 2666 u16 stream; 2667 int ret; 2668 2669 ep = (doorbell & 0xff); 2670 stream = doorbell >> 16; 2671 2672 if (slot == 0) { 2673 sprintf(str, "Command Ring %d", doorbell); 2674 return str; 2675 } 2676 ret = sprintf(str, "Slot %d ", slot); 2677 if (ep > 0 && ep < 32) 2678 ret = sprintf(str + ret, "ep%d%s", 2679 ep / 2, 2680 ep % 2 ? "in" : "out"); 2681 else if (ep == 0 || ep < 248) 2682 ret = sprintf(str + ret, "Reserved %d", ep); 2683 else 2684 ret = sprintf(str + ret, "Vendor Defined %d", ep); 2685 if (stream) 2686 ret = sprintf(str + ret, " Stream %d", stream); 2687 2688 return str; 2689} 2690 2691static inline const char *xhci_ep_state_string(u8 state) 2692{ 2693 switch (state) { 2694 case EP_STATE_DISABLED: 2695 return "disabled"; 2696 case EP_STATE_RUNNING: 2697 return "running"; 2698 case EP_STATE_HALTED: 2699 return "halted"; 2700 case EP_STATE_STOPPED: 2701 return "stopped"; 2702 case EP_STATE_ERROR: 2703 return "error"; 2704 default: 2705 return "INVALID"; 2706 } 2707} 2708 2709static inline const char *xhci_ep_type_string(u8 type) 2710{ 2711 switch (type) { 2712 case ISOC_OUT_EP: 2713 return "Isoc OUT"; 2714 case BULK_OUT_EP: 2715 return "Bulk OUT"; 2716 case INT_OUT_EP: 2717 return "Int OUT"; 2718 case CTRL_EP: 2719 return "Ctrl"; 2720 case ISOC_IN_EP: 2721 return "Isoc IN"; 2722 case BULK_IN_EP: 2723 return "Bulk IN"; 2724 case INT_IN_EP: 2725 return "Int IN"; 2726 default: 2727 return "INVALID"; 2728 } 2729} 2730 2731static inline const char *xhci_decode_ep_context(char *str, u32 info, 2732 u32 info2, u64 deq, u32 tx_info) 2733{ 2734 int ret; 2735 2736 u32 esit; 2737 u16 maxp; 2738 u16 avg; 2739 2740 u8 max_pstr; 2741 u8 ep_state; 2742 u8 interval; 2743 u8 ep_type; 2744 u8 burst; 2745 u8 cerr; 2746 u8 mult; 2747 2748 bool lsa; 2749 bool hid; 2750 2751 esit = CTX_TO_MAX_ESIT_PAYLOAD_HI(info) << 16 | 2752 CTX_TO_MAX_ESIT_PAYLOAD(tx_info); 2753 2754 ep_state = info & EP_STATE_MASK; 2755 max_pstr = CTX_TO_EP_MAXPSTREAMS(info); 2756 interval = CTX_TO_EP_INTERVAL(info); 2757 mult = CTX_TO_EP_MULT(info) + 1; 2758 lsa = !!(info & EP_HAS_LSA); 2759 2760 cerr = (info2 & (3 << 1)) >> 1; 2761 ep_type = CTX_TO_EP_TYPE(info2); 2762 hid = !!(info2 & (1 << 7)); 2763 burst = CTX_TO_MAX_BURST(info2); 2764 maxp = MAX_PACKET_DECODED(info2); 2765 2766 avg = EP_AVG_TRB_LENGTH(tx_info); 2767 2768 ret = sprintf(str, "State %s mult %d max P. Streams %d %s", 2769 xhci_ep_state_string(ep_state), mult, 2770 max_pstr, lsa ? "LSA " : ""); 2771 2772 ret += sprintf(str + ret, "interval %d us max ESIT payload %d CErr %d ", 2773 (1 << interval) * 125, esit, cerr); 2774 2775 ret += sprintf(str + ret, "Type %s %sburst %d maxp %d deq %016llx ", 2776 xhci_ep_type_string(ep_type), hid ? "HID" : "", 2777 burst, maxp, deq); 2778 2779 ret += sprintf(str + ret, "avg trb len %d", avg); 2780 2781 return str; 2782} 2783 2784#endif /* __LINUX_XHCI_HCD_H */ 2785