18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: (GPL-2.0+ OR BSD-3-Clause)
28c2ecf20Sopenharmony_ci/*
38c2ecf20Sopenharmony_ci * Copyright (C) 2004-2016 Synopsys, Inc.
48c2ecf20Sopenharmony_ci *
58c2ecf20Sopenharmony_ci * Redistribution and use in source and binary forms, with or without
68c2ecf20Sopenharmony_ci * modification, are permitted provided that the following conditions
78c2ecf20Sopenharmony_ci * are met:
88c2ecf20Sopenharmony_ci * 1. Redistributions of source code must retain the above copyright
98c2ecf20Sopenharmony_ci *    notice, this list of conditions, and the following disclaimer,
108c2ecf20Sopenharmony_ci *    without modification.
118c2ecf20Sopenharmony_ci * 2. Redistributions in binary form must reproduce the above copyright
128c2ecf20Sopenharmony_ci *    notice, this list of conditions and the following disclaimer in the
138c2ecf20Sopenharmony_ci *    documentation and/or other materials provided with the distribution.
148c2ecf20Sopenharmony_ci * 3. The names of the above-listed copyright holders may not be used
158c2ecf20Sopenharmony_ci *    to endorse or promote products derived from this software without
168c2ecf20Sopenharmony_ci *    specific prior written permission.
178c2ecf20Sopenharmony_ci *
188c2ecf20Sopenharmony_ci * ALTERNATIVELY, this software may be distributed under the terms of the
198c2ecf20Sopenharmony_ci * GNU General Public License ("GPL") as published by the Free Software
208c2ecf20Sopenharmony_ci * Foundation; either version 2 of the License, or (at your option) any
218c2ecf20Sopenharmony_ci * later version.
228c2ecf20Sopenharmony_ci *
238c2ecf20Sopenharmony_ci * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS
248c2ecf20Sopenharmony_ci * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
258c2ecf20Sopenharmony_ci * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
268c2ecf20Sopenharmony_ci * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
278c2ecf20Sopenharmony_ci * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
288c2ecf20Sopenharmony_ci * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
298c2ecf20Sopenharmony_ci * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
308c2ecf20Sopenharmony_ci * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
318c2ecf20Sopenharmony_ci * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
328c2ecf20Sopenharmony_ci * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
338c2ecf20Sopenharmony_ci * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
348c2ecf20Sopenharmony_ci */
358c2ecf20Sopenharmony_ci
368c2ecf20Sopenharmony_ci#include <linux/kernel.h>
378c2ecf20Sopenharmony_ci#include <linux/module.h>
388c2ecf20Sopenharmony_ci#include <linux/of_device.h>
398c2ecf20Sopenharmony_ci
408c2ecf20Sopenharmony_ci#include "core.h"
418c2ecf20Sopenharmony_ci
428c2ecf20Sopenharmony_cistatic void dwc2_set_bcm_params(struct dwc2_hsotg *hsotg)
438c2ecf20Sopenharmony_ci{
448c2ecf20Sopenharmony_ci	struct dwc2_core_params *p = &hsotg->params;
458c2ecf20Sopenharmony_ci
468c2ecf20Sopenharmony_ci	p->host_rx_fifo_size = 774;
478c2ecf20Sopenharmony_ci	p->max_transfer_size = 65535;
488c2ecf20Sopenharmony_ci	p->max_packet_count = 511;
498c2ecf20Sopenharmony_ci	p->ahbcfg = 0x10;
508c2ecf20Sopenharmony_ci}
518c2ecf20Sopenharmony_ci
528c2ecf20Sopenharmony_cistatic void dwc2_set_his_params(struct dwc2_hsotg *hsotg)
538c2ecf20Sopenharmony_ci{
548c2ecf20Sopenharmony_ci	struct dwc2_core_params *p = &hsotg->params;
558c2ecf20Sopenharmony_ci
568c2ecf20Sopenharmony_ci	p->otg_cap = DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE;
578c2ecf20Sopenharmony_ci	p->speed = DWC2_SPEED_PARAM_HIGH;
588c2ecf20Sopenharmony_ci	p->host_rx_fifo_size = 512;
598c2ecf20Sopenharmony_ci	p->host_nperio_tx_fifo_size = 512;
608c2ecf20Sopenharmony_ci	p->host_perio_tx_fifo_size = 512;
618c2ecf20Sopenharmony_ci	p->max_transfer_size = 65535;
628c2ecf20Sopenharmony_ci	p->max_packet_count = 511;
638c2ecf20Sopenharmony_ci	p->host_channels = 16;
648c2ecf20Sopenharmony_ci	p->phy_type = DWC2_PHY_TYPE_PARAM_UTMI;
658c2ecf20Sopenharmony_ci	p->phy_utmi_width = 8;
668c2ecf20Sopenharmony_ci	p->i2c_enable = false;
678c2ecf20Sopenharmony_ci	p->reload_ctl = false;
688c2ecf20Sopenharmony_ci	p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 <<
698c2ecf20Sopenharmony_ci		GAHBCFG_HBSTLEN_SHIFT;
708c2ecf20Sopenharmony_ci	p->change_speed_quirk = true;
718c2ecf20Sopenharmony_ci	p->power_down = DWC2_POWER_DOWN_PARAM_NONE;
728c2ecf20Sopenharmony_ci}
738c2ecf20Sopenharmony_ci
748c2ecf20Sopenharmony_cistatic void dwc2_set_s3c6400_params(struct dwc2_hsotg *hsotg)
758c2ecf20Sopenharmony_ci{
768c2ecf20Sopenharmony_ci	struct dwc2_core_params *p = &hsotg->params;
778c2ecf20Sopenharmony_ci
788c2ecf20Sopenharmony_ci	p->power_down = DWC2_POWER_DOWN_PARAM_NONE;
798c2ecf20Sopenharmony_ci	p->phy_utmi_width = 8;
808c2ecf20Sopenharmony_ci}
818c2ecf20Sopenharmony_ci
828c2ecf20Sopenharmony_cistatic void dwc2_set_rk_params(struct dwc2_hsotg *hsotg)
838c2ecf20Sopenharmony_ci{
848c2ecf20Sopenharmony_ci	struct dwc2_core_params *p = &hsotg->params;
858c2ecf20Sopenharmony_ci
868c2ecf20Sopenharmony_ci	p->otg_cap = DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE;
878c2ecf20Sopenharmony_ci	p->host_rx_fifo_size = 525;
888c2ecf20Sopenharmony_ci	p->host_nperio_tx_fifo_size = 128;
898c2ecf20Sopenharmony_ci	p->host_perio_tx_fifo_size = 256;
908c2ecf20Sopenharmony_ci	p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 <<
918c2ecf20Sopenharmony_ci		GAHBCFG_HBSTLEN_SHIFT;
928c2ecf20Sopenharmony_ci	p->power_down = DWC2_POWER_DOWN_PARAM_NONE;
938c2ecf20Sopenharmony_ci}
948c2ecf20Sopenharmony_ci
958c2ecf20Sopenharmony_cistatic void dwc2_set_ltq_params(struct dwc2_hsotg *hsotg)
968c2ecf20Sopenharmony_ci{
978c2ecf20Sopenharmony_ci	struct dwc2_core_params *p = &hsotg->params;
988c2ecf20Sopenharmony_ci
998c2ecf20Sopenharmony_ci	p->otg_cap = 2;
1008c2ecf20Sopenharmony_ci	p->host_rx_fifo_size = 288;
1018c2ecf20Sopenharmony_ci	p->host_nperio_tx_fifo_size = 128;
1028c2ecf20Sopenharmony_ci	p->host_perio_tx_fifo_size = 96;
1038c2ecf20Sopenharmony_ci	p->max_transfer_size = 65535;
1048c2ecf20Sopenharmony_ci	p->max_packet_count = 511;
1058c2ecf20Sopenharmony_ci	p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 <<
1068c2ecf20Sopenharmony_ci		GAHBCFG_HBSTLEN_SHIFT;
1078c2ecf20Sopenharmony_ci}
1088c2ecf20Sopenharmony_ci
1098c2ecf20Sopenharmony_cistatic void dwc2_set_amlogic_params(struct dwc2_hsotg *hsotg)
1108c2ecf20Sopenharmony_ci{
1118c2ecf20Sopenharmony_ci	struct dwc2_core_params *p = &hsotg->params;
1128c2ecf20Sopenharmony_ci
1138c2ecf20Sopenharmony_ci	p->otg_cap = DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE;
1148c2ecf20Sopenharmony_ci	p->speed = DWC2_SPEED_PARAM_HIGH;
1158c2ecf20Sopenharmony_ci	p->host_rx_fifo_size = 512;
1168c2ecf20Sopenharmony_ci	p->host_nperio_tx_fifo_size = 500;
1178c2ecf20Sopenharmony_ci	p->host_perio_tx_fifo_size = 500;
1188c2ecf20Sopenharmony_ci	p->host_channels = 16;
1198c2ecf20Sopenharmony_ci	p->phy_type = DWC2_PHY_TYPE_PARAM_UTMI;
1208c2ecf20Sopenharmony_ci	p->ahbcfg = GAHBCFG_HBSTLEN_INCR8 <<
1218c2ecf20Sopenharmony_ci		GAHBCFG_HBSTLEN_SHIFT;
1228c2ecf20Sopenharmony_ci	p->power_down = DWC2_POWER_DOWN_PARAM_NONE;
1238c2ecf20Sopenharmony_ci}
1248c2ecf20Sopenharmony_ci
1258c2ecf20Sopenharmony_cistatic void dwc2_set_amlogic_g12a_params(struct dwc2_hsotg *hsotg)
1268c2ecf20Sopenharmony_ci{
1278c2ecf20Sopenharmony_ci	struct dwc2_core_params *p = &hsotg->params;
1288c2ecf20Sopenharmony_ci
1298c2ecf20Sopenharmony_ci	p->lpm = false;
1308c2ecf20Sopenharmony_ci	p->lpm_clock_gating = false;
1318c2ecf20Sopenharmony_ci	p->besl = false;
1328c2ecf20Sopenharmony_ci	p->hird_threshold_en = false;
1338c2ecf20Sopenharmony_ci}
1348c2ecf20Sopenharmony_ci
1358c2ecf20Sopenharmony_cistatic void dwc2_set_amcc_params(struct dwc2_hsotg *hsotg)
1368c2ecf20Sopenharmony_ci{
1378c2ecf20Sopenharmony_ci	struct dwc2_core_params *p = &hsotg->params;
1388c2ecf20Sopenharmony_ci
1398c2ecf20Sopenharmony_ci	p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 << GAHBCFG_HBSTLEN_SHIFT;
1408c2ecf20Sopenharmony_ci}
1418c2ecf20Sopenharmony_ci
1428c2ecf20Sopenharmony_cistatic void dwc2_set_stm32f4x9_fsotg_params(struct dwc2_hsotg *hsotg)
1438c2ecf20Sopenharmony_ci{
1448c2ecf20Sopenharmony_ci	struct dwc2_core_params *p = &hsotg->params;
1458c2ecf20Sopenharmony_ci
1468c2ecf20Sopenharmony_ci	p->otg_cap = DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE;
1478c2ecf20Sopenharmony_ci	p->speed = DWC2_SPEED_PARAM_FULL;
1488c2ecf20Sopenharmony_ci	p->host_rx_fifo_size = 128;
1498c2ecf20Sopenharmony_ci	p->host_nperio_tx_fifo_size = 96;
1508c2ecf20Sopenharmony_ci	p->host_perio_tx_fifo_size = 96;
1518c2ecf20Sopenharmony_ci	p->max_packet_count = 256;
1528c2ecf20Sopenharmony_ci	p->phy_type = DWC2_PHY_TYPE_PARAM_FS;
1538c2ecf20Sopenharmony_ci	p->i2c_enable = false;
1548c2ecf20Sopenharmony_ci	p->activate_stm_fs_transceiver = true;
1558c2ecf20Sopenharmony_ci}
1568c2ecf20Sopenharmony_ci
1578c2ecf20Sopenharmony_cistatic void dwc2_set_stm32f7_hsotg_params(struct dwc2_hsotg *hsotg)
1588c2ecf20Sopenharmony_ci{
1598c2ecf20Sopenharmony_ci	struct dwc2_core_params *p = &hsotg->params;
1608c2ecf20Sopenharmony_ci
1618c2ecf20Sopenharmony_ci	p->host_rx_fifo_size = 622;
1628c2ecf20Sopenharmony_ci	p->host_nperio_tx_fifo_size = 128;
1638c2ecf20Sopenharmony_ci	p->host_perio_tx_fifo_size = 256;
1648c2ecf20Sopenharmony_ci}
1658c2ecf20Sopenharmony_ci
1668c2ecf20Sopenharmony_cistatic void dwc2_set_stm32mp15_fsotg_params(struct dwc2_hsotg *hsotg)
1678c2ecf20Sopenharmony_ci{
1688c2ecf20Sopenharmony_ci	struct dwc2_core_params *p = &hsotg->params;
1698c2ecf20Sopenharmony_ci
1708c2ecf20Sopenharmony_ci	p->otg_cap = DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE;
1718c2ecf20Sopenharmony_ci	p->speed = DWC2_SPEED_PARAM_FULL;
1728c2ecf20Sopenharmony_ci	p->host_rx_fifo_size = 128;
1738c2ecf20Sopenharmony_ci	p->host_nperio_tx_fifo_size = 96;
1748c2ecf20Sopenharmony_ci	p->host_perio_tx_fifo_size = 96;
1758c2ecf20Sopenharmony_ci	p->max_packet_count = 256;
1768c2ecf20Sopenharmony_ci	p->phy_type = DWC2_PHY_TYPE_PARAM_FS;
1778c2ecf20Sopenharmony_ci	p->i2c_enable = false;
1788c2ecf20Sopenharmony_ci	p->activate_stm_fs_transceiver = true;
1798c2ecf20Sopenharmony_ci	p->activate_stm_id_vb_detection = true;
1808c2ecf20Sopenharmony_ci	p->power_down = DWC2_POWER_DOWN_PARAM_NONE;
1818c2ecf20Sopenharmony_ci}
1828c2ecf20Sopenharmony_ci
1838c2ecf20Sopenharmony_cistatic void dwc2_set_stm32mp15_hsotg_params(struct dwc2_hsotg *hsotg)
1848c2ecf20Sopenharmony_ci{
1858c2ecf20Sopenharmony_ci	struct dwc2_core_params *p = &hsotg->params;
1868c2ecf20Sopenharmony_ci
1878c2ecf20Sopenharmony_ci	p->otg_cap = DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE;
1888c2ecf20Sopenharmony_ci	p->activate_stm_id_vb_detection = !device_property_read_bool(hsotg->dev, "usb-role-switch");
1898c2ecf20Sopenharmony_ci	p->host_rx_fifo_size = 440;
1908c2ecf20Sopenharmony_ci	p->host_nperio_tx_fifo_size = 256;
1918c2ecf20Sopenharmony_ci	p->host_perio_tx_fifo_size = 256;
1928c2ecf20Sopenharmony_ci	p->power_down = DWC2_POWER_DOWN_PARAM_NONE;
1938c2ecf20Sopenharmony_ci}
1948c2ecf20Sopenharmony_ci
1958c2ecf20Sopenharmony_ciconst struct of_device_id dwc2_of_match_table[] = {
1968c2ecf20Sopenharmony_ci	{ .compatible = "brcm,bcm2835-usb", .data = dwc2_set_bcm_params },
1978c2ecf20Sopenharmony_ci	{ .compatible = "hisilicon,hi6220-usb", .data = dwc2_set_his_params  },
1988c2ecf20Sopenharmony_ci	{ .compatible = "rockchip,rk3066-usb", .data = dwc2_set_rk_params },
1998c2ecf20Sopenharmony_ci	{ .compatible = "lantiq,arx100-usb", .data = dwc2_set_ltq_params },
2008c2ecf20Sopenharmony_ci	{ .compatible = "lantiq,xrx200-usb", .data = dwc2_set_ltq_params },
2018c2ecf20Sopenharmony_ci	{ .compatible = "snps,dwc2" },
2028c2ecf20Sopenharmony_ci	{ .compatible = "samsung,s3c6400-hsotg",
2038c2ecf20Sopenharmony_ci	  .data = dwc2_set_s3c6400_params },
2048c2ecf20Sopenharmony_ci	{ .compatible = "amlogic,meson8-usb",
2058c2ecf20Sopenharmony_ci	  .data = dwc2_set_amlogic_params },
2068c2ecf20Sopenharmony_ci	{ .compatible = "amlogic,meson8b-usb",
2078c2ecf20Sopenharmony_ci	  .data = dwc2_set_amlogic_params },
2088c2ecf20Sopenharmony_ci	{ .compatible = "amlogic,meson-gxbb-usb",
2098c2ecf20Sopenharmony_ci	  .data = dwc2_set_amlogic_params },
2108c2ecf20Sopenharmony_ci	{ .compatible = "amlogic,meson-g12a-usb",
2118c2ecf20Sopenharmony_ci	  .data = dwc2_set_amlogic_g12a_params },
2128c2ecf20Sopenharmony_ci	{ .compatible = "amcc,dwc-otg", .data = dwc2_set_amcc_params },
2138c2ecf20Sopenharmony_ci	{ .compatible = "apm,apm82181-dwc-otg", .data = dwc2_set_amcc_params },
2148c2ecf20Sopenharmony_ci	{ .compatible = "st,stm32f4x9-fsotg",
2158c2ecf20Sopenharmony_ci	  .data = dwc2_set_stm32f4x9_fsotg_params },
2168c2ecf20Sopenharmony_ci	{ .compatible = "st,stm32f4x9-hsotg" },
2178c2ecf20Sopenharmony_ci	{ .compatible = "st,stm32f7-hsotg",
2188c2ecf20Sopenharmony_ci	  .data = dwc2_set_stm32f7_hsotg_params },
2198c2ecf20Sopenharmony_ci	{ .compatible = "st,stm32mp15-fsotg",
2208c2ecf20Sopenharmony_ci	  .data = dwc2_set_stm32mp15_fsotg_params },
2218c2ecf20Sopenharmony_ci	{ .compatible = "st,stm32mp15-hsotg",
2228c2ecf20Sopenharmony_ci	  .data = dwc2_set_stm32mp15_hsotg_params },
2238c2ecf20Sopenharmony_ci	{},
2248c2ecf20Sopenharmony_ci};
2258c2ecf20Sopenharmony_ciMODULE_DEVICE_TABLE(of, dwc2_of_match_table);
2268c2ecf20Sopenharmony_ci
2278c2ecf20Sopenharmony_cistatic void dwc2_set_param_otg_cap(struct dwc2_hsotg *hsotg)
2288c2ecf20Sopenharmony_ci{
2298c2ecf20Sopenharmony_ci	u8 val;
2308c2ecf20Sopenharmony_ci
2318c2ecf20Sopenharmony_ci	switch (hsotg->hw_params.op_mode) {
2328c2ecf20Sopenharmony_ci	case GHWCFG2_OP_MODE_HNP_SRP_CAPABLE:
2338c2ecf20Sopenharmony_ci		val = DWC2_CAP_PARAM_HNP_SRP_CAPABLE;
2348c2ecf20Sopenharmony_ci		break;
2358c2ecf20Sopenharmony_ci	case GHWCFG2_OP_MODE_SRP_ONLY_CAPABLE:
2368c2ecf20Sopenharmony_ci	case GHWCFG2_OP_MODE_SRP_CAPABLE_DEVICE:
2378c2ecf20Sopenharmony_ci	case GHWCFG2_OP_MODE_SRP_CAPABLE_HOST:
2388c2ecf20Sopenharmony_ci		val = DWC2_CAP_PARAM_SRP_ONLY_CAPABLE;
2398c2ecf20Sopenharmony_ci		break;
2408c2ecf20Sopenharmony_ci	default:
2418c2ecf20Sopenharmony_ci		val = DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE;
2428c2ecf20Sopenharmony_ci		break;
2438c2ecf20Sopenharmony_ci	}
2448c2ecf20Sopenharmony_ci
2458c2ecf20Sopenharmony_ci	hsotg->params.otg_cap = val;
2468c2ecf20Sopenharmony_ci}
2478c2ecf20Sopenharmony_ci
2488c2ecf20Sopenharmony_cistatic void dwc2_set_param_phy_type(struct dwc2_hsotg *hsotg)
2498c2ecf20Sopenharmony_ci{
2508c2ecf20Sopenharmony_ci	int val;
2518c2ecf20Sopenharmony_ci	u32 hs_phy_type = hsotg->hw_params.hs_phy_type;
2528c2ecf20Sopenharmony_ci
2538c2ecf20Sopenharmony_ci	val = DWC2_PHY_TYPE_PARAM_FS;
2548c2ecf20Sopenharmony_ci	if (hs_phy_type != GHWCFG2_HS_PHY_TYPE_NOT_SUPPORTED) {
2558c2ecf20Sopenharmony_ci		if (hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI ||
2568c2ecf20Sopenharmony_ci		    hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI_ULPI)
2578c2ecf20Sopenharmony_ci			val = DWC2_PHY_TYPE_PARAM_UTMI;
2588c2ecf20Sopenharmony_ci		else
2598c2ecf20Sopenharmony_ci			val = DWC2_PHY_TYPE_PARAM_ULPI;
2608c2ecf20Sopenharmony_ci	}
2618c2ecf20Sopenharmony_ci
2628c2ecf20Sopenharmony_ci	if (dwc2_is_fs_iot(hsotg))
2638c2ecf20Sopenharmony_ci		hsotg->params.phy_type = DWC2_PHY_TYPE_PARAM_FS;
2648c2ecf20Sopenharmony_ci
2658c2ecf20Sopenharmony_ci	hsotg->params.phy_type = val;
2668c2ecf20Sopenharmony_ci}
2678c2ecf20Sopenharmony_ci
2688c2ecf20Sopenharmony_cistatic void dwc2_set_param_speed(struct dwc2_hsotg *hsotg)
2698c2ecf20Sopenharmony_ci{
2708c2ecf20Sopenharmony_ci	int val;
2718c2ecf20Sopenharmony_ci
2728c2ecf20Sopenharmony_ci	val = hsotg->params.phy_type == DWC2_PHY_TYPE_PARAM_FS ?
2738c2ecf20Sopenharmony_ci		DWC2_SPEED_PARAM_FULL : DWC2_SPEED_PARAM_HIGH;
2748c2ecf20Sopenharmony_ci
2758c2ecf20Sopenharmony_ci	if (dwc2_is_fs_iot(hsotg))
2768c2ecf20Sopenharmony_ci		val = DWC2_SPEED_PARAM_FULL;
2778c2ecf20Sopenharmony_ci
2788c2ecf20Sopenharmony_ci	if (dwc2_is_hs_iot(hsotg))
2798c2ecf20Sopenharmony_ci		val = DWC2_SPEED_PARAM_HIGH;
2808c2ecf20Sopenharmony_ci
2818c2ecf20Sopenharmony_ci	hsotg->params.speed = val;
2828c2ecf20Sopenharmony_ci}
2838c2ecf20Sopenharmony_ci
2848c2ecf20Sopenharmony_cistatic void dwc2_set_param_phy_utmi_width(struct dwc2_hsotg *hsotg)
2858c2ecf20Sopenharmony_ci{
2868c2ecf20Sopenharmony_ci	int val;
2878c2ecf20Sopenharmony_ci
2888c2ecf20Sopenharmony_ci	val = (hsotg->hw_params.utmi_phy_data_width ==
2898c2ecf20Sopenharmony_ci	       GHWCFG4_UTMI_PHY_DATA_WIDTH_8) ? 8 : 16;
2908c2ecf20Sopenharmony_ci
2918c2ecf20Sopenharmony_ci	if (hsotg->phy) {
2928c2ecf20Sopenharmony_ci		/*
2938c2ecf20Sopenharmony_ci		 * If using the generic PHY framework, check if the PHY bus
2948c2ecf20Sopenharmony_ci		 * width is 8-bit and set the phyif appropriately.
2958c2ecf20Sopenharmony_ci		 */
2968c2ecf20Sopenharmony_ci		if (phy_get_bus_width(hsotg->phy) == 8)
2978c2ecf20Sopenharmony_ci			val = 8;
2988c2ecf20Sopenharmony_ci	}
2998c2ecf20Sopenharmony_ci
3008c2ecf20Sopenharmony_ci	hsotg->params.phy_utmi_width = val;
3018c2ecf20Sopenharmony_ci}
3028c2ecf20Sopenharmony_ci
3038c2ecf20Sopenharmony_cistatic void dwc2_set_param_tx_fifo_sizes(struct dwc2_hsotg *hsotg)
3048c2ecf20Sopenharmony_ci{
3058c2ecf20Sopenharmony_ci	struct dwc2_core_params *p = &hsotg->params;
3068c2ecf20Sopenharmony_ci	int depth_average;
3078c2ecf20Sopenharmony_ci	int fifo_count;
3088c2ecf20Sopenharmony_ci	int i;
3098c2ecf20Sopenharmony_ci
3108c2ecf20Sopenharmony_ci	fifo_count = dwc2_hsotg_tx_fifo_count(hsotg);
3118c2ecf20Sopenharmony_ci
3128c2ecf20Sopenharmony_ci	memset(p->g_tx_fifo_size, 0, sizeof(p->g_tx_fifo_size));
3138c2ecf20Sopenharmony_ci	depth_average = dwc2_hsotg_tx_fifo_average_depth(hsotg);
3148c2ecf20Sopenharmony_ci	for (i = 1; i <= fifo_count; i++)
3158c2ecf20Sopenharmony_ci		p->g_tx_fifo_size[i] = depth_average;
3168c2ecf20Sopenharmony_ci}
3178c2ecf20Sopenharmony_ci
3188c2ecf20Sopenharmony_cistatic void dwc2_set_param_power_down(struct dwc2_hsotg *hsotg)
3198c2ecf20Sopenharmony_ci{
3208c2ecf20Sopenharmony_ci	int val;
3218c2ecf20Sopenharmony_ci
3228c2ecf20Sopenharmony_ci	if (hsotg->hw_params.hibernation)
3238c2ecf20Sopenharmony_ci		val = DWC2_POWER_DOWN_PARAM_HIBERNATION;
3248c2ecf20Sopenharmony_ci	else if (hsotg->hw_params.power_optimized)
3258c2ecf20Sopenharmony_ci		val = DWC2_POWER_DOWN_PARAM_PARTIAL;
3268c2ecf20Sopenharmony_ci	else
3278c2ecf20Sopenharmony_ci		val = DWC2_POWER_DOWN_PARAM_NONE;
3288c2ecf20Sopenharmony_ci
3298c2ecf20Sopenharmony_ci	hsotg->params.power_down = val;
3308c2ecf20Sopenharmony_ci}
3318c2ecf20Sopenharmony_ci
3328c2ecf20Sopenharmony_cistatic void dwc2_set_param_lpm(struct dwc2_hsotg *hsotg)
3338c2ecf20Sopenharmony_ci{
3348c2ecf20Sopenharmony_ci	struct dwc2_core_params *p = &hsotg->params;
3358c2ecf20Sopenharmony_ci
3368c2ecf20Sopenharmony_ci	p->lpm = hsotg->hw_params.lpm_mode;
3378c2ecf20Sopenharmony_ci	if (p->lpm) {
3388c2ecf20Sopenharmony_ci		p->lpm_clock_gating = true;
3398c2ecf20Sopenharmony_ci		p->besl = true;
3408c2ecf20Sopenharmony_ci		p->hird_threshold_en = true;
3418c2ecf20Sopenharmony_ci		p->hird_threshold = 4;
3428c2ecf20Sopenharmony_ci	} else {
3438c2ecf20Sopenharmony_ci		p->lpm_clock_gating = false;
3448c2ecf20Sopenharmony_ci		p->besl = false;
3458c2ecf20Sopenharmony_ci		p->hird_threshold_en = false;
3468c2ecf20Sopenharmony_ci	}
3478c2ecf20Sopenharmony_ci}
3488c2ecf20Sopenharmony_ci
3498c2ecf20Sopenharmony_ci/**
3508c2ecf20Sopenharmony_ci * dwc2_set_default_params() - Set all core parameters to their
3518c2ecf20Sopenharmony_ci * auto-detected default values.
3528c2ecf20Sopenharmony_ci *
3538c2ecf20Sopenharmony_ci * @hsotg: Programming view of the DWC_otg controller
3548c2ecf20Sopenharmony_ci *
3558c2ecf20Sopenharmony_ci */
3568c2ecf20Sopenharmony_cistatic void dwc2_set_default_params(struct dwc2_hsotg *hsotg)
3578c2ecf20Sopenharmony_ci{
3588c2ecf20Sopenharmony_ci	struct dwc2_hw_params *hw = &hsotg->hw_params;
3598c2ecf20Sopenharmony_ci	struct dwc2_core_params *p = &hsotg->params;
3608c2ecf20Sopenharmony_ci	bool dma_capable = !(hw->arch == GHWCFG2_SLAVE_ONLY_ARCH);
3618c2ecf20Sopenharmony_ci
3628c2ecf20Sopenharmony_ci	dwc2_set_param_otg_cap(hsotg);
3638c2ecf20Sopenharmony_ci	dwc2_set_param_phy_type(hsotg);
3648c2ecf20Sopenharmony_ci	dwc2_set_param_speed(hsotg);
3658c2ecf20Sopenharmony_ci	dwc2_set_param_phy_utmi_width(hsotg);
3668c2ecf20Sopenharmony_ci	dwc2_set_param_power_down(hsotg);
3678c2ecf20Sopenharmony_ci	dwc2_set_param_lpm(hsotg);
3688c2ecf20Sopenharmony_ci	p->phy_ulpi_ddr = false;
3698c2ecf20Sopenharmony_ci	p->phy_ulpi_ext_vbus = false;
3708c2ecf20Sopenharmony_ci
3718c2ecf20Sopenharmony_ci	p->enable_dynamic_fifo = hw->enable_dynamic_fifo;
3728c2ecf20Sopenharmony_ci	p->en_multiple_tx_fifo = hw->en_multiple_tx_fifo;
3738c2ecf20Sopenharmony_ci	p->i2c_enable = hw->i2c_enable;
3748c2ecf20Sopenharmony_ci	p->acg_enable = hw->acg_enable;
3758c2ecf20Sopenharmony_ci	p->ulpi_fs_ls = false;
3768c2ecf20Sopenharmony_ci	p->ts_dline = false;
3778c2ecf20Sopenharmony_ci	p->reload_ctl = (hw->snpsid >= DWC2_CORE_REV_2_92a);
3788c2ecf20Sopenharmony_ci	p->uframe_sched = true;
3798c2ecf20Sopenharmony_ci	p->external_id_pin_ctl = false;
3808c2ecf20Sopenharmony_ci	p->ipg_isoc_en = false;
3818c2ecf20Sopenharmony_ci	p->service_interval = false;
3828c2ecf20Sopenharmony_ci	p->max_packet_count = hw->max_packet_count;
3838c2ecf20Sopenharmony_ci	p->max_transfer_size = hw->max_transfer_size;
3848c2ecf20Sopenharmony_ci	p->ahbcfg = GAHBCFG_HBSTLEN_INCR << GAHBCFG_HBSTLEN_SHIFT;
3858c2ecf20Sopenharmony_ci	p->ref_clk_per = 33333;
3868c2ecf20Sopenharmony_ci	p->sof_cnt_wkup_alert = 100;
3878c2ecf20Sopenharmony_ci
3888c2ecf20Sopenharmony_ci	if ((hsotg->dr_mode == USB_DR_MODE_HOST) ||
3898c2ecf20Sopenharmony_ci	    (hsotg->dr_mode == USB_DR_MODE_OTG)) {
3908c2ecf20Sopenharmony_ci		p->host_dma = dma_capable;
3918c2ecf20Sopenharmony_ci		p->dma_desc_enable = false;
3928c2ecf20Sopenharmony_ci		p->dma_desc_fs_enable = false;
3938c2ecf20Sopenharmony_ci		p->host_support_fs_ls_low_power = false;
3948c2ecf20Sopenharmony_ci		p->host_ls_low_power_phy_clk = false;
3958c2ecf20Sopenharmony_ci		p->host_channels = hw->host_channels;
3968c2ecf20Sopenharmony_ci		p->host_rx_fifo_size = hw->rx_fifo_size;
3978c2ecf20Sopenharmony_ci		p->host_nperio_tx_fifo_size = hw->host_nperio_tx_fifo_size;
3988c2ecf20Sopenharmony_ci		p->host_perio_tx_fifo_size = hw->host_perio_tx_fifo_size;
3998c2ecf20Sopenharmony_ci	}
4008c2ecf20Sopenharmony_ci
4018c2ecf20Sopenharmony_ci	if ((hsotg->dr_mode == USB_DR_MODE_PERIPHERAL) ||
4028c2ecf20Sopenharmony_ci	    (hsotg->dr_mode == USB_DR_MODE_OTG)) {
4038c2ecf20Sopenharmony_ci		p->g_dma = dma_capable;
4048c2ecf20Sopenharmony_ci		p->g_dma_desc = hw->dma_desc_enable;
4058c2ecf20Sopenharmony_ci
4068c2ecf20Sopenharmony_ci		/*
4078c2ecf20Sopenharmony_ci		 * The values for g_rx_fifo_size (2048) and
4088c2ecf20Sopenharmony_ci		 * g_np_tx_fifo_size (1024) come from the legacy s3c
4098c2ecf20Sopenharmony_ci		 * gadget driver. These defaults have been hard-coded
4108c2ecf20Sopenharmony_ci		 * for some time so many platforms depend on these
4118c2ecf20Sopenharmony_ci		 * values. Leave them as defaults for now and only
4128c2ecf20Sopenharmony_ci		 * auto-detect if the hardware does not support the
4138c2ecf20Sopenharmony_ci		 * default.
4148c2ecf20Sopenharmony_ci		 */
4158c2ecf20Sopenharmony_ci		p->g_rx_fifo_size = 2048;
4168c2ecf20Sopenharmony_ci		p->g_np_tx_fifo_size = 1024;
4178c2ecf20Sopenharmony_ci		dwc2_set_param_tx_fifo_sizes(hsotg);
4188c2ecf20Sopenharmony_ci	}
4198c2ecf20Sopenharmony_ci}
4208c2ecf20Sopenharmony_ci
4218c2ecf20Sopenharmony_ci/**
4228c2ecf20Sopenharmony_ci * dwc2_get_device_properties() - Read in device properties.
4238c2ecf20Sopenharmony_ci *
4248c2ecf20Sopenharmony_ci * @hsotg: Programming view of the DWC_otg controller
4258c2ecf20Sopenharmony_ci *
4268c2ecf20Sopenharmony_ci * Read in the device properties and adjust core parameters if needed.
4278c2ecf20Sopenharmony_ci */
4288c2ecf20Sopenharmony_cistatic void dwc2_get_device_properties(struct dwc2_hsotg *hsotg)
4298c2ecf20Sopenharmony_ci{
4308c2ecf20Sopenharmony_ci	struct dwc2_core_params *p = &hsotg->params;
4318c2ecf20Sopenharmony_ci	int num;
4328c2ecf20Sopenharmony_ci
4338c2ecf20Sopenharmony_ci	if ((hsotg->dr_mode == USB_DR_MODE_PERIPHERAL) ||
4348c2ecf20Sopenharmony_ci	    (hsotg->dr_mode == USB_DR_MODE_OTG)) {
4358c2ecf20Sopenharmony_ci		device_property_read_u32(hsotg->dev, "g-rx-fifo-size",
4368c2ecf20Sopenharmony_ci					 &p->g_rx_fifo_size);
4378c2ecf20Sopenharmony_ci
4388c2ecf20Sopenharmony_ci		device_property_read_u32(hsotg->dev, "g-np-tx-fifo-size",
4398c2ecf20Sopenharmony_ci					 &p->g_np_tx_fifo_size);
4408c2ecf20Sopenharmony_ci
4418c2ecf20Sopenharmony_ci		num = device_property_count_u32(hsotg->dev, "g-tx-fifo-size");
4428c2ecf20Sopenharmony_ci		if (num > 0) {
4438c2ecf20Sopenharmony_ci			num = min(num, 15);
4448c2ecf20Sopenharmony_ci			memset(p->g_tx_fifo_size, 0,
4458c2ecf20Sopenharmony_ci			       sizeof(p->g_tx_fifo_size));
4468c2ecf20Sopenharmony_ci			device_property_read_u32_array(hsotg->dev,
4478c2ecf20Sopenharmony_ci						       "g-tx-fifo-size",
4488c2ecf20Sopenharmony_ci						       &p->g_tx_fifo_size[1],
4498c2ecf20Sopenharmony_ci						       num);
4508c2ecf20Sopenharmony_ci		}
4518c2ecf20Sopenharmony_ci	}
4528c2ecf20Sopenharmony_ci
4538c2ecf20Sopenharmony_ci	if (of_find_property(hsotg->dev->of_node, "disable-over-current", NULL))
4548c2ecf20Sopenharmony_ci		p->oc_disable = true;
4558c2ecf20Sopenharmony_ci}
4568c2ecf20Sopenharmony_ci
4578c2ecf20Sopenharmony_cistatic void dwc2_check_param_otg_cap(struct dwc2_hsotg *hsotg)
4588c2ecf20Sopenharmony_ci{
4598c2ecf20Sopenharmony_ci	int valid = 1;
4608c2ecf20Sopenharmony_ci
4618c2ecf20Sopenharmony_ci	switch (hsotg->params.otg_cap) {
4628c2ecf20Sopenharmony_ci	case DWC2_CAP_PARAM_HNP_SRP_CAPABLE:
4638c2ecf20Sopenharmony_ci		if (hsotg->hw_params.op_mode != GHWCFG2_OP_MODE_HNP_SRP_CAPABLE)
4648c2ecf20Sopenharmony_ci			valid = 0;
4658c2ecf20Sopenharmony_ci		break;
4668c2ecf20Sopenharmony_ci	case DWC2_CAP_PARAM_SRP_ONLY_CAPABLE:
4678c2ecf20Sopenharmony_ci		switch (hsotg->hw_params.op_mode) {
4688c2ecf20Sopenharmony_ci		case GHWCFG2_OP_MODE_HNP_SRP_CAPABLE:
4698c2ecf20Sopenharmony_ci		case GHWCFG2_OP_MODE_SRP_ONLY_CAPABLE:
4708c2ecf20Sopenharmony_ci		case GHWCFG2_OP_MODE_SRP_CAPABLE_DEVICE:
4718c2ecf20Sopenharmony_ci		case GHWCFG2_OP_MODE_SRP_CAPABLE_HOST:
4728c2ecf20Sopenharmony_ci			break;
4738c2ecf20Sopenharmony_ci		default:
4748c2ecf20Sopenharmony_ci			valid = 0;
4758c2ecf20Sopenharmony_ci			break;
4768c2ecf20Sopenharmony_ci		}
4778c2ecf20Sopenharmony_ci		break;
4788c2ecf20Sopenharmony_ci	case DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE:
4798c2ecf20Sopenharmony_ci		/* always valid */
4808c2ecf20Sopenharmony_ci		break;
4818c2ecf20Sopenharmony_ci	default:
4828c2ecf20Sopenharmony_ci		valid = 0;
4838c2ecf20Sopenharmony_ci		break;
4848c2ecf20Sopenharmony_ci	}
4858c2ecf20Sopenharmony_ci
4868c2ecf20Sopenharmony_ci	if (!valid)
4878c2ecf20Sopenharmony_ci		dwc2_set_param_otg_cap(hsotg);
4888c2ecf20Sopenharmony_ci}
4898c2ecf20Sopenharmony_ci
4908c2ecf20Sopenharmony_cistatic void dwc2_check_param_phy_type(struct dwc2_hsotg *hsotg)
4918c2ecf20Sopenharmony_ci{
4928c2ecf20Sopenharmony_ci	int valid = 0;
4938c2ecf20Sopenharmony_ci	u32 hs_phy_type;
4948c2ecf20Sopenharmony_ci	u32 fs_phy_type;
4958c2ecf20Sopenharmony_ci
4968c2ecf20Sopenharmony_ci	hs_phy_type = hsotg->hw_params.hs_phy_type;
4978c2ecf20Sopenharmony_ci	fs_phy_type = hsotg->hw_params.fs_phy_type;
4988c2ecf20Sopenharmony_ci
4998c2ecf20Sopenharmony_ci	switch (hsotg->params.phy_type) {
5008c2ecf20Sopenharmony_ci	case DWC2_PHY_TYPE_PARAM_FS:
5018c2ecf20Sopenharmony_ci		if (fs_phy_type == GHWCFG2_FS_PHY_TYPE_DEDICATED)
5028c2ecf20Sopenharmony_ci			valid = 1;
5038c2ecf20Sopenharmony_ci		break;
5048c2ecf20Sopenharmony_ci	case DWC2_PHY_TYPE_PARAM_UTMI:
5058c2ecf20Sopenharmony_ci		if ((hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI) ||
5068c2ecf20Sopenharmony_ci		    (hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI_ULPI))
5078c2ecf20Sopenharmony_ci			valid = 1;
5088c2ecf20Sopenharmony_ci		break;
5098c2ecf20Sopenharmony_ci	case DWC2_PHY_TYPE_PARAM_ULPI:
5108c2ecf20Sopenharmony_ci		if ((hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI) ||
5118c2ecf20Sopenharmony_ci		    (hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI_ULPI))
5128c2ecf20Sopenharmony_ci			valid = 1;
5138c2ecf20Sopenharmony_ci		break;
5148c2ecf20Sopenharmony_ci	default:
5158c2ecf20Sopenharmony_ci		break;
5168c2ecf20Sopenharmony_ci	}
5178c2ecf20Sopenharmony_ci
5188c2ecf20Sopenharmony_ci	if (!valid)
5198c2ecf20Sopenharmony_ci		dwc2_set_param_phy_type(hsotg);
5208c2ecf20Sopenharmony_ci}
5218c2ecf20Sopenharmony_ci
5228c2ecf20Sopenharmony_cistatic void dwc2_check_param_speed(struct dwc2_hsotg *hsotg)
5238c2ecf20Sopenharmony_ci{
5248c2ecf20Sopenharmony_ci	int valid = 1;
5258c2ecf20Sopenharmony_ci	int phy_type = hsotg->params.phy_type;
5268c2ecf20Sopenharmony_ci	int speed = hsotg->params.speed;
5278c2ecf20Sopenharmony_ci
5288c2ecf20Sopenharmony_ci	switch (speed) {
5298c2ecf20Sopenharmony_ci	case DWC2_SPEED_PARAM_HIGH:
5308c2ecf20Sopenharmony_ci		if ((hsotg->params.speed == DWC2_SPEED_PARAM_HIGH) &&
5318c2ecf20Sopenharmony_ci		    (phy_type == DWC2_PHY_TYPE_PARAM_FS))
5328c2ecf20Sopenharmony_ci			valid = 0;
5338c2ecf20Sopenharmony_ci		break;
5348c2ecf20Sopenharmony_ci	case DWC2_SPEED_PARAM_FULL:
5358c2ecf20Sopenharmony_ci	case DWC2_SPEED_PARAM_LOW:
5368c2ecf20Sopenharmony_ci		break;
5378c2ecf20Sopenharmony_ci	default:
5388c2ecf20Sopenharmony_ci		valid = 0;
5398c2ecf20Sopenharmony_ci		break;
5408c2ecf20Sopenharmony_ci	}
5418c2ecf20Sopenharmony_ci
5428c2ecf20Sopenharmony_ci	if (!valid)
5438c2ecf20Sopenharmony_ci		dwc2_set_param_speed(hsotg);
5448c2ecf20Sopenharmony_ci}
5458c2ecf20Sopenharmony_ci
5468c2ecf20Sopenharmony_cistatic void dwc2_check_param_phy_utmi_width(struct dwc2_hsotg *hsotg)
5478c2ecf20Sopenharmony_ci{
5488c2ecf20Sopenharmony_ci	int valid = 0;
5498c2ecf20Sopenharmony_ci	int param = hsotg->params.phy_utmi_width;
5508c2ecf20Sopenharmony_ci	int width = hsotg->hw_params.utmi_phy_data_width;
5518c2ecf20Sopenharmony_ci
5528c2ecf20Sopenharmony_ci	switch (width) {
5538c2ecf20Sopenharmony_ci	case GHWCFG4_UTMI_PHY_DATA_WIDTH_8:
5548c2ecf20Sopenharmony_ci		valid = (param == 8);
5558c2ecf20Sopenharmony_ci		break;
5568c2ecf20Sopenharmony_ci	case GHWCFG4_UTMI_PHY_DATA_WIDTH_16:
5578c2ecf20Sopenharmony_ci		valid = (param == 16);
5588c2ecf20Sopenharmony_ci		break;
5598c2ecf20Sopenharmony_ci	case GHWCFG4_UTMI_PHY_DATA_WIDTH_8_OR_16:
5608c2ecf20Sopenharmony_ci		valid = (param == 8 || param == 16);
5618c2ecf20Sopenharmony_ci		break;
5628c2ecf20Sopenharmony_ci	}
5638c2ecf20Sopenharmony_ci
5648c2ecf20Sopenharmony_ci	if (!valid)
5658c2ecf20Sopenharmony_ci		dwc2_set_param_phy_utmi_width(hsotg);
5668c2ecf20Sopenharmony_ci}
5678c2ecf20Sopenharmony_ci
5688c2ecf20Sopenharmony_cistatic void dwc2_check_param_power_down(struct dwc2_hsotg *hsotg)
5698c2ecf20Sopenharmony_ci{
5708c2ecf20Sopenharmony_ci	int param = hsotg->params.power_down;
5718c2ecf20Sopenharmony_ci
5728c2ecf20Sopenharmony_ci	switch (param) {
5738c2ecf20Sopenharmony_ci	case DWC2_POWER_DOWN_PARAM_NONE:
5748c2ecf20Sopenharmony_ci		break;
5758c2ecf20Sopenharmony_ci	case DWC2_POWER_DOWN_PARAM_PARTIAL:
5768c2ecf20Sopenharmony_ci		if (hsotg->hw_params.power_optimized)
5778c2ecf20Sopenharmony_ci			break;
5788c2ecf20Sopenharmony_ci		dev_dbg(hsotg->dev,
5798c2ecf20Sopenharmony_ci			"Partial power down isn't supported by HW\n");
5808c2ecf20Sopenharmony_ci		param = DWC2_POWER_DOWN_PARAM_NONE;
5818c2ecf20Sopenharmony_ci		break;
5828c2ecf20Sopenharmony_ci	case DWC2_POWER_DOWN_PARAM_HIBERNATION:
5838c2ecf20Sopenharmony_ci		if (hsotg->hw_params.hibernation)
5848c2ecf20Sopenharmony_ci			break;
5858c2ecf20Sopenharmony_ci		dev_dbg(hsotg->dev,
5868c2ecf20Sopenharmony_ci			"Hibernation isn't supported by HW\n");
5878c2ecf20Sopenharmony_ci		param = DWC2_POWER_DOWN_PARAM_NONE;
5888c2ecf20Sopenharmony_ci		break;
5898c2ecf20Sopenharmony_ci	default:
5908c2ecf20Sopenharmony_ci		dev_err(hsotg->dev,
5918c2ecf20Sopenharmony_ci			"%s: Invalid parameter power_down=%d\n",
5928c2ecf20Sopenharmony_ci			__func__, param);
5938c2ecf20Sopenharmony_ci		param = DWC2_POWER_DOWN_PARAM_NONE;
5948c2ecf20Sopenharmony_ci		break;
5958c2ecf20Sopenharmony_ci	}
5968c2ecf20Sopenharmony_ci
5978c2ecf20Sopenharmony_ci	hsotg->params.power_down = param;
5988c2ecf20Sopenharmony_ci}
5998c2ecf20Sopenharmony_ci
6008c2ecf20Sopenharmony_cistatic void dwc2_check_param_tx_fifo_sizes(struct dwc2_hsotg *hsotg)
6018c2ecf20Sopenharmony_ci{
6028c2ecf20Sopenharmony_ci	int fifo_count;
6038c2ecf20Sopenharmony_ci	int fifo;
6048c2ecf20Sopenharmony_ci	int min;
6058c2ecf20Sopenharmony_ci	u32 total = 0;
6068c2ecf20Sopenharmony_ci	u32 dptxfszn;
6078c2ecf20Sopenharmony_ci
6088c2ecf20Sopenharmony_ci	fifo_count = dwc2_hsotg_tx_fifo_count(hsotg);
6098c2ecf20Sopenharmony_ci	min = hsotg->hw_params.en_multiple_tx_fifo ? 16 : 4;
6108c2ecf20Sopenharmony_ci
6118c2ecf20Sopenharmony_ci	for (fifo = 1; fifo <= fifo_count; fifo++)
6128c2ecf20Sopenharmony_ci		total += hsotg->params.g_tx_fifo_size[fifo];
6138c2ecf20Sopenharmony_ci
6148c2ecf20Sopenharmony_ci	if (total > dwc2_hsotg_tx_fifo_total_depth(hsotg) || !total) {
6158c2ecf20Sopenharmony_ci		dev_warn(hsotg->dev, "%s: Invalid parameter g-tx-fifo-size, setting to default average\n",
6168c2ecf20Sopenharmony_ci			 __func__);
6178c2ecf20Sopenharmony_ci		dwc2_set_param_tx_fifo_sizes(hsotg);
6188c2ecf20Sopenharmony_ci	}
6198c2ecf20Sopenharmony_ci
6208c2ecf20Sopenharmony_ci	for (fifo = 1; fifo <= fifo_count; fifo++) {
6218c2ecf20Sopenharmony_ci		dptxfszn = hsotg->hw_params.g_tx_fifo_size[fifo];
6228c2ecf20Sopenharmony_ci
6238c2ecf20Sopenharmony_ci		if (hsotg->params.g_tx_fifo_size[fifo] < min ||
6248c2ecf20Sopenharmony_ci		    hsotg->params.g_tx_fifo_size[fifo] >  dptxfszn) {
6258c2ecf20Sopenharmony_ci			dev_warn(hsotg->dev, "%s: Invalid parameter g_tx_fifo_size[%d]=%d\n",
6268c2ecf20Sopenharmony_ci				 __func__, fifo,
6278c2ecf20Sopenharmony_ci				 hsotg->params.g_tx_fifo_size[fifo]);
6288c2ecf20Sopenharmony_ci			hsotg->params.g_tx_fifo_size[fifo] = dptxfszn;
6298c2ecf20Sopenharmony_ci		}
6308c2ecf20Sopenharmony_ci	}
6318c2ecf20Sopenharmony_ci}
6328c2ecf20Sopenharmony_ci
6338c2ecf20Sopenharmony_ci#define CHECK_RANGE(_param, _min, _max, _def) do {			\
6348c2ecf20Sopenharmony_ci		if ((int)(hsotg->params._param) < (_min) ||		\
6358c2ecf20Sopenharmony_ci		    (hsotg->params._param) > (_max)) {			\
6368c2ecf20Sopenharmony_ci			dev_warn(hsotg->dev, "%s: Invalid parameter %s=%d\n", \
6378c2ecf20Sopenharmony_ci				 __func__, #_param, hsotg->params._param); \
6388c2ecf20Sopenharmony_ci			hsotg->params._param = (_def);			\
6398c2ecf20Sopenharmony_ci		}							\
6408c2ecf20Sopenharmony_ci	} while (0)
6418c2ecf20Sopenharmony_ci
6428c2ecf20Sopenharmony_ci#define CHECK_BOOL(_param, _check) do {					\
6438c2ecf20Sopenharmony_ci		if (hsotg->params._param && !(_check)) {		\
6448c2ecf20Sopenharmony_ci			dev_warn(hsotg->dev, "%s: Invalid parameter %s=%d\n", \
6458c2ecf20Sopenharmony_ci				 __func__, #_param, hsotg->params._param); \
6468c2ecf20Sopenharmony_ci			hsotg->params._param = false;			\
6478c2ecf20Sopenharmony_ci		}							\
6488c2ecf20Sopenharmony_ci	} while (0)
6498c2ecf20Sopenharmony_ci
6508c2ecf20Sopenharmony_cistatic void dwc2_check_params(struct dwc2_hsotg *hsotg)
6518c2ecf20Sopenharmony_ci{
6528c2ecf20Sopenharmony_ci	struct dwc2_hw_params *hw = &hsotg->hw_params;
6538c2ecf20Sopenharmony_ci	struct dwc2_core_params *p = &hsotg->params;
6548c2ecf20Sopenharmony_ci	bool dma_capable = !(hw->arch == GHWCFG2_SLAVE_ONLY_ARCH);
6558c2ecf20Sopenharmony_ci
6568c2ecf20Sopenharmony_ci	dwc2_check_param_otg_cap(hsotg);
6578c2ecf20Sopenharmony_ci	dwc2_check_param_phy_type(hsotg);
6588c2ecf20Sopenharmony_ci	dwc2_check_param_speed(hsotg);
6598c2ecf20Sopenharmony_ci	dwc2_check_param_phy_utmi_width(hsotg);
6608c2ecf20Sopenharmony_ci	dwc2_check_param_power_down(hsotg);
6618c2ecf20Sopenharmony_ci	CHECK_BOOL(enable_dynamic_fifo, hw->enable_dynamic_fifo);
6628c2ecf20Sopenharmony_ci	CHECK_BOOL(en_multiple_tx_fifo, hw->en_multiple_tx_fifo);
6638c2ecf20Sopenharmony_ci	CHECK_BOOL(i2c_enable, hw->i2c_enable);
6648c2ecf20Sopenharmony_ci	CHECK_BOOL(ipg_isoc_en, hw->ipg_isoc_en);
6658c2ecf20Sopenharmony_ci	CHECK_BOOL(acg_enable, hw->acg_enable);
6668c2ecf20Sopenharmony_ci	CHECK_BOOL(reload_ctl, (hsotg->hw_params.snpsid > DWC2_CORE_REV_2_92a));
6678c2ecf20Sopenharmony_ci	CHECK_BOOL(lpm, (hsotg->hw_params.snpsid >= DWC2_CORE_REV_2_80a));
6688c2ecf20Sopenharmony_ci	CHECK_BOOL(lpm, hw->lpm_mode);
6698c2ecf20Sopenharmony_ci	CHECK_BOOL(lpm_clock_gating, hsotg->params.lpm);
6708c2ecf20Sopenharmony_ci	CHECK_BOOL(besl, hsotg->params.lpm);
6718c2ecf20Sopenharmony_ci	CHECK_BOOL(besl, (hsotg->hw_params.snpsid >= DWC2_CORE_REV_3_00a));
6728c2ecf20Sopenharmony_ci	CHECK_BOOL(hird_threshold_en, hsotg->params.lpm);
6738c2ecf20Sopenharmony_ci	CHECK_RANGE(hird_threshold, 0, hsotg->params.besl ? 12 : 7, 0);
6748c2ecf20Sopenharmony_ci	CHECK_BOOL(service_interval, hw->service_interval_mode);
6758c2ecf20Sopenharmony_ci	CHECK_RANGE(max_packet_count,
6768c2ecf20Sopenharmony_ci		    15, hw->max_packet_count,
6778c2ecf20Sopenharmony_ci		    hw->max_packet_count);
6788c2ecf20Sopenharmony_ci	CHECK_RANGE(max_transfer_size,
6798c2ecf20Sopenharmony_ci		    2047, hw->max_transfer_size,
6808c2ecf20Sopenharmony_ci		    hw->max_transfer_size);
6818c2ecf20Sopenharmony_ci
6828c2ecf20Sopenharmony_ci	if ((hsotg->dr_mode == USB_DR_MODE_HOST) ||
6838c2ecf20Sopenharmony_ci	    (hsotg->dr_mode == USB_DR_MODE_OTG)) {
6848c2ecf20Sopenharmony_ci		CHECK_BOOL(host_dma, dma_capable);
6858c2ecf20Sopenharmony_ci		CHECK_BOOL(dma_desc_enable, p->host_dma);
6868c2ecf20Sopenharmony_ci		CHECK_BOOL(dma_desc_fs_enable, p->dma_desc_enable);
6878c2ecf20Sopenharmony_ci		CHECK_BOOL(host_ls_low_power_phy_clk,
6888c2ecf20Sopenharmony_ci			   p->phy_type == DWC2_PHY_TYPE_PARAM_FS);
6898c2ecf20Sopenharmony_ci		CHECK_RANGE(host_channels,
6908c2ecf20Sopenharmony_ci			    1, hw->host_channels,
6918c2ecf20Sopenharmony_ci			    hw->host_channels);
6928c2ecf20Sopenharmony_ci		CHECK_RANGE(host_rx_fifo_size,
6938c2ecf20Sopenharmony_ci			    16, hw->rx_fifo_size,
6948c2ecf20Sopenharmony_ci			    hw->rx_fifo_size);
6958c2ecf20Sopenharmony_ci		CHECK_RANGE(host_nperio_tx_fifo_size,
6968c2ecf20Sopenharmony_ci			    16, hw->host_nperio_tx_fifo_size,
6978c2ecf20Sopenharmony_ci			    hw->host_nperio_tx_fifo_size);
6988c2ecf20Sopenharmony_ci		CHECK_RANGE(host_perio_tx_fifo_size,
6998c2ecf20Sopenharmony_ci			    16, hw->host_perio_tx_fifo_size,
7008c2ecf20Sopenharmony_ci			    hw->host_perio_tx_fifo_size);
7018c2ecf20Sopenharmony_ci	}
7028c2ecf20Sopenharmony_ci
7038c2ecf20Sopenharmony_ci	if ((hsotg->dr_mode == USB_DR_MODE_PERIPHERAL) ||
7048c2ecf20Sopenharmony_ci	    (hsotg->dr_mode == USB_DR_MODE_OTG)) {
7058c2ecf20Sopenharmony_ci		CHECK_BOOL(g_dma, dma_capable);
7068c2ecf20Sopenharmony_ci		CHECK_BOOL(g_dma_desc, (p->g_dma && hw->dma_desc_enable));
7078c2ecf20Sopenharmony_ci		CHECK_RANGE(g_rx_fifo_size,
7088c2ecf20Sopenharmony_ci			    16, hw->rx_fifo_size,
7098c2ecf20Sopenharmony_ci			    hw->rx_fifo_size);
7108c2ecf20Sopenharmony_ci		CHECK_RANGE(g_np_tx_fifo_size,
7118c2ecf20Sopenharmony_ci			    16, hw->dev_nperio_tx_fifo_size,
7128c2ecf20Sopenharmony_ci			    hw->dev_nperio_tx_fifo_size);
7138c2ecf20Sopenharmony_ci		dwc2_check_param_tx_fifo_sizes(hsotg);
7148c2ecf20Sopenharmony_ci	}
7158c2ecf20Sopenharmony_ci}
7168c2ecf20Sopenharmony_ci
7178c2ecf20Sopenharmony_ci/*
7188c2ecf20Sopenharmony_ci * Gets host hardware parameters. Forces host mode if not currently in
7198c2ecf20Sopenharmony_ci * host mode. Should be called immediately after a core soft reset in
7208c2ecf20Sopenharmony_ci * order to get the reset values.
7218c2ecf20Sopenharmony_ci */
7228c2ecf20Sopenharmony_cistatic void dwc2_get_host_hwparams(struct dwc2_hsotg *hsotg)
7238c2ecf20Sopenharmony_ci{
7248c2ecf20Sopenharmony_ci	struct dwc2_hw_params *hw = &hsotg->hw_params;
7258c2ecf20Sopenharmony_ci	u32 gnptxfsiz;
7268c2ecf20Sopenharmony_ci	u32 hptxfsiz;
7278c2ecf20Sopenharmony_ci
7288c2ecf20Sopenharmony_ci	if (hsotg->dr_mode == USB_DR_MODE_PERIPHERAL)
7298c2ecf20Sopenharmony_ci		return;
7308c2ecf20Sopenharmony_ci
7318c2ecf20Sopenharmony_ci	dwc2_force_mode(hsotg, true);
7328c2ecf20Sopenharmony_ci
7338c2ecf20Sopenharmony_ci	gnptxfsiz = dwc2_readl(hsotg, GNPTXFSIZ);
7348c2ecf20Sopenharmony_ci	hptxfsiz = dwc2_readl(hsotg, HPTXFSIZ);
7358c2ecf20Sopenharmony_ci
7368c2ecf20Sopenharmony_ci	hw->host_nperio_tx_fifo_size = (gnptxfsiz & FIFOSIZE_DEPTH_MASK) >>
7378c2ecf20Sopenharmony_ci				       FIFOSIZE_DEPTH_SHIFT;
7388c2ecf20Sopenharmony_ci	hw->host_perio_tx_fifo_size = (hptxfsiz & FIFOSIZE_DEPTH_MASK) >>
7398c2ecf20Sopenharmony_ci				      FIFOSIZE_DEPTH_SHIFT;
7408c2ecf20Sopenharmony_ci}
7418c2ecf20Sopenharmony_ci
7428c2ecf20Sopenharmony_ci/*
7438c2ecf20Sopenharmony_ci * Gets device hardware parameters. Forces device mode if not
7448c2ecf20Sopenharmony_ci * currently in device mode. Should be called immediately after a core
7458c2ecf20Sopenharmony_ci * soft reset in order to get the reset values.
7468c2ecf20Sopenharmony_ci */
7478c2ecf20Sopenharmony_cistatic void dwc2_get_dev_hwparams(struct dwc2_hsotg *hsotg)
7488c2ecf20Sopenharmony_ci{
7498c2ecf20Sopenharmony_ci	struct dwc2_hw_params *hw = &hsotg->hw_params;
7508c2ecf20Sopenharmony_ci	u32 gnptxfsiz;
7518c2ecf20Sopenharmony_ci	int fifo, fifo_count;
7528c2ecf20Sopenharmony_ci
7538c2ecf20Sopenharmony_ci	if (hsotg->dr_mode == USB_DR_MODE_HOST)
7548c2ecf20Sopenharmony_ci		return;
7558c2ecf20Sopenharmony_ci
7568c2ecf20Sopenharmony_ci	dwc2_force_mode(hsotg, false);
7578c2ecf20Sopenharmony_ci
7588c2ecf20Sopenharmony_ci	gnptxfsiz = dwc2_readl(hsotg, GNPTXFSIZ);
7598c2ecf20Sopenharmony_ci
7608c2ecf20Sopenharmony_ci	fifo_count = dwc2_hsotg_tx_fifo_count(hsotg);
7618c2ecf20Sopenharmony_ci
7628c2ecf20Sopenharmony_ci	for (fifo = 1; fifo <= fifo_count; fifo++) {
7638c2ecf20Sopenharmony_ci		hw->g_tx_fifo_size[fifo] =
7648c2ecf20Sopenharmony_ci			(dwc2_readl(hsotg, DPTXFSIZN(fifo)) &
7658c2ecf20Sopenharmony_ci			 FIFOSIZE_DEPTH_MASK) >> FIFOSIZE_DEPTH_SHIFT;
7668c2ecf20Sopenharmony_ci	}
7678c2ecf20Sopenharmony_ci
7688c2ecf20Sopenharmony_ci	hw->dev_nperio_tx_fifo_size = (gnptxfsiz & FIFOSIZE_DEPTH_MASK) >>
7698c2ecf20Sopenharmony_ci				       FIFOSIZE_DEPTH_SHIFT;
7708c2ecf20Sopenharmony_ci}
7718c2ecf20Sopenharmony_ci
7728c2ecf20Sopenharmony_ci/**
7738c2ecf20Sopenharmony_ci * During device initialization, read various hardware configuration
7748c2ecf20Sopenharmony_ci * registers and interpret the contents.
7758c2ecf20Sopenharmony_ci *
7768c2ecf20Sopenharmony_ci * @hsotg: Programming view of the DWC_otg controller
7778c2ecf20Sopenharmony_ci *
7788c2ecf20Sopenharmony_ci */
7798c2ecf20Sopenharmony_ciint dwc2_get_hwparams(struct dwc2_hsotg *hsotg)
7808c2ecf20Sopenharmony_ci{
7818c2ecf20Sopenharmony_ci	struct dwc2_hw_params *hw = &hsotg->hw_params;
7828c2ecf20Sopenharmony_ci	unsigned int width;
7838c2ecf20Sopenharmony_ci	u32 hwcfg1, hwcfg2, hwcfg3, hwcfg4;
7848c2ecf20Sopenharmony_ci	u32 grxfsiz;
7858c2ecf20Sopenharmony_ci
7868c2ecf20Sopenharmony_ci	hwcfg1 = dwc2_readl(hsotg, GHWCFG1);
7878c2ecf20Sopenharmony_ci	hwcfg2 = dwc2_readl(hsotg, GHWCFG2);
7888c2ecf20Sopenharmony_ci	hwcfg3 = dwc2_readl(hsotg, GHWCFG3);
7898c2ecf20Sopenharmony_ci	hwcfg4 = dwc2_readl(hsotg, GHWCFG4);
7908c2ecf20Sopenharmony_ci	grxfsiz = dwc2_readl(hsotg, GRXFSIZ);
7918c2ecf20Sopenharmony_ci
7928c2ecf20Sopenharmony_ci	/* hwcfg1 */
7938c2ecf20Sopenharmony_ci	hw->dev_ep_dirs = hwcfg1;
7948c2ecf20Sopenharmony_ci
7958c2ecf20Sopenharmony_ci	/* hwcfg2 */
7968c2ecf20Sopenharmony_ci	hw->op_mode = (hwcfg2 & GHWCFG2_OP_MODE_MASK) >>
7978c2ecf20Sopenharmony_ci		      GHWCFG2_OP_MODE_SHIFT;
7988c2ecf20Sopenharmony_ci	hw->arch = (hwcfg2 & GHWCFG2_ARCHITECTURE_MASK) >>
7998c2ecf20Sopenharmony_ci		   GHWCFG2_ARCHITECTURE_SHIFT;
8008c2ecf20Sopenharmony_ci	hw->enable_dynamic_fifo = !!(hwcfg2 & GHWCFG2_DYNAMIC_FIFO);
8018c2ecf20Sopenharmony_ci	hw->host_channels = 1 + ((hwcfg2 & GHWCFG2_NUM_HOST_CHAN_MASK) >>
8028c2ecf20Sopenharmony_ci				GHWCFG2_NUM_HOST_CHAN_SHIFT);
8038c2ecf20Sopenharmony_ci	hw->hs_phy_type = (hwcfg2 & GHWCFG2_HS_PHY_TYPE_MASK) >>
8048c2ecf20Sopenharmony_ci			  GHWCFG2_HS_PHY_TYPE_SHIFT;
8058c2ecf20Sopenharmony_ci	hw->fs_phy_type = (hwcfg2 & GHWCFG2_FS_PHY_TYPE_MASK) >>
8068c2ecf20Sopenharmony_ci			  GHWCFG2_FS_PHY_TYPE_SHIFT;
8078c2ecf20Sopenharmony_ci	hw->num_dev_ep = (hwcfg2 & GHWCFG2_NUM_DEV_EP_MASK) >>
8088c2ecf20Sopenharmony_ci			 GHWCFG2_NUM_DEV_EP_SHIFT;
8098c2ecf20Sopenharmony_ci	hw->nperio_tx_q_depth =
8108c2ecf20Sopenharmony_ci		(hwcfg2 & GHWCFG2_NONPERIO_TX_Q_DEPTH_MASK) >>
8118c2ecf20Sopenharmony_ci		GHWCFG2_NONPERIO_TX_Q_DEPTH_SHIFT << 1;
8128c2ecf20Sopenharmony_ci	hw->host_perio_tx_q_depth =
8138c2ecf20Sopenharmony_ci		(hwcfg2 & GHWCFG2_HOST_PERIO_TX_Q_DEPTH_MASK) >>
8148c2ecf20Sopenharmony_ci		GHWCFG2_HOST_PERIO_TX_Q_DEPTH_SHIFT << 1;
8158c2ecf20Sopenharmony_ci	hw->dev_token_q_depth =
8168c2ecf20Sopenharmony_ci		(hwcfg2 & GHWCFG2_DEV_TOKEN_Q_DEPTH_MASK) >>
8178c2ecf20Sopenharmony_ci		GHWCFG2_DEV_TOKEN_Q_DEPTH_SHIFT;
8188c2ecf20Sopenharmony_ci
8198c2ecf20Sopenharmony_ci	/* hwcfg3 */
8208c2ecf20Sopenharmony_ci	width = (hwcfg3 & GHWCFG3_XFER_SIZE_CNTR_WIDTH_MASK) >>
8218c2ecf20Sopenharmony_ci		GHWCFG3_XFER_SIZE_CNTR_WIDTH_SHIFT;
8228c2ecf20Sopenharmony_ci	hw->max_transfer_size = (1 << (width + 11)) - 1;
8238c2ecf20Sopenharmony_ci	width = (hwcfg3 & GHWCFG3_PACKET_SIZE_CNTR_WIDTH_MASK) >>
8248c2ecf20Sopenharmony_ci		GHWCFG3_PACKET_SIZE_CNTR_WIDTH_SHIFT;
8258c2ecf20Sopenharmony_ci	hw->max_packet_count = (1 << (width + 4)) - 1;
8268c2ecf20Sopenharmony_ci	hw->i2c_enable = !!(hwcfg3 & GHWCFG3_I2C);
8278c2ecf20Sopenharmony_ci	hw->total_fifo_size = (hwcfg3 & GHWCFG3_DFIFO_DEPTH_MASK) >>
8288c2ecf20Sopenharmony_ci			      GHWCFG3_DFIFO_DEPTH_SHIFT;
8298c2ecf20Sopenharmony_ci	hw->lpm_mode = !!(hwcfg3 & GHWCFG3_OTG_LPM_EN);
8308c2ecf20Sopenharmony_ci
8318c2ecf20Sopenharmony_ci	/* hwcfg4 */
8328c2ecf20Sopenharmony_ci	hw->en_multiple_tx_fifo = !!(hwcfg4 & GHWCFG4_DED_FIFO_EN);
8338c2ecf20Sopenharmony_ci	hw->num_dev_perio_in_ep = (hwcfg4 & GHWCFG4_NUM_DEV_PERIO_IN_EP_MASK) >>
8348c2ecf20Sopenharmony_ci				  GHWCFG4_NUM_DEV_PERIO_IN_EP_SHIFT;
8358c2ecf20Sopenharmony_ci	hw->num_dev_in_eps = (hwcfg4 & GHWCFG4_NUM_IN_EPS_MASK) >>
8368c2ecf20Sopenharmony_ci			     GHWCFG4_NUM_IN_EPS_SHIFT;
8378c2ecf20Sopenharmony_ci	hw->dma_desc_enable = !!(hwcfg4 & GHWCFG4_DESC_DMA);
8388c2ecf20Sopenharmony_ci	hw->power_optimized = !!(hwcfg4 & GHWCFG4_POWER_OPTIMIZ);
8398c2ecf20Sopenharmony_ci	hw->hibernation = !!(hwcfg4 & GHWCFG4_HIBER);
8408c2ecf20Sopenharmony_ci	hw->utmi_phy_data_width = (hwcfg4 & GHWCFG4_UTMI_PHY_DATA_WIDTH_MASK) >>
8418c2ecf20Sopenharmony_ci				  GHWCFG4_UTMI_PHY_DATA_WIDTH_SHIFT;
8428c2ecf20Sopenharmony_ci	hw->acg_enable = !!(hwcfg4 & GHWCFG4_ACG_SUPPORTED);
8438c2ecf20Sopenharmony_ci	hw->ipg_isoc_en = !!(hwcfg4 & GHWCFG4_IPG_ISOC_SUPPORTED);
8448c2ecf20Sopenharmony_ci	hw->service_interval_mode = !!(hwcfg4 &
8458c2ecf20Sopenharmony_ci				       GHWCFG4_SERVICE_INTERVAL_SUPPORTED);
8468c2ecf20Sopenharmony_ci
8478c2ecf20Sopenharmony_ci	/* fifo sizes */
8488c2ecf20Sopenharmony_ci	hw->rx_fifo_size = (grxfsiz & GRXFSIZ_DEPTH_MASK) >>
8498c2ecf20Sopenharmony_ci				GRXFSIZ_DEPTH_SHIFT;
8508c2ecf20Sopenharmony_ci	/*
8518c2ecf20Sopenharmony_ci	 * Host specific hardware parameters. Reading these parameters
8528c2ecf20Sopenharmony_ci	 * requires the controller to be in host mode. The mode will
8538c2ecf20Sopenharmony_ci	 * be forced, if necessary, to read these values.
8548c2ecf20Sopenharmony_ci	 */
8558c2ecf20Sopenharmony_ci	dwc2_get_host_hwparams(hsotg);
8568c2ecf20Sopenharmony_ci	dwc2_get_dev_hwparams(hsotg);
8578c2ecf20Sopenharmony_ci
8588c2ecf20Sopenharmony_ci	return 0;
8598c2ecf20Sopenharmony_ci}
8608c2ecf20Sopenharmony_ci
8618c2ecf20Sopenharmony_ciint dwc2_init_params(struct dwc2_hsotg *hsotg)
8628c2ecf20Sopenharmony_ci{
8638c2ecf20Sopenharmony_ci	const struct of_device_id *match;
8648c2ecf20Sopenharmony_ci	void (*set_params)(struct dwc2_hsotg *data);
8658c2ecf20Sopenharmony_ci
8668c2ecf20Sopenharmony_ci	dwc2_set_default_params(hsotg);
8678c2ecf20Sopenharmony_ci	dwc2_get_device_properties(hsotg);
8688c2ecf20Sopenharmony_ci
8698c2ecf20Sopenharmony_ci	match = of_match_device(dwc2_of_match_table, hsotg->dev);
8708c2ecf20Sopenharmony_ci	if (match && match->data) {
8718c2ecf20Sopenharmony_ci		set_params = match->data;
8728c2ecf20Sopenharmony_ci		set_params(hsotg);
8738c2ecf20Sopenharmony_ci	}
8748c2ecf20Sopenharmony_ci
8758c2ecf20Sopenharmony_ci	dwc2_check_params(hsotg);
8768c2ecf20Sopenharmony_ci
8778c2ecf20Sopenharmony_ci	return 0;
8788c2ecf20Sopenharmony_ci}
879