18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 28c2ecf20Sopenharmony_ci/* Copyright (c) 2010, Code Aurora Forum. All rights reserved. */ 38c2ecf20Sopenharmony_ci 48c2ecf20Sopenharmony_ci#include <linux/module.h> 58c2ecf20Sopenharmony_ci#include <linux/platform_device.h> 68c2ecf20Sopenharmony_ci#include <linux/pm_runtime.h> 78c2ecf20Sopenharmony_ci#include <linux/usb/chipidea.h> 88c2ecf20Sopenharmony_ci#include <linux/clk.h> 98c2ecf20Sopenharmony_ci#include <linux/reset.h> 108c2ecf20Sopenharmony_ci#include <linux/mfd/syscon.h> 118c2ecf20Sopenharmony_ci#include <linux/regmap.h> 128c2ecf20Sopenharmony_ci#include <linux/io.h> 138c2ecf20Sopenharmony_ci#include <linux/reset-controller.h> 148c2ecf20Sopenharmony_ci#include <linux/extcon.h> 158c2ecf20Sopenharmony_ci#include <linux/of.h> 168c2ecf20Sopenharmony_ci 178c2ecf20Sopenharmony_ci#include "ci.h" 188c2ecf20Sopenharmony_ci 198c2ecf20Sopenharmony_ci#define HS_PHY_AHB_MODE 0x0098 208c2ecf20Sopenharmony_ci 218c2ecf20Sopenharmony_ci#define HS_PHY_GENCONFIG 0x009c 228c2ecf20Sopenharmony_ci#define HS_PHY_TXFIFO_IDLE_FORCE_DIS BIT(4) 238c2ecf20Sopenharmony_ci 248c2ecf20Sopenharmony_ci#define HS_PHY_GENCONFIG_2 0x00a0 258c2ecf20Sopenharmony_ci#define HS_PHY_SESS_VLD_CTRL_EN BIT(7) 268c2ecf20Sopenharmony_ci#define HS_PHY_ULPI_TX_PKT_EN_CLR_FIX BIT(19) 278c2ecf20Sopenharmony_ci 288c2ecf20Sopenharmony_ci#define HSPHY_SESS_VLD_CTRL BIT(25) 298c2ecf20Sopenharmony_ci 308c2ecf20Sopenharmony_ci/* Vendor base starts at 0x200 beyond CI base */ 318c2ecf20Sopenharmony_ci#define HS_PHY_CTRL 0x0040 328c2ecf20Sopenharmony_ci#define HS_PHY_SEC_CTRL 0x0078 338c2ecf20Sopenharmony_ci#define HS_PHY_DIG_CLAMP_N BIT(16) 348c2ecf20Sopenharmony_ci#define HS_PHY_POR_ASSERT BIT(0) 358c2ecf20Sopenharmony_ci 368c2ecf20Sopenharmony_cistruct ci_hdrc_msm { 378c2ecf20Sopenharmony_ci struct platform_device *ci; 388c2ecf20Sopenharmony_ci struct clk *core_clk; 398c2ecf20Sopenharmony_ci struct clk *iface_clk; 408c2ecf20Sopenharmony_ci struct clk *fs_clk; 418c2ecf20Sopenharmony_ci struct ci_hdrc_platform_data pdata; 428c2ecf20Sopenharmony_ci struct reset_controller_dev rcdev; 438c2ecf20Sopenharmony_ci bool secondary_phy; 448c2ecf20Sopenharmony_ci bool hsic; 458c2ecf20Sopenharmony_ci void __iomem *base; 468c2ecf20Sopenharmony_ci}; 478c2ecf20Sopenharmony_ci 488c2ecf20Sopenharmony_cistatic int 498c2ecf20Sopenharmony_cici_hdrc_msm_por_reset(struct reset_controller_dev *r, unsigned long id) 508c2ecf20Sopenharmony_ci{ 518c2ecf20Sopenharmony_ci struct ci_hdrc_msm *ci_msm = container_of(r, struct ci_hdrc_msm, rcdev); 528c2ecf20Sopenharmony_ci void __iomem *addr = ci_msm->base; 538c2ecf20Sopenharmony_ci u32 val; 548c2ecf20Sopenharmony_ci 558c2ecf20Sopenharmony_ci if (id) 568c2ecf20Sopenharmony_ci addr += HS_PHY_SEC_CTRL; 578c2ecf20Sopenharmony_ci else 588c2ecf20Sopenharmony_ci addr += HS_PHY_CTRL; 598c2ecf20Sopenharmony_ci 608c2ecf20Sopenharmony_ci val = readl_relaxed(addr); 618c2ecf20Sopenharmony_ci val |= HS_PHY_POR_ASSERT; 628c2ecf20Sopenharmony_ci writel(val, addr); 638c2ecf20Sopenharmony_ci /* 648c2ecf20Sopenharmony_ci * wait for minimum 10 microseconds as suggested by manual. 658c2ecf20Sopenharmony_ci * Use a slightly larger value since the exact value didn't 668c2ecf20Sopenharmony_ci * work 100% of the time. 678c2ecf20Sopenharmony_ci */ 688c2ecf20Sopenharmony_ci udelay(12); 698c2ecf20Sopenharmony_ci val &= ~HS_PHY_POR_ASSERT; 708c2ecf20Sopenharmony_ci writel(val, addr); 718c2ecf20Sopenharmony_ci 728c2ecf20Sopenharmony_ci return 0; 738c2ecf20Sopenharmony_ci} 748c2ecf20Sopenharmony_ci 758c2ecf20Sopenharmony_cistatic const struct reset_control_ops ci_hdrc_msm_reset_ops = { 768c2ecf20Sopenharmony_ci .reset = ci_hdrc_msm_por_reset, 778c2ecf20Sopenharmony_ci}; 788c2ecf20Sopenharmony_ci 798c2ecf20Sopenharmony_cistatic int ci_hdrc_msm_notify_event(struct ci_hdrc *ci, unsigned event) 808c2ecf20Sopenharmony_ci{ 818c2ecf20Sopenharmony_ci struct device *dev = ci->dev->parent; 828c2ecf20Sopenharmony_ci struct ci_hdrc_msm *msm_ci = dev_get_drvdata(dev); 838c2ecf20Sopenharmony_ci int ret; 848c2ecf20Sopenharmony_ci 858c2ecf20Sopenharmony_ci switch (event) { 868c2ecf20Sopenharmony_ci case CI_HDRC_CONTROLLER_RESET_EVENT: 878c2ecf20Sopenharmony_ci dev_dbg(dev, "CI_HDRC_CONTROLLER_RESET_EVENT received\n"); 888c2ecf20Sopenharmony_ci 898c2ecf20Sopenharmony_ci hw_phymode_configure(ci); 908c2ecf20Sopenharmony_ci if (msm_ci->secondary_phy) { 918c2ecf20Sopenharmony_ci u32 val = readl_relaxed(msm_ci->base + HS_PHY_SEC_CTRL); 928c2ecf20Sopenharmony_ci val |= HS_PHY_DIG_CLAMP_N; 938c2ecf20Sopenharmony_ci writel_relaxed(val, msm_ci->base + HS_PHY_SEC_CTRL); 948c2ecf20Sopenharmony_ci } 958c2ecf20Sopenharmony_ci 968c2ecf20Sopenharmony_ci ret = phy_init(ci->phy); 978c2ecf20Sopenharmony_ci if (ret) 988c2ecf20Sopenharmony_ci return ret; 998c2ecf20Sopenharmony_ci 1008c2ecf20Sopenharmony_ci ret = phy_power_on(ci->phy); 1018c2ecf20Sopenharmony_ci if (ret) { 1028c2ecf20Sopenharmony_ci phy_exit(ci->phy); 1038c2ecf20Sopenharmony_ci return ret; 1048c2ecf20Sopenharmony_ci } 1058c2ecf20Sopenharmony_ci 1068c2ecf20Sopenharmony_ci /* use AHB transactor, allow posted data writes */ 1078c2ecf20Sopenharmony_ci hw_write_id_reg(ci, HS_PHY_AHB_MODE, 0xffffffff, 0x8); 1088c2ecf20Sopenharmony_ci 1098c2ecf20Sopenharmony_ci /* workaround for rx buffer collision issue */ 1108c2ecf20Sopenharmony_ci hw_write_id_reg(ci, HS_PHY_GENCONFIG, 1118c2ecf20Sopenharmony_ci HS_PHY_TXFIFO_IDLE_FORCE_DIS, 0); 1128c2ecf20Sopenharmony_ci 1138c2ecf20Sopenharmony_ci if (!msm_ci->hsic) 1148c2ecf20Sopenharmony_ci hw_write_id_reg(ci, HS_PHY_GENCONFIG_2, 1158c2ecf20Sopenharmony_ci HS_PHY_ULPI_TX_PKT_EN_CLR_FIX, 0); 1168c2ecf20Sopenharmony_ci 1178c2ecf20Sopenharmony_ci if (!IS_ERR(ci->platdata->vbus_extcon.edev) || ci->role_switch) { 1188c2ecf20Sopenharmony_ci hw_write_id_reg(ci, HS_PHY_GENCONFIG_2, 1198c2ecf20Sopenharmony_ci HS_PHY_SESS_VLD_CTRL_EN, 1208c2ecf20Sopenharmony_ci HS_PHY_SESS_VLD_CTRL_EN); 1218c2ecf20Sopenharmony_ci hw_write(ci, OP_USBCMD, HSPHY_SESS_VLD_CTRL, 1228c2ecf20Sopenharmony_ci HSPHY_SESS_VLD_CTRL); 1238c2ecf20Sopenharmony_ci 1248c2ecf20Sopenharmony_ci } 1258c2ecf20Sopenharmony_ci break; 1268c2ecf20Sopenharmony_ci case CI_HDRC_CONTROLLER_STOPPED_EVENT: 1278c2ecf20Sopenharmony_ci dev_dbg(dev, "CI_HDRC_CONTROLLER_STOPPED_EVENT received\n"); 1288c2ecf20Sopenharmony_ci phy_power_off(ci->phy); 1298c2ecf20Sopenharmony_ci phy_exit(ci->phy); 1308c2ecf20Sopenharmony_ci break; 1318c2ecf20Sopenharmony_ci default: 1328c2ecf20Sopenharmony_ci dev_dbg(dev, "unknown ci_hdrc event\n"); 1338c2ecf20Sopenharmony_ci break; 1348c2ecf20Sopenharmony_ci } 1358c2ecf20Sopenharmony_ci 1368c2ecf20Sopenharmony_ci return 0; 1378c2ecf20Sopenharmony_ci} 1388c2ecf20Sopenharmony_ci 1398c2ecf20Sopenharmony_cistatic int ci_hdrc_msm_mux_phy(struct ci_hdrc_msm *ci, 1408c2ecf20Sopenharmony_ci struct platform_device *pdev) 1418c2ecf20Sopenharmony_ci{ 1428c2ecf20Sopenharmony_ci struct regmap *regmap; 1438c2ecf20Sopenharmony_ci struct device *dev = &pdev->dev; 1448c2ecf20Sopenharmony_ci struct of_phandle_args args; 1458c2ecf20Sopenharmony_ci u32 val; 1468c2ecf20Sopenharmony_ci int ret; 1478c2ecf20Sopenharmony_ci 1488c2ecf20Sopenharmony_ci ret = of_parse_phandle_with_fixed_args(dev->of_node, "phy-select", 2, 0, 1498c2ecf20Sopenharmony_ci &args); 1508c2ecf20Sopenharmony_ci if (ret) 1518c2ecf20Sopenharmony_ci return 0; 1528c2ecf20Sopenharmony_ci 1538c2ecf20Sopenharmony_ci regmap = syscon_node_to_regmap(args.np); 1548c2ecf20Sopenharmony_ci of_node_put(args.np); 1558c2ecf20Sopenharmony_ci if (IS_ERR(regmap)) 1568c2ecf20Sopenharmony_ci return PTR_ERR(regmap); 1578c2ecf20Sopenharmony_ci 1588c2ecf20Sopenharmony_ci ret = regmap_write(regmap, args.args[0], args.args[1]); 1598c2ecf20Sopenharmony_ci if (ret) 1608c2ecf20Sopenharmony_ci return ret; 1618c2ecf20Sopenharmony_ci 1628c2ecf20Sopenharmony_ci ci->secondary_phy = !!args.args[1]; 1638c2ecf20Sopenharmony_ci if (ci->secondary_phy) { 1648c2ecf20Sopenharmony_ci val = readl_relaxed(ci->base + HS_PHY_SEC_CTRL); 1658c2ecf20Sopenharmony_ci val |= HS_PHY_DIG_CLAMP_N; 1668c2ecf20Sopenharmony_ci writel_relaxed(val, ci->base + HS_PHY_SEC_CTRL); 1678c2ecf20Sopenharmony_ci } 1688c2ecf20Sopenharmony_ci 1698c2ecf20Sopenharmony_ci return 0; 1708c2ecf20Sopenharmony_ci} 1718c2ecf20Sopenharmony_ci 1728c2ecf20Sopenharmony_cistatic int ci_hdrc_msm_probe(struct platform_device *pdev) 1738c2ecf20Sopenharmony_ci{ 1748c2ecf20Sopenharmony_ci struct ci_hdrc_msm *ci; 1758c2ecf20Sopenharmony_ci struct platform_device *plat_ci; 1768c2ecf20Sopenharmony_ci struct clk *clk; 1778c2ecf20Sopenharmony_ci struct reset_control *reset; 1788c2ecf20Sopenharmony_ci int ret; 1798c2ecf20Sopenharmony_ci struct device_node *ulpi_node, *phy_node; 1808c2ecf20Sopenharmony_ci 1818c2ecf20Sopenharmony_ci dev_dbg(&pdev->dev, "ci_hdrc_msm_probe\n"); 1828c2ecf20Sopenharmony_ci 1838c2ecf20Sopenharmony_ci ci = devm_kzalloc(&pdev->dev, sizeof(*ci), GFP_KERNEL); 1848c2ecf20Sopenharmony_ci if (!ci) 1858c2ecf20Sopenharmony_ci return -ENOMEM; 1868c2ecf20Sopenharmony_ci platform_set_drvdata(pdev, ci); 1878c2ecf20Sopenharmony_ci 1888c2ecf20Sopenharmony_ci ci->pdata.name = "ci_hdrc_msm"; 1898c2ecf20Sopenharmony_ci ci->pdata.capoffset = DEF_CAPOFFSET; 1908c2ecf20Sopenharmony_ci ci->pdata.flags = CI_HDRC_REGS_SHARED | CI_HDRC_DISABLE_STREAMING | 1918c2ecf20Sopenharmony_ci CI_HDRC_OVERRIDE_AHB_BURST | 1928c2ecf20Sopenharmony_ci CI_HDRC_OVERRIDE_PHY_CONTROL; 1938c2ecf20Sopenharmony_ci ci->pdata.notify_event = ci_hdrc_msm_notify_event; 1948c2ecf20Sopenharmony_ci 1958c2ecf20Sopenharmony_ci reset = devm_reset_control_get(&pdev->dev, "core"); 1968c2ecf20Sopenharmony_ci if (IS_ERR(reset)) 1978c2ecf20Sopenharmony_ci return PTR_ERR(reset); 1988c2ecf20Sopenharmony_ci 1998c2ecf20Sopenharmony_ci ci->core_clk = clk = devm_clk_get(&pdev->dev, "core"); 2008c2ecf20Sopenharmony_ci if (IS_ERR(clk)) 2018c2ecf20Sopenharmony_ci return PTR_ERR(clk); 2028c2ecf20Sopenharmony_ci 2038c2ecf20Sopenharmony_ci ci->iface_clk = clk = devm_clk_get(&pdev->dev, "iface"); 2048c2ecf20Sopenharmony_ci if (IS_ERR(clk)) 2058c2ecf20Sopenharmony_ci return PTR_ERR(clk); 2068c2ecf20Sopenharmony_ci 2078c2ecf20Sopenharmony_ci ci->fs_clk = clk = devm_clk_get_optional(&pdev->dev, "fs"); 2088c2ecf20Sopenharmony_ci if (IS_ERR(clk)) 2098c2ecf20Sopenharmony_ci return PTR_ERR(clk); 2108c2ecf20Sopenharmony_ci 2118c2ecf20Sopenharmony_ci ci->base = devm_platform_ioremap_resource(pdev, 1); 2128c2ecf20Sopenharmony_ci if (IS_ERR(ci->base)) 2138c2ecf20Sopenharmony_ci return PTR_ERR(ci->base); 2148c2ecf20Sopenharmony_ci 2158c2ecf20Sopenharmony_ci ci->rcdev.owner = THIS_MODULE; 2168c2ecf20Sopenharmony_ci ci->rcdev.ops = &ci_hdrc_msm_reset_ops; 2178c2ecf20Sopenharmony_ci ci->rcdev.of_node = pdev->dev.of_node; 2188c2ecf20Sopenharmony_ci ci->rcdev.nr_resets = 2; 2198c2ecf20Sopenharmony_ci ret = devm_reset_controller_register(&pdev->dev, &ci->rcdev); 2208c2ecf20Sopenharmony_ci if (ret) 2218c2ecf20Sopenharmony_ci return ret; 2228c2ecf20Sopenharmony_ci 2238c2ecf20Sopenharmony_ci ret = clk_prepare_enable(ci->fs_clk); 2248c2ecf20Sopenharmony_ci if (ret) 2258c2ecf20Sopenharmony_ci return ret; 2268c2ecf20Sopenharmony_ci 2278c2ecf20Sopenharmony_ci reset_control_assert(reset); 2288c2ecf20Sopenharmony_ci usleep_range(10000, 12000); 2298c2ecf20Sopenharmony_ci reset_control_deassert(reset); 2308c2ecf20Sopenharmony_ci 2318c2ecf20Sopenharmony_ci clk_disable_unprepare(ci->fs_clk); 2328c2ecf20Sopenharmony_ci 2338c2ecf20Sopenharmony_ci ret = clk_prepare_enable(ci->core_clk); 2348c2ecf20Sopenharmony_ci if (ret) 2358c2ecf20Sopenharmony_ci return ret; 2368c2ecf20Sopenharmony_ci 2378c2ecf20Sopenharmony_ci ret = clk_prepare_enable(ci->iface_clk); 2388c2ecf20Sopenharmony_ci if (ret) 2398c2ecf20Sopenharmony_ci goto err_iface; 2408c2ecf20Sopenharmony_ci 2418c2ecf20Sopenharmony_ci ret = ci_hdrc_msm_mux_phy(ci, pdev); 2428c2ecf20Sopenharmony_ci if (ret) 2438c2ecf20Sopenharmony_ci goto err_mux; 2448c2ecf20Sopenharmony_ci 2458c2ecf20Sopenharmony_ci ulpi_node = of_get_child_by_name(pdev->dev.of_node, "ulpi"); 2468c2ecf20Sopenharmony_ci if (ulpi_node) { 2478c2ecf20Sopenharmony_ci phy_node = of_get_next_available_child(ulpi_node, NULL); 2488c2ecf20Sopenharmony_ci ci->hsic = of_device_is_compatible(phy_node, "qcom,usb-hsic-phy"); 2498c2ecf20Sopenharmony_ci of_node_put(phy_node); 2508c2ecf20Sopenharmony_ci } 2518c2ecf20Sopenharmony_ci of_node_put(ulpi_node); 2528c2ecf20Sopenharmony_ci 2538c2ecf20Sopenharmony_ci plat_ci = ci_hdrc_add_device(&pdev->dev, pdev->resource, 2548c2ecf20Sopenharmony_ci pdev->num_resources, &ci->pdata); 2558c2ecf20Sopenharmony_ci if (IS_ERR(plat_ci)) { 2568c2ecf20Sopenharmony_ci ret = PTR_ERR(plat_ci); 2578c2ecf20Sopenharmony_ci if (ret != -EPROBE_DEFER) 2588c2ecf20Sopenharmony_ci dev_err(&pdev->dev, "ci_hdrc_add_device failed!\n"); 2598c2ecf20Sopenharmony_ci goto err_mux; 2608c2ecf20Sopenharmony_ci } 2618c2ecf20Sopenharmony_ci 2628c2ecf20Sopenharmony_ci ci->ci = plat_ci; 2638c2ecf20Sopenharmony_ci 2648c2ecf20Sopenharmony_ci pm_runtime_set_active(&pdev->dev); 2658c2ecf20Sopenharmony_ci pm_runtime_no_callbacks(&pdev->dev); 2668c2ecf20Sopenharmony_ci pm_runtime_enable(&pdev->dev); 2678c2ecf20Sopenharmony_ci 2688c2ecf20Sopenharmony_ci return 0; 2698c2ecf20Sopenharmony_ci 2708c2ecf20Sopenharmony_cierr_mux: 2718c2ecf20Sopenharmony_ci clk_disable_unprepare(ci->iface_clk); 2728c2ecf20Sopenharmony_cierr_iface: 2738c2ecf20Sopenharmony_ci clk_disable_unprepare(ci->core_clk); 2748c2ecf20Sopenharmony_ci return ret; 2758c2ecf20Sopenharmony_ci} 2768c2ecf20Sopenharmony_ci 2778c2ecf20Sopenharmony_cistatic int ci_hdrc_msm_remove(struct platform_device *pdev) 2788c2ecf20Sopenharmony_ci{ 2798c2ecf20Sopenharmony_ci struct ci_hdrc_msm *ci = platform_get_drvdata(pdev); 2808c2ecf20Sopenharmony_ci 2818c2ecf20Sopenharmony_ci pm_runtime_disable(&pdev->dev); 2828c2ecf20Sopenharmony_ci ci_hdrc_remove_device(ci->ci); 2838c2ecf20Sopenharmony_ci clk_disable_unprepare(ci->iface_clk); 2848c2ecf20Sopenharmony_ci clk_disable_unprepare(ci->core_clk); 2858c2ecf20Sopenharmony_ci 2868c2ecf20Sopenharmony_ci return 0; 2878c2ecf20Sopenharmony_ci} 2888c2ecf20Sopenharmony_ci 2898c2ecf20Sopenharmony_cistatic const struct of_device_id msm_ci_dt_match[] = { 2908c2ecf20Sopenharmony_ci { .compatible = "qcom,ci-hdrc", }, 2918c2ecf20Sopenharmony_ci { } 2928c2ecf20Sopenharmony_ci}; 2938c2ecf20Sopenharmony_ciMODULE_DEVICE_TABLE(of, msm_ci_dt_match); 2948c2ecf20Sopenharmony_ci 2958c2ecf20Sopenharmony_cistatic struct platform_driver ci_hdrc_msm_driver = { 2968c2ecf20Sopenharmony_ci .probe = ci_hdrc_msm_probe, 2978c2ecf20Sopenharmony_ci .remove = ci_hdrc_msm_remove, 2988c2ecf20Sopenharmony_ci .driver = { 2998c2ecf20Sopenharmony_ci .name = "msm_hsusb", 3008c2ecf20Sopenharmony_ci .of_match_table = msm_ci_dt_match, 3018c2ecf20Sopenharmony_ci }, 3028c2ecf20Sopenharmony_ci}; 3038c2ecf20Sopenharmony_ci 3048c2ecf20Sopenharmony_cimodule_platform_driver(ci_hdrc_msm_driver); 3058c2ecf20Sopenharmony_ci 3068c2ecf20Sopenharmony_ciMODULE_ALIAS("platform:msm_hsusb"); 3078c2ecf20Sopenharmony_ciMODULE_ALIAS("platform:ci13xxx_msm"); 3088c2ecf20Sopenharmony_ciMODULE_LICENSE("GPL v2"); 309