18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0+ 28c2ecf20Sopenharmony_ci/* 38c2ecf20Sopenharmony_ci * Mediatek 8250 driver. 48c2ecf20Sopenharmony_ci * 58c2ecf20Sopenharmony_ci * Copyright (c) 2014 MundoReader S.L. 68c2ecf20Sopenharmony_ci * Author: Matthias Brugger <matthias.bgg@gmail.com> 78c2ecf20Sopenharmony_ci */ 88c2ecf20Sopenharmony_ci#include <linux/clk.h> 98c2ecf20Sopenharmony_ci#include <linux/io.h> 108c2ecf20Sopenharmony_ci#include <linux/module.h> 118c2ecf20Sopenharmony_ci#include <linux/of_irq.h> 128c2ecf20Sopenharmony_ci#include <linux/of_platform.h> 138c2ecf20Sopenharmony_ci#include <linux/pinctrl/consumer.h> 148c2ecf20Sopenharmony_ci#include <linux/platform_device.h> 158c2ecf20Sopenharmony_ci#include <linux/pm_runtime.h> 168c2ecf20Sopenharmony_ci#include <linux/serial_8250.h> 178c2ecf20Sopenharmony_ci#include <linux/serial_reg.h> 188c2ecf20Sopenharmony_ci#include <linux/console.h> 198c2ecf20Sopenharmony_ci#include <linux/dma-mapping.h> 208c2ecf20Sopenharmony_ci#include <linux/tty.h> 218c2ecf20Sopenharmony_ci#include <linux/tty_flip.h> 228c2ecf20Sopenharmony_ci 238c2ecf20Sopenharmony_ci#include "8250.h" 248c2ecf20Sopenharmony_ci 258c2ecf20Sopenharmony_ci#define MTK_UART_HIGHS 0x09 /* Highspeed register */ 268c2ecf20Sopenharmony_ci#define MTK_UART_SAMPLE_COUNT 0x0a /* Sample count register */ 278c2ecf20Sopenharmony_ci#define MTK_UART_SAMPLE_POINT 0x0b /* Sample point register */ 288c2ecf20Sopenharmony_ci#define MTK_UART_RATE_FIX 0x0d /* UART Rate Fix Register */ 298c2ecf20Sopenharmony_ci#define MTK_UART_ESCAPE_DAT 0x10 /* Escape Character register */ 308c2ecf20Sopenharmony_ci#define MTK_UART_ESCAPE_EN 0x11 /* Escape Enable register */ 318c2ecf20Sopenharmony_ci#define MTK_UART_DMA_EN 0x13 /* DMA Enable register */ 328c2ecf20Sopenharmony_ci#define MTK_UART_RXTRI_AD 0x14 /* RX Trigger address */ 338c2ecf20Sopenharmony_ci#define MTK_UART_FRACDIV_L 0x15 /* Fractional divider LSB address */ 348c2ecf20Sopenharmony_ci#define MTK_UART_FRACDIV_M 0x16 /* Fractional divider MSB address */ 358c2ecf20Sopenharmony_ci#define MTK_UART_DEBUG0 0x18 368c2ecf20Sopenharmony_ci#define MTK_UART_IER_XOFFI 0x20 /* Enable XOFF character interrupt */ 378c2ecf20Sopenharmony_ci#define MTK_UART_IER_RTSI 0x40 /* Enable RTS Modem status interrupt */ 388c2ecf20Sopenharmony_ci#define MTK_UART_IER_CTSI 0x80 /* Enable CTS Modem status interrupt */ 398c2ecf20Sopenharmony_ci 408c2ecf20Sopenharmony_ci#define MTK_UART_EFR 38 /* I/O: Extended Features Register */ 418c2ecf20Sopenharmony_ci#define MTK_UART_EFR_EN 0x10 /* Enable enhancement feature */ 428c2ecf20Sopenharmony_ci#define MTK_UART_EFR_RTS 0x40 /* Enable hardware rx flow control */ 438c2ecf20Sopenharmony_ci#define MTK_UART_EFR_CTS 0x80 /* Enable hardware tx flow control */ 448c2ecf20Sopenharmony_ci#define MTK_UART_EFR_NO_SW_FC 0x0 /* no sw flow control */ 458c2ecf20Sopenharmony_ci#define MTK_UART_EFR_XON1_XOFF1 0xa /* XON1/XOFF1 as sw flow control */ 468c2ecf20Sopenharmony_ci#define MTK_UART_EFR_XON2_XOFF2 0x5 /* XON2/XOFF2 as sw flow control */ 478c2ecf20Sopenharmony_ci#define MTK_UART_EFR_SW_FC_MASK 0xf /* Enable CTS Modem status interrupt */ 488c2ecf20Sopenharmony_ci#define MTK_UART_EFR_HW_FC (MTK_UART_EFR_RTS | MTK_UART_EFR_CTS) 498c2ecf20Sopenharmony_ci#define MTK_UART_DMA_EN_TX 0x2 508c2ecf20Sopenharmony_ci#define MTK_UART_DMA_EN_RX 0x5 518c2ecf20Sopenharmony_ci 528c2ecf20Sopenharmony_ci#define MTK_UART_ESCAPE_CHAR 0x77 /* Escape char added under sw fc */ 538c2ecf20Sopenharmony_ci#define MTK_UART_RX_SIZE 0x8000 548c2ecf20Sopenharmony_ci#define MTK_UART_TX_TRIGGER 1 558c2ecf20Sopenharmony_ci#define MTK_UART_RX_TRIGGER MTK_UART_RX_SIZE 568c2ecf20Sopenharmony_ci 578c2ecf20Sopenharmony_ci#define MTK_UART_XON1 40 /* I/O: Xon character 1 */ 588c2ecf20Sopenharmony_ci#define MTK_UART_XOFF1 42 /* I/O: Xoff character 1 */ 598c2ecf20Sopenharmony_ci 608c2ecf20Sopenharmony_ci#ifdef CONFIG_SERIAL_8250_DMA 618c2ecf20Sopenharmony_cienum dma_rx_status { 628c2ecf20Sopenharmony_ci DMA_RX_START = 0, 638c2ecf20Sopenharmony_ci DMA_RX_RUNNING = 1, 648c2ecf20Sopenharmony_ci DMA_RX_SHUTDOWN = 2, 658c2ecf20Sopenharmony_ci}; 668c2ecf20Sopenharmony_ci#endif 678c2ecf20Sopenharmony_ci 688c2ecf20Sopenharmony_cistruct mtk8250_data { 698c2ecf20Sopenharmony_ci int line; 708c2ecf20Sopenharmony_ci unsigned int rx_pos; 718c2ecf20Sopenharmony_ci unsigned int clk_count; 728c2ecf20Sopenharmony_ci struct clk *uart_clk; 738c2ecf20Sopenharmony_ci struct clk *bus_clk; 748c2ecf20Sopenharmony_ci struct uart_8250_dma *dma; 758c2ecf20Sopenharmony_ci#ifdef CONFIG_SERIAL_8250_DMA 768c2ecf20Sopenharmony_ci enum dma_rx_status rx_status; 778c2ecf20Sopenharmony_ci#endif 788c2ecf20Sopenharmony_ci int rx_wakeup_irq; 798c2ecf20Sopenharmony_ci}; 808c2ecf20Sopenharmony_ci 818c2ecf20Sopenharmony_ci/* flow control mode */ 828c2ecf20Sopenharmony_cienum { 838c2ecf20Sopenharmony_ci MTK_UART_FC_NONE, 848c2ecf20Sopenharmony_ci MTK_UART_FC_SW, 858c2ecf20Sopenharmony_ci MTK_UART_FC_HW, 868c2ecf20Sopenharmony_ci}; 878c2ecf20Sopenharmony_ci 888c2ecf20Sopenharmony_ci#ifdef CONFIG_SERIAL_8250_DMA 898c2ecf20Sopenharmony_cistatic void mtk8250_rx_dma(struct uart_8250_port *up); 908c2ecf20Sopenharmony_ci 918c2ecf20Sopenharmony_cistatic void mtk8250_dma_rx_complete(void *param) 928c2ecf20Sopenharmony_ci{ 938c2ecf20Sopenharmony_ci struct uart_8250_port *up = param; 948c2ecf20Sopenharmony_ci struct uart_8250_dma *dma = up->dma; 958c2ecf20Sopenharmony_ci struct mtk8250_data *data = up->port.private_data; 968c2ecf20Sopenharmony_ci struct tty_port *tty_port = &up->port.state->port; 978c2ecf20Sopenharmony_ci struct dma_tx_state state; 988c2ecf20Sopenharmony_ci int copied, total, cnt; 998c2ecf20Sopenharmony_ci unsigned char *ptr; 1008c2ecf20Sopenharmony_ci unsigned long flags; 1018c2ecf20Sopenharmony_ci 1028c2ecf20Sopenharmony_ci if (data->rx_status == DMA_RX_SHUTDOWN) 1038c2ecf20Sopenharmony_ci return; 1048c2ecf20Sopenharmony_ci 1058c2ecf20Sopenharmony_ci spin_lock_irqsave(&up->port.lock, flags); 1068c2ecf20Sopenharmony_ci 1078c2ecf20Sopenharmony_ci dmaengine_tx_status(dma->rxchan, dma->rx_cookie, &state); 1088c2ecf20Sopenharmony_ci total = dma->rx_size - state.residue; 1098c2ecf20Sopenharmony_ci cnt = total; 1108c2ecf20Sopenharmony_ci 1118c2ecf20Sopenharmony_ci if ((data->rx_pos + cnt) > dma->rx_size) 1128c2ecf20Sopenharmony_ci cnt = dma->rx_size - data->rx_pos; 1138c2ecf20Sopenharmony_ci 1148c2ecf20Sopenharmony_ci ptr = (unsigned char *)(data->rx_pos + dma->rx_buf); 1158c2ecf20Sopenharmony_ci copied = tty_insert_flip_string(tty_port, ptr, cnt); 1168c2ecf20Sopenharmony_ci data->rx_pos += cnt; 1178c2ecf20Sopenharmony_ci 1188c2ecf20Sopenharmony_ci if (total > cnt) { 1198c2ecf20Sopenharmony_ci ptr = (unsigned char *)(dma->rx_buf); 1208c2ecf20Sopenharmony_ci cnt = total - cnt; 1218c2ecf20Sopenharmony_ci copied += tty_insert_flip_string(tty_port, ptr, cnt); 1228c2ecf20Sopenharmony_ci data->rx_pos = cnt; 1238c2ecf20Sopenharmony_ci } 1248c2ecf20Sopenharmony_ci 1258c2ecf20Sopenharmony_ci up->port.icount.rx += copied; 1268c2ecf20Sopenharmony_ci 1278c2ecf20Sopenharmony_ci tty_flip_buffer_push(tty_port); 1288c2ecf20Sopenharmony_ci 1298c2ecf20Sopenharmony_ci mtk8250_rx_dma(up); 1308c2ecf20Sopenharmony_ci 1318c2ecf20Sopenharmony_ci spin_unlock_irqrestore(&up->port.lock, flags); 1328c2ecf20Sopenharmony_ci} 1338c2ecf20Sopenharmony_ci 1348c2ecf20Sopenharmony_cistatic void mtk8250_rx_dma(struct uart_8250_port *up) 1358c2ecf20Sopenharmony_ci{ 1368c2ecf20Sopenharmony_ci struct uart_8250_dma *dma = up->dma; 1378c2ecf20Sopenharmony_ci struct dma_async_tx_descriptor *desc; 1388c2ecf20Sopenharmony_ci 1398c2ecf20Sopenharmony_ci desc = dmaengine_prep_slave_single(dma->rxchan, dma->rx_addr, 1408c2ecf20Sopenharmony_ci dma->rx_size, DMA_DEV_TO_MEM, 1418c2ecf20Sopenharmony_ci DMA_PREP_INTERRUPT | DMA_CTRL_ACK); 1428c2ecf20Sopenharmony_ci if (!desc) { 1438c2ecf20Sopenharmony_ci pr_err("failed to prepare rx slave single\n"); 1448c2ecf20Sopenharmony_ci return; 1458c2ecf20Sopenharmony_ci } 1468c2ecf20Sopenharmony_ci 1478c2ecf20Sopenharmony_ci desc->callback = mtk8250_dma_rx_complete; 1488c2ecf20Sopenharmony_ci desc->callback_param = up; 1498c2ecf20Sopenharmony_ci 1508c2ecf20Sopenharmony_ci dma->rx_cookie = dmaengine_submit(desc); 1518c2ecf20Sopenharmony_ci 1528c2ecf20Sopenharmony_ci dma_async_issue_pending(dma->rxchan); 1538c2ecf20Sopenharmony_ci} 1548c2ecf20Sopenharmony_ci 1558c2ecf20Sopenharmony_cistatic void mtk8250_dma_enable(struct uart_8250_port *up) 1568c2ecf20Sopenharmony_ci{ 1578c2ecf20Sopenharmony_ci struct uart_8250_dma *dma = up->dma; 1588c2ecf20Sopenharmony_ci struct mtk8250_data *data = up->port.private_data; 1598c2ecf20Sopenharmony_ci int lcr = serial_in(up, UART_LCR); 1608c2ecf20Sopenharmony_ci 1618c2ecf20Sopenharmony_ci if (data->rx_status != DMA_RX_START) 1628c2ecf20Sopenharmony_ci return; 1638c2ecf20Sopenharmony_ci 1648c2ecf20Sopenharmony_ci dma->rxconf.src_port_window_size = dma->rx_size; 1658c2ecf20Sopenharmony_ci dma->rxconf.src_addr = dma->rx_addr; 1668c2ecf20Sopenharmony_ci 1678c2ecf20Sopenharmony_ci dma->txconf.dst_port_window_size = UART_XMIT_SIZE; 1688c2ecf20Sopenharmony_ci dma->txconf.dst_addr = dma->tx_addr; 1698c2ecf20Sopenharmony_ci 1708c2ecf20Sopenharmony_ci serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO | UART_FCR_CLEAR_RCVR | 1718c2ecf20Sopenharmony_ci UART_FCR_CLEAR_XMIT); 1728c2ecf20Sopenharmony_ci serial_out(up, MTK_UART_DMA_EN, 1738c2ecf20Sopenharmony_ci MTK_UART_DMA_EN_RX | MTK_UART_DMA_EN_TX); 1748c2ecf20Sopenharmony_ci 1758c2ecf20Sopenharmony_ci serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); 1768c2ecf20Sopenharmony_ci serial_out(up, MTK_UART_EFR, UART_EFR_ECB); 1778c2ecf20Sopenharmony_ci serial_out(up, UART_LCR, lcr); 1788c2ecf20Sopenharmony_ci 1798c2ecf20Sopenharmony_ci if (dmaengine_slave_config(dma->rxchan, &dma->rxconf) != 0) 1808c2ecf20Sopenharmony_ci pr_err("failed to configure rx dma channel\n"); 1818c2ecf20Sopenharmony_ci if (dmaengine_slave_config(dma->txchan, &dma->txconf) != 0) 1828c2ecf20Sopenharmony_ci pr_err("failed to configure tx dma channel\n"); 1838c2ecf20Sopenharmony_ci 1848c2ecf20Sopenharmony_ci data->rx_status = DMA_RX_RUNNING; 1858c2ecf20Sopenharmony_ci data->rx_pos = 0; 1868c2ecf20Sopenharmony_ci mtk8250_rx_dma(up); 1878c2ecf20Sopenharmony_ci} 1888c2ecf20Sopenharmony_ci#endif 1898c2ecf20Sopenharmony_ci 1908c2ecf20Sopenharmony_cistatic int mtk8250_startup(struct uart_port *port) 1918c2ecf20Sopenharmony_ci{ 1928c2ecf20Sopenharmony_ci#ifdef CONFIG_SERIAL_8250_DMA 1938c2ecf20Sopenharmony_ci struct uart_8250_port *up = up_to_u8250p(port); 1948c2ecf20Sopenharmony_ci struct mtk8250_data *data = port->private_data; 1958c2ecf20Sopenharmony_ci 1968c2ecf20Sopenharmony_ci /* disable DMA for console */ 1978c2ecf20Sopenharmony_ci if (uart_console(port)) 1988c2ecf20Sopenharmony_ci up->dma = NULL; 1998c2ecf20Sopenharmony_ci 2008c2ecf20Sopenharmony_ci if (up->dma) { 2018c2ecf20Sopenharmony_ci data->rx_status = DMA_RX_START; 2028c2ecf20Sopenharmony_ci uart_circ_clear(&port->state->xmit); 2038c2ecf20Sopenharmony_ci } 2048c2ecf20Sopenharmony_ci#endif 2058c2ecf20Sopenharmony_ci memset(&port->icount, 0, sizeof(port->icount)); 2068c2ecf20Sopenharmony_ci 2078c2ecf20Sopenharmony_ci return serial8250_do_startup(port); 2088c2ecf20Sopenharmony_ci} 2098c2ecf20Sopenharmony_ci 2108c2ecf20Sopenharmony_cistatic void mtk8250_shutdown(struct uart_port *port) 2118c2ecf20Sopenharmony_ci{ 2128c2ecf20Sopenharmony_ci#ifdef CONFIG_SERIAL_8250_DMA 2138c2ecf20Sopenharmony_ci struct uart_8250_port *up = up_to_u8250p(port); 2148c2ecf20Sopenharmony_ci struct mtk8250_data *data = port->private_data; 2158c2ecf20Sopenharmony_ci 2168c2ecf20Sopenharmony_ci if (up->dma) 2178c2ecf20Sopenharmony_ci data->rx_status = DMA_RX_SHUTDOWN; 2188c2ecf20Sopenharmony_ci#endif 2198c2ecf20Sopenharmony_ci 2208c2ecf20Sopenharmony_ci return serial8250_do_shutdown(port); 2218c2ecf20Sopenharmony_ci} 2228c2ecf20Sopenharmony_ci 2238c2ecf20Sopenharmony_cistatic void mtk8250_disable_intrs(struct uart_8250_port *up, int mask) 2248c2ecf20Sopenharmony_ci{ 2258c2ecf20Sopenharmony_ci serial_out(up, UART_IER, serial_in(up, UART_IER) & (~mask)); 2268c2ecf20Sopenharmony_ci} 2278c2ecf20Sopenharmony_ci 2288c2ecf20Sopenharmony_cistatic void mtk8250_enable_intrs(struct uart_8250_port *up, int mask) 2298c2ecf20Sopenharmony_ci{ 2308c2ecf20Sopenharmony_ci serial_out(up, UART_IER, serial_in(up, UART_IER) | mask); 2318c2ecf20Sopenharmony_ci} 2328c2ecf20Sopenharmony_ci 2338c2ecf20Sopenharmony_cistatic void mtk8250_set_flow_ctrl(struct uart_8250_port *up, int mode) 2348c2ecf20Sopenharmony_ci{ 2358c2ecf20Sopenharmony_ci struct uart_port *port = &up->port; 2368c2ecf20Sopenharmony_ci int lcr = serial_in(up, UART_LCR); 2378c2ecf20Sopenharmony_ci 2388c2ecf20Sopenharmony_ci serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); 2398c2ecf20Sopenharmony_ci serial_out(up, MTK_UART_EFR, UART_EFR_ECB); 2408c2ecf20Sopenharmony_ci serial_out(up, UART_LCR, lcr); 2418c2ecf20Sopenharmony_ci lcr = serial_in(up, UART_LCR); 2428c2ecf20Sopenharmony_ci 2438c2ecf20Sopenharmony_ci switch (mode) { 2448c2ecf20Sopenharmony_ci case MTK_UART_FC_NONE: 2458c2ecf20Sopenharmony_ci serial_out(up, MTK_UART_ESCAPE_DAT, MTK_UART_ESCAPE_CHAR); 2468c2ecf20Sopenharmony_ci serial_out(up, MTK_UART_ESCAPE_EN, 0x00); 2478c2ecf20Sopenharmony_ci serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); 2488c2ecf20Sopenharmony_ci serial_out(up, MTK_UART_EFR, serial_in(up, MTK_UART_EFR) & 2498c2ecf20Sopenharmony_ci (~(MTK_UART_EFR_HW_FC | MTK_UART_EFR_SW_FC_MASK))); 2508c2ecf20Sopenharmony_ci serial_out(up, UART_LCR, lcr); 2518c2ecf20Sopenharmony_ci mtk8250_disable_intrs(up, MTK_UART_IER_XOFFI | 2528c2ecf20Sopenharmony_ci MTK_UART_IER_RTSI | MTK_UART_IER_CTSI); 2538c2ecf20Sopenharmony_ci break; 2548c2ecf20Sopenharmony_ci 2558c2ecf20Sopenharmony_ci case MTK_UART_FC_HW: 2568c2ecf20Sopenharmony_ci serial_out(up, MTK_UART_ESCAPE_DAT, MTK_UART_ESCAPE_CHAR); 2578c2ecf20Sopenharmony_ci serial_out(up, MTK_UART_ESCAPE_EN, 0x00); 2588c2ecf20Sopenharmony_ci serial_out(up, UART_MCR, UART_MCR_RTS); 2598c2ecf20Sopenharmony_ci serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); 2608c2ecf20Sopenharmony_ci 2618c2ecf20Sopenharmony_ci /*enable hw flow control*/ 2628c2ecf20Sopenharmony_ci serial_out(up, MTK_UART_EFR, MTK_UART_EFR_HW_FC | 2638c2ecf20Sopenharmony_ci (serial_in(up, MTK_UART_EFR) & 2648c2ecf20Sopenharmony_ci (~(MTK_UART_EFR_HW_FC | MTK_UART_EFR_SW_FC_MASK)))); 2658c2ecf20Sopenharmony_ci 2668c2ecf20Sopenharmony_ci serial_out(up, UART_LCR, lcr); 2678c2ecf20Sopenharmony_ci mtk8250_disable_intrs(up, MTK_UART_IER_XOFFI); 2688c2ecf20Sopenharmony_ci mtk8250_enable_intrs(up, MTK_UART_IER_CTSI | MTK_UART_IER_RTSI); 2698c2ecf20Sopenharmony_ci break; 2708c2ecf20Sopenharmony_ci 2718c2ecf20Sopenharmony_ci case MTK_UART_FC_SW: /*MTK software flow control */ 2728c2ecf20Sopenharmony_ci serial_out(up, MTK_UART_ESCAPE_DAT, MTK_UART_ESCAPE_CHAR); 2738c2ecf20Sopenharmony_ci serial_out(up, MTK_UART_ESCAPE_EN, 0x01); 2748c2ecf20Sopenharmony_ci serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); 2758c2ecf20Sopenharmony_ci 2768c2ecf20Sopenharmony_ci /*enable sw flow control */ 2778c2ecf20Sopenharmony_ci serial_out(up, MTK_UART_EFR, MTK_UART_EFR_XON1_XOFF1 | 2788c2ecf20Sopenharmony_ci (serial_in(up, MTK_UART_EFR) & 2798c2ecf20Sopenharmony_ci (~(MTK_UART_EFR_HW_FC | MTK_UART_EFR_SW_FC_MASK)))); 2808c2ecf20Sopenharmony_ci 2818c2ecf20Sopenharmony_ci serial_out(up, MTK_UART_XON1, START_CHAR(port->state->port.tty)); 2828c2ecf20Sopenharmony_ci serial_out(up, MTK_UART_XOFF1, STOP_CHAR(port->state->port.tty)); 2838c2ecf20Sopenharmony_ci serial_out(up, UART_LCR, lcr); 2848c2ecf20Sopenharmony_ci mtk8250_disable_intrs(up, MTK_UART_IER_CTSI|MTK_UART_IER_RTSI); 2858c2ecf20Sopenharmony_ci mtk8250_enable_intrs(up, MTK_UART_IER_XOFFI); 2868c2ecf20Sopenharmony_ci break; 2878c2ecf20Sopenharmony_ci default: 2888c2ecf20Sopenharmony_ci break; 2898c2ecf20Sopenharmony_ci } 2908c2ecf20Sopenharmony_ci} 2918c2ecf20Sopenharmony_ci 2928c2ecf20Sopenharmony_cistatic void 2938c2ecf20Sopenharmony_cimtk8250_set_termios(struct uart_port *port, struct ktermios *termios, 2948c2ecf20Sopenharmony_ci struct ktermios *old) 2958c2ecf20Sopenharmony_ci{ 2968c2ecf20Sopenharmony_ci unsigned short fraction_L_mapping[] = { 2978c2ecf20Sopenharmony_ci 0, 1, 0x5, 0x15, 0x55, 0x57, 0x57, 0x77, 0x7F, 0xFF, 0xFF 2988c2ecf20Sopenharmony_ci }; 2998c2ecf20Sopenharmony_ci unsigned short fraction_M_mapping[] = { 3008c2ecf20Sopenharmony_ci 0, 0, 0, 0, 0, 0, 1, 1, 1, 1, 3 3018c2ecf20Sopenharmony_ci }; 3028c2ecf20Sopenharmony_ci struct uart_8250_port *up = up_to_u8250p(port); 3038c2ecf20Sopenharmony_ci unsigned int baud, quot, fraction; 3048c2ecf20Sopenharmony_ci unsigned long flags; 3058c2ecf20Sopenharmony_ci int mode; 3068c2ecf20Sopenharmony_ci 3078c2ecf20Sopenharmony_ci#ifdef CONFIG_SERIAL_8250_DMA 3088c2ecf20Sopenharmony_ci if (up->dma) { 3098c2ecf20Sopenharmony_ci if (uart_console(port)) { 3108c2ecf20Sopenharmony_ci devm_kfree(up->port.dev, up->dma); 3118c2ecf20Sopenharmony_ci up->dma = NULL; 3128c2ecf20Sopenharmony_ci } else { 3138c2ecf20Sopenharmony_ci mtk8250_dma_enable(up); 3148c2ecf20Sopenharmony_ci } 3158c2ecf20Sopenharmony_ci } 3168c2ecf20Sopenharmony_ci#endif 3178c2ecf20Sopenharmony_ci 3188c2ecf20Sopenharmony_ci /* 3198c2ecf20Sopenharmony_ci * Store the requested baud rate before calling the generic 8250 3208c2ecf20Sopenharmony_ci * set_termios method. Standard 8250 port expects bauds to be 3218c2ecf20Sopenharmony_ci * no higher than (uartclk / 16) so the baud will be clamped if it 3228c2ecf20Sopenharmony_ci * gets out of that bound. Mediatek 8250 port supports speed 3238c2ecf20Sopenharmony_ci * higher than that, therefore we'll get original baud rate back 3248c2ecf20Sopenharmony_ci * after calling the generic set_termios method and recalculate 3258c2ecf20Sopenharmony_ci * the speed later in this method. 3268c2ecf20Sopenharmony_ci */ 3278c2ecf20Sopenharmony_ci baud = tty_termios_baud_rate(termios); 3288c2ecf20Sopenharmony_ci 3298c2ecf20Sopenharmony_ci serial8250_do_set_termios(port, termios, NULL); 3308c2ecf20Sopenharmony_ci 3318c2ecf20Sopenharmony_ci tty_termios_encode_baud_rate(termios, baud, baud); 3328c2ecf20Sopenharmony_ci 3338c2ecf20Sopenharmony_ci /* 3348c2ecf20Sopenharmony_ci * Mediatek UARTs use an extra highspeed register (MTK_UART_HIGHS) 3358c2ecf20Sopenharmony_ci * 3368c2ecf20Sopenharmony_ci * We need to recalcualte the quot register, as the claculation depends 3378c2ecf20Sopenharmony_ci * on the vaule in the highspeed register. 3388c2ecf20Sopenharmony_ci * 3398c2ecf20Sopenharmony_ci * Some baudrates are not supported by the chip, so we use the next 3408c2ecf20Sopenharmony_ci * lower rate supported and update termios c_flag. 3418c2ecf20Sopenharmony_ci * 3428c2ecf20Sopenharmony_ci * If highspeed register is set to 3, we need to specify sample count 3438c2ecf20Sopenharmony_ci * and sample point to increase accuracy. If not, we reset the 3448c2ecf20Sopenharmony_ci * registers to their default values. 3458c2ecf20Sopenharmony_ci */ 3468c2ecf20Sopenharmony_ci baud = uart_get_baud_rate(port, termios, old, 3478c2ecf20Sopenharmony_ci port->uartclk / 16 / UART_DIV_MAX, 3488c2ecf20Sopenharmony_ci port->uartclk); 3498c2ecf20Sopenharmony_ci 3508c2ecf20Sopenharmony_ci if (baud < 115200) { 3518c2ecf20Sopenharmony_ci serial_port_out(port, MTK_UART_HIGHS, 0x0); 3528c2ecf20Sopenharmony_ci quot = uart_get_divisor(port, baud); 3538c2ecf20Sopenharmony_ci } else { 3548c2ecf20Sopenharmony_ci serial_port_out(port, MTK_UART_HIGHS, 0x3); 3558c2ecf20Sopenharmony_ci quot = DIV_ROUND_UP(port->uartclk, 256 * baud); 3568c2ecf20Sopenharmony_ci } 3578c2ecf20Sopenharmony_ci 3588c2ecf20Sopenharmony_ci /* 3598c2ecf20Sopenharmony_ci * Ok, we're now changing the port state. Do it with 3608c2ecf20Sopenharmony_ci * interrupts disabled. 3618c2ecf20Sopenharmony_ci */ 3628c2ecf20Sopenharmony_ci spin_lock_irqsave(&port->lock, flags); 3638c2ecf20Sopenharmony_ci 3648c2ecf20Sopenharmony_ci /* 3658c2ecf20Sopenharmony_ci * Update the per-port timeout. 3668c2ecf20Sopenharmony_ci */ 3678c2ecf20Sopenharmony_ci uart_update_timeout(port, termios->c_cflag, baud); 3688c2ecf20Sopenharmony_ci 3698c2ecf20Sopenharmony_ci /* set DLAB we have cval saved in up->lcr from the call to the core */ 3708c2ecf20Sopenharmony_ci serial_port_out(port, UART_LCR, up->lcr | UART_LCR_DLAB); 3718c2ecf20Sopenharmony_ci serial_dl_write(up, quot); 3728c2ecf20Sopenharmony_ci 3738c2ecf20Sopenharmony_ci /* reset DLAB */ 3748c2ecf20Sopenharmony_ci serial_port_out(port, UART_LCR, up->lcr); 3758c2ecf20Sopenharmony_ci 3768c2ecf20Sopenharmony_ci if (baud >= 115200) { 3778c2ecf20Sopenharmony_ci unsigned int tmp; 3788c2ecf20Sopenharmony_ci 3798c2ecf20Sopenharmony_ci tmp = (port->uartclk / (baud * quot)) - 1; 3808c2ecf20Sopenharmony_ci serial_port_out(port, MTK_UART_SAMPLE_COUNT, tmp); 3818c2ecf20Sopenharmony_ci serial_port_out(port, MTK_UART_SAMPLE_POINT, 3828c2ecf20Sopenharmony_ci (tmp >> 1) - 1); 3838c2ecf20Sopenharmony_ci 3848c2ecf20Sopenharmony_ci /*count fraction to set fractoin register */ 3858c2ecf20Sopenharmony_ci fraction = ((port->uartclk * 100) / baud / quot) % 100; 3868c2ecf20Sopenharmony_ci fraction = DIV_ROUND_CLOSEST(fraction, 10); 3878c2ecf20Sopenharmony_ci serial_port_out(port, MTK_UART_FRACDIV_L, 3888c2ecf20Sopenharmony_ci fraction_L_mapping[fraction]); 3898c2ecf20Sopenharmony_ci serial_port_out(port, MTK_UART_FRACDIV_M, 3908c2ecf20Sopenharmony_ci fraction_M_mapping[fraction]); 3918c2ecf20Sopenharmony_ci } else { 3928c2ecf20Sopenharmony_ci serial_port_out(port, MTK_UART_SAMPLE_COUNT, 0x00); 3938c2ecf20Sopenharmony_ci serial_port_out(port, MTK_UART_SAMPLE_POINT, 0xff); 3948c2ecf20Sopenharmony_ci serial_port_out(port, MTK_UART_FRACDIV_L, 0x00); 3958c2ecf20Sopenharmony_ci serial_port_out(port, MTK_UART_FRACDIV_M, 0x00); 3968c2ecf20Sopenharmony_ci } 3978c2ecf20Sopenharmony_ci 3988c2ecf20Sopenharmony_ci if ((termios->c_cflag & CRTSCTS) && (!(termios->c_iflag & CRTSCTS))) 3998c2ecf20Sopenharmony_ci mode = MTK_UART_FC_HW; 4008c2ecf20Sopenharmony_ci else if (termios->c_iflag & CRTSCTS) 4018c2ecf20Sopenharmony_ci mode = MTK_UART_FC_SW; 4028c2ecf20Sopenharmony_ci else 4038c2ecf20Sopenharmony_ci mode = MTK_UART_FC_NONE; 4048c2ecf20Sopenharmony_ci 4058c2ecf20Sopenharmony_ci mtk8250_set_flow_ctrl(up, mode); 4068c2ecf20Sopenharmony_ci 4078c2ecf20Sopenharmony_ci if (uart_console(port)) 4088c2ecf20Sopenharmony_ci up->port.cons->cflag = termios->c_cflag; 4098c2ecf20Sopenharmony_ci 4108c2ecf20Sopenharmony_ci spin_unlock_irqrestore(&port->lock, flags); 4118c2ecf20Sopenharmony_ci /* Don't rewrite B0 */ 4128c2ecf20Sopenharmony_ci if (tty_termios_baud_rate(termios)) 4138c2ecf20Sopenharmony_ci tty_termios_encode_baud_rate(termios, baud, baud); 4148c2ecf20Sopenharmony_ci} 4158c2ecf20Sopenharmony_ci 4168c2ecf20Sopenharmony_cistatic int __maybe_unused mtk8250_runtime_suspend(struct device *dev) 4178c2ecf20Sopenharmony_ci{ 4188c2ecf20Sopenharmony_ci struct mtk8250_data *data = dev_get_drvdata(dev); 4198c2ecf20Sopenharmony_ci struct uart_8250_port *up = serial8250_get_port(data->line); 4208c2ecf20Sopenharmony_ci 4218c2ecf20Sopenharmony_ci /* wait until UART in idle status */ 4228c2ecf20Sopenharmony_ci while 4238c2ecf20Sopenharmony_ci (serial_in(up, MTK_UART_DEBUG0)); 4248c2ecf20Sopenharmony_ci 4258c2ecf20Sopenharmony_ci if (data->clk_count == 0U) { 4268c2ecf20Sopenharmony_ci dev_dbg(dev, "%s clock count is 0\n", __func__); 4278c2ecf20Sopenharmony_ci } else { 4288c2ecf20Sopenharmony_ci clk_disable_unprepare(data->bus_clk); 4298c2ecf20Sopenharmony_ci data->clk_count--; 4308c2ecf20Sopenharmony_ci } 4318c2ecf20Sopenharmony_ci 4328c2ecf20Sopenharmony_ci return 0; 4338c2ecf20Sopenharmony_ci} 4348c2ecf20Sopenharmony_ci 4358c2ecf20Sopenharmony_cistatic int __maybe_unused mtk8250_runtime_resume(struct device *dev) 4368c2ecf20Sopenharmony_ci{ 4378c2ecf20Sopenharmony_ci struct mtk8250_data *data = dev_get_drvdata(dev); 4388c2ecf20Sopenharmony_ci int err; 4398c2ecf20Sopenharmony_ci 4408c2ecf20Sopenharmony_ci if (data->clk_count > 0U) { 4418c2ecf20Sopenharmony_ci dev_dbg(dev, "%s clock count is %d\n", __func__, 4428c2ecf20Sopenharmony_ci data->clk_count); 4438c2ecf20Sopenharmony_ci } else { 4448c2ecf20Sopenharmony_ci err = clk_prepare_enable(data->bus_clk); 4458c2ecf20Sopenharmony_ci if (err) { 4468c2ecf20Sopenharmony_ci dev_warn(dev, "Can't enable bus clock\n"); 4478c2ecf20Sopenharmony_ci return err; 4488c2ecf20Sopenharmony_ci } 4498c2ecf20Sopenharmony_ci data->clk_count++; 4508c2ecf20Sopenharmony_ci } 4518c2ecf20Sopenharmony_ci 4528c2ecf20Sopenharmony_ci return 0; 4538c2ecf20Sopenharmony_ci} 4548c2ecf20Sopenharmony_ci 4558c2ecf20Sopenharmony_cistatic void 4568c2ecf20Sopenharmony_cimtk8250_do_pm(struct uart_port *port, unsigned int state, unsigned int old) 4578c2ecf20Sopenharmony_ci{ 4588c2ecf20Sopenharmony_ci if (!state) 4598c2ecf20Sopenharmony_ci if (!mtk8250_runtime_resume(port->dev)) 4608c2ecf20Sopenharmony_ci pm_runtime_get_sync(port->dev); 4618c2ecf20Sopenharmony_ci 4628c2ecf20Sopenharmony_ci serial8250_do_pm(port, state, old); 4638c2ecf20Sopenharmony_ci 4648c2ecf20Sopenharmony_ci if (state) 4658c2ecf20Sopenharmony_ci if (!pm_runtime_put_sync_suspend(port->dev)) 4668c2ecf20Sopenharmony_ci mtk8250_runtime_suspend(port->dev); 4678c2ecf20Sopenharmony_ci} 4688c2ecf20Sopenharmony_ci 4698c2ecf20Sopenharmony_ci#ifdef CONFIG_SERIAL_8250_DMA 4708c2ecf20Sopenharmony_cistatic bool mtk8250_dma_filter(struct dma_chan *chan, void *param) 4718c2ecf20Sopenharmony_ci{ 4728c2ecf20Sopenharmony_ci return false; 4738c2ecf20Sopenharmony_ci} 4748c2ecf20Sopenharmony_ci#endif 4758c2ecf20Sopenharmony_ci 4768c2ecf20Sopenharmony_cistatic int mtk8250_probe_of(struct platform_device *pdev, struct uart_port *p, 4778c2ecf20Sopenharmony_ci struct mtk8250_data *data) 4788c2ecf20Sopenharmony_ci{ 4798c2ecf20Sopenharmony_ci#ifdef CONFIG_SERIAL_8250_DMA 4808c2ecf20Sopenharmony_ci int dmacnt; 4818c2ecf20Sopenharmony_ci#endif 4828c2ecf20Sopenharmony_ci 4838c2ecf20Sopenharmony_ci data->uart_clk = devm_clk_get(&pdev->dev, "baud"); 4848c2ecf20Sopenharmony_ci if (IS_ERR(data->uart_clk)) { 4858c2ecf20Sopenharmony_ci /* 4868c2ecf20Sopenharmony_ci * For compatibility with older device trees try unnamed 4878c2ecf20Sopenharmony_ci * clk when no baud clk can be found. 4888c2ecf20Sopenharmony_ci */ 4898c2ecf20Sopenharmony_ci data->uart_clk = devm_clk_get(&pdev->dev, NULL); 4908c2ecf20Sopenharmony_ci if (IS_ERR(data->uart_clk)) { 4918c2ecf20Sopenharmony_ci dev_warn(&pdev->dev, "Can't get uart clock\n"); 4928c2ecf20Sopenharmony_ci return PTR_ERR(data->uart_clk); 4938c2ecf20Sopenharmony_ci } 4948c2ecf20Sopenharmony_ci 4958c2ecf20Sopenharmony_ci return 0; 4968c2ecf20Sopenharmony_ci } 4978c2ecf20Sopenharmony_ci 4988c2ecf20Sopenharmony_ci data->bus_clk = devm_clk_get(&pdev->dev, "bus"); 4998c2ecf20Sopenharmony_ci if (IS_ERR(data->bus_clk)) 5008c2ecf20Sopenharmony_ci return PTR_ERR(data->bus_clk); 5018c2ecf20Sopenharmony_ci 5028c2ecf20Sopenharmony_ci data->dma = NULL; 5038c2ecf20Sopenharmony_ci#ifdef CONFIG_SERIAL_8250_DMA 5048c2ecf20Sopenharmony_ci dmacnt = of_property_count_strings(pdev->dev.of_node, "dma-names"); 5058c2ecf20Sopenharmony_ci if (dmacnt == 2) { 5068c2ecf20Sopenharmony_ci data->dma = devm_kzalloc(&pdev->dev, sizeof(*data->dma), 5078c2ecf20Sopenharmony_ci GFP_KERNEL); 5088c2ecf20Sopenharmony_ci if (!data->dma) 5098c2ecf20Sopenharmony_ci return -ENOMEM; 5108c2ecf20Sopenharmony_ci 5118c2ecf20Sopenharmony_ci data->dma->fn = mtk8250_dma_filter; 5128c2ecf20Sopenharmony_ci data->dma->rx_size = MTK_UART_RX_SIZE; 5138c2ecf20Sopenharmony_ci data->dma->rxconf.src_maxburst = MTK_UART_RX_TRIGGER; 5148c2ecf20Sopenharmony_ci data->dma->txconf.dst_maxburst = MTK_UART_TX_TRIGGER; 5158c2ecf20Sopenharmony_ci } 5168c2ecf20Sopenharmony_ci#endif 5178c2ecf20Sopenharmony_ci 5188c2ecf20Sopenharmony_ci return 0; 5198c2ecf20Sopenharmony_ci} 5208c2ecf20Sopenharmony_ci 5218c2ecf20Sopenharmony_cistatic int mtk8250_probe(struct platform_device *pdev) 5228c2ecf20Sopenharmony_ci{ 5238c2ecf20Sopenharmony_ci struct uart_8250_port uart = {}; 5248c2ecf20Sopenharmony_ci struct mtk8250_data *data; 5258c2ecf20Sopenharmony_ci struct resource *regs; 5268c2ecf20Sopenharmony_ci int irq, err; 5278c2ecf20Sopenharmony_ci 5288c2ecf20Sopenharmony_ci irq = platform_get_irq(pdev, 0); 5298c2ecf20Sopenharmony_ci if (irq < 0) 5308c2ecf20Sopenharmony_ci return irq; 5318c2ecf20Sopenharmony_ci 5328c2ecf20Sopenharmony_ci regs = platform_get_resource(pdev, IORESOURCE_MEM, 0); 5338c2ecf20Sopenharmony_ci if (!regs) { 5348c2ecf20Sopenharmony_ci dev_err(&pdev->dev, "no registers defined\n"); 5358c2ecf20Sopenharmony_ci return -EINVAL; 5368c2ecf20Sopenharmony_ci } 5378c2ecf20Sopenharmony_ci 5388c2ecf20Sopenharmony_ci uart.port.membase = devm_ioremap(&pdev->dev, regs->start, 5398c2ecf20Sopenharmony_ci resource_size(regs)); 5408c2ecf20Sopenharmony_ci if (!uart.port.membase) 5418c2ecf20Sopenharmony_ci return -ENOMEM; 5428c2ecf20Sopenharmony_ci 5438c2ecf20Sopenharmony_ci data = devm_kzalloc(&pdev->dev, sizeof(*data), GFP_KERNEL); 5448c2ecf20Sopenharmony_ci if (!data) 5458c2ecf20Sopenharmony_ci return -ENOMEM; 5468c2ecf20Sopenharmony_ci 5478c2ecf20Sopenharmony_ci data->clk_count = 0; 5488c2ecf20Sopenharmony_ci 5498c2ecf20Sopenharmony_ci if (pdev->dev.of_node) { 5508c2ecf20Sopenharmony_ci err = mtk8250_probe_of(pdev, &uart.port, data); 5518c2ecf20Sopenharmony_ci if (err) 5528c2ecf20Sopenharmony_ci return err; 5538c2ecf20Sopenharmony_ci } else 5548c2ecf20Sopenharmony_ci return -ENODEV; 5558c2ecf20Sopenharmony_ci 5568c2ecf20Sopenharmony_ci spin_lock_init(&uart.port.lock); 5578c2ecf20Sopenharmony_ci uart.port.mapbase = regs->start; 5588c2ecf20Sopenharmony_ci uart.port.irq = irq; 5598c2ecf20Sopenharmony_ci uart.port.pm = mtk8250_do_pm; 5608c2ecf20Sopenharmony_ci uart.port.type = PORT_16550; 5618c2ecf20Sopenharmony_ci uart.port.flags = UPF_BOOT_AUTOCONF | UPF_FIXED_PORT; 5628c2ecf20Sopenharmony_ci uart.port.dev = &pdev->dev; 5638c2ecf20Sopenharmony_ci uart.port.iotype = UPIO_MEM32; 5648c2ecf20Sopenharmony_ci uart.port.regshift = 2; 5658c2ecf20Sopenharmony_ci uart.port.private_data = data; 5668c2ecf20Sopenharmony_ci uart.port.shutdown = mtk8250_shutdown; 5678c2ecf20Sopenharmony_ci uart.port.startup = mtk8250_startup; 5688c2ecf20Sopenharmony_ci uart.port.set_termios = mtk8250_set_termios; 5698c2ecf20Sopenharmony_ci uart.port.uartclk = clk_get_rate(data->uart_clk); 5708c2ecf20Sopenharmony_ci#ifdef CONFIG_SERIAL_8250_DMA 5718c2ecf20Sopenharmony_ci if (data->dma) 5728c2ecf20Sopenharmony_ci uart.dma = data->dma; 5738c2ecf20Sopenharmony_ci#endif 5748c2ecf20Sopenharmony_ci 5758c2ecf20Sopenharmony_ci /* Disable Rate Fix function */ 5768c2ecf20Sopenharmony_ci writel(0x0, uart.port.membase + 5778c2ecf20Sopenharmony_ci (MTK_UART_RATE_FIX << uart.port.regshift)); 5788c2ecf20Sopenharmony_ci 5798c2ecf20Sopenharmony_ci platform_set_drvdata(pdev, data); 5808c2ecf20Sopenharmony_ci 5818c2ecf20Sopenharmony_ci pm_runtime_enable(&pdev->dev); 5828c2ecf20Sopenharmony_ci err = mtk8250_runtime_resume(&pdev->dev); 5838c2ecf20Sopenharmony_ci if (err) 5848c2ecf20Sopenharmony_ci goto err_pm_disable; 5858c2ecf20Sopenharmony_ci 5868c2ecf20Sopenharmony_ci data->line = serial8250_register_8250_port(&uart); 5878c2ecf20Sopenharmony_ci if (data->line < 0) { 5888c2ecf20Sopenharmony_ci err = data->line; 5898c2ecf20Sopenharmony_ci goto err_pm_disable; 5908c2ecf20Sopenharmony_ci } 5918c2ecf20Sopenharmony_ci 5928c2ecf20Sopenharmony_ci data->rx_wakeup_irq = platform_get_irq_optional(pdev, 1); 5938c2ecf20Sopenharmony_ci 5948c2ecf20Sopenharmony_ci return 0; 5958c2ecf20Sopenharmony_ci 5968c2ecf20Sopenharmony_cierr_pm_disable: 5978c2ecf20Sopenharmony_ci pm_runtime_disable(&pdev->dev); 5988c2ecf20Sopenharmony_ci 5998c2ecf20Sopenharmony_ci return err; 6008c2ecf20Sopenharmony_ci} 6018c2ecf20Sopenharmony_ci 6028c2ecf20Sopenharmony_cistatic int mtk8250_remove(struct platform_device *pdev) 6038c2ecf20Sopenharmony_ci{ 6048c2ecf20Sopenharmony_ci struct mtk8250_data *data = platform_get_drvdata(pdev); 6058c2ecf20Sopenharmony_ci 6068c2ecf20Sopenharmony_ci pm_runtime_get_sync(&pdev->dev); 6078c2ecf20Sopenharmony_ci 6088c2ecf20Sopenharmony_ci serial8250_unregister_port(data->line); 6098c2ecf20Sopenharmony_ci 6108c2ecf20Sopenharmony_ci pm_runtime_disable(&pdev->dev); 6118c2ecf20Sopenharmony_ci pm_runtime_put_noidle(&pdev->dev); 6128c2ecf20Sopenharmony_ci 6138c2ecf20Sopenharmony_ci if (!pm_runtime_status_suspended(&pdev->dev)) 6148c2ecf20Sopenharmony_ci mtk8250_runtime_suspend(&pdev->dev); 6158c2ecf20Sopenharmony_ci 6168c2ecf20Sopenharmony_ci return 0; 6178c2ecf20Sopenharmony_ci} 6188c2ecf20Sopenharmony_ci 6198c2ecf20Sopenharmony_cistatic int __maybe_unused mtk8250_suspend(struct device *dev) 6208c2ecf20Sopenharmony_ci{ 6218c2ecf20Sopenharmony_ci struct mtk8250_data *data = dev_get_drvdata(dev); 6228c2ecf20Sopenharmony_ci int irq = data->rx_wakeup_irq; 6238c2ecf20Sopenharmony_ci int err; 6248c2ecf20Sopenharmony_ci 6258c2ecf20Sopenharmony_ci serial8250_suspend_port(data->line); 6268c2ecf20Sopenharmony_ci 6278c2ecf20Sopenharmony_ci pinctrl_pm_select_sleep_state(dev); 6288c2ecf20Sopenharmony_ci if (irq >= 0) { 6298c2ecf20Sopenharmony_ci err = enable_irq_wake(irq); 6308c2ecf20Sopenharmony_ci if (err) { 6318c2ecf20Sopenharmony_ci dev_err(dev, 6328c2ecf20Sopenharmony_ci "failed to enable irq wake on IRQ %d: %d\n", 6338c2ecf20Sopenharmony_ci irq, err); 6348c2ecf20Sopenharmony_ci pinctrl_pm_select_default_state(dev); 6358c2ecf20Sopenharmony_ci serial8250_resume_port(data->line); 6368c2ecf20Sopenharmony_ci return err; 6378c2ecf20Sopenharmony_ci } 6388c2ecf20Sopenharmony_ci } 6398c2ecf20Sopenharmony_ci 6408c2ecf20Sopenharmony_ci return 0; 6418c2ecf20Sopenharmony_ci} 6428c2ecf20Sopenharmony_ci 6438c2ecf20Sopenharmony_cistatic int __maybe_unused mtk8250_resume(struct device *dev) 6448c2ecf20Sopenharmony_ci{ 6458c2ecf20Sopenharmony_ci struct mtk8250_data *data = dev_get_drvdata(dev); 6468c2ecf20Sopenharmony_ci int irq = data->rx_wakeup_irq; 6478c2ecf20Sopenharmony_ci 6488c2ecf20Sopenharmony_ci if (irq >= 0) 6498c2ecf20Sopenharmony_ci disable_irq_wake(irq); 6508c2ecf20Sopenharmony_ci pinctrl_pm_select_default_state(dev); 6518c2ecf20Sopenharmony_ci 6528c2ecf20Sopenharmony_ci serial8250_resume_port(data->line); 6538c2ecf20Sopenharmony_ci 6548c2ecf20Sopenharmony_ci return 0; 6558c2ecf20Sopenharmony_ci} 6568c2ecf20Sopenharmony_ci 6578c2ecf20Sopenharmony_cistatic const struct dev_pm_ops mtk8250_pm_ops = { 6588c2ecf20Sopenharmony_ci SET_SYSTEM_SLEEP_PM_OPS(mtk8250_suspend, mtk8250_resume) 6598c2ecf20Sopenharmony_ci SET_RUNTIME_PM_OPS(mtk8250_runtime_suspend, mtk8250_runtime_resume, 6608c2ecf20Sopenharmony_ci NULL) 6618c2ecf20Sopenharmony_ci}; 6628c2ecf20Sopenharmony_ci 6638c2ecf20Sopenharmony_cistatic const struct of_device_id mtk8250_of_match[] = { 6648c2ecf20Sopenharmony_ci { .compatible = "mediatek,mt6577-uart" }, 6658c2ecf20Sopenharmony_ci { /* Sentinel */ } 6668c2ecf20Sopenharmony_ci}; 6678c2ecf20Sopenharmony_ciMODULE_DEVICE_TABLE(of, mtk8250_of_match); 6688c2ecf20Sopenharmony_ci 6698c2ecf20Sopenharmony_cistatic struct platform_driver mtk8250_platform_driver = { 6708c2ecf20Sopenharmony_ci .driver = { 6718c2ecf20Sopenharmony_ci .name = "mt6577-uart", 6728c2ecf20Sopenharmony_ci .pm = &mtk8250_pm_ops, 6738c2ecf20Sopenharmony_ci .of_match_table = mtk8250_of_match, 6748c2ecf20Sopenharmony_ci }, 6758c2ecf20Sopenharmony_ci .probe = mtk8250_probe, 6768c2ecf20Sopenharmony_ci .remove = mtk8250_remove, 6778c2ecf20Sopenharmony_ci}; 6788c2ecf20Sopenharmony_cimodule_platform_driver(mtk8250_platform_driver); 6798c2ecf20Sopenharmony_ci 6808c2ecf20Sopenharmony_ci#ifdef CONFIG_SERIAL_8250_CONSOLE 6818c2ecf20Sopenharmony_cistatic int __init early_mtk8250_setup(struct earlycon_device *device, 6828c2ecf20Sopenharmony_ci const char *options) 6838c2ecf20Sopenharmony_ci{ 6848c2ecf20Sopenharmony_ci if (!device->port.membase) 6858c2ecf20Sopenharmony_ci return -ENODEV; 6868c2ecf20Sopenharmony_ci 6878c2ecf20Sopenharmony_ci device->port.iotype = UPIO_MEM32; 6888c2ecf20Sopenharmony_ci device->port.regshift = 2; 6898c2ecf20Sopenharmony_ci 6908c2ecf20Sopenharmony_ci return early_serial8250_setup(device, NULL); 6918c2ecf20Sopenharmony_ci} 6928c2ecf20Sopenharmony_ci 6938c2ecf20Sopenharmony_ciOF_EARLYCON_DECLARE(mtk8250, "mediatek,mt6577-uart", early_mtk8250_setup); 6948c2ecf20Sopenharmony_ci#endif 6958c2ecf20Sopenharmony_ci 6968c2ecf20Sopenharmony_ciMODULE_AUTHOR("Matthias Brugger"); 6978c2ecf20Sopenharmony_ciMODULE_LICENSE("GPL"); 6988c2ecf20Sopenharmony_ciMODULE_DESCRIPTION("Mediatek 8250 serial port driver"); 699