18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 28c2ecf20Sopenharmony_ci/* 38c2ecf20Sopenharmony_ci * Copyright (C) 2003-2015 Broadcom Corporation 48c2ecf20Sopenharmony_ci * All Rights Reserved 58c2ecf20Sopenharmony_ci */ 68c2ecf20Sopenharmony_ci#include <linux/acpi.h> 78c2ecf20Sopenharmony_ci#include <linux/clk.h> 88c2ecf20Sopenharmony_ci#include <linux/kernel.h> 98c2ecf20Sopenharmony_ci#include <linux/module.h> 108c2ecf20Sopenharmony_ci#include <linux/platform_device.h> 118c2ecf20Sopenharmony_ci#include <linux/spi/spi.h> 128c2ecf20Sopenharmony_ci#include <linux/of.h> 138c2ecf20Sopenharmony_ci#include <linux/interrupt.h> 148c2ecf20Sopenharmony_ci 158c2ecf20Sopenharmony_ci/* SPI Configuration Register */ 168c2ecf20Sopenharmony_ci#define XLP_SPI_CONFIG 0x00 178c2ecf20Sopenharmony_ci#define XLP_SPI_CPHA BIT(0) 188c2ecf20Sopenharmony_ci#define XLP_SPI_CPOL BIT(1) 198c2ecf20Sopenharmony_ci#define XLP_SPI_CS_POL BIT(2) 208c2ecf20Sopenharmony_ci#define XLP_SPI_TXMISO_EN BIT(3) 218c2ecf20Sopenharmony_ci#define XLP_SPI_TXMOSI_EN BIT(4) 228c2ecf20Sopenharmony_ci#define XLP_SPI_RXMISO_EN BIT(5) 238c2ecf20Sopenharmony_ci#define XLP_SPI_CS_LSBFE BIT(10) 248c2ecf20Sopenharmony_ci#define XLP_SPI_RXCAP_EN BIT(11) 258c2ecf20Sopenharmony_ci 268c2ecf20Sopenharmony_ci/* SPI Frequency Divider Register */ 278c2ecf20Sopenharmony_ci#define XLP_SPI_FDIV 0x04 288c2ecf20Sopenharmony_ci 298c2ecf20Sopenharmony_ci/* SPI Command Register */ 308c2ecf20Sopenharmony_ci#define XLP_SPI_CMD 0x08 318c2ecf20Sopenharmony_ci#define XLP_SPI_CMD_IDLE_MASK 0x0 328c2ecf20Sopenharmony_ci#define XLP_SPI_CMD_TX_MASK 0x1 338c2ecf20Sopenharmony_ci#define XLP_SPI_CMD_RX_MASK 0x2 348c2ecf20Sopenharmony_ci#define XLP_SPI_CMD_TXRX_MASK 0x3 358c2ecf20Sopenharmony_ci#define XLP_SPI_CMD_CONT BIT(4) 368c2ecf20Sopenharmony_ci#define XLP_SPI_XFR_BITCNT_SHIFT 16 378c2ecf20Sopenharmony_ci 388c2ecf20Sopenharmony_ci/* SPI Status Register */ 398c2ecf20Sopenharmony_ci#define XLP_SPI_STATUS 0x0c 408c2ecf20Sopenharmony_ci#define XLP_SPI_XFR_PENDING BIT(0) 418c2ecf20Sopenharmony_ci#define XLP_SPI_XFR_DONE BIT(1) 428c2ecf20Sopenharmony_ci#define XLP_SPI_TX_INT BIT(2) 438c2ecf20Sopenharmony_ci#define XLP_SPI_RX_INT BIT(3) 448c2ecf20Sopenharmony_ci#define XLP_SPI_TX_UF BIT(4) 458c2ecf20Sopenharmony_ci#define XLP_SPI_RX_OF BIT(5) 468c2ecf20Sopenharmony_ci#define XLP_SPI_STAT_MASK 0x3f 478c2ecf20Sopenharmony_ci 488c2ecf20Sopenharmony_ci/* SPI Interrupt Enable Register */ 498c2ecf20Sopenharmony_ci#define XLP_SPI_INTR_EN 0x10 508c2ecf20Sopenharmony_ci#define XLP_SPI_INTR_DONE BIT(0) 518c2ecf20Sopenharmony_ci#define XLP_SPI_INTR_TXTH BIT(1) 528c2ecf20Sopenharmony_ci#define XLP_SPI_INTR_RXTH BIT(2) 538c2ecf20Sopenharmony_ci#define XLP_SPI_INTR_TXUF BIT(3) 548c2ecf20Sopenharmony_ci#define XLP_SPI_INTR_RXOF BIT(4) 558c2ecf20Sopenharmony_ci 568c2ecf20Sopenharmony_ci/* SPI FIFO Threshold Register */ 578c2ecf20Sopenharmony_ci#define XLP_SPI_FIFO_THRESH 0x14 588c2ecf20Sopenharmony_ci 598c2ecf20Sopenharmony_ci/* SPI FIFO Word Count Register */ 608c2ecf20Sopenharmony_ci#define XLP_SPI_FIFO_WCNT 0x18 618c2ecf20Sopenharmony_ci#define XLP_SPI_RXFIFO_WCNT_MASK 0xf 628c2ecf20Sopenharmony_ci#define XLP_SPI_TXFIFO_WCNT_MASK 0xf0 638c2ecf20Sopenharmony_ci#define XLP_SPI_TXFIFO_WCNT_SHIFT 4 648c2ecf20Sopenharmony_ci 658c2ecf20Sopenharmony_ci/* SPI Transmit Data FIFO Register */ 668c2ecf20Sopenharmony_ci#define XLP_SPI_TXDATA_FIFO 0x1c 678c2ecf20Sopenharmony_ci 688c2ecf20Sopenharmony_ci/* SPI Receive Data FIFO Register */ 698c2ecf20Sopenharmony_ci#define XLP_SPI_RXDATA_FIFO 0x20 708c2ecf20Sopenharmony_ci 718c2ecf20Sopenharmony_ci/* SPI System Control Register */ 728c2ecf20Sopenharmony_ci#define XLP_SPI_SYSCTRL 0x100 738c2ecf20Sopenharmony_ci#define XLP_SPI_SYS_RESET BIT(0) 748c2ecf20Sopenharmony_ci#define XLP_SPI_SYS_CLKDIS BIT(1) 758c2ecf20Sopenharmony_ci#define XLP_SPI_SYS_PMEN BIT(8) 768c2ecf20Sopenharmony_ci 778c2ecf20Sopenharmony_ci#define SPI_CS_OFFSET 0x40 788c2ecf20Sopenharmony_ci#define XLP_SPI_TXRXTH 0x80 798c2ecf20Sopenharmony_ci#define XLP_SPI_FIFO_SIZE 8 808c2ecf20Sopenharmony_ci#define XLP_SPI_MAX_CS 4 818c2ecf20Sopenharmony_ci#define XLP_SPI_DEFAULT_FREQ 133333333 828c2ecf20Sopenharmony_ci#define XLP_SPI_FDIV_MIN 4 838c2ecf20Sopenharmony_ci#define XLP_SPI_FDIV_MAX 65535 848c2ecf20Sopenharmony_ci/* 858c2ecf20Sopenharmony_ci * SPI can transfer only 28 bytes properly at a time. So split the 868c2ecf20Sopenharmony_ci * transfer into 28 bytes size. 878c2ecf20Sopenharmony_ci */ 888c2ecf20Sopenharmony_ci#define XLP_SPI_XFER_SIZE 28 898c2ecf20Sopenharmony_ci 908c2ecf20Sopenharmony_cistruct xlp_spi_priv { 918c2ecf20Sopenharmony_ci struct device dev; /* device structure */ 928c2ecf20Sopenharmony_ci void __iomem *base; /* spi registers base address */ 938c2ecf20Sopenharmony_ci const u8 *tx_buf; /* tx data buffer */ 948c2ecf20Sopenharmony_ci u8 *rx_buf; /* rx data buffer */ 958c2ecf20Sopenharmony_ci int tx_len; /* tx xfer length */ 968c2ecf20Sopenharmony_ci int rx_len; /* rx xfer length */ 978c2ecf20Sopenharmony_ci int txerrors; /* TXFIFO underflow count */ 988c2ecf20Sopenharmony_ci int rxerrors; /* RXFIFO overflow count */ 998c2ecf20Sopenharmony_ci int cs; /* slave device chip select */ 1008c2ecf20Sopenharmony_ci u32 spi_clk; /* spi clock frequency */ 1018c2ecf20Sopenharmony_ci bool cmd_cont; /* cs active */ 1028c2ecf20Sopenharmony_ci struct completion done; /* completion notification */ 1038c2ecf20Sopenharmony_ci}; 1048c2ecf20Sopenharmony_ci 1058c2ecf20Sopenharmony_cistatic inline u32 xlp_spi_reg_read(struct xlp_spi_priv *priv, 1068c2ecf20Sopenharmony_ci int cs, int regoff) 1078c2ecf20Sopenharmony_ci{ 1088c2ecf20Sopenharmony_ci return readl(priv->base + regoff + cs * SPI_CS_OFFSET); 1098c2ecf20Sopenharmony_ci} 1108c2ecf20Sopenharmony_ci 1118c2ecf20Sopenharmony_cistatic inline void xlp_spi_reg_write(struct xlp_spi_priv *priv, int cs, 1128c2ecf20Sopenharmony_ci int regoff, u32 val) 1138c2ecf20Sopenharmony_ci{ 1148c2ecf20Sopenharmony_ci writel(val, priv->base + regoff + cs * SPI_CS_OFFSET); 1158c2ecf20Sopenharmony_ci} 1168c2ecf20Sopenharmony_ci 1178c2ecf20Sopenharmony_cistatic inline void xlp_spi_sysctl_write(struct xlp_spi_priv *priv, 1188c2ecf20Sopenharmony_ci int regoff, u32 val) 1198c2ecf20Sopenharmony_ci{ 1208c2ecf20Sopenharmony_ci writel(val, priv->base + regoff); 1218c2ecf20Sopenharmony_ci} 1228c2ecf20Sopenharmony_ci 1238c2ecf20Sopenharmony_ci/* 1248c2ecf20Sopenharmony_ci * Setup global SPI_SYSCTRL register for all SPI channels. 1258c2ecf20Sopenharmony_ci */ 1268c2ecf20Sopenharmony_cistatic void xlp_spi_sysctl_setup(struct xlp_spi_priv *xspi) 1278c2ecf20Sopenharmony_ci{ 1288c2ecf20Sopenharmony_ci int cs; 1298c2ecf20Sopenharmony_ci 1308c2ecf20Sopenharmony_ci for (cs = 0; cs < XLP_SPI_MAX_CS; cs++) 1318c2ecf20Sopenharmony_ci xlp_spi_sysctl_write(xspi, XLP_SPI_SYSCTRL, 1328c2ecf20Sopenharmony_ci XLP_SPI_SYS_RESET << cs); 1338c2ecf20Sopenharmony_ci xlp_spi_sysctl_write(xspi, XLP_SPI_SYSCTRL, XLP_SPI_SYS_PMEN); 1348c2ecf20Sopenharmony_ci} 1358c2ecf20Sopenharmony_ci 1368c2ecf20Sopenharmony_cistatic int xlp_spi_setup(struct spi_device *spi) 1378c2ecf20Sopenharmony_ci{ 1388c2ecf20Sopenharmony_ci struct xlp_spi_priv *xspi; 1398c2ecf20Sopenharmony_ci u32 fdiv, cfg; 1408c2ecf20Sopenharmony_ci int cs; 1418c2ecf20Sopenharmony_ci 1428c2ecf20Sopenharmony_ci xspi = spi_master_get_devdata(spi->master); 1438c2ecf20Sopenharmony_ci cs = spi->chip_select; 1448c2ecf20Sopenharmony_ci /* 1458c2ecf20Sopenharmony_ci * The value of fdiv must be between 4 and 65535. 1468c2ecf20Sopenharmony_ci */ 1478c2ecf20Sopenharmony_ci fdiv = DIV_ROUND_UP(xspi->spi_clk, spi->max_speed_hz); 1488c2ecf20Sopenharmony_ci if (fdiv > XLP_SPI_FDIV_MAX) 1498c2ecf20Sopenharmony_ci fdiv = XLP_SPI_FDIV_MAX; 1508c2ecf20Sopenharmony_ci else if (fdiv < XLP_SPI_FDIV_MIN) 1518c2ecf20Sopenharmony_ci fdiv = XLP_SPI_FDIV_MIN; 1528c2ecf20Sopenharmony_ci 1538c2ecf20Sopenharmony_ci xlp_spi_reg_write(xspi, cs, XLP_SPI_FDIV, fdiv); 1548c2ecf20Sopenharmony_ci xlp_spi_reg_write(xspi, cs, XLP_SPI_FIFO_THRESH, XLP_SPI_TXRXTH); 1558c2ecf20Sopenharmony_ci cfg = xlp_spi_reg_read(xspi, cs, XLP_SPI_CONFIG); 1568c2ecf20Sopenharmony_ci if (spi->mode & SPI_CPHA) 1578c2ecf20Sopenharmony_ci cfg |= XLP_SPI_CPHA; 1588c2ecf20Sopenharmony_ci else 1598c2ecf20Sopenharmony_ci cfg &= ~XLP_SPI_CPHA; 1608c2ecf20Sopenharmony_ci if (spi->mode & SPI_CPOL) 1618c2ecf20Sopenharmony_ci cfg |= XLP_SPI_CPOL; 1628c2ecf20Sopenharmony_ci else 1638c2ecf20Sopenharmony_ci cfg &= ~XLP_SPI_CPOL; 1648c2ecf20Sopenharmony_ci if (!(spi->mode & SPI_CS_HIGH)) 1658c2ecf20Sopenharmony_ci cfg |= XLP_SPI_CS_POL; 1668c2ecf20Sopenharmony_ci else 1678c2ecf20Sopenharmony_ci cfg &= ~XLP_SPI_CS_POL; 1688c2ecf20Sopenharmony_ci if (spi->mode & SPI_LSB_FIRST) 1698c2ecf20Sopenharmony_ci cfg |= XLP_SPI_CS_LSBFE; 1708c2ecf20Sopenharmony_ci else 1718c2ecf20Sopenharmony_ci cfg &= ~XLP_SPI_CS_LSBFE; 1728c2ecf20Sopenharmony_ci 1738c2ecf20Sopenharmony_ci cfg |= XLP_SPI_TXMOSI_EN | XLP_SPI_RXMISO_EN; 1748c2ecf20Sopenharmony_ci if (fdiv == 4) 1758c2ecf20Sopenharmony_ci cfg |= XLP_SPI_RXCAP_EN; 1768c2ecf20Sopenharmony_ci xlp_spi_reg_write(xspi, cs, XLP_SPI_CONFIG, cfg); 1778c2ecf20Sopenharmony_ci 1788c2ecf20Sopenharmony_ci return 0; 1798c2ecf20Sopenharmony_ci} 1808c2ecf20Sopenharmony_ci 1818c2ecf20Sopenharmony_cistatic void xlp_spi_read_rxfifo(struct xlp_spi_priv *xspi) 1828c2ecf20Sopenharmony_ci{ 1838c2ecf20Sopenharmony_ci u32 rx_data, rxfifo_cnt; 1848c2ecf20Sopenharmony_ci int i, j, nbytes; 1858c2ecf20Sopenharmony_ci 1868c2ecf20Sopenharmony_ci rxfifo_cnt = xlp_spi_reg_read(xspi, xspi->cs, XLP_SPI_FIFO_WCNT); 1878c2ecf20Sopenharmony_ci rxfifo_cnt &= XLP_SPI_RXFIFO_WCNT_MASK; 1888c2ecf20Sopenharmony_ci while (rxfifo_cnt) { 1898c2ecf20Sopenharmony_ci rx_data = xlp_spi_reg_read(xspi, xspi->cs, XLP_SPI_RXDATA_FIFO); 1908c2ecf20Sopenharmony_ci j = 0; 1918c2ecf20Sopenharmony_ci nbytes = min(xspi->rx_len, 4); 1928c2ecf20Sopenharmony_ci for (i = nbytes - 1; i >= 0; i--, j++) 1938c2ecf20Sopenharmony_ci xspi->rx_buf[i] = (rx_data >> (j * 8)) & 0xff; 1948c2ecf20Sopenharmony_ci 1958c2ecf20Sopenharmony_ci xspi->rx_len -= nbytes; 1968c2ecf20Sopenharmony_ci xspi->rx_buf += nbytes; 1978c2ecf20Sopenharmony_ci rxfifo_cnt--; 1988c2ecf20Sopenharmony_ci } 1998c2ecf20Sopenharmony_ci} 2008c2ecf20Sopenharmony_ci 2018c2ecf20Sopenharmony_cistatic void xlp_spi_fill_txfifo(struct xlp_spi_priv *xspi) 2028c2ecf20Sopenharmony_ci{ 2038c2ecf20Sopenharmony_ci u32 tx_data, txfifo_cnt; 2048c2ecf20Sopenharmony_ci int i, j, nbytes; 2058c2ecf20Sopenharmony_ci 2068c2ecf20Sopenharmony_ci txfifo_cnt = xlp_spi_reg_read(xspi, xspi->cs, XLP_SPI_FIFO_WCNT); 2078c2ecf20Sopenharmony_ci txfifo_cnt &= XLP_SPI_TXFIFO_WCNT_MASK; 2088c2ecf20Sopenharmony_ci txfifo_cnt >>= XLP_SPI_TXFIFO_WCNT_SHIFT; 2098c2ecf20Sopenharmony_ci while (xspi->tx_len && (txfifo_cnt < XLP_SPI_FIFO_SIZE)) { 2108c2ecf20Sopenharmony_ci j = 0; 2118c2ecf20Sopenharmony_ci tx_data = 0; 2128c2ecf20Sopenharmony_ci nbytes = min(xspi->tx_len, 4); 2138c2ecf20Sopenharmony_ci for (i = nbytes - 1; i >= 0; i--, j++) 2148c2ecf20Sopenharmony_ci tx_data |= xspi->tx_buf[i] << (j * 8); 2158c2ecf20Sopenharmony_ci 2168c2ecf20Sopenharmony_ci xlp_spi_reg_write(xspi, xspi->cs, XLP_SPI_TXDATA_FIFO, tx_data); 2178c2ecf20Sopenharmony_ci xspi->tx_len -= nbytes; 2188c2ecf20Sopenharmony_ci xspi->tx_buf += nbytes; 2198c2ecf20Sopenharmony_ci txfifo_cnt++; 2208c2ecf20Sopenharmony_ci } 2218c2ecf20Sopenharmony_ci} 2228c2ecf20Sopenharmony_ci 2238c2ecf20Sopenharmony_cistatic irqreturn_t xlp_spi_interrupt(int irq, void *dev_id) 2248c2ecf20Sopenharmony_ci{ 2258c2ecf20Sopenharmony_ci struct xlp_spi_priv *xspi = dev_id; 2268c2ecf20Sopenharmony_ci u32 stat; 2278c2ecf20Sopenharmony_ci 2288c2ecf20Sopenharmony_ci stat = xlp_spi_reg_read(xspi, xspi->cs, XLP_SPI_STATUS) & 2298c2ecf20Sopenharmony_ci XLP_SPI_STAT_MASK; 2308c2ecf20Sopenharmony_ci if (!stat) 2318c2ecf20Sopenharmony_ci return IRQ_NONE; 2328c2ecf20Sopenharmony_ci 2338c2ecf20Sopenharmony_ci if (stat & XLP_SPI_TX_INT) { 2348c2ecf20Sopenharmony_ci if (xspi->tx_len) 2358c2ecf20Sopenharmony_ci xlp_spi_fill_txfifo(xspi); 2368c2ecf20Sopenharmony_ci if (stat & XLP_SPI_TX_UF) 2378c2ecf20Sopenharmony_ci xspi->txerrors++; 2388c2ecf20Sopenharmony_ci } 2398c2ecf20Sopenharmony_ci 2408c2ecf20Sopenharmony_ci if (stat & XLP_SPI_RX_INT) { 2418c2ecf20Sopenharmony_ci if (xspi->rx_len) 2428c2ecf20Sopenharmony_ci xlp_spi_read_rxfifo(xspi); 2438c2ecf20Sopenharmony_ci if (stat & XLP_SPI_RX_OF) 2448c2ecf20Sopenharmony_ci xspi->rxerrors++; 2458c2ecf20Sopenharmony_ci } 2468c2ecf20Sopenharmony_ci 2478c2ecf20Sopenharmony_ci /* write status back to clear interrupts */ 2488c2ecf20Sopenharmony_ci xlp_spi_reg_write(xspi, xspi->cs, XLP_SPI_STATUS, stat); 2498c2ecf20Sopenharmony_ci if (stat & XLP_SPI_XFR_DONE) 2508c2ecf20Sopenharmony_ci complete(&xspi->done); 2518c2ecf20Sopenharmony_ci 2528c2ecf20Sopenharmony_ci return IRQ_HANDLED; 2538c2ecf20Sopenharmony_ci} 2548c2ecf20Sopenharmony_ci 2558c2ecf20Sopenharmony_cistatic void xlp_spi_send_cmd(struct xlp_spi_priv *xspi, int xfer_len, 2568c2ecf20Sopenharmony_ci int cmd_cont) 2578c2ecf20Sopenharmony_ci{ 2588c2ecf20Sopenharmony_ci u32 cmd = 0; 2598c2ecf20Sopenharmony_ci 2608c2ecf20Sopenharmony_ci if (xspi->tx_buf) 2618c2ecf20Sopenharmony_ci cmd |= XLP_SPI_CMD_TX_MASK; 2628c2ecf20Sopenharmony_ci if (xspi->rx_buf) 2638c2ecf20Sopenharmony_ci cmd |= XLP_SPI_CMD_RX_MASK; 2648c2ecf20Sopenharmony_ci if (cmd_cont) 2658c2ecf20Sopenharmony_ci cmd |= XLP_SPI_CMD_CONT; 2668c2ecf20Sopenharmony_ci cmd |= ((xfer_len * 8 - 1) << XLP_SPI_XFR_BITCNT_SHIFT); 2678c2ecf20Sopenharmony_ci xlp_spi_reg_write(xspi, xspi->cs, XLP_SPI_CMD, cmd); 2688c2ecf20Sopenharmony_ci} 2698c2ecf20Sopenharmony_ci 2708c2ecf20Sopenharmony_cistatic int xlp_spi_xfer_block(struct xlp_spi_priv *xs, 2718c2ecf20Sopenharmony_ci const unsigned char *tx_buf, 2728c2ecf20Sopenharmony_ci unsigned char *rx_buf, int xfer_len, int cmd_cont) 2738c2ecf20Sopenharmony_ci{ 2748c2ecf20Sopenharmony_ci int timeout; 2758c2ecf20Sopenharmony_ci u32 intr_mask = 0; 2768c2ecf20Sopenharmony_ci 2778c2ecf20Sopenharmony_ci xs->tx_buf = tx_buf; 2788c2ecf20Sopenharmony_ci xs->rx_buf = rx_buf; 2798c2ecf20Sopenharmony_ci xs->tx_len = (xs->tx_buf == NULL) ? 0 : xfer_len; 2808c2ecf20Sopenharmony_ci xs->rx_len = (xs->rx_buf == NULL) ? 0 : xfer_len; 2818c2ecf20Sopenharmony_ci xs->txerrors = xs->rxerrors = 0; 2828c2ecf20Sopenharmony_ci 2838c2ecf20Sopenharmony_ci /* fill TXDATA_FIFO, then send the CMD */ 2848c2ecf20Sopenharmony_ci if (xs->tx_len) 2858c2ecf20Sopenharmony_ci xlp_spi_fill_txfifo(xs); 2868c2ecf20Sopenharmony_ci 2878c2ecf20Sopenharmony_ci xlp_spi_send_cmd(xs, xfer_len, cmd_cont); 2888c2ecf20Sopenharmony_ci 2898c2ecf20Sopenharmony_ci /* 2908c2ecf20Sopenharmony_ci * We are getting some spurious tx interrupts, so avoid enabling 2918c2ecf20Sopenharmony_ci * tx interrupts when only rx is in process. 2928c2ecf20Sopenharmony_ci * Enable all the interrupts in tx case. 2938c2ecf20Sopenharmony_ci */ 2948c2ecf20Sopenharmony_ci if (xs->tx_len) 2958c2ecf20Sopenharmony_ci intr_mask |= XLP_SPI_INTR_TXTH | XLP_SPI_INTR_TXUF | 2968c2ecf20Sopenharmony_ci XLP_SPI_INTR_RXTH | XLP_SPI_INTR_RXOF; 2978c2ecf20Sopenharmony_ci else 2988c2ecf20Sopenharmony_ci intr_mask |= XLP_SPI_INTR_RXTH | XLP_SPI_INTR_RXOF; 2998c2ecf20Sopenharmony_ci 3008c2ecf20Sopenharmony_ci intr_mask |= XLP_SPI_INTR_DONE; 3018c2ecf20Sopenharmony_ci xlp_spi_reg_write(xs, xs->cs, XLP_SPI_INTR_EN, intr_mask); 3028c2ecf20Sopenharmony_ci 3038c2ecf20Sopenharmony_ci timeout = wait_for_completion_timeout(&xs->done, 3048c2ecf20Sopenharmony_ci msecs_to_jiffies(1000)); 3058c2ecf20Sopenharmony_ci /* Disable interrupts */ 3068c2ecf20Sopenharmony_ci xlp_spi_reg_write(xs, xs->cs, XLP_SPI_INTR_EN, 0x0); 3078c2ecf20Sopenharmony_ci if (!timeout) { 3088c2ecf20Sopenharmony_ci dev_err(&xs->dev, "xfer timedout!\n"); 3098c2ecf20Sopenharmony_ci goto out; 3108c2ecf20Sopenharmony_ci } 3118c2ecf20Sopenharmony_ci if (xs->txerrors || xs->rxerrors) 3128c2ecf20Sopenharmony_ci dev_err(&xs->dev, "Over/Underflow rx %d tx %d xfer %d!\n", 3138c2ecf20Sopenharmony_ci xs->rxerrors, xs->txerrors, xfer_len); 3148c2ecf20Sopenharmony_ci 3158c2ecf20Sopenharmony_ci return xfer_len; 3168c2ecf20Sopenharmony_ciout: 3178c2ecf20Sopenharmony_ci return -ETIMEDOUT; 3188c2ecf20Sopenharmony_ci} 3198c2ecf20Sopenharmony_ci 3208c2ecf20Sopenharmony_cistatic int xlp_spi_txrx_bufs(struct xlp_spi_priv *xs, struct spi_transfer *t) 3218c2ecf20Sopenharmony_ci{ 3228c2ecf20Sopenharmony_ci int bytesleft, sz; 3238c2ecf20Sopenharmony_ci unsigned char *rx_buf; 3248c2ecf20Sopenharmony_ci const unsigned char *tx_buf; 3258c2ecf20Sopenharmony_ci 3268c2ecf20Sopenharmony_ci tx_buf = t->tx_buf; 3278c2ecf20Sopenharmony_ci rx_buf = t->rx_buf; 3288c2ecf20Sopenharmony_ci bytesleft = t->len; 3298c2ecf20Sopenharmony_ci while (bytesleft) { 3308c2ecf20Sopenharmony_ci if (bytesleft > XLP_SPI_XFER_SIZE) 3318c2ecf20Sopenharmony_ci sz = xlp_spi_xfer_block(xs, tx_buf, rx_buf, 3328c2ecf20Sopenharmony_ci XLP_SPI_XFER_SIZE, 1); 3338c2ecf20Sopenharmony_ci else 3348c2ecf20Sopenharmony_ci sz = xlp_spi_xfer_block(xs, tx_buf, rx_buf, 3358c2ecf20Sopenharmony_ci bytesleft, xs->cmd_cont); 3368c2ecf20Sopenharmony_ci if (sz < 0) 3378c2ecf20Sopenharmony_ci return sz; 3388c2ecf20Sopenharmony_ci bytesleft -= sz; 3398c2ecf20Sopenharmony_ci if (tx_buf) 3408c2ecf20Sopenharmony_ci tx_buf += sz; 3418c2ecf20Sopenharmony_ci if (rx_buf) 3428c2ecf20Sopenharmony_ci rx_buf += sz; 3438c2ecf20Sopenharmony_ci } 3448c2ecf20Sopenharmony_ci return bytesleft; 3458c2ecf20Sopenharmony_ci} 3468c2ecf20Sopenharmony_ci 3478c2ecf20Sopenharmony_cistatic int xlp_spi_transfer_one(struct spi_master *master, 3488c2ecf20Sopenharmony_ci struct spi_device *spi, 3498c2ecf20Sopenharmony_ci struct spi_transfer *t) 3508c2ecf20Sopenharmony_ci{ 3518c2ecf20Sopenharmony_ci struct xlp_spi_priv *xspi = spi_master_get_devdata(master); 3528c2ecf20Sopenharmony_ci int ret = 0; 3538c2ecf20Sopenharmony_ci 3548c2ecf20Sopenharmony_ci xspi->cs = spi->chip_select; 3558c2ecf20Sopenharmony_ci xspi->dev = spi->dev; 3568c2ecf20Sopenharmony_ci 3578c2ecf20Sopenharmony_ci if (spi_transfer_is_last(master, t)) 3588c2ecf20Sopenharmony_ci xspi->cmd_cont = 0; 3598c2ecf20Sopenharmony_ci else 3608c2ecf20Sopenharmony_ci xspi->cmd_cont = 1; 3618c2ecf20Sopenharmony_ci 3628c2ecf20Sopenharmony_ci if (xlp_spi_txrx_bufs(xspi, t)) 3638c2ecf20Sopenharmony_ci ret = -EIO; 3648c2ecf20Sopenharmony_ci 3658c2ecf20Sopenharmony_ci spi_finalize_current_transfer(master); 3668c2ecf20Sopenharmony_ci return ret; 3678c2ecf20Sopenharmony_ci} 3688c2ecf20Sopenharmony_ci 3698c2ecf20Sopenharmony_cistatic int xlp_spi_probe(struct platform_device *pdev) 3708c2ecf20Sopenharmony_ci{ 3718c2ecf20Sopenharmony_ci struct spi_master *master; 3728c2ecf20Sopenharmony_ci struct xlp_spi_priv *xspi; 3738c2ecf20Sopenharmony_ci struct clk *clk; 3748c2ecf20Sopenharmony_ci int irq, err; 3758c2ecf20Sopenharmony_ci 3768c2ecf20Sopenharmony_ci xspi = devm_kzalloc(&pdev->dev, sizeof(*xspi), GFP_KERNEL); 3778c2ecf20Sopenharmony_ci if (!xspi) 3788c2ecf20Sopenharmony_ci return -ENOMEM; 3798c2ecf20Sopenharmony_ci 3808c2ecf20Sopenharmony_ci xspi->base = devm_platform_ioremap_resource(pdev, 0); 3818c2ecf20Sopenharmony_ci if (IS_ERR(xspi->base)) 3828c2ecf20Sopenharmony_ci return PTR_ERR(xspi->base); 3838c2ecf20Sopenharmony_ci 3848c2ecf20Sopenharmony_ci irq = platform_get_irq(pdev, 0); 3858c2ecf20Sopenharmony_ci if (irq < 0) 3868c2ecf20Sopenharmony_ci return irq; 3878c2ecf20Sopenharmony_ci err = devm_request_irq(&pdev->dev, irq, xlp_spi_interrupt, 0, 3888c2ecf20Sopenharmony_ci pdev->name, xspi); 3898c2ecf20Sopenharmony_ci if (err) { 3908c2ecf20Sopenharmony_ci dev_err(&pdev->dev, "unable to request irq %d\n", irq); 3918c2ecf20Sopenharmony_ci return err; 3928c2ecf20Sopenharmony_ci } 3938c2ecf20Sopenharmony_ci 3948c2ecf20Sopenharmony_ci clk = devm_clk_get(&pdev->dev, NULL); 3958c2ecf20Sopenharmony_ci if (IS_ERR(clk)) { 3968c2ecf20Sopenharmony_ci dev_err(&pdev->dev, "could not get spi clock\n"); 3978c2ecf20Sopenharmony_ci return PTR_ERR(clk); 3988c2ecf20Sopenharmony_ci } 3998c2ecf20Sopenharmony_ci 4008c2ecf20Sopenharmony_ci xspi->spi_clk = clk_get_rate(clk); 4018c2ecf20Sopenharmony_ci 4028c2ecf20Sopenharmony_ci master = spi_alloc_master(&pdev->dev, 0); 4038c2ecf20Sopenharmony_ci if (!master) { 4048c2ecf20Sopenharmony_ci dev_err(&pdev->dev, "could not alloc master\n"); 4058c2ecf20Sopenharmony_ci return -ENOMEM; 4068c2ecf20Sopenharmony_ci } 4078c2ecf20Sopenharmony_ci 4088c2ecf20Sopenharmony_ci master->bus_num = 0; 4098c2ecf20Sopenharmony_ci master->num_chipselect = XLP_SPI_MAX_CS; 4108c2ecf20Sopenharmony_ci master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH; 4118c2ecf20Sopenharmony_ci master->setup = xlp_spi_setup; 4128c2ecf20Sopenharmony_ci master->transfer_one = xlp_spi_transfer_one; 4138c2ecf20Sopenharmony_ci master->dev.of_node = pdev->dev.of_node; 4148c2ecf20Sopenharmony_ci 4158c2ecf20Sopenharmony_ci init_completion(&xspi->done); 4168c2ecf20Sopenharmony_ci spi_master_set_devdata(master, xspi); 4178c2ecf20Sopenharmony_ci xlp_spi_sysctl_setup(xspi); 4188c2ecf20Sopenharmony_ci 4198c2ecf20Sopenharmony_ci /* register spi controller */ 4208c2ecf20Sopenharmony_ci err = devm_spi_register_master(&pdev->dev, master); 4218c2ecf20Sopenharmony_ci if (err) { 4228c2ecf20Sopenharmony_ci dev_err(&pdev->dev, "spi register master failed!\n"); 4238c2ecf20Sopenharmony_ci spi_master_put(master); 4248c2ecf20Sopenharmony_ci return err; 4258c2ecf20Sopenharmony_ci } 4268c2ecf20Sopenharmony_ci 4278c2ecf20Sopenharmony_ci return 0; 4288c2ecf20Sopenharmony_ci} 4298c2ecf20Sopenharmony_ci 4308c2ecf20Sopenharmony_ci#ifdef CONFIG_ACPI 4318c2ecf20Sopenharmony_cistatic const struct acpi_device_id xlp_spi_acpi_match[] = { 4328c2ecf20Sopenharmony_ci { "BRCM900D", 0 }, 4338c2ecf20Sopenharmony_ci { "CAV900D", 0 }, 4348c2ecf20Sopenharmony_ci { }, 4358c2ecf20Sopenharmony_ci}; 4368c2ecf20Sopenharmony_ciMODULE_DEVICE_TABLE(acpi, xlp_spi_acpi_match); 4378c2ecf20Sopenharmony_ci#endif 4388c2ecf20Sopenharmony_ci 4398c2ecf20Sopenharmony_cistatic const struct of_device_id xlp_spi_dt_id[] = { 4408c2ecf20Sopenharmony_ci { .compatible = "netlogic,xlp832-spi" }, 4418c2ecf20Sopenharmony_ci { }, 4428c2ecf20Sopenharmony_ci}; 4438c2ecf20Sopenharmony_ciMODULE_DEVICE_TABLE(of, xlp_spi_dt_id); 4448c2ecf20Sopenharmony_ci 4458c2ecf20Sopenharmony_cistatic struct platform_driver xlp_spi_driver = { 4468c2ecf20Sopenharmony_ci .probe = xlp_spi_probe, 4478c2ecf20Sopenharmony_ci .driver = { 4488c2ecf20Sopenharmony_ci .name = "xlp-spi", 4498c2ecf20Sopenharmony_ci .of_match_table = xlp_spi_dt_id, 4508c2ecf20Sopenharmony_ci .acpi_match_table = ACPI_PTR(xlp_spi_acpi_match), 4518c2ecf20Sopenharmony_ci }, 4528c2ecf20Sopenharmony_ci}; 4538c2ecf20Sopenharmony_cimodule_platform_driver(xlp_spi_driver); 4548c2ecf20Sopenharmony_ci 4558c2ecf20Sopenharmony_ciMODULE_AUTHOR("Kamlakant Patel <kamlakant.patel@broadcom.com>"); 4568c2ecf20Sopenharmony_ciMODULE_DESCRIPTION("Netlogic XLP SPI controller driver"); 4578c2ecf20Sopenharmony_ciMODULE_LICENSE("GPL v2"); 458