18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 28c2ecf20Sopenharmony_ci/* 38c2ecf20Sopenharmony_ci * Copyright (c) 2014, Fuzhou Rockchip Electronics Co., Ltd 48c2ecf20Sopenharmony_ci * Author: Addy Ke <addy.ke@rock-chips.com> 58c2ecf20Sopenharmony_ci */ 68c2ecf20Sopenharmony_ci 78c2ecf20Sopenharmony_ci#include <linux/clk.h> 88c2ecf20Sopenharmony_ci#include <linux/dmaengine.h> 98c2ecf20Sopenharmony_ci#include <linux/interrupt.h> 108c2ecf20Sopenharmony_ci#include <linux/module.h> 118c2ecf20Sopenharmony_ci#include <linux/of.h> 128c2ecf20Sopenharmony_ci#include <linux/pinctrl/consumer.h> 138c2ecf20Sopenharmony_ci#include <linux/platform_device.h> 148c2ecf20Sopenharmony_ci#include <linux/spi/spi.h> 158c2ecf20Sopenharmony_ci#include <linux/pm_runtime.h> 168c2ecf20Sopenharmony_ci#include <linux/scatterlist.h> 178c2ecf20Sopenharmony_ci 188c2ecf20Sopenharmony_ci#define DRIVER_NAME "rockchip-spi" 198c2ecf20Sopenharmony_ci 208c2ecf20Sopenharmony_ci#define ROCKCHIP_SPI_CLR_BITS(reg, bits) \ 218c2ecf20Sopenharmony_ci writel_relaxed(readl_relaxed(reg) & ~(bits), reg) 228c2ecf20Sopenharmony_ci#define ROCKCHIP_SPI_SET_BITS(reg, bits) \ 238c2ecf20Sopenharmony_ci writel_relaxed(readl_relaxed(reg) | (bits), reg) 248c2ecf20Sopenharmony_ci 258c2ecf20Sopenharmony_ci/* SPI register offsets */ 268c2ecf20Sopenharmony_ci#define ROCKCHIP_SPI_CTRLR0 0x0000 278c2ecf20Sopenharmony_ci#define ROCKCHIP_SPI_CTRLR1 0x0004 288c2ecf20Sopenharmony_ci#define ROCKCHIP_SPI_SSIENR 0x0008 298c2ecf20Sopenharmony_ci#define ROCKCHIP_SPI_SER 0x000c 308c2ecf20Sopenharmony_ci#define ROCKCHIP_SPI_BAUDR 0x0010 318c2ecf20Sopenharmony_ci#define ROCKCHIP_SPI_TXFTLR 0x0014 328c2ecf20Sopenharmony_ci#define ROCKCHIP_SPI_RXFTLR 0x0018 338c2ecf20Sopenharmony_ci#define ROCKCHIP_SPI_TXFLR 0x001c 348c2ecf20Sopenharmony_ci#define ROCKCHIP_SPI_RXFLR 0x0020 358c2ecf20Sopenharmony_ci#define ROCKCHIP_SPI_SR 0x0024 368c2ecf20Sopenharmony_ci#define ROCKCHIP_SPI_IPR 0x0028 378c2ecf20Sopenharmony_ci#define ROCKCHIP_SPI_IMR 0x002c 388c2ecf20Sopenharmony_ci#define ROCKCHIP_SPI_ISR 0x0030 398c2ecf20Sopenharmony_ci#define ROCKCHIP_SPI_RISR 0x0034 408c2ecf20Sopenharmony_ci#define ROCKCHIP_SPI_ICR 0x0038 418c2ecf20Sopenharmony_ci#define ROCKCHIP_SPI_DMACR 0x003c 428c2ecf20Sopenharmony_ci#define ROCKCHIP_SPI_DMATDLR 0x0040 438c2ecf20Sopenharmony_ci#define ROCKCHIP_SPI_DMARDLR 0x0044 448c2ecf20Sopenharmony_ci#define ROCKCHIP_SPI_VERSION 0x0048 458c2ecf20Sopenharmony_ci#define ROCKCHIP_SPI_TXDR 0x0400 468c2ecf20Sopenharmony_ci#define ROCKCHIP_SPI_RXDR 0x0800 478c2ecf20Sopenharmony_ci 488c2ecf20Sopenharmony_ci/* Bit fields in CTRLR0 */ 498c2ecf20Sopenharmony_ci#define CR0_DFS_OFFSET 0 508c2ecf20Sopenharmony_ci#define CR0_DFS_4BIT 0x0 518c2ecf20Sopenharmony_ci#define CR0_DFS_8BIT 0x1 528c2ecf20Sopenharmony_ci#define CR0_DFS_16BIT 0x2 538c2ecf20Sopenharmony_ci 548c2ecf20Sopenharmony_ci#define CR0_CFS_OFFSET 2 558c2ecf20Sopenharmony_ci 568c2ecf20Sopenharmony_ci#define CR0_SCPH_OFFSET 6 578c2ecf20Sopenharmony_ci 588c2ecf20Sopenharmony_ci#define CR0_SCPOL_OFFSET 7 598c2ecf20Sopenharmony_ci 608c2ecf20Sopenharmony_ci#define CR0_CSM_OFFSET 8 618c2ecf20Sopenharmony_ci#define CR0_CSM_KEEP 0x0 628c2ecf20Sopenharmony_ci/* ss_n be high for half sclk_out cycles */ 638c2ecf20Sopenharmony_ci#define CR0_CSM_HALF 0X1 648c2ecf20Sopenharmony_ci/* ss_n be high for one sclk_out cycle */ 658c2ecf20Sopenharmony_ci#define CR0_CSM_ONE 0x2 668c2ecf20Sopenharmony_ci 678c2ecf20Sopenharmony_ci/* ss_n to sclk_out delay */ 688c2ecf20Sopenharmony_ci#define CR0_SSD_OFFSET 10 698c2ecf20Sopenharmony_ci/* 708c2ecf20Sopenharmony_ci * The period between ss_n active and 718c2ecf20Sopenharmony_ci * sclk_out active is half sclk_out cycles 728c2ecf20Sopenharmony_ci */ 738c2ecf20Sopenharmony_ci#define CR0_SSD_HALF 0x0 748c2ecf20Sopenharmony_ci/* 758c2ecf20Sopenharmony_ci * The period between ss_n active and 768c2ecf20Sopenharmony_ci * sclk_out active is one sclk_out cycle 778c2ecf20Sopenharmony_ci */ 788c2ecf20Sopenharmony_ci#define CR0_SSD_ONE 0x1 798c2ecf20Sopenharmony_ci 808c2ecf20Sopenharmony_ci#define CR0_EM_OFFSET 11 818c2ecf20Sopenharmony_ci#define CR0_EM_LITTLE 0x0 828c2ecf20Sopenharmony_ci#define CR0_EM_BIG 0x1 838c2ecf20Sopenharmony_ci 848c2ecf20Sopenharmony_ci#define CR0_FBM_OFFSET 12 858c2ecf20Sopenharmony_ci#define CR0_FBM_MSB 0x0 868c2ecf20Sopenharmony_ci#define CR0_FBM_LSB 0x1 878c2ecf20Sopenharmony_ci 888c2ecf20Sopenharmony_ci#define CR0_BHT_OFFSET 13 898c2ecf20Sopenharmony_ci#define CR0_BHT_16BIT 0x0 908c2ecf20Sopenharmony_ci#define CR0_BHT_8BIT 0x1 918c2ecf20Sopenharmony_ci 928c2ecf20Sopenharmony_ci#define CR0_RSD_OFFSET 14 938c2ecf20Sopenharmony_ci#define CR0_RSD_MAX 0x3 948c2ecf20Sopenharmony_ci 958c2ecf20Sopenharmony_ci#define CR0_FRF_OFFSET 16 968c2ecf20Sopenharmony_ci#define CR0_FRF_SPI 0x0 978c2ecf20Sopenharmony_ci#define CR0_FRF_SSP 0x1 988c2ecf20Sopenharmony_ci#define CR0_FRF_MICROWIRE 0x2 998c2ecf20Sopenharmony_ci 1008c2ecf20Sopenharmony_ci#define CR0_XFM_OFFSET 18 1018c2ecf20Sopenharmony_ci#define CR0_XFM_MASK (0x03 << SPI_XFM_OFFSET) 1028c2ecf20Sopenharmony_ci#define CR0_XFM_TR 0x0 1038c2ecf20Sopenharmony_ci#define CR0_XFM_TO 0x1 1048c2ecf20Sopenharmony_ci#define CR0_XFM_RO 0x2 1058c2ecf20Sopenharmony_ci 1068c2ecf20Sopenharmony_ci#define CR0_OPM_OFFSET 20 1078c2ecf20Sopenharmony_ci#define CR0_OPM_MASTER 0x0 1088c2ecf20Sopenharmony_ci#define CR0_OPM_SLAVE 0x1 1098c2ecf20Sopenharmony_ci 1108c2ecf20Sopenharmony_ci#define CR0_MTM_OFFSET 0x21 1118c2ecf20Sopenharmony_ci 1128c2ecf20Sopenharmony_ci/* Bit fields in SER, 2bit */ 1138c2ecf20Sopenharmony_ci#define SER_MASK 0x3 1148c2ecf20Sopenharmony_ci 1158c2ecf20Sopenharmony_ci/* Bit fields in BAUDR */ 1168c2ecf20Sopenharmony_ci#define BAUDR_SCKDV_MIN 2 1178c2ecf20Sopenharmony_ci#define BAUDR_SCKDV_MAX 65534 1188c2ecf20Sopenharmony_ci 1198c2ecf20Sopenharmony_ci/* Bit fields in SR, 5bit */ 1208c2ecf20Sopenharmony_ci#define SR_MASK 0x1f 1218c2ecf20Sopenharmony_ci#define SR_BUSY (1 << 0) 1228c2ecf20Sopenharmony_ci#define SR_TF_FULL (1 << 1) 1238c2ecf20Sopenharmony_ci#define SR_TF_EMPTY (1 << 2) 1248c2ecf20Sopenharmony_ci#define SR_RF_EMPTY (1 << 3) 1258c2ecf20Sopenharmony_ci#define SR_RF_FULL (1 << 4) 1268c2ecf20Sopenharmony_ci 1278c2ecf20Sopenharmony_ci/* Bit fields in ISR, IMR, ISR, RISR, 5bit */ 1288c2ecf20Sopenharmony_ci#define INT_MASK 0x1f 1298c2ecf20Sopenharmony_ci#define INT_TF_EMPTY (1 << 0) 1308c2ecf20Sopenharmony_ci#define INT_TF_OVERFLOW (1 << 1) 1318c2ecf20Sopenharmony_ci#define INT_RF_UNDERFLOW (1 << 2) 1328c2ecf20Sopenharmony_ci#define INT_RF_OVERFLOW (1 << 3) 1338c2ecf20Sopenharmony_ci#define INT_RF_FULL (1 << 4) 1348c2ecf20Sopenharmony_ci 1358c2ecf20Sopenharmony_ci/* Bit fields in ICR, 4bit */ 1368c2ecf20Sopenharmony_ci#define ICR_MASK 0x0f 1378c2ecf20Sopenharmony_ci#define ICR_ALL (1 << 0) 1388c2ecf20Sopenharmony_ci#define ICR_RF_UNDERFLOW (1 << 1) 1398c2ecf20Sopenharmony_ci#define ICR_RF_OVERFLOW (1 << 2) 1408c2ecf20Sopenharmony_ci#define ICR_TF_OVERFLOW (1 << 3) 1418c2ecf20Sopenharmony_ci 1428c2ecf20Sopenharmony_ci/* Bit fields in DMACR */ 1438c2ecf20Sopenharmony_ci#define RF_DMA_EN (1 << 0) 1448c2ecf20Sopenharmony_ci#define TF_DMA_EN (1 << 1) 1458c2ecf20Sopenharmony_ci 1468c2ecf20Sopenharmony_ci/* Driver state flags */ 1478c2ecf20Sopenharmony_ci#define RXDMA (1 << 0) 1488c2ecf20Sopenharmony_ci#define TXDMA (1 << 1) 1498c2ecf20Sopenharmony_ci 1508c2ecf20Sopenharmony_ci/* sclk_out: spi master internal logic in rk3x can support 50Mhz */ 1518c2ecf20Sopenharmony_ci#define MAX_SCLK_OUT 50000000U 1528c2ecf20Sopenharmony_ci 1538c2ecf20Sopenharmony_ci/* 1548c2ecf20Sopenharmony_ci * SPI_CTRLR1 is 16-bits, so we should support lengths of 0xffff + 1. However, 1558c2ecf20Sopenharmony_ci * the controller seems to hang when given 0x10000, so stick with this for now. 1568c2ecf20Sopenharmony_ci */ 1578c2ecf20Sopenharmony_ci#define ROCKCHIP_SPI_MAX_TRANLEN 0xffff 1588c2ecf20Sopenharmony_ci 1598c2ecf20Sopenharmony_ci#define ROCKCHIP_SPI_MAX_CS_NUM 2 1608c2ecf20Sopenharmony_ci#define ROCKCHIP_SPI_VER2_TYPE1 0x05EC0002 1618c2ecf20Sopenharmony_ci#define ROCKCHIP_SPI_VER2_TYPE2 0x00110002 1628c2ecf20Sopenharmony_ci 1638c2ecf20Sopenharmony_cistruct rockchip_spi { 1648c2ecf20Sopenharmony_ci struct device *dev; 1658c2ecf20Sopenharmony_ci 1668c2ecf20Sopenharmony_ci struct clk *spiclk; 1678c2ecf20Sopenharmony_ci struct clk *apb_pclk; 1688c2ecf20Sopenharmony_ci 1698c2ecf20Sopenharmony_ci void __iomem *regs; 1708c2ecf20Sopenharmony_ci dma_addr_t dma_addr_rx; 1718c2ecf20Sopenharmony_ci dma_addr_t dma_addr_tx; 1728c2ecf20Sopenharmony_ci 1738c2ecf20Sopenharmony_ci const void *tx; 1748c2ecf20Sopenharmony_ci void *rx; 1758c2ecf20Sopenharmony_ci unsigned int tx_left; 1768c2ecf20Sopenharmony_ci unsigned int rx_left; 1778c2ecf20Sopenharmony_ci 1788c2ecf20Sopenharmony_ci atomic_t state; 1798c2ecf20Sopenharmony_ci 1808c2ecf20Sopenharmony_ci /*depth of the FIFO buffer */ 1818c2ecf20Sopenharmony_ci u32 fifo_len; 1828c2ecf20Sopenharmony_ci /* frequency of spiclk */ 1838c2ecf20Sopenharmony_ci u32 freq; 1848c2ecf20Sopenharmony_ci 1858c2ecf20Sopenharmony_ci u8 n_bytes; 1868c2ecf20Sopenharmony_ci u8 rsd; 1878c2ecf20Sopenharmony_ci 1888c2ecf20Sopenharmony_ci bool cs_asserted[ROCKCHIP_SPI_MAX_CS_NUM]; 1898c2ecf20Sopenharmony_ci 1908c2ecf20Sopenharmony_ci bool slave_abort; 1918c2ecf20Sopenharmony_ci}; 1928c2ecf20Sopenharmony_ci 1938c2ecf20Sopenharmony_cistatic inline void spi_enable_chip(struct rockchip_spi *rs, bool enable) 1948c2ecf20Sopenharmony_ci{ 1958c2ecf20Sopenharmony_ci writel_relaxed((enable ? 1U : 0U), rs->regs + ROCKCHIP_SPI_SSIENR); 1968c2ecf20Sopenharmony_ci} 1978c2ecf20Sopenharmony_ci 1988c2ecf20Sopenharmony_cistatic inline void wait_for_idle(struct rockchip_spi *rs) 1998c2ecf20Sopenharmony_ci{ 2008c2ecf20Sopenharmony_ci unsigned long timeout = jiffies + msecs_to_jiffies(5); 2018c2ecf20Sopenharmony_ci 2028c2ecf20Sopenharmony_ci do { 2038c2ecf20Sopenharmony_ci if (!(readl_relaxed(rs->regs + ROCKCHIP_SPI_SR) & SR_BUSY)) 2048c2ecf20Sopenharmony_ci return; 2058c2ecf20Sopenharmony_ci } while (!time_after(jiffies, timeout)); 2068c2ecf20Sopenharmony_ci 2078c2ecf20Sopenharmony_ci dev_warn(rs->dev, "spi controller is in busy state!\n"); 2088c2ecf20Sopenharmony_ci} 2098c2ecf20Sopenharmony_ci 2108c2ecf20Sopenharmony_cistatic u32 get_fifo_len(struct rockchip_spi *rs) 2118c2ecf20Sopenharmony_ci{ 2128c2ecf20Sopenharmony_ci u32 ver; 2138c2ecf20Sopenharmony_ci 2148c2ecf20Sopenharmony_ci ver = readl_relaxed(rs->regs + ROCKCHIP_SPI_VERSION); 2158c2ecf20Sopenharmony_ci 2168c2ecf20Sopenharmony_ci switch (ver) { 2178c2ecf20Sopenharmony_ci case ROCKCHIP_SPI_VER2_TYPE1: 2188c2ecf20Sopenharmony_ci case ROCKCHIP_SPI_VER2_TYPE2: 2198c2ecf20Sopenharmony_ci return 64; 2208c2ecf20Sopenharmony_ci default: 2218c2ecf20Sopenharmony_ci return 32; 2228c2ecf20Sopenharmony_ci } 2238c2ecf20Sopenharmony_ci} 2248c2ecf20Sopenharmony_ci 2258c2ecf20Sopenharmony_cistatic void rockchip_spi_set_cs(struct spi_device *spi, bool enable) 2268c2ecf20Sopenharmony_ci{ 2278c2ecf20Sopenharmony_ci struct spi_controller *ctlr = spi->controller; 2288c2ecf20Sopenharmony_ci struct rockchip_spi *rs = spi_controller_get_devdata(ctlr); 2298c2ecf20Sopenharmony_ci bool cs_asserted = !enable; 2308c2ecf20Sopenharmony_ci 2318c2ecf20Sopenharmony_ci /* Return immediately for no-op */ 2328c2ecf20Sopenharmony_ci if (cs_asserted == rs->cs_asserted[spi->chip_select]) 2338c2ecf20Sopenharmony_ci return; 2348c2ecf20Sopenharmony_ci 2358c2ecf20Sopenharmony_ci if (cs_asserted) { 2368c2ecf20Sopenharmony_ci /* Keep things powered as long as CS is asserted */ 2378c2ecf20Sopenharmony_ci pm_runtime_get_sync(rs->dev); 2388c2ecf20Sopenharmony_ci 2398c2ecf20Sopenharmony_ci ROCKCHIP_SPI_SET_BITS(rs->regs + ROCKCHIP_SPI_SER, 2408c2ecf20Sopenharmony_ci BIT(spi->chip_select)); 2418c2ecf20Sopenharmony_ci } else { 2428c2ecf20Sopenharmony_ci ROCKCHIP_SPI_CLR_BITS(rs->regs + ROCKCHIP_SPI_SER, 2438c2ecf20Sopenharmony_ci BIT(spi->chip_select)); 2448c2ecf20Sopenharmony_ci 2458c2ecf20Sopenharmony_ci /* Drop reference from when we first asserted CS */ 2468c2ecf20Sopenharmony_ci pm_runtime_put(rs->dev); 2478c2ecf20Sopenharmony_ci } 2488c2ecf20Sopenharmony_ci 2498c2ecf20Sopenharmony_ci rs->cs_asserted[spi->chip_select] = cs_asserted; 2508c2ecf20Sopenharmony_ci} 2518c2ecf20Sopenharmony_ci 2528c2ecf20Sopenharmony_cistatic void rockchip_spi_handle_err(struct spi_controller *ctlr, 2538c2ecf20Sopenharmony_ci struct spi_message *msg) 2548c2ecf20Sopenharmony_ci{ 2558c2ecf20Sopenharmony_ci struct rockchip_spi *rs = spi_controller_get_devdata(ctlr); 2568c2ecf20Sopenharmony_ci 2578c2ecf20Sopenharmony_ci /* stop running spi transfer 2588c2ecf20Sopenharmony_ci * this also flushes both rx and tx fifos 2598c2ecf20Sopenharmony_ci */ 2608c2ecf20Sopenharmony_ci spi_enable_chip(rs, false); 2618c2ecf20Sopenharmony_ci 2628c2ecf20Sopenharmony_ci /* make sure all interrupts are masked */ 2638c2ecf20Sopenharmony_ci writel_relaxed(0, rs->regs + ROCKCHIP_SPI_IMR); 2648c2ecf20Sopenharmony_ci 2658c2ecf20Sopenharmony_ci if (atomic_read(&rs->state) & TXDMA) 2668c2ecf20Sopenharmony_ci dmaengine_terminate_async(ctlr->dma_tx); 2678c2ecf20Sopenharmony_ci 2688c2ecf20Sopenharmony_ci if (atomic_read(&rs->state) & RXDMA) 2698c2ecf20Sopenharmony_ci dmaengine_terminate_async(ctlr->dma_rx); 2708c2ecf20Sopenharmony_ci} 2718c2ecf20Sopenharmony_ci 2728c2ecf20Sopenharmony_cistatic void rockchip_spi_pio_writer(struct rockchip_spi *rs) 2738c2ecf20Sopenharmony_ci{ 2748c2ecf20Sopenharmony_ci u32 tx_free = rs->fifo_len - readl_relaxed(rs->regs + ROCKCHIP_SPI_TXFLR); 2758c2ecf20Sopenharmony_ci u32 words = min(rs->tx_left, tx_free); 2768c2ecf20Sopenharmony_ci 2778c2ecf20Sopenharmony_ci rs->tx_left -= words; 2788c2ecf20Sopenharmony_ci for (; words; words--) { 2798c2ecf20Sopenharmony_ci u32 txw; 2808c2ecf20Sopenharmony_ci 2818c2ecf20Sopenharmony_ci if (rs->n_bytes == 1) 2828c2ecf20Sopenharmony_ci txw = *(u8 *)rs->tx; 2838c2ecf20Sopenharmony_ci else 2848c2ecf20Sopenharmony_ci txw = *(u16 *)rs->tx; 2858c2ecf20Sopenharmony_ci 2868c2ecf20Sopenharmony_ci writel_relaxed(txw, rs->regs + ROCKCHIP_SPI_TXDR); 2878c2ecf20Sopenharmony_ci rs->tx += rs->n_bytes; 2888c2ecf20Sopenharmony_ci } 2898c2ecf20Sopenharmony_ci} 2908c2ecf20Sopenharmony_ci 2918c2ecf20Sopenharmony_cistatic void rockchip_spi_pio_reader(struct rockchip_spi *rs) 2928c2ecf20Sopenharmony_ci{ 2938c2ecf20Sopenharmony_ci u32 words = readl_relaxed(rs->regs + ROCKCHIP_SPI_RXFLR); 2948c2ecf20Sopenharmony_ci u32 rx_left = (rs->rx_left > words) ? rs->rx_left - words : 0; 2958c2ecf20Sopenharmony_ci 2968c2ecf20Sopenharmony_ci /* the hardware doesn't allow us to change fifo threshold 2978c2ecf20Sopenharmony_ci * level while spi is enabled, so instead make sure to leave 2988c2ecf20Sopenharmony_ci * enough words in the rx fifo to get the last interrupt 2998c2ecf20Sopenharmony_ci * exactly when all words have been received 3008c2ecf20Sopenharmony_ci */ 3018c2ecf20Sopenharmony_ci if (rx_left) { 3028c2ecf20Sopenharmony_ci u32 ftl = readl_relaxed(rs->regs + ROCKCHIP_SPI_RXFTLR) + 1; 3038c2ecf20Sopenharmony_ci 3048c2ecf20Sopenharmony_ci if (rx_left < ftl) { 3058c2ecf20Sopenharmony_ci rx_left = ftl; 3068c2ecf20Sopenharmony_ci words = rs->rx_left - rx_left; 3078c2ecf20Sopenharmony_ci } 3088c2ecf20Sopenharmony_ci } 3098c2ecf20Sopenharmony_ci 3108c2ecf20Sopenharmony_ci rs->rx_left = rx_left; 3118c2ecf20Sopenharmony_ci for (; words; words--) { 3128c2ecf20Sopenharmony_ci u32 rxw = readl_relaxed(rs->regs + ROCKCHIP_SPI_RXDR); 3138c2ecf20Sopenharmony_ci 3148c2ecf20Sopenharmony_ci if (!rs->rx) 3158c2ecf20Sopenharmony_ci continue; 3168c2ecf20Sopenharmony_ci 3178c2ecf20Sopenharmony_ci if (rs->n_bytes == 1) 3188c2ecf20Sopenharmony_ci *(u8 *)rs->rx = (u8)rxw; 3198c2ecf20Sopenharmony_ci else 3208c2ecf20Sopenharmony_ci *(u16 *)rs->rx = (u16)rxw; 3218c2ecf20Sopenharmony_ci rs->rx += rs->n_bytes; 3228c2ecf20Sopenharmony_ci } 3238c2ecf20Sopenharmony_ci} 3248c2ecf20Sopenharmony_ci 3258c2ecf20Sopenharmony_cistatic irqreturn_t rockchip_spi_isr(int irq, void *dev_id) 3268c2ecf20Sopenharmony_ci{ 3278c2ecf20Sopenharmony_ci struct spi_controller *ctlr = dev_id; 3288c2ecf20Sopenharmony_ci struct rockchip_spi *rs = spi_controller_get_devdata(ctlr); 3298c2ecf20Sopenharmony_ci 3308c2ecf20Sopenharmony_ci if (rs->tx_left) 3318c2ecf20Sopenharmony_ci rockchip_spi_pio_writer(rs); 3328c2ecf20Sopenharmony_ci 3338c2ecf20Sopenharmony_ci rockchip_spi_pio_reader(rs); 3348c2ecf20Sopenharmony_ci if (!rs->rx_left) { 3358c2ecf20Sopenharmony_ci spi_enable_chip(rs, false); 3368c2ecf20Sopenharmony_ci writel_relaxed(0, rs->regs + ROCKCHIP_SPI_IMR); 3378c2ecf20Sopenharmony_ci spi_finalize_current_transfer(ctlr); 3388c2ecf20Sopenharmony_ci } 3398c2ecf20Sopenharmony_ci 3408c2ecf20Sopenharmony_ci return IRQ_HANDLED; 3418c2ecf20Sopenharmony_ci} 3428c2ecf20Sopenharmony_ci 3438c2ecf20Sopenharmony_cistatic int rockchip_spi_prepare_irq(struct rockchip_spi *rs, 3448c2ecf20Sopenharmony_ci struct spi_transfer *xfer) 3458c2ecf20Sopenharmony_ci{ 3468c2ecf20Sopenharmony_ci rs->tx = xfer->tx_buf; 3478c2ecf20Sopenharmony_ci rs->rx = xfer->rx_buf; 3488c2ecf20Sopenharmony_ci rs->tx_left = rs->tx ? xfer->len / rs->n_bytes : 0; 3498c2ecf20Sopenharmony_ci rs->rx_left = xfer->len / rs->n_bytes; 3508c2ecf20Sopenharmony_ci 3518c2ecf20Sopenharmony_ci writel_relaxed(INT_RF_FULL, rs->regs + ROCKCHIP_SPI_IMR); 3528c2ecf20Sopenharmony_ci spi_enable_chip(rs, true); 3538c2ecf20Sopenharmony_ci 3548c2ecf20Sopenharmony_ci if (rs->tx_left) 3558c2ecf20Sopenharmony_ci rockchip_spi_pio_writer(rs); 3568c2ecf20Sopenharmony_ci 3578c2ecf20Sopenharmony_ci /* 1 means the transfer is in progress */ 3588c2ecf20Sopenharmony_ci return 1; 3598c2ecf20Sopenharmony_ci} 3608c2ecf20Sopenharmony_ci 3618c2ecf20Sopenharmony_cistatic void rockchip_spi_dma_rxcb(void *data) 3628c2ecf20Sopenharmony_ci{ 3638c2ecf20Sopenharmony_ci struct spi_controller *ctlr = data; 3648c2ecf20Sopenharmony_ci struct rockchip_spi *rs = spi_controller_get_devdata(ctlr); 3658c2ecf20Sopenharmony_ci int state = atomic_fetch_andnot(RXDMA, &rs->state); 3668c2ecf20Sopenharmony_ci 3678c2ecf20Sopenharmony_ci if (state & TXDMA && !rs->slave_abort) 3688c2ecf20Sopenharmony_ci return; 3698c2ecf20Sopenharmony_ci 3708c2ecf20Sopenharmony_ci spi_enable_chip(rs, false); 3718c2ecf20Sopenharmony_ci spi_finalize_current_transfer(ctlr); 3728c2ecf20Sopenharmony_ci} 3738c2ecf20Sopenharmony_ci 3748c2ecf20Sopenharmony_cistatic void rockchip_spi_dma_txcb(void *data) 3758c2ecf20Sopenharmony_ci{ 3768c2ecf20Sopenharmony_ci struct spi_controller *ctlr = data; 3778c2ecf20Sopenharmony_ci struct rockchip_spi *rs = spi_controller_get_devdata(ctlr); 3788c2ecf20Sopenharmony_ci int state = atomic_fetch_andnot(TXDMA, &rs->state); 3798c2ecf20Sopenharmony_ci 3808c2ecf20Sopenharmony_ci if (state & RXDMA && !rs->slave_abort) 3818c2ecf20Sopenharmony_ci return; 3828c2ecf20Sopenharmony_ci 3838c2ecf20Sopenharmony_ci /* Wait until the FIFO data completely. */ 3848c2ecf20Sopenharmony_ci wait_for_idle(rs); 3858c2ecf20Sopenharmony_ci 3868c2ecf20Sopenharmony_ci spi_enable_chip(rs, false); 3878c2ecf20Sopenharmony_ci spi_finalize_current_transfer(ctlr); 3888c2ecf20Sopenharmony_ci} 3898c2ecf20Sopenharmony_ci 3908c2ecf20Sopenharmony_cistatic u32 rockchip_spi_calc_burst_size(u32 data_len) 3918c2ecf20Sopenharmony_ci{ 3928c2ecf20Sopenharmony_ci u32 i; 3938c2ecf20Sopenharmony_ci 3948c2ecf20Sopenharmony_ci /* burst size: 1, 2, 4, 8 */ 3958c2ecf20Sopenharmony_ci for (i = 1; i < 8; i <<= 1) { 3968c2ecf20Sopenharmony_ci if (data_len & i) 3978c2ecf20Sopenharmony_ci break; 3988c2ecf20Sopenharmony_ci } 3998c2ecf20Sopenharmony_ci 4008c2ecf20Sopenharmony_ci return i; 4018c2ecf20Sopenharmony_ci} 4028c2ecf20Sopenharmony_ci 4038c2ecf20Sopenharmony_cistatic int rockchip_spi_prepare_dma(struct rockchip_spi *rs, 4048c2ecf20Sopenharmony_ci struct spi_controller *ctlr, struct spi_transfer *xfer) 4058c2ecf20Sopenharmony_ci{ 4068c2ecf20Sopenharmony_ci struct dma_async_tx_descriptor *rxdesc, *txdesc; 4078c2ecf20Sopenharmony_ci 4088c2ecf20Sopenharmony_ci atomic_set(&rs->state, 0); 4098c2ecf20Sopenharmony_ci 4108c2ecf20Sopenharmony_ci rxdesc = NULL; 4118c2ecf20Sopenharmony_ci if (xfer->rx_buf) { 4128c2ecf20Sopenharmony_ci struct dma_slave_config rxconf = { 4138c2ecf20Sopenharmony_ci .direction = DMA_DEV_TO_MEM, 4148c2ecf20Sopenharmony_ci .src_addr = rs->dma_addr_rx, 4158c2ecf20Sopenharmony_ci .src_addr_width = rs->n_bytes, 4168c2ecf20Sopenharmony_ci .src_maxburst = rockchip_spi_calc_burst_size(xfer->len / 4178c2ecf20Sopenharmony_ci rs->n_bytes), 4188c2ecf20Sopenharmony_ci }; 4198c2ecf20Sopenharmony_ci 4208c2ecf20Sopenharmony_ci dmaengine_slave_config(ctlr->dma_rx, &rxconf); 4218c2ecf20Sopenharmony_ci 4228c2ecf20Sopenharmony_ci rxdesc = dmaengine_prep_slave_sg( 4238c2ecf20Sopenharmony_ci ctlr->dma_rx, 4248c2ecf20Sopenharmony_ci xfer->rx_sg.sgl, xfer->rx_sg.nents, 4258c2ecf20Sopenharmony_ci DMA_DEV_TO_MEM, DMA_PREP_INTERRUPT); 4268c2ecf20Sopenharmony_ci if (!rxdesc) 4278c2ecf20Sopenharmony_ci return -EINVAL; 4288c2ecf20Sopenharmony_ci 4298c2ecf20Sopenharmony_ci rxdesc->callback = rockchip_spi_dma_rxcb; 4308c2ecf20Sopenharmony_ci rxdesc->callback_param = ctlr; 4318c2ecf20Sopenharmony_ci } 4328c2ecf20Sopenharmony_ci 4338c2ecf20Sopenharmony_ci txdesc = NULL; 4348c2ecf20Sopenharmony_ci if (xfer->tx_buf) { 4358c2ecf20Sopenharmony_ci struct dma_slave_config txconf = { 4368c2ecf20Sopenharmony_ci .direction = DMA_MEM_TO_DEV, 4378c2ecf20Sopenharmony_ci .dst_addr = rs->dma_addr_tx, 4388c2ecf20Sopenharmony_ci .dst_addr_width = rs->n_bytes, 4398c2ecf20Sopenharmony_ci .dst_maxburst = rs->fifo_len / 4, 4408c2ecf20Sopenharmony_ci }; 4418c2ecf20Sopenharmony_ci 4428c2ecf20Sopenharmony_ci dmaengine_slave_config(ctlr->dma_tx, &txconf); 4438c2ecf20Sopenharmony_ci 4448c2ecf20Sopenharmony_ci txdesc = dmaengine_prep_slave_sg( 4458c2ecf20Sopenharmony_ci ctlr->dma_tx, 4468c2ecf20Sopenharmony_ci xfer->tx_sg.sgl, xfer->tx_sg.nents, 4478c2ecf20Sopenharmony_ci DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT); 4488c2ecf20Sopenharmony_ci if (!txdesc) { 4498c2ecf20Sopenharmony_ci if (rxdesc) 4508c2ecf20Sopenharmony_ci dmaengine_terminate_sync(ctlr->dma_rx); 4518c2ecf20Sopenharmony_ci return -EINVAL; 4528c2ecf20Sopenharmony_ci } 4538c2ecf20Sopenharmony_ci 4548c2ecf20Sopenharmony_ci txdesc->callback = rockchip_spi_dma_txcb; 4558c2ecf20Sopenharmony_ci txdesc->callback_param = ctlr; 4568c2ecf20Sopenharmony_ci } 4578c2ecf20Sopenharmony_ci 4588c2ecf20Sopenharmony_ci /* rx must be started before tx due to spi instinct */ 4598c2ecf20Sopenharmony_ci if (rxdesc) { 4608c2ecf20Sopenharmony_ci atomic_or(RXDMA, &rs->state); 4618c2ecf20Sopenharmony_ci dmaengine_submit(rxdesc); 4628c2ecf20Sopenharmony_ci dma_async_issue_pending(ctlr->dma_rx); 4638c2ecf20Sopenharmony_ci } 4648c2ecf20Sopenharmony_ci 4658c2ecf20Sopenharmony_ci spi_enable_chip(rs, true); 4668c2ecf20Sopenharmony_ci 4678c2ecf20Sopenharmony_ci if (txdesc) { 4688c2ecf20Sopenharmony_ci atomic_or(TXDMA, &rs->state); 4698c2ecf20Sopenharmony_ci dmaengine_submit(txdesc); 4708c2ecf20Sopenharmony_ci dma_async_issue_pending(ctlr->dma_tx); 4718c2ecf20Sopenharmony_ci } 4728c2ecf20Sopenharmony_ci 4738c2ecf20Sopenharmony_ci /* 1 means the transfer is in progress */ 4748c2ecf20Sopenharmony_ci return 1; 4758c2ecf20Sopenharmony_ci} 4768c2ecf20Sopenharmony_ci 4778c2ecf20Sopenharmony_cistatic int rockchip_spi_config(struct rockchip_spi *rs, 4788c2ecf20Sopenharmony_ci struct spi_device *spi, struct spi_transfer *xfer, 4798c2ecf20Sopenharmony_ci bool use_dma, bool slave_mode) 4808c2ecf20Sopenharmony_ci{ 4818c2ecf20Sopenharmony_ci u32 cr0 = CR0_FRF_SPI << CR0_FRF_OFFSET 4828c2ecf20Sopenharmony_ci | CR0_BHT_8BIT << CR0_BHT_OFFSET 4838c2ecf20Sopenharmony_ci | CR0_SSD_ONE << CR0_SSD_OFFSET 4848c2ecf20Sopenharmony_ci | CR0_EM_BIG << CR0_EM_OFFSET; 4858c2ecf20Sopenharmony_ci u32 cr1; 4868c2ecf20Sopenharmony_ci u32 dmacr = 0; 4878c2ecf20Sopenharmony_ci 4888c2ecf20Sopenharmony_ci if (slave_mode) 4898c2ecf20Sopenharmony_ci cr0 |= CR0_OPM_SLAVE << CR0_OPM_OFFSET; 4908c2ecf20Sopenharmony_ci rs->slave_abort = false; 4918c2ecf20Sopenharmony_ci 4928c2ecf20Sopenharmony_ci cr0 |= rs->rsd << CR0_RSD_OFFSET; 4938c2ecf20Sopenharmony_ci cr0 |= (spi->mode & 0x3U) << CR0_SCPH_OFFSET; 4948c2ecf20Sopenharmony_ci if (spi->mode & SPI_LSB_FIRST) 4958c2ecf20Sopenharmony_ci cr0 |= CR0_FBM_LSB << CR0_FBM_OFFSET; 4968c2ecf20Sopenharmony_ci 4978c2ecf20Sopenharmony_ci if (xfer->rx_buf && xfer->tx_buf) 4988c2ecf20Sopenharmony_ci cr0 |= CR0_XFM_TR << CR0_XFM_OFFSET; 4998c2ecf20Sopenharmony_ci else if (xfer->rx_buf) 5008c2ecf20Sopenharmony_ci cr0 |= CR0_XFM_RO << CR0_XFM_OFFSET; 5018c2ecf20Sopenharmony_ci else if (use_dma) 5028c2ecf20Sopenharmony_ci cr0 |= CR0_XFM_TO << CR0_XFM_OFFSET; 5038c2ecf20Sopenharmony_ci 5048c2ecf20Sopenharmony_ci switch (xfer->bits_per_word) { 5058c2ecf20Sopenharmony_ci case 4: 5068c2ecf20Sopenharmony_ci cr0 |= CR0_DFS_4BIT << CR0_DFS_OFFSET; 5078c2ecf20Sopenharmony_ci cr1 = xfer->len - 1; 5088c2ecf20Sopenharmony_ci break; 5098c2ecf20Sopenharmony_ci case 8: 5108c2ecf20Sopenharmony_ci cr0 |= CR0_DFS_8BIT << CR0_DFS_OFFSET; 5118c2ecf20Sopenharmony_ci cr1 = xfer->len - 1; 5128c2ecf20Sopenharmony_ci break; 5138c2ecf20Sopenharmony_ci case 16: 5148c2ecf20Sopenharmony_ci cr0 |= CR0_DFS_16BIT << CR0_DFS_OFFSET; 5158c2ecf20Sopenharmony_ci cr1 = xfer->len / 2 - 1; 5168c2ecf20Sopenharmony_ci break; 5178c2ecf20Sopenharmony_ci default: 5188c2ecf20Sopenharmony_ci /* we only whitelist 4, 8 and 16 bit words in 5198c2ecf20Sopenharmony_ci * ctlr->bits_per_word_mask, so this shouldn't 5208c2ecf20Sopenharmony_ci * happen 5218c2ecf20Sopenharmony_ci */ 5228c2ecf20Sopenharmony_ci dev_err(rs->dev, "unknown bits per word: %d\n", 5238c2ecf20Sopenharmony_ci xfer->bits_per_word); 5248c2ecf20Sopenharmony_ci return -EINVAL; 5258c2ecf20Sopenharmony_ci } 5268c2ecf20Sopenharmony_ci 5278c2ecf20Sopenharmony_ci if (use_dma) { 5288c2ecf20Sopenharmony_ci if (xfer->tx_buf) 5298c2ecf20Sopenharmony_ci dmacr |= TF_DMA_EN; 5308c2ecf20Sopenharmony_ci if (xfer->rx_buf) 5318c2ecf20Sopenharmony_ci dmacr |= RF_DMA_EN; 5328c2ecf20Sopenharmony_ci } 5338c2ecf20Sopenharmony_ci 5348c2ecf20Sopenharmony_ci writel_relaxed(cr0, rs->regs + ROCKCHIP_SPI_CTRLR0); 5358c2ecf20Sopenharmony_ci writel_relaxed(cr1, rs->regs + ROCKCHIP_SPI_CTRLR1); 5368c2ecf20Sopenharmony_ci 5378c2ecf20Sopenharmony_ci /* unfortunately setting the fifo threshold level to generate an 5388c2ecf20Sopenharmony_ci * interrupt exactly when the fifo is full doesn't seem to work, 5398c2ecf20Sopenharmony_ci * so we need the strict inequality here 5408c2ecf20Sopenharmony_ci */ 5418c2ecf20Sopenharmony_ci if (xfer->len < rs->fifo_len) 5428c2ecf20Sopenharmony_ci writel_relaxed(xfer->len - 1, rs->regs + ROCKCHIP_SPI_RXFTLR); 5438c2ecf20Sopenharmony_ci else 5448c2ecf20Sopenharmony_ci writel_relaxed(rs->fifo_len / 2 - 1, rs->regs + ROCKCHIP_SPI_RXFTLR); 5458c2ecf20Sopenharmony_ci 5468c2ecf20Sopenharmony_ci writel_relaxed(rs->fifo_len / 2, rs->regs + ROCKCHIP_SPI_DMATDLR); 5478c2ecf20Sopenharmony_ci writel_relaxed(rockchip_spi_calc_burst_size(xfer->len / rs->n_bytes) - 1, 5488c2ecf20Sopenharmony_ci rs->regs + ROCKCHIP_SPI_DMARDLR); 5498c2ecf20Sopenharmony_ci writel_relaxed(dmacr, rs->regs + ROCKCHIP_SPI_DMACR); 5508c2ecf20Sopenharmony_ci 5518c2ecf20Sopenharmony_ci /* the hardware only supports an even clock divisor, so 5528c2ecf20Sopenharmony_ci * round divisor = spiclk / speed up to nearest even number 5538c2ecf20Sopenharmony_ci * so that the resulting speed is <= the requested speed 5548c2ecf20Sopenharmony_ci */ 5558c2ecf20Sopenharmony_ci writel_relaxed(2 * DIV_ROUND_UP(rs->freq, 2 * xfer->speed_hz), 5568c2ecf20Sopenharmony_ci rs->regs + ROCKCHIP_SPI_BAUDR); 5578c2ecf20Sopenharmony_ci 5588c2ecf20Sopenharmony_ci return 0; 5598c2ecf20Sopenharmony_ci} 5608c2ecf20Sopenharmony_ci 5618c2ecf20Sopenharmony_cistatic size_t rockchip_spi_max_transfer_size(struct spi_device *spi) 5628c2ecf20Sopenharmony_ci{ 5638c2ecf20Sopenharmony_ci return ROCKCHIP_SPI_MAX_TRANLEN; 5648c2ecf20Sopenharmony_ci} 5658c2ecf20Sopenharmony_ci 5668c2ecf20Sopenharmony_cistatic int rockchip_spi_slave_abort(struct spi_controller *ctlr) 5678c2ecf20Sopenharmony_ci{ 5688c2ecf20Sopenharmony_ci struct rockchip_spi *rs = spi_controller_get_devdata(ctlr); 5698c2ecf20Sopenharmony_ci 5708c2ecf20Sopenharmony_ci if (atomic_read(&rs->state) & RXDMA) 5718c2ecf20Sopenharmony_ci dmaengine_terminate_sync(ctlr->dma_rx); 5728c2ecf20Sopenharmony_ci if (atomic_read(&rs->state) & TXDMA) 5738c2ecf20Sopenharmony_ci dmaengine_terminate_sync(ctlr->dma_tx); 5748c2ecf20Sopenharmony_ci atomic_set(&rs->state, 0); 5758c2ecf20Sopenharmony_ci spi_enable_chip(rs, false); 5768c2ecf20Sopenharmony_ci rs->slave_abort = true; 5778c2ecf20Sopenharmony_ci complete(&ctlr->xfer_completion); 5788c2ecf20Sopenharmony_ci 5798c2ecf20Sopenharmony_ci return 0; 5808c2ecf20Sopenharmony_ci} 5818c2ecf20Sopenharmony_ci 5828c2ecf20Sopenharmony_cistatic int rockchip_spi_transfer_one( 5838c2ecf20Sopenharmony_ci struct spi_controller *ctlr, 5848c2ecf20Sopenharmony_ci struct spi_device *spi, 5858c2ecf20Sopenharmony_ci struct spi_transfer *xfer) 5868c2ecf20Sopenharmony_ci{ 5878c2ecf20Sopenharmony_ci struct rockchip_spi *rs = spi_controller_get_devdata(ctlr); 5888c2ecf20Sopenharmony_ci int ret; 5898c2ecf20Sopenharmony_ci bool use_dma; 5908c2ecf20Sopenharmony_ci 5918c2ecf20Sopenharmony_ci /* Zero length transfers won't trigger an interrupt on completion */ 5928c2ecf20Sopenharmony_ci if (!xfer->len) { 5938c2ecf20Sopenharmony_ci spi_finalize_current_transfer(ctlr); 5948c2ecf20Sopenharmony_ci return 1; 5958c2ecf20Sopenharmony_ci } 5968c2ecf20Sopenharmony_ci 5978c2ecf20Sopenharmony_ci WARN_ON(readl_relaxed(rs->regs + ROCKCHIP_SPI_SSIENR) && 5988c2ecf20Sopenharmony_ci (readl_relaxed(rs->regs + ROCKCHIP_SPI_SR) & SR_BUSY)); 5998c2ecf20Sopenharmony_ci 6008c2ecf20Sopenharmony_ci if (!xfer->tx_buf && !xfer->rx_buf) { 6018c2ecf20Sopenharmony_ci dev_err(rs->dev, "No buffer for transfer\n"); 6028c2ecf20Sopenharmony_ci return -EINVAL; 6038c2ecf20Sopenharmony_ci } 6048c2ecf20Sopenharmony_ci 6058c2ecf20Sopenharmony_ci if (xfer->len > ROCKCHIP_SPI_MAX_TRANLEN) { 6068c2ecf20Sopenharmony_ci dev_err(rs->dev, "Transfer is too long (%d)\n", xfer->len); 6078c2ecf20Sopenharmony_ci return -EINVAL; 6088c2ecf20Sopenharmony_ci } 6098c2ecf20Sopenharmony_ci 6108c2ecf20Sopenharmony_ci rs->n_bytes = xfer->bits_per_word <= 8 ? 1 : 2; 6118c2ecf20Sopenharmony_ci 6128c2ecf20Sopenharmony_ci use_dma = ctlr->can_dma ? ctlr->can_dma(ctlr, spi, xfer) : false; 6138c2ecf20Sopenharmony_ci 6148c2ecf20Sopenharmony_ci ret = rockchip_spi_config(rs, spi, xfer, use_dma, ctlr->slave); 6158c2ecf20Sopenharmony_ci if (ret) 6168c2ecf20Sopenharmony_ci return ret; 6178c2ecf20Sopenharmony_ci 6188c2ecf20Sopenharmony_ci if (use_dma) 6198c2ecf20Sopenharmony_ci return rockchip_spi_prepare_dma(rs, ctlr, xfer); 6208c2ecf20Sopenharmony_ci 6218c2ecf20Sopenharmony_ci return rockchip_spi_prepare_irq(rs, xfer); 6228c2ecf20Sopenharmony_ci} 6238c2ecf20Sopenharmony_ci 6248c2ecf20Sopenharmony_cistatic bool rockchip_spi_can_dma(struct spi_controller *ctlr, 6258c2ecf20Sopenharmony_ci struct spi_device *spi, 6268c2ecf20Sopenharmony_ci struct spi_transfer *xfer) 6278c2ecf20Sopenharmony_ci{ 6288c2ecf20Sopenharmony_ci struct rockchip_spi *rs = spi_controller_get_devdata(ctlr); 6298c2ecf20Sopenharmony_ci unsigned int bytes_per_word = xfer->bits_per_word <= 8 ? 1 : 2; 6308c2ecf20Sopenharmony_ci 6318c2ecf20Sopenharmony_ci /* if the numbor of spi words to transfer is less than the fifo 6328c2ecf20Sopenharmony_ci * length we can just fill the fifo and wait for a single irq, 6338c2ecf20Sopenharmony_ci * so don't bother setting up dma 6348c2ecf20Sopenharmony_ci */ 6358c2ecf20Sopenharmony_ci return xfer->len / bytes_per_word >= rs->fifo_len; 6368c2ecf20Sopenharmony_ci} 6378c2ecf20Sopenharmony_ci 6388c2ecf20Sopenharmony_cistatic int rockchip_spi_probe(struct platform_device *pdev) 6398c2ecf20Sopenharmony_ci{ 6408c2ecf20Sopenharmony_ci int ret; 6418c2ecf20Sopenharmony_ci struct rockchip_spi *rs; 6428c2ecf20Sopenharmony_ci struct spi_controller *ctlr; 6438c2ecf20Sopenharmony_ci struct resource *mem; 6448c2ecf20Sopenharmony_ci struct device_node *np = pdev->dev.of_node; 6458c2ecf20Sopenharmony_ci u32 rsd_nsecs, num_cs; 6468c2ecf20Sopenharmony_ci bool slave_mode; 6478c2ecf20Sopenharmony_ci 6488c2ecf20Sopenharmony_ci slave_mode = of_property_read_bool(np, "spi-slave"); 6498c2ecf20Sopenharmony_ci 6508c2ecf20Sopenharmony_ci if (slave_mode) 6518c2ecf20Sopenharmony_ci ctlr = spi_alloc_slave(&pdev->dev, 6528c2ecf20Sopenharmony_ci sizeof(struct rockchip_spi)); 6538c2ecf20Sopenharmony_ci else 6548c2ecf20Sopenharmony_ci ctlr = spi_alloc_master(&pdev->dev, 6558c2ecf20Sopenharmony_ci sizeof(struct rockchip_spi)); 6568c2ecf20Sopenharmony_ci 6578c2ecf20Sopenharmony_ci if (!ctlr) 6588c2ecf20Sopenharmony_ci return -ENOMEM; 6598c2ecf20Sopenharmony_ci 6608c2ecf20Sopenharmony_ci platform_set_drvdata(pdev, ctlr); 6618c2ecf20Sopenharmony_ci 6628c2ecf20Sopenharmony_ci rs = spi_controller_get_devdata(ctlr); 6638c2ecf20Sopenharmony_ci ctlr->slave = slave_mode; 6648c2ecf20Sopenharmony_ci 6658c2ecf20Sopenharmony_ci /* Get basic io resource and map it */ 6668c2ecf20Sopenharmony_ci mem = platform_get_resource(pdev, IORESOURCE_MEM, 0); 6678c2ecf20Sopenharmony_ci rs->regs = devm_ioremap_resource(&pdev->dev, mem); 6688c2ecf20Sopenharmony_ci if (IS_ERR(rs->regs)) { 6698c2ecf20Sopenharmony_ci ret = PTR_ERR(rs->regs); 6708c2ecf20Sopenharmony_ci goto err_put_ctlr; 6718c2ecf20Sopenharmony_ci } 6728c2ecf20Sopenharmony_ci 6738c2ecf20Sopenharmony_ci rs->apb_pclk = devm_clk_get(&pdev->dev, "apb_pclk"); 6748c2ecf20Sopenharmony_ci if (IS_ERR(rs->apb_pclk)) { 6758c2ecf20Sopenharmony_ci dev_err(&pdev->dev, "Failed to get apb_pclk\n"); 6768c2ecf20Sopenharmony_ci ret = PTR_ERR(rs->apb_pclk); 6778c2ecf20Sopenharmony_ci goto err_put_ctlr; 6788c2ecf20Sopenharmony_ci } 6798c2ecf20Sopenharmony_ci 6808c2ecf20Sopenharmony_ci rs->spiclk = devm_clk_get(&pdev->dev, "spiclk"); 6818c2ecf20Sopenharmony_ci if (IS_ERR(rs->spiclk)) { 6828c2ecf20Sopenharmony_ci dev_err(&pdev->dev, "Failed to get spi_pclk\n"); 6838c2ecf20Sopenharmony_ci ret = PTR_ERR(rs->spiclk); 6848c2ecf20Sopenharmony_ci goto err_put_ctlr; 6858c2ecf20Sopenharmony_ci } 6868c2ecf20Sopenharmony_ci 6878c2ecf20Sopenharmony_ci ret = clk_prepare_enable(rs->apb_pclk); 6888c2ecf20Sopenharmony_ci if (ret < 0) { 6898c2ecf20Sopenharmony_ci dev_err(&pdev->dev, "Failed to enable apb_pclk\n"); 6908c2ecf20Sopenharmony_ci goto err_put_ctlr; 6918c2ecf20Sopenharmony_ci } 6928c2ecf20Sopenharmony_ci 6938c2ecf20Sopenharmony_ci ret = clk_prepare_enable(rs->spiclk); 6948c2ecf20Sopenharmony_ci if (ret < 0) { 6958c2ecf20Sopenharmony_ci dev_err(&pdev->dev, "Failed to enable spi_clk\n"); 6968c2ecf20Sopenharmony_ci goto err_disable_apbclk; 6978c2ecf20Sopenharmony_ci } 6988c2ecf20Sopenharmony_ci 6998c2ecf20Sopenharmony_ci spi_enable_chip(rs, false); 7008c2ecf20Sopenharmony_ci 7018c2ecf20Sopenharmony_ci ret = platform_get_irq(pdev, 0); 7028c2ecf20Sopenharmony_ci if (ret < 0) 7038c2ecf20Sopenharmony_ci goto err_disable_spiclk; 7048c2ecf20Sopenharmony_ci 7058c2ecf20Sopenharmony_ci ret = devm_request_threaded_irq(&pdev->dev, ret, rockchip_spi_isr, NULL, 7068c2ecf20Sopenharmony_ci IRQF_ONESHOT, dev_name(&pdev->dev), ctlr); 7078c2ecf20Sopenharmony_ci if (ret) 7088c2ecf20Sopenharmony_ci goto err_disable_spiclk; 7098c2ecf20Sopenharmony_ci 7108c2ecf20Sopenharmony_ci rs->dev = &pdev->dev; 7118c2ecf20Sopenharmony_ci rs->freq = clk_get_rate(rs->spiclk); 7128c2ecf20Sopenharmony_ci 7138c2ecf20Sopenharmony_ci if (!of_property_read_u32(pdev->dev.of_node, "rx-sample-delay-ns", 7148c2ecf20Sopenharmony_ci &rsd_nsecs)) { 7158c2ecf20Sopenharmony_ci /* rx sample delay is expressed in parent clock cycles (max 3) */ 7168c2ecf20Sopenharmony_ci u32 rsd = DIV_ROUND_CLOSEST(rsd_nsecs * (rs->freq >> 8), 7178c2ecf20Sopenharmony_ci 1000000000 >> 8); 7188c2ecf20Sopenharmony_ci if (!rsd) { 7198c2ecf20Sopenharmony_ci dev_warn(rs->dev, "%u Hz are too slow to express %u ns delay\n", 7208c2ecf20Sopenharmony_ci rs->freq, rsd_nsecs); 7218c2ecf20Sopenharmony_ci } else if (rsd > CR0_RSD_MAX) { 7228c2ecf20Sopenharmony_ci rsd = CR0_RSD_MAX; 7238c2ecf20Sopenharmony_ci dev_warn(rs->dev, "%u Hz are too fast to express %u ns delay, clamping at %u ns\n", 7248c2ecf20Sopenharmony_ci rs->freq, rsd_nsecs, 7258c2ecf20Sopenharmony_ci CR0_RSD_MAX * 1000000000U / rs->freq); 7268c2ecf20Sopenharmony_ci } 7278c2ecf20Sopenharmony_ci rs->rsd = rsd; 7288c2ecf20Sopenharmony_ci } 7298c2ecf20Sopenharmony_ci 7308c2ecf20Sopenharmony_ci rs->fifo_len = get_fifo_len(rs); 7318c2ecf20Sopenharmony_ci if (!rs->fifo_len) { 7328c2ecf20Sopenharmony_ci dev_err(&pdev->dev, "Failed to get fifo length\n"); 7338c2ecf20Sopenharmony_ci ret = -EINVAL; 7348c2ecf20Sopenharmony_ci goto err_disable_spiclk; 7358c2ecf20Sopenharmony_ci } 7368c2ecf20Sopenharmony_ci 7378c2ecf20Sopenharmony_ci pm_runtime_set_active(&pdev->dev); 7388c2ecf20Sopenharmony_ci pm_runtime_enable(&pdev->dev); 7398c2ecf20Sopenharmony_ci 7408c2ecf20Sopenharmony_ci ctlr->auto_runtime_pm = true; 7418c2ecf20Sopenharmony_ci ctlr->bus_num = pdev->id; 7428c2ecf20Sopenharmony_ci ctlr->mode_bits = SPI_CPOL | SPI_CPHA | SPI_LOOP | SPI_LSB_FIRST; 7438c2ecf20Sopenharmony_ci if (slave_mode) { 7448c2ecf20Sopenharmony_ci ctlr->mode_bits |= SPI_NO_CS; 7458c2ecf20Sopenharmony_ci ctlr->slave_abort = rockchip_spi_slave_abort; 7468c2ecf20Sopenharmony_ci } else { 7478c2ecf20Sopenharmony_ci ctlr->flags = SPI_MASTER_GPIO_SS; 7488c2ecf20Sopenharmony_ci ctlr->max_native_cs = ROCKCHIP_SPI_MAX_CS_NUM; 7498c2ecf20Sopenharmony_ci /* 7508c2ecf20Sopenharmony_ci * rk spi0 has two native cs, spi1..5 one cs only 7518c2ecf20Sopenharmony_ci * if num-cs is missing in the dts, default to 1 7528c2ecf20Sopenharmony_ci */ 7538c2ecf20Sopenharmony_ci if (of_property_read_u32(np, "num-cs", &num_cs)) 7548c2ecf20Sopenharmony_ci num_cs = 1; 7558c2ecf20Sopenharmony_ci ctlr->num_chipselect = num_cs; 7568c2ecf20Sopenharmony_ci ctlr->use_gpio_descriptors = true; 7578c2ecf20Sopenharmony_ci } 7588c2ecf20Sopenharmony_ci ctlr->dev.of_node = pdev->dev.of_node; 7598c2ecf20Sopenharmony_ci ctlr->bits_per_word_mask = SPI_BPW_MASK(16) | SPI_BPW_MASK(8) | SPI_BPW_MASK(4); 7608c2ecf20Sopenharmony_ci ctlr->min_speed_hz = rs->freq / BAUDR_SCKDV_MAX; 7618c2ecf20Sopenharmony_ci ctlr->max_speed_hz = min(rs->freq / BAUDR_SCKDV_MIN, MAX_SCLK_OUT); 7628c2ecf20Sopenharmony_ci 7638c2ecf20Sopenharmony_ci ctlr->set_cs = rockchip_spi_set_cs; 7648c2ecf20Sopenharmony_ci ctlr->transfer_one = rockchip_spi_transfer_one; 7658c2ecf20Sopenharmony_ci ctlr->max_transfer_size = rockchip_spi_max_transfer_size; 7668c2ecf20Sopenharmony_ci ctlr->handle_err = rockchip_spi_handle_err; 7678c2ecf20Sopenharmony_ci 7688c2ecf20Sopenharmony_ci ctlr->dma_tx = dma_request_chan(rs->dev, "tx"); 7698c2ecf20Sopenharmony_ci if (IS_ERR(ctlr->dma_tx)) { 7708c2ecf20Sopenharmony_ci /* Check tx to see if we need defer probing driver */ 7718c2ecf20Sopenharmony_ci if (PTR_ERR(ctlr->dma_tx) == -EPROBE_DEFER) { 7728c2ecf20Sopenharmony_ci ret = -EPROBE_DEFER; 7738c2ecf20Sopenharmony_ci goto err_disable_pm_runtime; 7748c2ecf20Sopenharmony_ci } 7758c2ecf20Sopenharmony_ci dev_warn(rs->dev, "Failed to request TX DMA channel\n"); 7768c2ecf20Sopenharmony_ci ctlr->dma_tx = NULL; 7778c2ecf20Sopenharmony_ci } 7788c2ecf20Sopenharmony_ci 7798c2ecf20Sopenharmony_ci ctlr->dma_rx = dma_request_chan(rs->dev, "rx"); 7808c2ecf20Sopenharmony_ci if (IS_ERR(ctlr->dma_rx)) { 7818c2ecf20Sopenharmony_ci if (PTR_ERR(ctlr->dma_rx) == -EPROBE_DEFER) { 7828c2ecf20Sopenharmony_ci ret = -EPROBE_DEFER; 7838c2ecf20Sopenharmony_ci goto err_free_dma_tx; 7848c2ecf20Sopenharmony_ci } 7858c2ecf20Sopenharmony_ci dev_warn(rs->dev, "Failed to request RX DMA channel\n"); 7868c2ecf20Sopenharmony_ci ctlr->dma_rx = NULL; 7878c2ecf20Sopenharmony_ci } 7888c2ecf20Sopenharmony_ci 7898c2ecf20Sopenharmony_ci if (ctlr->dma_tx && ctlr->dma_rx) { 7908c2ecf20Sopenharmony_ci rs->dma_addr_tx = mem->start + ROCKCHIP_SPI_TXDR; 7918c2ecf20Sopenharmony_ci rs->dma_addr_rx = mem->start + ROCKCHIP_SPI_RXDR; 7928c2ecf20Sopenharmony_ci ctlr->can_dma = rockchip_spi_can_dma; 7938c2ecf20Sopenharmony_ci } 7948c2ecf20Sopenharmony_ci 7958c2ecf20Sopenharmony_ci ret = devm_spi_register_controller(&pdev->dev, ctlr); 7968c2ecf20Sopenharmony_ci if (ret < 0) { 7978c2ecf20Sopenharmony_ci dev_err(&pdev->dev, "Failed to register controller\n"); 7988c2ecf20Sopenharmony_ci goto err_free_dma_rx; 7998c2ecf20Sopenharmony_ci } 8008c2ecf20Sopenharmony_ci 8018c2ecf20Sopenharmony_ci return 0; 8028c2ecf20Sopenharmony_ci 8038c2ecf20Sopenharmony_cierr_free_dma_rx: 8048c2ecf20Sopenharmony_ci if (ctlr->dma_rx) 8058c2ecf20Sopenharmony_ci dma_release_channel(ctlr->dma_rx); 8068c2ecf20Sopenharmony_cierr_free_dma_tx: 8078c2ecf20Sopenharmony_ci if (ctlr->dma_tx) 8088c2ecf20Sopenharmony_ci dma_release_channel(ctlr->dma_tx); 8098c2ecf20Sopenharmony_cierr_disable_pm_runtime: 8108c2ecf20Sopenharmony_ci pm_runtime_disable(&pdev->dev); 8118c2ecf20Sopenharmony_cierr_disable_spiclk: 8128c2ecf20Sopenharmony_ci clk_disable_unprepare(rs->spiclk); 8138c2ecf20Sopenharmony_cierr_disable_apbclk: 8148c2ecf20Sopenharmony_ci clk_disable_unprepare(rs->apb_pclk); 8158c2ecf20Sopenharmony_cierr_put_ctlr: 8168c2ecf20Sopenharmony_ci spi_controller_put(ctlr); 8178c2ecf20Sopenharmony_ci 8188c2ecf20Sopenharmony_ci return ret; 8198c2ecf20Sopenharmony_ci} 8208c2ecf20Sopenharmony_ci 8218c2ecf20Sopenharmony_cistatic int rockchip_spi_remove(struct platform_device *pdev) 8228c2ecf20Sopenharmony_ci{ 8238c2ecf20Sopenharmony_ci struct spi_controller *ctlr = spi_controller_get(platform_get_drvdata(pdev)); 8248c2ecf20Sopenharmony_ci struct rockchip_spi *rs = spi_controller_get_devdata(ctlr); 8258c2ecf20Sopenharmony_ci 8268c2ecf20Sopenharmony_ci pm_runtime_get_sync(&pdev->dev); 8278c2ecf20Sopenharmony_ci 8288c2ecf20Sopenharmony_ci clk_disable_unprepare(rs->spiclk); 8298c2ecf20Sopenharmony_ci clk_disable_unprepare(rs->apb_pclk); 8308c2ecf20Sopenharmony_ci 8318c2ecf20Sopenharmony_ci pm_runtime_put_noidle(&pdev->dev); 8328c2ecf20Sopenharmony_ci pm_runtime_disable(&pdev->dev); 8338c2ecf20Sopenharmony_ci pm_runtime_set_suspended(&pdev->dev); 8348c2ecf20Sopenharmony_ci 8358c2ecf20Sopenharmony_ci if (ctlr->dma_tx) 8368c2ecf20Sopenharmony_ci dma_release_channel(ctlr->dma_tx); 8378c2ecf20Sopenharmony_ci if (ctlr->dma_rx) 8388c2ecf20Sopenharmony_ci dma_release_channel(ctlr->dma_rx); 8398c2ecf20Sopenharmony_ci 8408c2ecf20Sopenharmony_ci spi_controller_put(ctlr); 8418c2ecf20Sopenharmony_ci 8428c2ecf20Sopenharmony_ci return 0; 8438c2ecf20Sopenharmony_ci} 8448c2ecf20Sopenharmony_ci 8458c2ecf20Sopenharmony_ci#ifdef CONFIG_PM_SLEEP 8468c2ecf20Sopenharmony_cistatic int rockchip_spi_suspend(struct device *dev) 8478c2ecf20Sopenharmony_ci{ 8488c2ecf20Sopenharmony_ci int ret; 8498c2ecf20Sopenharmony_ci struct spi_controller *ctlr = dev_get_drvdata(dev); 8508c2ecf20Sopenharmony_ci 8518c2ecf20Sopenharmony_ci ret = spi_controller_suspend(ctlr); 8528c2ecf20Sopenharmony_ci if (ret < 0) 8538c2ecf20Sopenharmony_ci return ret; 8548c2ecf20Sopenharmony_ci 8558c2ecf20Sopenharmony_ci ret = pm_runtime_force_suspend(dev); 8568c2ecf20Sopenharmony_ci if (ret < 0) 8578c2ecf20Sopenharmony_ci return ret; 8588c2ecf20Sopenharmony_ci 8598c2ecf20Sopenharmony_ci pinctrl_pm_select_sleep_state(dev); 8608c2ecf20Sopenharmony_ci 8618c2ecf20Sopenharmony_ci return 0; 8628c2ecf20Sopenharmony_ci} 8638c2ecf20Sopenharmony_ci 8648c2ecf20Sopenharmony_cistatic int rockchip_spi_resume(struct device *dev) 8658c2ecf20Sopenharmony_ci{ 8668c2ecf20Sopenharmony_ci int ret; 8678c2ecf20Sopenharmony_ci struct spi_controller *ctlr = dev_get_drvdata(dev); 8688c2ecf20Sopenharmony_ci struct rockchip_spi *rs = spi_controller_get_devdata(ctlr); 8698c2ecf20Sopenharmony_ci 8708c2ecf20Sopenharmony_ci pinctrl_pm_select_default_state(dev); 8718c2ecf20Sopenharmony_ci 8728c2ecf20Sopenharmony_ci ret = pm_runtime_force_resume(dev); 8738c2ecf20Sopenharmony_ci if (ret < 0) 8748c2ecf20Sopenharmony_ci return ret; 8758c2ecf20Sopenharmony_ci 8768c2ecf20Sopenharmony_ci ret = spi_controller_resume(ctlr); 8778c2ecf20Sopenharmony_ci if (ret < 0) { 8788c2ecf20Sopenharmony_ci clk_disable_unprepare(rs->spiclk); 8798c2ecf20Sopenharmony_ci clk_disable_unprepare(rs->apb_pclk); 8808c2ecf20Sopenharmony_ci } 8818c2ecf20Sopenharmony_ci 8828c2ecf20Sopenharmony_ci return 0; 8838c2ecf20Sopenharmony_ci} 8848c2ecf20Sopenharmony_ci#endif /* CONFIG_PM_SLEEP */ 8858c2ecf20Sopenharmony_ci 8868c2ecf20Sopenharmony_ci#ifdef CONFIG_PM 8878c2ecf20Sopenharmony_cistatic int rockchip_spi_runtime_suspend(struct device *dev) 8888c2ecf20Sopenharmony_ci{ 8898c2ecf20Sopenharmony_ci struct spi_controller *ctlr = dev_get_drvdata(dev); 8908c2ecf20Sopenharmony_ci struct rockchip_spi *rs = spi_controller_get_devdata(ctlr); 8918c2ecf20Sopenharmony_ci 8928c2ecf20Sopenharmony_ci clk_disable_unprepare(rs->spiclk); 8938c2ecf20Sopenharmony_ci clk_disable_unprepare(rs->apb_pclk); 8948c2ecf20Sopenharmony_ci 8958c2ecf20Sopenharmony_ci return 0; 8968c2ecf20Sopenharmony_ci} 8978c2ecf20Sopenharmony_ci 8988c2ecf20Sopenharmony_cistatic int rockchip_spi_runtime_resume(struct device *dev) 8998c2ecf20Sopenharmony_ci{ 9008c2ecf20Sopenharmony_ci int ret; 9018c2ecf20Sopenharmony_ci struct spi_controller *ctlr = dev_get_drvdata(dev); 9028c2ecf20Sopenharmony_ci struct rockchip_spi *rs = spi_controller_get_devdata(ctlr); 9038c2ecf20Sopenharmony_ci 9048c2ecf20Sopenharmony_ci ret = clk_prepare_enable(rs->apb_pclk); 9058c2ecf20Sopenharmony_ci if (ret < 0) 9068c2ecf20Sopenharmony_ci return ret; 9078c2ecf20Sopenharmony_ci 9088c2ecf20Sopenharmony_ci ret = clk_prepare_enable(rs->spiclk); 9098c2ecf20Sopenharmony_ci if (ret < 0) 9108c2ecf20Sopenharmony_ci clk_disable_unprepare(rs->apb_pclk); 9118c2ecf20Sopenharmony_ci 9128c2ecf20Sopenharmony_ci return 0; 9138c2ecf20Sopenharmony_ci} 9148c2ecf20Sopenharmony_ci#endif /* CONFIG_PM */ 9158c2ecf20Sopenharmony_ci 9168c2ecf20Sopenharmony_cistatic const struct dev_pm_ops rockchip_spi_pm = { 9178c2ecf20Sopenharmony_ci SET_SYSTEM_SLEEP_PM_OPS(rockchip_spi_suspend, rockchip_spi_resume) 9188c2ecf20Sopenharmony_ci SET_RUNTIME_PM_OPS(rockchip_spi_runtime_suspend, 9198c2ecf20Sopenharmony_ci rockchip_spi_runtime_resume, NULL) 9208c2ecf20Sopenharmony_ci}; 9218c2ecf20Sopenharmony_ci 9228c2ecf20Sopenharmony_cistatic const struct of_device_id rockchip_spi_dt_match[] = { 9238c2ecf20Sopenharmony_ci { .compatible = "rockchip,px30-spi", }, 9248c2ecf20Sopenharmony_ci { .compatible = "rockchip,rk3036-spi", }, 9258c2ecf20Sopenharmony_ci { .compatible = "rockchip,rk3066-spi", }, 9268c2ecf20Sopenharmony_ci { .compatible = "rockchip,rk3188-spi", }, 9278c2ecf20Sopenharmony_ci { .compatible = "rockchip,rk3228-spi", }, 9288c2ecf20Sopenharmony_ci { .compatible = "rockchip,rk3288-spi", }, 9298c2ecf20Sopenharmony_ci { .compatible = "rockchip,rk3308-spi", }, 9308c2ecf20Sopenharmony_ci { .compatible = "rockchip,rk3328-spi", }, 9318c2ecf20Sopenharmony_ci { .compatible = "rockchip,rk3368-spi", }, 9328c2ecf20Sopenharmony_ci { .compatible = "rockchip,rk3399-spi", }, 9338c2ecf20Sopenharmony_ci { .compatible = "rockchip,rv1108-spi", }, 9348c2ecf20Sopenharmony_ci { }, 9358c2ecf20Sopenharmony_ci}; 9368c2ecf20Sopenharmony_ciMODULE_DEVICE_TABLE(of, rockchip_spi_dt_match); 9378c2ecf20Sopenharmony_ci 9388c2ecf20Sopenharmony_cistatic struct platform_driver rockchip_spi_driver = { 9398c2ecf20Sopenharmony_ci .driver = { 9408c2ecf20Sopenharmony_ci .name = DRIVER_NAME, 9418c2ecf20Sopenharmony_ci .pm = &rockchip_spi_pm, 9428c2ecf20Sopenharmony_ci .of_match_table = of_match_ptr(rockchip_spi_dt_match), 9438c2ecf20Sopenharmony_ci }, 9448c2ecf20Sopenharmony_ci .probe = rockchip_spi_probe, 9458c2ecf20Sopenharmony_ci .remove = rockchip_spi_remove, 9468c2ecf20Sopenharmony_ci}; 9478c2ecf20Sopenharmony_ci 9488c2ecf20Sopenharmony_cimodule_platform_driver(rockchip_spi_driver); 9498c2ecf20Sopenharmony_ci 9508c2ecf20Sopenharmony_ciMODULE_AUTHOR("Addy Ke <addy.ke@rock-chips.com>"); 9518c2ecf20Sopenharmony_ciMODULE_DESCRIPTION("ROCKCHIP SPI Controller Driver"); 9528c2ecf20Sopenharmony_ciMODULE_LICENSE("GPL v2"); 953