18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0+ 28c2ecf20Sopenharmony_ci// 38c2ecf20Sopenharmony_ci// Freescale MXS SPI master driver 48c2ecf20Sopenharmony_ci// 58c2ecf20Sopenharmony_ci// Copyright 2012 DENX Software Engineering, GmbH. 68c2ecf20Sopenharmony_ci// Copyright 2012 Freescale Semiconductor, Inc. 78c2ecf20Sopenharmony_ci// Copyright 2008 Embedded Alley Solutions, Inc All Rights Reserved. 88c2ecf20Sopenharmony_ci// 98c2ecf20Sopenharmony_ci// Rework and transition to new API by: 108c2ecf20Sopenharmony_ci// Marek Vasut <marex@denx.de> 118c2ecf20Sopenharmony_ci// 128c2ecf20Sopenharmony_ci// Based on previous attempt by: 138c2ecf20Sopenharmony_ci// Fabio Estevam <fabio.estevam@freescale.com> 148c2ecf20Sopenharmony_ci// 158c2ecf20Sopenharmony_ci// Based on code from U-Boot bootloader by: 168c2ecf20Sopenharmony_ci// Marek Vasut <marex@denx.de> 178c2ecf20Sopenharmony_ci// 188c2ecf20Sopenharmony_ci// Based on spi-stmp.c, which is: 198c2ecf20Sopenharmony_ci// Author: Dmitry Pervushin <dimka@embeddedalley.com> 208c2ecf20Sopenharmony_ci 218c2ecf20Sopenharmony_ci#include <linux/kernel.h> 228c2ecf20Sopenharmony_ci#include <linux/ioport.h> 238c2ecf20Sopenharmony_ci#include <linux/of.h> 248c2ecf20Sopenharmony_ci#include <linux/of_device.h> 258c2ecf20Sopenharmony_ci#include <linux/platform_device.h> 268c2ecf20Sopenharmony_ci#include <linux/delay.h> 278c2ecf20Sopenharmony_ci#include <linux/interrupt.h> 288c2ecf20Sopenharmony_ci#include <linux/dma-mapping.h> 298c2ecf20Sopenharmony_ci#include <linux/dmaengine.h> 308c2ecf20Sopenharmony_ci#include <linux/highmem.h> 318c2ecf20Sopenharmony_ci#include <linux/clk.h> 328c2ecf20Sopenharmony_ci#include <linux/err.h> 338c2ecf20Sopenharmony_ci#include <linux/completion.h> 348c2ecf20Sopenharmony_ci#include <linux/pinctrl/consumer.h> 358c2ecf20Sopenharmony_ci#include <linux/regulator/consumer.h> 368c2ecf20Sopenharmony_ci#include <linux/pm_runtime.h> 378c2ecf20Sopenharmony_ci#include <linux/module.h> 388c2ecf20Sopenharmony_ci#include <linux/stmp_device.h> 398c2ecf20Sopenharmony_ci#include <linux/spi/spi.h> 408c2ecf20Sopenharmony_ci#include <linux/spi/mxs-spi.h> 418c2ecf20Sopenharmony_ci#include <trace/events/spi.h> 428c2ecf20Sopenharmony_ci 438c2ecf20Sopenharmony_ci#define DRIVER_NAME "mxs-spi" 448c2ecf20Sopenharmony_ci 458c2ecf20Sopenharmony_ci/* Use 10S timeout for very long transfers, it should suffice. */ 468c2ecf20Sopenharmony_ci#define SSP_TIMEOUT 10000 478c2ecf20Sopenharmony_ci 488c2ecf20Sopenharmony_ci#define SG_MAXLEN 0xff00 498c2ecf20Sopenharmony_ci 508c2ecf20Sopenharmony_ci/* 518c2ecf20Sopenharmony_ci * Flags for txrx functions. More efficient that using an argument register for 528c2ecf20Sopenharmony_ci * each one. 538c2ecf20Sopenharmony_ci */ 548c2ecf20Sopenharmony_ci#define TXRX_WRITE (1<<0) /* This is a write */ 558c2ecf20Sopenharmony_ci#define TXRX_DEASSERT_CS (1<<1) /* De-assert CS at end of txrx */ 568c2ecf20Sopenharmony_ci 578c2ecf20Sopenharmony_cistruct mxs_spi { 588c2ecf20Sopenharmony_ci struct mxs_ssp ssp; 598c2ecf20Sopenharmony_ci struct completion c; 608c2ecf20Sopenharmony_ci unsigned int sck; /* Rate requested (vs actual) */ 618c2ecf20Sopenharmony_ci}; 628c2ecf20Sopenharmony_ci 638c2ecf20Sopenharmony_cistatic int mxs_spi_setup_transfer(struct spi_device *dev, 648c2ecf20Sopenharmony_ci const struct spi_transfer *t) 658c2ecf20Sopenharmony_ci{ 668c2ecf20Sopenharmony_ci struct mxs_spi *spi = spi_master_get_devdata(dev->master); 678c2ecf20Sopenharmony_ci struct mxs_ssp *ssp = &spi->ssp; 688c2ecf20Sopenharmony_ci const unsigned int hz = min(dev->max_speed_hz, t->speed_hz); 698c2ecf20Sopenharmony_ci 708c2ecf20Sopenharmony_ci if (hz == 0) { 718c2ecf20Sopenharmony_ci dev_err(&dev->dev, "SPI clock rate of zero not allowed\n"); 728c2ecf20Sopenharmony_ci return -EINVAL; 738c2ecf20Sopenharmony_ci } 748c2ecf20Sopenharmony_ci 758c2ecf20Sopenharmony_ci if (hz != spi->sck) { 768c2ecf20Sopenharmony_ci mxs_ssp_set_clk_rate(ssp, hz); 778c2ecf20Sopenharmony_ci /* 788c2ecf20Sopenharmony_ci * Save requested rate, hz, rather than the actual rate, 798c2ecf20Sopenharmony_ci * ssp->clk_rate. Otherwise we would set the rate every transfer 808c2ecf20Sopenharmony_ci * when the actual rate is not quite the same as requested rate. 818c2ecf20Sopenharmony_ci */ 828c2ecf20Sopenharmony_ci spi->sck = hz; 838c2ecf20Sopenharmony_ci /* 848c2ecf20Sopenharmony_ci * Perhaps we should return an error if the actual clock is 858c2ecf20Sopenharmony_ci * nowhere close to what was requested? 868c2ecf20Sopenharmony_ci */ 878c2ecf20Sopenharmony_ci } 888c2ecf20Sopenharmony_ci 898c2ecf20Sopenharmony_ci writel(BM_SSP_CTRL0_LOCK_CS, 908c2ecf20Sopenharmony_ci ssp->base + HW_SSP_CTRL0 + STMP_OFFSET_REG_SET); 918c2ecf20Sopenharmony_ci 928c2ecf20Sopenharmony_ci writel(BF_SSP_CTRL1_SSP_MODE(BV_SSP_CTRL1_SSP_MODE__SPI) | 938c2ecf20Sopenharmony_ci BF_SSP_CTRL1_WORD_LENGTH(BV_SSP_CTRL1_WORD_LENGTH__EIGHT_BITS) | 948c2ecf20Sopenharmony_ci ((dev->mode & SPI_CPOL) ? BM_SSP_CTRL1_POLARITY : 0) | 958c2ecf20Sopenharmony_ci ((dev->mode & SPI_CPHA) ? BM_SSP_CTRL1_PHASE : 0), 968c2ecf20Sopenharmony_ci ssp->base + HW_SSP_CTRL1(ssp)); 978c2ecf20Sopenharmony_ci 988c2ecf20Sopenharmony_ci writel(0x0, ssp->base + HW_SSP_CMD0); 998c2ecf20Sopenharmony_ci writel(0x0, ssp->base + HW_SSP_CMD1); 1008c2ecf20Sopenharmony_ci 1018c2ecf20Sopenharmony_ci return 0; 1028c2ecf20Sopenharmony_ci} 1038c2ecf20Sopenharmony_ci 1048c2ecf20Sopenharmony_cistatic u32 mxs_spi_cs_to_reg(unsigned cs) 1058c2ecf20Sopenharmony_ci{ 1068c2ecf20Sopenharmony_ci u32 select = 0; 1078c2ecf20Sopenharmony_ci 1088c2ecf20Sopenharmony_ci /* 1098c2ecf20Sopenharmony_ci * i.MX28 Datasheet: 17.10.1: HW_SSP_CTRL0 1108c2ecf20Sopenharmony_ci * 1118c2ecf20Sopenharmony_ci * The bits BM_SSP_CTRL0_WAIT_FOR_CMD and BM_SSP_CTRL0_WAIT_FOR_IRQ 1128c2ecf20Sopenharmony_ci * in HW_SSP_CTRL0 register do have multiple usage, please refer to 1138c2ecf20Sopenharmony_ci * the datasheet for further details. In SPI mode, they are used to 1148c2ecf20Sopenharmony_ci * toggle the chip-select lines (nCS pins). 1158c2ecf20Sopenharmony_ci */ 1168c2ecf20Sopenharmony_ci if (cs & 1) 1178c2ecf20Sopenharmony_ci select |= BM_SSP_CTRL0_WAIT_FOR_CMD; 1188c2ecf20Sopenharmony_ci if (cs & 2) 1198c2ecf20Sopenharmony_ci select |= BM_SSP_CTRL0_WAIT_FOR_IRQ; 1208c2ecf20Sopenharmony_ci 1218c2ecf20Sopenharmony_ci return select; 1228c2ecf20Sopenharmony_ci} 1238c2ecf20Sopenharmony_ci 1248c2ecf20Sopenharmony_cistatic int mxs_ssp_wait(struct mxs_spi *spi, int offset, int mask, bool set) 1258c2ecf20Sopenharmony_ci{ 1268c2ecf20Sopenharmony_ci const unsigned long timeout = jiffies + msecs_to_jiffies(SSP_TIMEOUT); 1278c2ecf20Sopenharmony_ci struct mxs_ssp *ssp = &spi->ssp; 1288c2ecf20Sopenharmony_ci u32 reg; 1298c2ecf20Sopenharmony_ci 1308c2ecf20Sopenharmony_ci do { 1318c2ecf20Sopenharmony_ci reg = readl_relaxed(ssp->base + offset); 1328c2ecf20Sopenharmony_ci 1338c2ecf20Sopenharmony_ci if (!set) 1348c2ecf20Sopenharmony_ci reg = ~reg; 1358c2ecf20Sopenharmony_ci 1368c2ecf20Sopenharmony_ci reg &= mask; 1378c2ecf20Sopenharmony_ci 1388c2ecf20Sopenharmony_ci if (reg == mask) 1398c2ecf20Sopenharmony_ci return 0; 1408c2ecf20Sopenharmony_ci } while (time_before(jiffies, timeout)); 1418c2ecf20Sopenharmony_ci 1428c2ecf20Sopenharmony_ci return -ETIMEDOUT; 1438c2ecf20Sopenharmony_ci} 1448c2ecf20Sopenharmony_ci 1458c2ecf20Sopenharmony_cistatic void mxs_ssp_dma_irq_callback(void *param) 1468c2ecf20Sopenharmony_ci{ 1478c2ecf20Sopenharmony_ci struct mxs_spi *spi = param; 1488c2ecf20Sopenharmony_ci 1498c2ecf20Sopenharmony_ci complete(&spi->c); 1508c2ecf20Sopenharmony_ci} 1518c2ecf20Sopenharmony_ci 1528c2ecf20Sopenharmony_cistatic irqreturn_t mxs_ssp_irq_handler(int irq, void *dev_id) 1538c2ecf20Sopenharmony_ci{ 1548c2ecf20Sopenharmony_ci struct mxs_ssp *ssp = dev_id; 1558c2ecf20Sopenharmony_ci 1568c2ecf20Sopenharmony_ci dev_err(ssp->dev, "%s[%i] CTRL1=%08x STATUS=%08x\n", 1578c2ecf20Sopenharmony_ci __func__, __LINE__, 1588c2ecf20Sopenharmony_ci readl(ssp->base + HW_SSP_CTRL1(ssp)), 1598c2ecf20Sopenharmony_ci readl(ssp->base + HW_SSP_STATUS(ssp))); 1608c2ecf20Sopenharmony_ci return IRQ_HANDLED; 1618c2ecf20Sopenharmony_ci} 1628c2ecf20Sopenharmony_ci 1638c2ecf20Sopenharmony_cistatic int mxs_spi_txrx_dma(struct mxs_spi *spi, 1648c2ecf20Sopenharmony_ci unsigned char *buf, int len, 1658c2ecf20Sopenharmony_ci unsigned int flags) 1668c2ecf20Sopenharmony_ci{ 1678c2ecf20Sopenharmony_ci struct mxs_ssp *ssp = &spi->ssp; 1688c2ecf20Sopenharmony_ci struct dma_async_tx_descriptor *desc = NULL; 1698c2ecf20Sopenharmony_ci const bool vmalloced_buf = is_vmalloc_addr(buf); 1708c2ecf20Sopenharmony_ci const int desc_len = vmalloced_buf ? PAGE_SIZE : SG_MAXLEN; 1718c2ecf20Sopenharmony_ci const int sgs = DIV_ROUND_UP(len, desc_len); 1728c2ecf20Sopenharmony_ci int sg_count; 1738c2ecf20Sopenharmony_ci int min, ret; 1748c2ecf20Sopenharmony_ci u32 ctrl0; 1758c2ecf20Sopenharmony_ci struct page *vm_page; 1768c2ecf20Sopenharmony_ci struct { 1778c2ecf20Sopenharmony_ci u32 pio[4]; 1788c2ecf20Sopenharmony_ci struct scatterlist sg; 1798c2ecf20Sopenharmony_ci } *dma_xfer; 1808c2ecf20Sopenharmony_ci 1818c2ecf20Sopenharmony_ci if (!len) 1828c2ecf20Sopenharmony_ci return -EINVAL; 1838c2ecf20Sopenharmony_ci 1848c2ecf20Sopenharmony_ci dma_xfer = kcalloc(sgs, sizeof(*dma_xfer), GFP_KERNEL); 1858c2ecf20Sopenharmony_ci if (!dma_xfer) 1868c2ecf20Sopenharmony_ci return -ENOMEM; 1878c2ecf20Sopenharmony_ci 1888c2ecf20Sopenharmony_ci reinit_completion(&spi->c); 1898c2ecf20Sopenharmony_ci 1908c2ecf20Sopenharmony_ci /* Chip select was already programmed into CTRL0 */ 1918c2ecf20Sopenharmony_ci ctrl0 = readl(ssp->base + HW_SSP_CTRL0); 1928c2ecf20Sopenharmony_ci ctrl0 &= ~(BM_SSP_CTRL0_XFER_COUNT | BM_SSP_CTRL0_IGNORE_CRC | 1938c2ecf20Sopenharmony_ci BM_SSP_CTRL0_READ); 1948c2ecf20Sopenharmony_ci ctrl0 |= BM_SSP_CTRL0_DATA_XFER; 1958c2ecf20Sopenharmony_ci 1968c2ecf20Sopenharmony_ci if (!(flags & TXRX_WRITE)) 1978c2ecf20Sopenharmony_ci ctrl0 |= BM_SSP_CTRL0_READ; 1988c2ecf20Sopenharmony_ci 1998c2ecf20Sopenharmony_ci /* Queue the DMA data transfer. */ 2008c2ecf20Sopenharmony_ci for (sg_count = 0; sg_count < sgs; sg_count++) { 2018c2ecf20Sopenharmony_ci /* Prepare the transfer descriptor. */ 2028c2ecf20Sopenharmony_ci min = min(len, desc_len); 2038c2ecf20Sopenharmony_ci 2048c2ecf20Sopenharmony_ci /* 2058c2ecf20Sopenharmony_ci * De-assert CS on last segment if flag is set (i.e., no more 2068c2ecf20Sopenharmony_ci * transfers will follow) 2078c2ecf20Sopenharmony_ci */ 2088c2ecf20Sopenharmony_ci if ((sg_count + 1 == sgs) && (flags & TXRX_DEASSERT_CS)) 2098c2ecf20Sopenharmony_ci ctrl0 |= BM_SSP_CTRL0_IGNORE_CRC; 2108c2ecf20Sopenharmony_ci 2118c2ecf20Sopenharmony_ci if (ssp->devid == IMX23_SSP) { 2128c2ecf20Sopenharmony_ci ctrl0 &= ~BM_SSP_CTRL0_XFER_COUNT; 2138c2ecf20Sopenharmony_ci ctrl0 |= min; 2148c2ecf20Sopenharmony_ci } 2158c2ecf20Sopenharmony_ci 2168c2ecf20Sopenharmony_ci dma_xfer[sg_count].pio[0] = ctrl0; 2178c2ecf20Sopenharmony_ci dma_xfer[sg_count].pio[3] = min; 2188c2ecf20Sopenharmony_ci 2198c2ecf20Sopenharmony_ci if (vmalloced_buf) { 2208c2ecf20Sopenharmony_ci vm_page = vmalloc_to_page(buf); 2218c2ecf20Sopenharmony_ci if (!vm_page) { 2228c2ecf20Sopenharmony_ci ret = -ENOMEM; 2238c2ecf20Sopenharmony_ci goto err_vmalloc; 2248c2ecf20Sopenharmony_ci } 2258c2ecf20Sopenharmony_ci 2268c2ecf20Sopenharmony_ci sg_init_table(&dma_xfer[sg_count].sg, 1); 2278c2ecf20Sopenharmony_ci sg_set_page(&dma_xfer[sg_count].sg, vm_page, 2288c2ecf20Sopenharmony_ci min, offset_in_page(buf)); 2298c2ecf20Sopenharmony_ci } else { 2308c2ecf20Sopenharmony_ci sg_init_one(&dma_xfer[sg_count].sg, buf, min); 2318c2ecf20Sopenharmony_ci } 2328c2ecf20Sopenharmony_ci 2338c2ecf20Sopenharmony_ci ret = dma_map_sg(ssp->dev, &dma_xfer[sg_count].sg, 1, 2348c2ecf20Sopenharmony_ci (flags & TXRX_WRITE) ? DMA_TO_DEVICE : DMA_FROM_DEVICE); 2358c2ecf20Sopenharmony_ci 2368c2ecf20Sopenharmony_ci len -= min; 2378c2ecf20Sopenharmony_ci buf += min; 2388c2ecf20Sopenharmony_ci 2398c2ecf20Sopenharmony_ci /* Queue the PIO register write transfer. */ 2408c2ecf20Sopenharmony_ci desc = dmaengine_prep_slave_sg(ssp->dmach, 2418c2ecf20Sopenharmony_ci (struct scatterlist *)dma_xfer[sg_count].pio, 2428c2ecf20Sopenharmony_ci (ssp->devid == IMX23_SSP) ? 1 : 4, 2438c2ecf20Sopenharmony_ci DMA_TRANS_NONE, 2448c2ecf20Sopenharmony_ci sg_count ? DMA_PREP_INTERRUPT : 0); 2458c2ecf20Sopenharmony_ci if (!desc) { 2468c2ecf20Sopenharmony_ci dev_err(ssp->dev, 2478c2ecf20Sopenharmony_ci "Failed to get PIO reg. write descriptor.\n"); 2488c2ecf20Sopenharmony_ci ret = -EINVAL; 2498c2ecf20Sopenharmony_ci goto err_mapped; 2508c2ecf20Sopenharmony_ci } 2518c2ecf20Sopenharmony_ci 2528c2ecf20Sopenharmony_ci desc = dmaengine_prep_slave_sg(ssp->dmach, 2538c2ecf20Sopenharmony_ci &dma_xfer[sg_count].sg, 1, 2548c2ecf20Sopenharmony_ci (flags & TXRX_WRITE) ? DMA_MEM_TO_DEV : DMA_DEV_TO_MEM, 2558c2ecf20Sopenharmony_ci DMA_PREP_INTERRUPT | DMA_CTRL_ACK); 2568c2ecf20Sopenharmony_ci 2578c2ecf20Sopenharmony_ci if (!desc) { 2588c2ecf20Sopenharmony_ci dev_err(ssp->dev, 2598c2ecf20Sopenharmony_ci "Failed to get DMA data write descriptor.\n"); 2608c2ecf20Sopenharmony_ci ret = -EINVAL; 2618c2ecf20Sopenharmony_ci goto err_mapped; 2628c2ecf20Sopenharmony_ci } 2638c2ecf20Sopenharmony_ci } 2648c2ecf20Sopenharmony_ci 2658c2ecf20Sopenharmony_ci /* 2668c2ecf20Sopenharmony_ci * The last descriptor must have this callback, 2678c2ecf20Sopenharmony_ci * to finish the DMA transaction. 2688c2ecf20Sopenharmony_ci */ 2698c2ecf20Sopenharmony_ci desc->callback = mxs_ssp_dma_irq_callback; 2708c2ecf20Sopenharmony_ci desc->callback_param = spi; 2718c2ecf20Sopenharmony_ci 2728c2ecf20Sopenharmony_ci /* Start the transfer. */ 2738c2ecf20Sopenharmony_ci dmaengine_submit(desc); 2748c2ecf20Sopenharmony_ci dma_async_issue_pending(ssp->dmach); 2758c2ecf20Sopenharmony_ci 2768c2ecf20Sopenharmony_ci if (!wait_for_completion_timeout(&spi->c, 2778c2ecf20Sopenharmony_ci msecs_to_jiffies(SSP_TIMEOUT))) { 2788c2ecf20Sopenharmony_ci dev_err(ssp->dev, "DMA transfer timeout\n"); 2798c2ecf20Sopenharmony_ci ret = -ETIMEDOUT; 2808c2ecf20Sopenharmony_ci dmaengine_terminate_all(ssp->dmach); 2818c2ecf20Sopenharmony_ci goto err_vmalloc; 2828c2ecf20Sopenharmony_ci } 2838c2ecf20Sopenharmony_ci 2848c2ecf20Sopenharmony_ci ret = 0; 2858c2ecf20Sopenharmony_ci 2868c2ecf20Sopenharmony_cierr_vmalloc: 2878c2ecf20Sopenharmony_ci while (--sg_count >= 0) { 2888c2ecf20Sopenharmony_cierr_mapped: 2898c2ecf20Sopenharmony_ci dma_unmap_sg(ssp->dev, &dma_xfer[sg_count].sg, 1, 2908c2ecf20Sopenharmony_ci (flags & TXRX_WRITE) ? DMA_TO_DEVICE : DMA_FROM_DEVICE); 2918c2ecf20Sopenharmony_ci } 2928c2ecf20Sopenharmony_ci 2938c2ecf20Sopenharmony_ci kfree(dma_xfer); 2948c2ecf20Sopenharmony_ci 2958c2ecf20Sopenharmony_ci return ret; 2968c2ecf20Sopenharmony_ci} 2978c2ecf20Sopenharmony_ci 2988c2ecf20Sopenharmony_cistatic int mxs_spi_txrx_pio(struct mxs_spi *spi, 2998c2ecf20Sopenharmony_ci unsigned char *buf, int len, 3008c2ecf20Sopenharmony_ci unsigned int flags) 3018c2ecf20Sopenharmony_ci{ 3028c2ecf20Sopenharmony_ci struct mxs_ssp *ssp = &spi->ssp; 3038c2ecf20Sopenharmony_ci 3048c2ecf20Sopenharmony_ci writel(BM_SSP_CTRL0_IGNORE_CRC, 3058c2ecf20Sopenharmony_ci ssp->base + HW_SSP_CTRL0 + STMP_OFFSET_REG_CLR); 3068c2ecf20Sopenharmony_ci 3078c2ecf20Sopenharmony_ci while (len--) { 3088c2ecf20Sopenharmony_ci if (len == 0 && (flags & TXRX_DEASSERT_CS)) 3098c2ecf20Sopenharmony_ci writel(BM_SSP_CTRL0_IGNORE_CRC, 3108c2ecf20Sopenharmony_ci ssp->base + HW_SSP_CTRL0 + STMP_OFFSET_REG_SET); 3118c2ecf20Sopenharmony_ci 3128c2ecf20Sopenharmony_ci if (ssp->devid == IMX23_SSP) { 3138c2ecf20Sopenharmony_ci writel(BM_SSP_CTRL0_XFER_COUNT, 3148c2ecf20Sopenharmony_ci ssp->base + HW_SSP_CTRL0 + STMP_OFFSET_REG_CLR); 3158c2ecf20Sopenharmony_ci writel(1, 3168c2ecf20Sopenharmony_ci ssp->base + HW_SSP_CTRL0 + STMP_OFFSET_REG_SET); 3178c2ecf20Sopenharmony_ci } else { 3188c2ecf20Sopenharmony_ci writel(1, ssp->base + HW_SSP_XFER_SIZE); 3198c2ecf20Sopenharmony_ci } 3208c2ecf20Sopenharmony_ci 3218c2ecf20Sopenharmony_ci if (flags & TXRX_WRITE) 3228c2ecf20Sopenharmony_ci writel(BM_SSP_CTRL0_READ, 3238c2ecf20Sopenharmony_ci ssp->base + HW_SSP_CTRL0 + STMP_OFFSET_REG_CLR); 3248c2ecf20Sopenharmony_ci else 3258c2ecf20Sopenharmony_ci writel(BM_SSP_CTRL0_READ, 3268c2ecf20Sopenharmony_ci ssp->base + HW_SSP_CTRL0 + STMP_OFFSET_REG_SET); 3278c2ecf20Sopenharmony_ci 3288c2ecf20Sopenharmony_ci writel(BM_SSP_CTRL0_RUN, 3298c2ecf20Sopenharmony_ci ssp->base + HW_SSP_CTRL0 + STMP_OFFSET_REG_SET); 3308c2ecf20Sopenharmony_ci 3318c2ecf20Sopenharmony_ci if (mxs_ssp_wait(spi, HW_SSP_CTRL0, BM_SSP_CTRL0_RUN, 1)) 3328c2ecf20Sopenharmony_ci return -ETIMEDOUT; 3338c2ecf20Sopenharmony_ci 3348c2ecf20Sopenharmony_ci if (flags & TXRX_WRITE) 3358c2ecf20Sopenharmony_ci writel(*buf, ssp->base + HW_SSP_DATA(ssp)); 3368c2ecf20Sopenharmony_ci 3378c2ecf20Sopenharmony_ci writel(BM_SSP_CTRL0_DATA_XFER, 3388c2ecf20Sopenharmony_ci ssp->base + HW_SSP_CTRL0 + STMP_OFFSET_REG_SET); 3398c2ecf20Sopenharmony_ci 3408c2ecf20Sopenharmony_ci if (!(flags & TXRX_WRITE)) { 3418c2ecf20Sopenharmony_ci if (mxs_ssp_wait(spi, HW_SSP_STATUS(ssp), 3428c2ecf20Sopenharmony_ci BM_SSP_STATUS_FIFO_EMPTY, 0)) 3438c2ecf20Sopenharmony_ci return -ETIMEDOUT; 3448c2ecf20Sopenharmony_ci 3458c2ecf20Sopenharmony_ci *buf = (readl(ssp->base + HW_SSP_DATA(ssp)) & 0xff); 3468c2ecf20Sopenharmony_ci } 3478c2ecf20Sopenharmony_ci 3488c2ecf20Sopenharmony_ci if (mxs_ssp_wait(spi, HW_SSP_CTRL0, BM_SSP_CTRL0_RUN, 0)) 3498c2ecf20Sopenharmony_ci return -ETIMEDOUT; 3508c2ecf20Sopenharmony_ci 3518c2ecf20Sopenharmony_ci buf++; 3528c2ecf20Sopenharmony_ci } 3538c2ecf20Sopenharmony_ci 3548c2ecf20Sopenharmony_ci if (len <= 0) 3558c2ecf20Sopenharmony_ci return 0; 3568c2ecf20Sopenharmony_ci 3578c2ecf20Sopenharmony_ci return -ETIMEDOUT; 3588c2ecf20Sopenharmony_ci} 3598c2ecf20Sopenharmony_ci 3608c2ecf20Sopenharmony_cistatic int mxs_spi_transfer_one(struct spi_master *master, 3618c2ecf20Sopenharmony_ci struct spi_message *m) 3628c2ecf20Sopenharmony_ci{ 3638c2ecf20Sopenharmony_ci struct mxs_spi *spi = spi_master_get_devdata(master); 3648c2ecf20Sopenharmony_ci struct mxs_ssp *ssp = &spi->ssp; 3658c2ecf20Sopenharmony_ci struct spi_transfer *t; 3668c2ecf20Sopenharmony_ci unsigned int flag; 3678c2ecf20Sopenharmony_ci int status = 0; 3688c2ecf20Sopenharmony_ci 3698c2ecf20Sopenharmony_ci /* Program CS register bits here, it will be used for all transfers. */ 3708c2ecf20Sopenharmony_ci writel(BM_SSP_CTRL0_WAIT_FOR_CMD | BM_SSP_CTRL0_WAIT_FOR_IRQ, 3718c2ecf20Sopenharmony_ci ssp->base + HW_SSP_CTRL0 + STMP_OFFSET_REG_CLR); 3728c2ecf20Sopenharmony_ci writel(mxs_spi_cs_to_reg(m->spi->chip_select), 3738c2ecf20Sopenharmony_ci ssp->base + HW_SSP_CTRL0 + STMP_OFFSET_REG_SET); 3748c2ecf20Sopenharmony_ci 3758c2ecf20Sopenharmony_ci list_for_each_entry(t, &m->transfers, transfer_list) { 3768c2ecf20Sopenharmony_ci 3778c2ecf20Sopenharmony_ci trace_spi_transfer_start(m, t); 3788c2ecf20Sopenharmony_ci 3798c2ecf20Sopenharmony_ci status = mxs_spi_setup_transfer(m->spi, t); 3808c2ecf20Sopenharmony_ci if (status) 3818c2ecf20Sopenharmony_ci break; 3828c2ecf20Sopenharmony_ci 3838c2ecf20Sopenharmony_ci /* De-assert on last transfer, inverted by cs_change flag */ 3848c2ecf20Sopenharmony_ci flag = (&t->transfer_list == m->transfers.prev) ^ t->cs_change ? 3858c2ecf20Sopenharmony_ci TXRX_DEASSERT_CS : 0; 3868c2ecf20Sopenharmony_ci 3878c2ecf20Sopenharmony_ci /* 3888c2ecf20Sopenharmony_ci * Small blocks can be transfered via PIO. 3898c2ecf20Sopenharmony_ci * Measured by empiric means: 3908c2ecf20Sopenharmony_ci * 3918c2ecf20Sopenharmony_ci * dd if=/dev/mtdblock0 of=/dev/null bs=1024k count=1 3928c2ecf20Sopenharmony_ci * 3938c2ecf20Sopenharmony_ci * DMA only: 2.164808 seconds, 473.0KB/s 3948c2ecf20Sopenharmony_ci * Combined: 1.676276 seconds, 610.9KB/s 3958c2ecf20Sopenharmony_ci */ 3968c2ecf20Sopenharmony_ci if (t->len < 32) { 3978c2ecf20Sopenharmony_ci writel(BM_SSP_CTRL1_DMA_ENABLE, 3988c2ecf20Sopenharmony_ci ssp->base + HW_SSP_CTRL1(ssp) + 3998c2ecf20Sopenharmony_ci STMP_OFFSET_REG_CLR); 4008c2ecf20Sopenharmony_ci 4018c2ecf20Sopenharmony_ci if (t->tx_buf) 4028c2ecf20Sopenharmony_ci status = mxs_spi_txrx_pio(spi, 4038c2ecf20Sopenharmony_ci (void *)t->tx_buf, 4048c2ecf20Sopenharmony_ci t->len, flag | TXRX_WRITE); 4058c2ecf20Sopenharmony_ci if (t->rx_buf) 4068c2ecf20Sopenharmony_ci status = mxs_spi_txrx_pio(spi, 4078c2ecf20Sopenharmony_ci t->rx_buf, t->len, 4088c2ecf20Sopenharmony_ci flag); 4098c2ecf20Sopenharmony_ci } else { 4108c2ecf20Sopenharmony_ci writel(BM_SSP_CTRL1_DMA_ENABLE, 4118c2ecf20Sopenharmony_ci ssp->base + HW_SSP_CTRL1(ssp) + 4128c2ecf20Sopenharmony_ci STMP_OFFSET_REG_SET); 4138c2ecf20Sopenharmony_ci 4148c2ecf20Sopenharmony_ci if (t->tx_buf) 4158c2ecf20Sopenharmony_ci status = mxs_spi_txrx_dma(spi, 4168c2ecf20Sopenharmony_ci (void *)t->tx_buf, t->len, 4178c2ecf20Sopenharmony_ci flag | TXRX_WRITE); 4188c2ecf20Sopenharmony_ci if (t->rx_buf) 4198c2ecf20Sopenharmony_ci status = mxs_spi_txrx_dma(spi, 4208c2ecf20Sopenharmony_ci t->rx_buf, t->len, 4218c2ecf20Sopenharmony_ci flag); 4228c2ecf20Sopenharmony_ci } 4238c2ecf20Sopenharmony_ci 4248c2ecf20Sopenharmony_ci trace_spi_transfer_stop(m, t); 4258c2ecf20Sopenharmony_ci 4268c2ecf20Sopenharmony_ci if (status) { 4278c2ecf20Sopenharmony_ci stmp_reset_block(ssp->base); 4288c2ecf20Sopenharmony_ci break; 4298c2ecf20Sopenharmony_ci } 4308c2ecf20Sopenharmony_ci 4318c2ecf20Sopenharmony_ci m->actual_length += t->len; 4328c2ecf20Sopenharmony_ci } 4338c2ecf20Sopenharmony_ci 4348c2ecf20Sopenharmony_ci m->status = status; 4358c2ecf20Sopenharmony_ci spi_finalize_current_message(master); 4368c2ecf20Sopenharmony_ci 4378c2ecf20Sopenharmony_ci return status; 4388c2ecf20Sopenharmony_ci} 4398c2ecf20Sopenharmony_ci 4408c2ecf20Sopenharmony_cistatic int mxs_spi_runtime_suspend(struct device *dev) 4418c2ecf20Sopenharmony_ci{ 4428c2ecf20Sopenharmony_ci struct spi_master *master = dev_get_drvdata(dev); 4438c2ecf20Sopenharmony_ci struct mxs_spi *spi = spi_master_get_devdata(master); 4448c2ecf20Sopenharmony_ci struct mxs_ssp *ssp = &spi->ssp; 4458c2ecf20Sopenharmony_ci int ret; 4468c2ecf20Sopenharmony_ci 4478c2ecf20Sopenharmony_ci clk_disable_unprepare(ssp->clk); 4488c2ecf20Sopenharmony_ci 4498c2ecf20Sopenharmony_ci ret = pinctrl_pm_select_idle_state(dev); 4508c2ecf20Sopenharmony_ci if (ret) { 4518c2ecf20Sopenharmony_ci int ret2 = clk_prepare_enable(ssp->clk); 4528c2ecf20Sopenharmony_ci 4538c2ecf20Sopenharmony_ci if (ret2) 4548c2ecf20Sopenharmony_ci dev_warn(dev, "Failed to reenable clock after failing pinctrl request (pinctrl: %d, clk: %d)\n", 4558c2ecf20Sopenharmony_ci ret, ret2); 4568c2ecf20Sopenharmony_ci } 4578c2ecf20Sopenharmony_ci 4588c2ecf20Sopenharmony_ci return ret; 4598c2ecf20Sopenharmony_ci} 4608c2ecf20Sopenharmony_ci 4618c2ecf20Sopenharmony_cistatic int mxs_spi_runtime_resume(struct device *dev) 4628c2ecf20Sopenharmony_ci{ 4638c2ecf20Sopenharmony_ci struct spi_master *master = dev_get_drvdata(dev); 4648c2ecf20Sopenharmony_ci struct mxs_spi *spi = spi_master_get_devdata(master); 4658c2ecf20Sopenharmony_ci struct mxs_ssp *ssp = &spi->ssp; 4668c2ecf20Sopenharmony_ci int ret; 4678c2ecf20Sopenharmony_ci 4688c2ecf20Sopenharmony_ci ret = pinctrl_pm_select_default_state(dev); 4698c2ecf20Sopenharmony_ci if (ret) 4708c2ecf20Sopenharmony_ci return ret; 4718c2ecf20Sopenharmony_ci 4728c2ecf20Sopenharmony_ci ret = clk_prepare_enable(ssp->clk); 4738c2ecf20Sopenharmony_ci if (ret) 4748c2ecf20Sopenharmony_ci pinctrl_pm_select_idle_state(dev); 4758c2ecf20Sopenharmony_ci 4768c2ecf20Sopenharmony_ci return ret; 4778c2ecf20Sopenharmony_ci} 4788c2ecf20Sopenharmony_ci 4798c2ecf20Sopenharmony_cistatic int __maybe_unused mxs_spi_suspend(struct device *dev) 4808c2ecf20Sopenharmony_ci{ 4818c2ecf20Sopenharmony_ci struct spi_master *master = dev_get_drvdata(dev); 4828c2ecf20Sopenharmony_ci int ret; 4838c2ecf20Sopenharmony_ci 4848c2ecf20Sopenharmony_ci ret = spi_master_suspend(master); 4858c2ecf20Sopenharmony_ci if (ret) 4868c2ecf20Sopenharmony_ci return ret; 4878c2ecf20Sopenharmony_ci 4888c2ecf20Sopenharmony_ci if (!pm_runtime_suspended(dev)) 4898c2ecf20Sopenharmony_ci return mxs_spi_runtime_suspend(dev); 4908c2ecf20Sopenharmony_ci else 4918c2ecf20Sopenharmony_ci return 0; 4928c2ecf20Sopenharmony_ci} 4938c2ecf20Sopenharmony_ci 4948c2ecf20Sopenharmony_cistatic int __maybe_unused mxs_spi_resume(struct device *dev) 4958c2ecf20Sopenharmony_ci{ 4968c2ecf20Sopenharmony_ci struct spi_master *master = dev_get_drvdata(dev); 4978c2ecf20Sopenharmony_ci int ret; 4988c2ecf20Sopenharmony_ci 4998c2ecf20Sopenharmony_ci if (!pm_runtime_suspended(dev)) 5008c2ecf20Sopenharmony_ci ret = mxs_spi_runtime_resume(dev); 5018c2ecf20Sopenharmony_ci else 5028c2ecf20Sopenharmony_ci ret = 0; 5038c2ecf20Sopenharmony_ci if (ret) 5048c2ecf20Sopenharmony_ci return ret; 5058c2ecf20Sopenharmony_ci 5068c2ecf20Sopenharmony_ci ret = spi_master_resume(master); 5078c2ecf20Sopenharmony_ci if (ret < 0 && !pm_runtime_suspended(dev)) 5088c2ecf20Sopenharmony_ci mxs_spi_runtime_suspend(dev); 5098c2ecf20Sopenharmony_ci 5108c2ecf20Sopenharmony_ci return ret; 5118c2ecf20Sopenharmony_ci} 5128c2ecf20Sopenharmony_ci 5138c2ecf20Sopenharmony_cistatic const struct dev_pm_ops mxs_spi_pm = { 5148c2ecf20Sopenharmony_ci SET_RUNTIME_PM_OPS(mxs_spi_runtime_suspend, 5158c2ecf20Sopenharmony_ci mxs_spi_runtime_resume, NULL) 5168c2ecf20Sopenharmony_ci SET_SYSTEM_SLEEP_PM_OPS(mxs_spi_suspend, mxs_spi_resume) 5178c2ecf20Sopenharmony_ci}; 5188c2ecf20Sopenharmony_ci 5198c2ecf20Sopenharmony_cistatic const struct of_device_id mxs_spi_dt_ids[] = { 5208c2ecf20Sopenharmony_ci { .compatible = "fsl,imx23-spi", .data = (void *) IMX23_SSP, }, 5218c2ecf20Sopenharmony_ci { .compatible = "fsl,imx28-spi", .data = (void *) IMX28_SSP, }, 5228c2ecf20Sopenharmony_ci { /* sentinel */ } 5238c2ecf20Sopenharmony_ci}; 5248c2ecf20Sopenharmony_ciMODULE_DEVICE_TABLE(of, mxs_spi_dt_ids); 5258c2ecf20Sopenharmony_ci 5268c2ecf20Sopenharmony_cistatic int mxs_spi_probe(struct platform_device *pdev) 5278c2ecf20Sopenharmony_ci{ 5288c2ecf20Sopenharmony_ci const struct of_device_id *of_id = 5298c2ecf20Sopenharmony_ci of_match_device(mxs_spi_dt_ids, &pdev->dev); 5308c2ecf20Sopenharmony_ci struct device_node *np = pdev->dev.of_node; 5318c2ecf20Sopenharmony_ci struct spi_master *master; 5328c2ecf20Sopenharmony_ci struct mxs_spi *spi; 5338c2ecf20Sopenharmony_ci struct mxs_ssp *ssp; 5348c2ecf20Sopenharmony_ci struct clk *clk; 5358c2ecf20Sopenharmony_ci void __iomem *base; 5368c2ecf20Sopenharmony_ci int devid, clk_freq; 5378c2ecf20Sopenharmony_ci int ret = 0, irq_err; 5388c2ecf20Sopenharmony_ci 5398c2ecf20Sopenharmony_ci /* 5408c2ecf20Sopenharmony_ci * Default clock speed for the SPI core. 160MHz seems to 5418c2ecf20Sopenharmony_ci * work reasonably well with most SPI flashes, so use this 5428c2ecf20Sopenharmony_ci * as a default. Override with "clock-frequency" DT prop. 5438c2ecf20Sopenharmony_ci */ 5448c2ecf20Sopenharmony_ci const int clk_freq_default = 160000000; 5458c2ecf20Sopenharmony_ci 5468c2ecf20Sopenharmony_ci irq_err = platform_get_irq(pdev, 0); 5478c2ecf20Sopenharmony_ci if (irq_err < 0) 5488c2ecf20Sopenharmony_ci return irq_err; 5498c2ecf20Sopenharmony_ci 5508c2ecf20Sopenharmony_ci base = devm_platform_ioremap_resource(pdev, 0); 5518c2ecf20Sopenharmony_ci if (IS_ERR(base)) 5528c2ecf20Sopenharmony_ci return PTR_ERR(base); 5538c2ecf20Sopenharmony_ci 5548c2ecf20Sopenharmony_ci clk = devm_clk_get(&pdev->dev, NULL); 5558c2ecf20Sopenharmony_ci if (IS_ERR(clk)) 5568c2ecf20Sopenharmony_ci return PTR_ERR(clk); 5578c2ecf20Sopenharmony_ci 5588c2ecf20Sopenharmony_ci devid = (enum mxs_ssp_id) of_id->data; 5598c2ecf20Sopenharmony_ci ret = of_property_read_u32(np, "clock-frequency", 5608c2ecf20Sopenharmony_ci &clk_freq); 5618c2ecf20Sopenharmony_ci if (ret) 5628c2ecf20Sopenharmony_ci clk_freq = clk_freq_default; 5638c2ecf20Sopenharmony_ci 5648c2ecf20Sopenharmony_ci master = spi_alloc_master(&pdev->dev, sizeof(*spi)); 5658c2ecf20Sopenharmony_ci if (!master) 5668c2ecf20Sopenharmony_ci return -ENOMEM; 5678c2ecf20Sopenharmony_ci 5688c2ecf20Sopenharmony_ci platform_set_drvdata(pdev, master); 5698c2ecf20Sopenharmony_ci 5708c2ecf20Sopenharmony_ci master->transfer_one_message = mxs_spi_transfer_one; 5718c2ecf20Sopenharmony_ci master->bits_per_word_mask = SPI_BPW_MASK(8); 5728c2ecf20Sopenharmony_ci master->mode_bits = SPI_CPOL | SPI_CPHA; 5738c2ecf20Sopenharmony_ci master->num_chipselect = 3; 5748c2ecf20Sopenharmony_ci master->dev.of_node = np; 5758c2ecf20Sopenharmony_ci master->flags = SPI_MASTER_HALF_DUPLEX; 5768c2ecf20Sopenharmony_ci master->auto_runtime_pm = true; 5778c2ecf20Sopenharmony_ci 5788c2ecf20Sopenharmony_ci spi = spi_master_get_devdata(master); 5798c2ecf20Sopenharmony_ci ssp = &spi->ssp; 5808c2ecf20Sopenharmony_ci ssp->dev = &pdev->dev; 5818c2ecf20Sopenharmony_ci ssp->clk = clk; 5828c2ecf20Sopenharmony_ci ssp->base = base; 5838c2ecf20Sopenharmony_ci ssp->devid = devid; 5848c2ecf20Sopenharmony_ci 5858c2ecf20Sopenharmony_ci init_completion(&spi->c); 5868c2ecf20Sopenharmony_ci 5878c2ecf20Sopenharmony_ci ret = devm_request_irq(&pdev->dev, irq_err, mxs_ssp_irq_handler, 0, 5888c2ecf20Sopenharmony_ci dev_name(&pdev->dev), ssp); 5898c2ecf20Sopenharmony_ci if (ret) 5908c2ecf20Sopenharmony_ci goto out_master_free; 5918c2ecf20Sopenharmony_ci 5928c2ecf20Sopenharmony_ci ssp->dmach = dma_request_chan(&pdev->dev, "rx-tx"); 5938c2ecf20Sopenharmony_ci if (IS_ERR(ssp->dmach)) { 5948c2ecf20Sopenharmony_ci dev_err(ssp->dev, "Failed to request DMA\n"); 5958c2ecf20Sopenharmony_ci ret = PTR_ERR(ssp->dmach); 5968c2ecf20Sopenharmony_ci goto out_master_free; 5978c2ecf20Sopenharmony_ci } 5988c2ecf20Sopenharmony_ci 5998c2ecf20Sopenharmony_ci pm_runtime_enable(ssp->dev); 6008c2ecf20Sopenharmony_ci if (!pm_runtime_enabled(ssp->dev)) { 6018c2ecf20Sopenharmony_ci ret = mxs_spi_runtime_resume(ssp->dev); 6028c2ecf20Sopenharmony_ci if (ret < 0) { 6038c2ecf20Sopenharmony_ci dev_err(ssp->dev, "runtime resume failed\n"); 6048c2ecf20Sopenharmony_ci goto out_dma_release; 6058c2ecf20Sopenharmony_ci } 6068c2ecf20Sopenharmony_ci } 6078c2ecf20Sopenharmony_ci 6088c2ecf20Sopenharmony_ci ret = pm_runtime_get_sync(ssp->dev); 6098c2ecf20Sopenharmony_ci if (ret < 0) { 6108c2ecf20Sopenharmony_ci pm_runtime_put_noidle(ssp->dev); 6118c2ecf20Sopenharmony_ci dev_err(ssp->dev, "runtime_get_sync failed\n"); 6128c2ecf20Sopenharmony_ci goto out_pm_runtime_disable; 6138c2ecf20Sopenharmony_ci } 6148c2ecf20Sopenharmony_ci 6158c2ecf20Sopenharmony_ci clk_set_rate(ssp->clk, clk_freq); 6168c2ecf20Sopenharmony_ci 6178c2ecf20Sopenharmony_ci ret = stmp_reset_block(ssp->base); 6188c2ecf20Sopenharmony_ci if (ret) 6198c2ecf20Sopenharmony_ci goto out_pm_runtime_put; 6208c2ecf20Sopenharmony_ci 6218c2ecf20Sopenharmony_ci ret = devm_spi_register_master(&pdev->dev, master); 6228c2ecf20Sopenharmony_ci if (ret) { 6238c2ecf20Sopenharmony_ci dev_err(&pdev->dev, "Cannot register SPI master, %d\n", ret); 6248c2ecf20Sopenharmony_ci goto out_pm_runtime_put; 6258c2ecf20Sopenharmony_ci } 6268c2ecf20Sopenharmony_ci 6278c2ecf20Sopenharmony_ci pm_runtime_put(ssp->dev); 6288c2ecf20Sopenharmony_ci 6298c2ecf20Sopenharmony_ci return 0; 6308c2ecf20Sopenharmony_ci 6318c2ecf20Sopenharmony_ciout_pm_runtime_put: 6328c2ecf20Sopenharmony_ci pm_runtime_put(ssp->dev); 6338c2ecf20Sopenharmony_ciout_pm_runtime_disable: 6348c2ecf20Sopenharmony_ci pm_runtime_disable(ssp->dev); 6358c2ecf20Sopenharmony_ciout_dma_release: 6368c2ecf20Sopenharmony_ci dma_release_channel(ssp->dmach); 6378c2ecf20Sopenharmony_ciout_master_free: 6388c2ecf20Sopenharmony_ci spi_master_put(master); 6398c2ecf20Sopenharmony_ci return ret; 6408c2ecf20Sopenharmony_ci} 6418c2ecf20Sopenharmony_ci 6428c2ecf20Sopenharmony_cistatic int mxs_spi_remove(struct platform_device *pdev) 6438c2ecf20Sopenharmony_ci{ 6448c2ecf20Sopenharmony_ci struct spi_master *master; 6458c2ecf20Sopenharmony_ci struct mxs_spi *spi; 6468c2ecf20Sopenharmony_ci struct mxs_ssp *ssp; 6478c2ecf20Sopenharmony_ci 6488c2ecf20Sopenharmony_ci master = platform_get_drvdata(pdev); 6498c2ecf20Sopenharmony_ci spi = spi_master_get_devdata(master); 6508c2ecf20Sopenharmony_ci ssp = &spi->ssp; 6518c2ecf20Sopenharmony_ci 6528c2ecf20Sopenharmony_ci pm_runtime_disable(&pdev->dev); 6538c2ecf20Sopenharmony_ci if (!pm_runtime_status_suspended(&pdev->dev)) 6548c2ecf20Sopenharmony_ci mxs_spi_runtime_suspend(&pdev->dev); 6558c2ecf20Sopenharmony_ci 6568c2ecf20Sopenharmony_ci dma_release_channel(ssp->dmach); 6578c2ecf20Sopenharmony_ci 6588c2ecf20Sopenharmony_ci return 0; 6598c2ecf20Sopenharmony_ci} 6608c2ecf20Sopenharmony_ci 6618c2ecf20Sopenharmony_cistatic struct platform_driver mxs_spi_driver = { 6628c2ecf20Sopenharmony_ci .probe = mxs_spi_probe, 6638c2ecf20Sopenharmony_ci .remove = mxs_spi_remove, 6648c2ecf20Sopenharmony_ci .driver = { 6658c2ecf20Sopenharmony_ci .name = DRIVER_NAME, 6668c2ecf20Sopenharmony_ci .of_match_table = mxs_spi_dt_ids, 6678c2ecf20Sopenharmony_ci .pm = &mxs_spi_pm, 6688c2ecf20Sopenharmony_ci }, 6698c2ecf20Sopenharmony_ci}; 6708c2ecf20Sopenharmony_ci 6718c2ecf20Sopenharmony_cimodule_platform_driver(mxs_spi_driver); 6728c2ecf20Sopenharmony_ci 6738c2ecf20Sopenharmony_ciMODULE_AUTHOR("Marek Vasut <marex@denx.de>"); 6748c2ecf20Sopenharmony_ciMODULE_DESCRIPTION("MXS SPI master driver"); 6758c2ecf20Sopenharmony_ciMODULE_LICENSE("GPL"); 6768c2ecf20Sopenharmony_ciMODULE_ALIAS("platform:mxs-spi"); 677