18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
28c2ecf20Sopenharmony_ci/*
38c2ecf20Sopenharmony_ci * Copyright (c) 2015 MediaTek Inc.
48c2ecf20Sopenharmony_ci * Author: Leilk Liu <leilk.liu@mediatek.com>
58c2ecf20Sopenharmony_ci */
68c2ecf20Sopenharmony_ci
78c2ecf20Sopenharmony_ci#include <linux/clk.h>
88c2ecf20Sopenharmony_ci#include <linux/device.h>
98c2ecf20Sopenharmony_ci#include <linux/err.h>
108c2ecf20Sopenharmony_ci#include <linux/interrupt.h>
118c2ecf20Sopenharmony_ci#include <linux/io.h>
128c2ecf20Sopenharmony_ci#include <linux/ioport.h>
138c2ecf20Sopenharmony_ci#include <linux/module.h>
148c2ecf20Sopenharmony_ci#include <linux/of.h>
158c2ecf20Sopenharmony_ci#include <linux/of_gpio.h>
168c2ecf20Sopenharmony_ci#include <linux/platform_device.h>
178c2ecf20Sopenharmony_ci#include <linux/platform_data/spi-mt65xx.h>
188c2ecf20Sopenharmony_ci#include <linux/pm_runtime.h>
198c2ecf20Sopenharmony_ci#include <linux/spi/spi.h>
208c2ecf20Sopenharmony_ci#include <linux/dma-mapping.h>
218c2ecf20Sopenharmony_ci
228c2ecf20Sopenharmony_ci#define SPI_CFG0_REG                      0x0000
238c2ecf20Sopenharmony_ci#define SPI_CFG1_REG                      0x0004
248c2ecf20Sopenharmony_ci#define SPI_TX_SRC_REG                    0x0008
258c2ecf20Sopenharmony_ci#define SPI_RX_DST_REG                    0x000c
268c2ecf20Sopenharmony_ci#define SPI_TX_DATA_REG                   0x0010
278c2ecf20Sopenharmony_ci#define SPI_RX_DATA_REG                   0x0014
288c2ecf20Sopenharmony_ci#define SPI_CMD_REG                       0x0018
298c2ecf20Sopenharmony_ci#define SPI_STATUS0_REG                   0x001c
308c2ecf20Sopenharmony_ci#define SPI_PAD_SEL_REG                   0x0024
318c2ecf20Sopenharmony_ci#define SPI_CFG2_REG                      0x0028
328c2ecf20Sopenharmony_ci#define SPI_TX_SRC_REG_64                 0x002c
338c2ecf20Sopenharmony_ci#define SPI_RX_DST_REG_64                 0x0030
348c2ecf20Sopenharmony_ci
358c2ecf20Sopenharmony_ci#define SPI_CFG0_SCK_HIGH_OFFSET          0
368c2ecf20Sopenharmony_ci#define SPI_CFG0_SCK_LOW_OFFSET           8
378c2ecf20Sopenharmony_ci#define SPI_CFG0_CS_HOLD_OFFSET           16
388c2ecf20Sopenharmony_ci#define SPI_CFG0_CS_SETUP_OFFSET          24
398c2ecf20Sopenharmony_ci#define SPI_ADJUST_CFG0_CS_HOLD_OFFSET    0
408c2ecf20Sopenharmony_ci#define SPI_ADJUST_CFG0_CS_SETUP_OFFSET   16
418c2ecf20Sopenharmony_ci
428c2ecf20Sopenharmony_ci#define SPI_CFG1_CS_IDLE_OFFSET           0
438c2ecf20Sopenharmony_ci#define SPI_CFG1_PACKET_LOOP_OFFSET       8
448c2ecf20Sopenharmony_ci#define SPI_CFG1_PACKET_LENGTH_OFFSET     16
458c2ecf20Sopenharmony_ci#define SPI_CFG1_GET_TICK_DLY_OFFSET      30
468c2ecf20Sopenharmony_ci
478c2ecf20Sopenharmony_ci#define SPI_CFG1_CS_IDLE_MASK             0xff
488c2ecf20Sopenharmony_ci#define SPI_CFG1_PACKET_LOOP_MASK         0xff00
498c2ecf20Sopenharmony_ci#define SPI_CFG1_PACKET_LENGTH_MASK       0x3ff0000
508c2ecf20Sopenharmony_ci#define SPI_CFG2_SCK_HIGH_OFFSET          0
518c2ecf20Sopenharmony_ci#define SPI_CFG2_SCK_LOW_OFFSET           16
528c2ecf20Sopenharmony_ci
538c2ecf20Sopenharmony_ci#define SPI_CMD_ACT                  BIT(0)
548c2ecf20Sopenharmony_ci#define SPI_CMD_RESUME               BIT(1)
558c2ecf20Sopenharmony_ci#define SPI_CMD_RST                  BIT(2)
568c2ecf20Sopenharmony_ci#define SPI_CMD_PAUSE_EN             BIT(4)
578c2ecf20Sopenharmony_ci#define SPI_CMD_DEASSERT             BIT(5)
588c2ecf20Sopenharmony_ci#define SPI_CMD_SAMPLE_SEL           BIT(6)
598c2ecf20Sopenharmony_ci#define SPI_CMD_CS_POL               BIT(7)
608c2ecf20Sopenharmony_ci#define SPI_CMD_CPHA                 BIT(8)
618c2ecf20Sopenharmony_ci#define SPI_CMD_CPOL                 BIT(9)
628c2ecf20Sopenharmony_ci#define SPI_CMD_RX_DMA               BIT(10)
638c2ecf20Sopenharmony_ci#define SPI_CMD_TX_DMA               BIT(11)
648c2ecf20Sopenharmony_ci#define SPI_CMD_TXMSBF               BIT(12)
658c2ecf20Sopenharmony_ci#define SPI_CMD_RXMSBF               BIT(13)
668c2ecf20Sopenharmony_ci#define SPI_CMD_RX_ENDIAN            BIT(14)
678c2ecf20Sopenharmony_ci#define SPI_CMD_TX_ENDIAN            BIT(15)
688c2ecf20Sopenharmony_ci#define SPI_CMD_FINISH_IE            BIT(16)
698c2ecf20Sopenharmony_ci#define SPI_CMD_PAUSE_IE             BIT(17)
708c2ecf20Sopenharmony_ci
718c2ecf20Sopenharmony_ci#define MT8173_SPI_MAX_PAD_SEL 3
728c2ecf20Sopenharmony_ci
738c2ecf20Sopenharmony_ci#define MTK_SPI_PAUSE_INT_STATUS 0x2
748c2ecf20Sopenharmony_ci
758c2ecf20Sopenharmony_ci#define MTK_SPI_IDLE 0
768c2ecf20Sopenharmony_ci#define MTK_SPI_PAUSED 1
778c2ecf20Sopenharmony_ci
788c2ecf20Sopenharmony_ci#define MTK_SPI_MAX_FIFO_SIZE 32U
798c2ecf20Sopenharmony_ci#define MTK_SPI_PACKET_SIZE 1024
808c2ecf20Sopenharmony_ci#define MTK_SPI_32BITS_MASK  (0xffffffff)
818c2ecf20Sopenharmony_ci
828c2ecf20Sopenharmony_ci#define DMA_ADDR_EXT_BITS (36)
838c2ecf20Sopenharmony_ci#define DMA_ADDR_DEF_BITS (32)
848c2ecf20Sopenharmony_ci
858c2ecf20Sopenharmony_cistruct mtk_spi_compatible {
868c2ecf20Sopenharmony_ci	bool need_pad_sel;
878c2ecf20Sopenharmony_ci	/* Must explicitly send dummy Tx bytes to do Rx only transfer */
888c2ecf20Sopenharmony_ci	bool must_tx;
898c2ecf20Sopenharmony_ci	/* some IC design adjust cfg register to enhance time accuracy */
908c2ecf20Sopenharmony_ci	bool enhance_timing;
918c2ecf20Sopenharmony_ci	/* some IC support DMA addr extension */
928c2ecf20Sopenharmony_ci	bool dma_ext;
938c2ecf20Sopenharmony_ci};
948c2ecf20Sopenharmony_ci
958c2ecf20Sopenharmony_cistruct mtk_spi {
968c2ecf20Sopenharmony_ci	void __iomem *base;
978c2ecf20Sopenharmony_ci	u32 state;
988c2ecf20Sopenharmony_ci	int pad_num;
998c2ecf20Sopenharmony_ci	u32 *pad_sel;
1008c2ecf20Sopenharmony_ci	struct clk *parent_clk, *sel_clk, *spi_clk;
1018c2ecf20Sopenharmony_ci	struct spi_transfer *cur_transfer;
1028c2ecf20Sopenharmony_ci	u32 xfer_len;
1038c2ecf20Sopenharmony_ci	u32 num_xfered;
1048c2ecf20Sopenharmony_ci	struct scatterlist *tx_sgl, *rx_sgl;
1058c2ecf20Sopenharmony_ci	u32 tx_sgl_len, rx_sgl_len;
1068c2ecf20Sopenharmony_ci	const struct mtk_spi_compatible *dev_comp;
1078c2ecf20Sopenharmony_ci};
1088c2ecf20Sopenharmony_ci
1098c2ecf20Sopenharmony_cistatic const struct mtk_spi_compatible mtk_common_compat;
1108c2ecf20Sopenharmony_ci
1118c2ecf20Sopenharmony_cistatic const struct mtk_spi_compatible mt2712_compat = {
1128c2ecf20Sopenharmony_ci	.must_tx = true,
1138c2ecf20Sopenharmony_ci};
1148c2ecf20Sopenharmony_ci
1158c2ecf20Sopenharmony_cistatic const struct mtk_spi_compatible mt6765_compat = {
1168c2ecf20Sopenharmony_ci	.need_pad_sel = true,
1178c2ecf20Sopenharmony_ci	.must_tx = true,
1188c2ecf20Sopenharmony_ci	.enhance_timing = true,
1198c2ecf20Sopenharmony_ci	.dma_ext = true,
1208c2ecf20Sopenharmony_ci};
1218c2ecf20Sopenharmony_ci
1228c2ecf20Sopenharmony_cistatic const struct mtk_spi_compatible mt7622_compat = {
1238c2ecf20Sopenharmony_ci	.must_tx = true,
1248c2ecf20Sopenharmony_ci	.enhance_timing = true,
1258c2ecf20Sopenharmony_ci};
1268c2ecf20Sopenharmony_ci
1278c2ecf20Sopenharmony_cistatic const struct mtk_spi_compatible mt8173_compat = {
1288c2ecf20Sopenharmony_ci	.need_pad_sel = true,
1298c2ecf20Sopenharmony_ci	.must_tx = true,
1308c2ecf20Sopenharmony_ci};
1318c2ecf20Sopenharmony_ci
1328c2ecf20Sopenharmony_cistatic const struct mtk_spi_compatible mt8183_compat = {
1338c2ecf20Sopenharmony_ci	.need_pad_sel = true,
1348c2ecf20Sopenharmony_ci	.must_tx = true,
1358c2ecf20Sopenharmony_ci	.enhance_timing = true,
1368c2ecf20Sopenharmony_ci};
1378c2ecf20Sopenharmony_ci
1388c2ecf20Sopenharmony_ci/*
1398c2ecf20Sopenharmony_ci * A piece of default chip info unless the platform
1408c2ecf20Sopenharmony_ci * supplies it.
1418c2ecf20Sopenharmony_ci */
1428c2ecf20Sopenharmony_cistatic const struct mtk_chip_config mtk_default_chip_info = {
1438c2ecf20Sopenharmony_ci	.sample_sel = 0,
1448c2ecf20Sopenharmony_ci};
1458c2ecf20Sopenharmony_ci
1468c2ecf20Sopenharmony_cistatic const struct of_device_id mtk_spi_of_match[] = {
1478c2ecf20Sopenharmony_ci	{ .compatible = "mediatek,mt2701-spi",
1488c2ecf20Sopenharmony_ci		.data = (void *)&mtk_common_compat,
1498c2ecf20Sopenharmony_ci	},
1508c2ecf20Sopenharmony_ci	{ .compatible = "mediatek,mt2712-spi",
1518c2ecf20Sopenharmony_ci		.data = (void *)&mt2712_compat,
1528c2ecf20Sopenharmony_ci	},
1538c2ecf20Sopenharmony_ci	{ .compatible = "mediatek,mt6589-spi",
1548c2ecf20Sopenharmony_ci		.data = (void *)&mtk_common_compat,
1558c2ecf20Sopenharmony_ci	},
1568c2ecf20Sopenharmony_ci	{ .compatible = "mediatek,mt6765-spi",
1578c2ecf20Sopenharmony_ci		.data = (void *)&mt6765_compat,
1588c2ecf20Sopenharmony_ci	},
1598c2ecf20Sopenharmony_ci	{ .compatible = "mediatek,mt7622-spi",
1608c2ecf20Sopenharmony_ci		.data = (void *)&mt7622_compat,
1618c2ecf20Sopenharmony_ci	},
1628c2ecf20Sopenharmony_ci	{ .compatible = "mediatek,mt7629-spi",
1638c2ecf20Sopenharmony_ci		.data = (void *)&mt7622_compat,
1648c2ecf20Sopenharmony_ci	},
1658c2ecf20Sopenharmony_ci	{ .compatible = "mediatek,mt8135-spi",
1668c2ecf20Sopenharmony_ci		.data = (void *)&mtk_common_compat,
1678c2ecf20Sopenharmony_ci	},
1688c2ecf20Sopenharmony_ci	{ .compatible = "mediatek,mt8173-spi",
1698c2ecf20Sopenharmony_ci		.data = (void *)&mt8173_compat,
1708c2ecf20Sopenharmony_ci	},
1718c2ecf20Sopenharmony_ci	{ .compatible = "mediatek,mt8183-spi",
1728c2ecf20Sopenharmony_ci		.data = (void *)&mt8183_compat,
1738c2ecf20Sopenharmony_ci	},
1748c2ecf20Sopenharmony_ci	{ .compatible = "mediatek,mt8192-spi",
1758c2ecf20Sopenharmony_ci		.data = (void *)&mt6765_compat,
1768c2ecf20Sopenharmony_ci	},
1778c2ecf20Sopenharmony_ci	{}
1788c2ecf20Sopenharmony_ci};
1798c2ecf20Sopenharmony_ciMODULE_DEVICE_TABLE(of, mtk_spi_of_match);
1808c2ecf20Sopenharmony_ci
1818c2ecf20Sopenharmony_cistatic void mtk_spi_reset(struct mtk_spi *mdata)
1828c2ecf20Sopenharmony_ci{
1838c2ecf20Sopenharmony_ci	u32 reg_val;
1848c2ecf20Sopenharmony_ci
1858c2ecf20Sopenharmony_ci	/* set the software reset bit in SPI_CMD_REG. */
1868c2ecf20Sopenharmony_ci	reg_val = readl(mdata->base + SPI_CMD_REG);
1878c2ecf20Sopenharmony_ci	reg_val |= SPI_CMD_RST;
1888c2ecf20Sopenharmony_ci	writel(reg_val, mdata->base + SPI_CMD_REG);
1898c2ecf20Sopenharmony_ci
1908c2ecf20Sopenharmony_ci	reg_val = readl(mdata->base + SPI_CMD_REG);
1918c2ecf20Sopenharmony_ci	reg_val &= ~SPI_CMD_RST;
1928c2ecf20Sopenharmony_ci	writel(reg_val, mdata->base + SPI_CMD_REG);
1938c2ecf20Sopenharmony_ci}
1948c2ecf20Sopenharmony_ci
1958c2ecf20Sopenharmony_cistatic int mtk_spi_prepare_message(struct spi_master *master,
1968c2ecf20Sopenharmony_ci				   struct spi_message *msg)
1978c2ecf20Sopenharmony_ci{
1988c2ecf20Sopenharmony_ci	u16 cpha, cpol;
1998c2ecf20Sopenharmony_ci	u32 reg_val;
2008c2ecf20Sopenharmony_ci	struct spi_device *spi = msg->spi;
2018c2ecf20Sopenharmony_ci	struct mtk_chip_config *chip_config = spi->controller_data;
2028c2ecf20Sopenharmony_ci	struct mtk_spi *mdata = spi_master_get_devdata(master);
2038c2ecf20Sopenharmony_ci
2048c2ecf20Sopenharmony_ci	cpha = spi->mode & SPI_CPHA ? 1 : 0;
2058c2ecf20Sopenharmony_ci	cpol = spi->mode & SPI_CPOL ? 1 : 0;
2068c2ecf20Sopenharmony_ci
2078c2ecf20Sopenharmony_ci	reg_val = readl(mdata->base + SPI_CMD_REG);
2088c2ecf20Sopenharmony_ci	if (cpha)
2098c2ecf20Sopenharmony_ci		reg_val |= SPI_CMD_CPHA;
2108c2ecf20Sopenharmony_ci	else
2118c2ecf20Sopenharmony_ci		reg_val &= ~SPI_CMD_CPHA;
2128c2ecf20Sopenharmony_ci	if (cpol)
2138c2ecf20Sopenharmony_ci		reg_val |= SPI_CMD_CPOL;
2148c2ecf20Sopenharmony_ci	else
2158c2ecf20Sopenharmony_ci		reg_val &= ~SPI_CMD_CPOL;
2168c2ecf20Sopenharmony_ci
2178c2ecf20Sopenharmony_ci	/* set the mlsbx and mlsbtx */
2188c2ecf20Sopenharmony_ci	if (spi->mode & SPI_LSB_FIRST) {
2198c2ecf20Sopenharmony_ci		reg_val &= ~SPI_CMD_TXMSBF;
2208c2ecf20Sopenharmony_ci		reg_val &= ~SPI_CMD_RXMSBF;
2218c2ecf20Sopenharmony_ci	} else {
2228c2ecf20Sopenharmony_ci		reg_val |= SPI_CMD_TXMSBF;
2238c2ecf20Sopenharmony_ci		reg_val |= SPI_CMD_RXMSBF;
2248c2ecf20Sopenharmony_ci	}
2258c2ecf20Sopenharmony_ci
2268c2ecf20Sopenharmony_ci	/* set the tx/rx endian */
2278c2ecf20Sopenharmony_ci#ifdef __LITTLE_ENDIAN
2288c2ecf20Sopenharmony_ci	reg_val &= ~SPI_CMD_TX_ENDIAN;
2298c2ecf20Sopenharmony_ci	reg_val &= ~SPI_CMD_RX_ENDIAN;
2308c2ecf20Sopenharmony_ci#else
2318c2ecf20Sopenharmony_ci	reg_val |= SPI_CMD_TX_ENDIAN;
2328c2ecf20Sopenharmony_ci	reg_val |= SPI_CMD_RX_ENDIAN;
2338c2ecf20Sopenharmony_ci#endif
2348c2ecf20Sopenharmony_ci
2358c2ecf20Sopenharmony_ci	if (mdata->dev_comp->enhance_timing) {
2368c2ecf20Sopenharmony_ci		/* set CS polarity */
2378c2ecf20Sopenharmony_ci		if (spi->mode & SPI_CS_HIGH)
2388c2ecf20Sopenharmony_ci			reg_val |= SPI_CMD_CS_POL;
2398c2ecf20Sopenharmony_ci		else
2408c2ecf20Sopenharmony_ci			reg_val &= ~SPI_CMD_CS_POL;
2418c2ecf20Sopenharmony_ci
2428c2ecf20Sopenharmony_ci		if (chip_config->sample_sel)
2438c2ecf20Sopenharmony_ci			reg_val |= SPI_CMD_SAMPLE_SEL;
2448c2ecf20Sopenharmony_ci		else
2458c2ecf20Sopenharmony_ci			reg_val &= ~SPI_CMD_SAMPLE_SEL;
2468c2ecf20Sopenharmony_ci	}
2478c2ecf20Sopenharmony_ci
2488c2ecf20Sopenharmony_ci	/* set finish and pause interrupt always enable */
2498c2ecf20Sopenharmony_ci	reg_val |= SPI_CMD_FINISH_IE | SPI_CMD_PAUSE_IE;
2508c2ecf20Sopenharmony_ci
2518c2ecf20Sopenharmony_ci	/* disable dma mode */
2528c2ecf20Sopenharmony_ci	reg_val &= ~(SPI_CMD_TX_DMA | SPI_CMD_RX_DMA);
2538c2ecf20Sopenharmony_ci
2548c2ecf20Sopenharmony_ci	/* disable deassert mode */
2558c2ecf20Sopenharmony_ci	reg_val &= ~SPI_CMD_DEASSERT;
2568c2ecf20Sopenharmony_ci
2578c2ecf20Sopenharmony_ci	writel(reg_val, mdata->base + SPI_CMD_REG);
2588c2ecf20Sopenharmony_ci
2598c2ecf20Sopenharmony_ci	/* pad select */
2608c2ecf20Sopenharmony_ci	if (mdata->dev_comp->need_pad_sel)
2618c2ecf20Sopenharmony_ci		writel(mdata->pad_sel[spi->chip_select],
2628c2ecf20Sopenharmony_ci		       mdata->base + SPI_PAD_SEL_REG);
2638c2ecf20Sopenharmony_ci
2648c2ecf20Sopenharmony_ci	return 0;
2658c2ecf20Sopenharmony_ci}
2668c2ecf20Sopenharmony_ci
2678c2ecf20Sopenharmony_cistatic void mtk_spi_set_cs(struct spi_device *spi, bool enable)
2688c2ecf20Sopenharmony_ci{
2698c2ecf20Sopenharmony_ci	u32 reg_val;
2708c2ecf20Sopenharmony_ci	struct mtk_spi *mdata = spi_master_get_devdata(spi->master);
2718c2ecf20Sopenharmony_ci
2728c2ecf20Sopenharmony_ci	if (spi->mode & SPI_CS_HIGH)
2738c2ecf20Sopenharmony_ci		enable = !enable;
2748c2ecf20Sopenharmony_ci
2758c2ecf20Sopenharmony_ci	reg_val = readl(mdata->base + SPI_CMD_REG);
2768c2ecf20Sopenharmony_ci	if (!enable) {
2778c2ecf20Sopenharmony_ci		reg_val |= SPI_CMD_PAUSE_EN;
2788c2ecf20Sopenharmony_ci		writel(reg_val, mdata->base + SPI_CMD_REG);
2798c2ecf20Sopenharmony_ci	} else {
2808c2ecf20Sopenharmony_ci		reg_val &= ~SPI_CMD_PAUSE_EN;
2818c2ecf20Sopenharmony_ci		writel(reg_val, mdata->base + SPI_CMD_REG);
2828c2ecf20Sopenharmony_ci		mdata->state = MTK_SPI_IDLE;
2838c2ecf20Sopenharmony_ci		mtk_spi_reset(mdata);
2848c2ecf20Sopenharmony_ci	}
2858c2ecf20Sopenharmony_ci}
2868c2ecf20Sopenharmony_ci
2878c2ecf20Sopenharmony_cistatic void mtk_spi_prepare_transfer(struct spi_master *master,
2888c2ecf20Sopenharmony_ci				     struct spi_transfer *xfer)
2898c2ecf20Sopenharmony_ci{
2908c2ecf20Sopenharmony_ci	u32 spi_clk_hz, div, sck_time, cs_time, reg_val;
2918c2ecf20Sopenharmony_ci	struct mtk_spi *mdata = spi_master_get_devdata(master);
2928c2ecf20Sopenharmony_ci
2938c2ecf20Sopenharmony_ci	spi_clk_hz = clk_get_rate(mdata->spi_clk);
2948c2ecf20Sopenharmony_ci	if (xfer->speed_hz < spi_clk_hz / 2)
2958c2ecf20Sopenharmony_ci		div = DIV_ROUND_UP(spi_clk_hz, xfer->speed_hz);
2968c2ecf20Sopenharmony_ci	else
2978c2ecf20Sopenharmony_ci		div = 1;
2988c2ecf20Sopenharmony_ci
2998c2ecf20Sopenharmony_ci	sck_time = (div + 1) / 2;
3008c2ecf20Sopenharmony_ci	cs_time = sck_time * 2;
3018c2ecf20Sopenharmony_ci
3028c2ecf20Sopenharmony_ci	if (mdata->dev_comp->enhance_timing) {
3038c2ecf20Sopenharmony_ci		reg_val = (((sck_time - 1) & 0xffff)
3048c2ecf20Sopenharmony_ci			   << SPI_CFG2_SCK_HIGH_OFFSET);
3058c2ecf20Sopenharmony_ci		reg_val |= (((sck_time - 1) & 0xffff)
3068c2ecf20Sopenharmony_ci			   << SPI_CFG2_SCK_LOW_OFFSET);
3078c2ecf20Sopenharmony_ci		writel(reg_val, mdata->base + SPI_CFG2_REG);
3088c2ecf20Sopenharmony_ci		reg_val = (((cs_time - 1) & 0xffff)
3098c2ecf20Sopenharmony_ci			   << SPI_ADJUST_CFG0_CS_HOLD_OFFSET);
3108c2ecf20Sopenharmony_ci		reg_val |= (((cs_time - 1) & 0xffff)
3118c2ecf20Sopenharmony_ci			   << SPI_ADJUST_CFG0_CS_SETUP_OFFSET);
3128c2ecf20Sopenharmony_ci		writel(reg_val, mdata->base + SPI_CFG0_REG);
3138c2ecf20Sopenharmony_ci	} else {
3148c2ecf20Sopenharmony_ci		reg_val = (((sck_time - 1) & 0xff)
3158c2ecf20Sopenharmony_ci			   << SPI_CFG0_SCK_HIGH_OFFSET);
3168c2ecf20Sopenharmony_ci		reg_val |= (((sck_time - 1) & 0xff) << SPI_CFG0_SCK_LOW_OFFSET);
3178c2ecf20Sopenharmony_ci		reg_val |= (((cs_time - 1) & 0xff) << SPI_CFG0_CS_HOLD_OFFSET);
3188c2ecf20Sopenharmony_ci		reg_val |= (((cs_time - 1) & 0xff) << SPI_CFG0_CS_SETUP_OFFSET);
3198c2ecf20Sopenharmony_ci		writel(reg_val, mdata->base + SPI_CFG0_REG);
3208c2ecf20Sopenharmony_ci	}
3218c2ecf20Sopenharmony_ci
3228c2ecf20Sopenharmony_ci	reg_val = readl(mdata->base + SPI_CFG1_REG);
3238c2ecf20Sopenharmony_ci	reg_val &= ~SPI_CFG1_CS_IDLE_MASK;
3248c2ecf20Sopenharmony_ci	reg_val |= (((cs_time - 1) & 0xff) << SPI_CFG1_CS_IDLE_OFFSET);
3258c2ecf20Sopenharmony_ci	writel(reg_val, mdata->base + SPI_CFG1_REG);
3268c2ecf20Sopenharmony_ci}
3278c2ecf20Sopenharmony_ci
3288c2ecf20Sopenharmony_cistatic void mtk_spi_setup_packet(struct spi_master *master)
3298c2ecf20Sopenharmony_ci{
3308c2ecf20Sopenharmony_ci	u32 packet_size, packet_loop, reg_val;
3318c2ecf20Sopenharmony_ci	struct mtk_spi *mdata = spi_master_get_devdata(master);
3328c2ecf20Sopenharmony_ci
3338c2ecf20Sopenharmony_ci	packet_size = min_t(u32, mdata->xfer_len, MTK_SPI_PACKET_SIZE);
3348c2ecf20Sopenharmony_ci	packet_loop = mdata->xfer_len / packet_size;
3358c2ecf20Sopenharmony_ci
3368c2ecf20Sopenharmony_ci	reg_val = readl(mdata->base + SPI_CFG1_REG);
3378c2ecf20Sopenharmony_ci	reg_val &= ~(SPI_CFG1_PACKET_LENGTH_MASK | SPI_CFG1_PACKET_LOOP_MASK);
3388c2ecf20Sopenharmony_ci	reg_val |= (packet_size - 1) << SPI_CFG1_PACKET_LENGTH_OFFSET;
3398c2ecf20Sopenharmony_ci	reg_val |= (packet_loop - 1) << SPI_CFG1_PACKET_LOOP_OFFSET;
3408c2ecf20Sopenharmony_ci	writel(reg_val, mdata->base + SPI_CFG1_REG);
3418c2ecf20Sopenharmony_ci}
3428c2ecf20Sopenharmony_ci
3438c2ecf20Sopenharmony_cistatic void mtk_spi_enable_transfer(struct spi_master *master)
3448c2ecf20Sopenharmony_ci{
3458c2ecf20Sopenharmony_ci	u32 cmd;
3468c2ecf20Sopenharmony_ci	struct mtk_spi *mdata = spi_master_get_devdata(master);
3478c2ecf20Sopenharmony_ci
3488c2ecf20Sopenharmony_ci	cmd = readl(mdata->base + SPI_CMD_REG);
3498c2ecf20Sopenharmony_ci	if (mdata->state == MTK_SPI_IDLE)
3508c2ecf20Sopenharmony_ci		cmd |= SPI_CMD_ACT;
3518c2ecf20Sopenharmony_ci	else
3528c2ecf20Sopenharmony_ci		cmd |= SPI_CMD_RESUME;
3538c2ecf20Sopenharmony_ci	writel(cmd, mdata->base + SPI_CMD_REG);
3548c2ecf20Sopenharmony_ci}
3558c2ecf20Sopenharmony_ci
3568c2ecf20Sopenharmony_cistatic int mtk_spi_get_mult_delta(u32 xfer_len)
3578c2ecf20Sopenharmony_ci{
3588c2ecf20Sopenharmony_ci	u32 mult_delta;
3598c2ecf20Sopenharmony_ci
3608c2ecf20Sopenharmony_ci	if (xfer_len > MTK_SPI_PACKET_SIZE)
3618c2ecf20Sopenharmony_ci		mult_delta = xfer_len % MTK_SPI_PACKET_SIZE;
3628c2ecf20Sopenharmony_ci	else
3638c2ecf20Sopenharmony_ci		mult_delta = 0;
3648c2ecf20Sopenharmony_ci
3658c2ecf20Sopenharmony_ci	return mult_delta;
3668c2ecf20Sopenharmony_ci}
3678c2ecf20Sopenharmony_ci
3688c2ecf20Sopenharmony_cistatic void mtk_spi_update_mdata_len(struct spi_master *master)
3698c2ecf20Sopenharmony_ci{
3708c2ecf20Sopenharmony_ci	int mult_delta;
3718c2ecf20Sopenharmony_ci	struct mtk_spi *mdata = spi_master_get_devdata(master);
3728c2ecf20Sopenharmony_ci
3738c2ecf20Sopenharmony_ci	if (mdata->tx_sgl_len && mdata->rx_sgl_len) {
3748c2ecf20Sopenharmony_ci		if (mdata->tx_sgl_len > mdata->rx_sgl_len) {
3758c2ecf20Sopenharmony_ci			mult_delta = mtk_spi_get_mult_delta(mdata->rx_sgl_len);
3768c2ecf20Sopenharmony_ci			mdata->xfer_len = mdata->rx_sgl_len - mult_delta;
3778c2ecf20Sopenharmony_ci			mdata->rx_sgl_len = mult_delta;
3788c2ecf20Sopenharmony_ci			mdata->tx_sgl_len -= mdata->xfer_len;
3798c2ecf20Sopenharmony_ci		} else {
3808c2ecf20Sopenharmony_ci			mult_delta = mtk_spi_get_mult_delta(mdata->tx_sgl_len);
3818c2ecf20Sopenharmony_ci			mdata->xfer_len = mdata->tx_sgl_len - mult_delta;
3828c2ecf20Sopenharmony_ci			mdata->tx_sgl_len = mult_delta;
3838c2ecf20Sopenharmony_ci			mdata->rx_sgl_len -= mdata->xfer_len;
3848c2ecf20Sopenharmony_ci		}
3858c2ecf20Sopenharmony_ci	} else if (mdata->tx_sgl_len) {
3868c2ecf20Sopenharmony_ci		mult_delta = mtk_spi_get_mult_delta(mdata->tx_sgl_len);
3878c2ecf20Sopenharmony_ci		mdata->xfer_len = mdata->tx_sgl_len - mult_delta;
3888c2ecf20Sopenharmony_ci		mdata->tx_sgl_len = mult_delta;
3898c2ecf20Sopenharmony_ci	} else if (mdata->rx_sgl_len) {
3908c2ecf20Sopenharmony_ci		mult_delta = mtk_spi_get_mult_delta(mdata->rx_sgl_len);
3918c2ecf20Sopenharmony_ci		mdata->xfer_len = mdata->rx_sgl_len - mult_delta;
3928c2ecf20Sopenharmony_ci		mdata->rx_sgl_len = mult_delta;
3938c2ecf20Sopenharmony_ci	}
3948c2ecf20Sopenharmony_ci}
3958c2ecf20Sopenharmony_ci
3968c2ecf20Sopenharmony_cistatic void mtk_spi_setup_dma_addr(struct spi_master *master,
3978c2ecf20Sopenharmony_ci				   struct spi_transfer *xfer)
3988c2ecf20Sopenharmony_ci{
3998c2ecf20Sopenharmony_ci	struct mtk_spi *mdata = spi_master_get_devdata(master);
4008c2ecf20Sopenharmony_ci
4018c2ecf20Sopenharmony_ci	if (mdata->tx_sgl) {
4028c2ecf20Sopenharmony_ci		writel((u32)(xfer->tx_dma & MTK_SPI_32BITS_MASK),
4038c2ecf20Sopenharmony_ci		       mdata->base + SPI_TX_SRC_REG);
4048c2ecf20Sopenharmony_ci#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
4058c2ecf20Sopenharmony_ci		if (mdata->dev_comp->dma_ext)
4068c2ecf20Sopenharmony_ci			writel((u32)(xfer->tx_dma >> 32),
4078c2ecf20Sopenharmony_ci			       mdata->base + SPI_TX_SRC_REG_64);
4088c2ecf20Sopenharmony_ci#endif
4098c2ecf20Sopenharmony_ci	}
4108c2ecf20Sopenharmony_ci
4118c2ecf20Sopenharmony_ci	if (mdata->rx_sgl) {
4128c2ecf20Sopenharmony_ci		writel((u32)(xfer->rx_dma & MTK_SPI_32BITS_MASK),
4138c2ecf20Sopenharmony_ci		       mdata->base + SPI_RX_DST_REG);
4148c2ecf20Sopenharmony_ci#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
4158c2ecf20Sopenharmony_ci		if (mdata->dev_comp->dma_ext)
4168c2ecf20Sopenharmony_ci			writel((u32)(xfer->rx_dma >> 32),
4178c2ecf20Sopenharmony_ci			       mdata->base + SPI_RX_DST_REG_64);
4188c2ecf20Sopenharmony_ci#endif
4198c2ecf20Sopenharmony_ci	}
4208c2ecf20Sopenharmony_ci}
4218c2ecf20Sopenharmony_ci
4228c2ecf20Sopenharmony_cistatic int mtk_spi_fifo_transfer(struct spi_master *master,
4238c2ecf20Sopenharmony_ci				 struct spi_device *spi,
4248c2ecf20Sopenharmony_ci				 struct spi_transfer *xfer)
4258c2ecf20Sopenharmony_ci{
4268c2ecf20Sopenharmony_ci	int cnt, remainder;
4278c2ecf20Sopenharmony_ci	u32 reg_val;
4288c2ecf20Sopenharmony_ci	struct mtk_spi *mdata = spi_master_get_devdata(master);
4298c2ecf20Sopenharmony_ci
4308c2ecf20Sopenharmony_ci	mdata->cur_transfer = xfer;
4318c2ecf20Sopenharmony_ci	mdata->xfer_len = min(MTK_SPI_MAX_FIFO_SIZE, xfer->len);
4328c2ecf20Sopenharmony_ci	mdata->num_xfered = 0;
4338c2ecf20Sopenharmony_ci	mtk_spi_prepare_transfer(master, xfer);
4348c2ecf20Sopenharmony_ci	mtk_spi_setup_packet(master);
4358c2ecf20Sopenharmony_ci
4368c2ecf20Sopenharmony_ci	if (xfer->tx_buf) {
4378c2ecf20Sopenharmony_ci		cnt = xfer->len / 4;
4388c2ecf20Sopenharmony_ci		iowrite32_rep(mdata->base + SPI_TX_DATA_REG, xfer->tx_buf, cnt);
4398c2ecf20Sopenharmony_ci		remainder = xfer->len % 4;
4408c2ecf20Sopenharmony_ci		if (remainder > 0) {
4418c2ecf20Sopenharmony_ci			reg_val = 0;
4428c2ecf20Sopenharmony_ci			memcpy(&reg_val, xfer->tx_buf + (cnt * 4), remainder);
4438c2ecf20Sopenharmony_ci			writel(reg_val, mdata->base + SPI_TX_DATA_REG);
4448c2ecf20Sopenharmony_ci		}
4458c2ecf20Sopenharmony_ci	}
4468c2ecf20Sopenharmony_ci
4478c2ecf20Sopenharmony_ci	mtk_spi_enable_transfer(master);
4488c2ecf20Sopenharmony_ci
4498c2ecf20Sopenharmony_ci	return 1;
4508c2ecf20Sopenharmony_ci}
4518c2ecf20Sopenharmony_ci
4528c2ecf20Sopenharmony_cistatic int mtk_spi_dma_transfer(struct spi_master *master,
4538c2ecf20Sopenharmony_ci				struct spi_device *spi,
4548c2ecf20Sopenharmony_ci				struct spi_transfer *xfer)
4558c2ecf20Sopenharmony_ci{
4568c2ecf20Sopenharmony_ci	int cmd;
4578c2ecf20Sopenharmony_ci	struct mtk_spi *mdata = spi_master_get_devdata(master);
4588c2ecf20Sopenharmony_ci
4598c2ecf20Sopenharmony_ci	mdata->tx_sgl = NULL;
4608c2ecf20Sopenharmony_ci	mdata->rx_sgl = NULL;
4618c2ecf20Sopenharmony_ci	mdata->tx_sgl_len = 0;
4628c2ecf20Sopenharmony_ci	mdata->rx_sgl_len = 0;
4638c2ecf20Sopenharmony_ci	mdata->cur_transfer = xfer;
4648c2ecf20Sopenharmony_ci	mdata->num_xfered = 0;
4658c2ecf20Sopenharmony_ci
4668c2ecf20Sopenharmony_ci	mtk_spi_prepare_transfer(master, xfer);
4678c2ecf20Sopenharmony_ci
4688c2ecf20Sopenharmony_ci	cmd = readl(mdata->base + SPI_CMD_REG);
4698c2ecf20Sopenharmony_ci	if (xfer->tx_buf)
4708c2ecf20Sopenharmony_ci		cmd |= SPI_CMD_TX_DMA;
4718c2ecf20Sopenharmony_ci	if (xfer->rx_buf)
4728c2ecf20Sopenharmony_ci		cmd |= SPI_CMD_RX_DMA;
4738c2ecf20Sopenharmony_ci	writel(cmd, mdata->base + SPI_CMD_REG);
4748c2ecf20Sopenharmony_ci
4758c2ecf20Sopenharmony_ci	if (xfer->tx_buf)
4768c2ecf20Sopenharmony_ci		mdata->tx_sgl = xfer->tx_sg.sgl;
4778c2ecf20Sopenharmony_ci	if (xfer->rx_buf)
4788c2ecf20Sopenharmony_ci		mdata->rx_sgl = xfer->rx_sg.sgl;
4798c2ecf20Sopenharmony_ci
4808c2ecf20Sopenharmony_ci	if (mdata->tx_sgl) {
4818c2ecf20Sopenharmony_ci		xfer->tx_dma = sg_dma_address(mdata->tx_sgl);
4828c2ecf20Sopenharmony_ci		mdata->tx_sgl_len = sg_dma_len(mdata->tx_sgl);
4838c2ecf20Sopenharmony_ci	}
4848c2ecf20Sopenharmony_ci	if (mdata->rx_sgl) {
4858c2ecf20Sopenharmony_ci		xfer->rx_dma = sg_dma_address(mdata->rx_sgl);
4868c2ecf20Sopenharmony_ci		mdata->rx_sgl_len = sg_dma_len(mdata->rx_sgl);
4878c2ecf20Sopenharmony_ci	}
4888c2ecf20Sopenharmony_ci
4898c2ecf20Sopenharmony_ci	mtk_spi_update_mdata_len(master);
4908c2ecf20Sopenharmony_ci	mtk_spi_setup_packet(master);
4918c2ecf20Sopenharmony_ci	mtk_spi_setup_dma_addr(master, xfer);
4928c2ecf20Sopenharmony_ci	mtk_spi_enable_transfer(master);
4938c2ecf20Sopenharmony_ci
4948c2ecf20Sopenharmony_ci	return 1;
4958c2ecf20Sopenharmony_ci}
4968c2ecf20Sopenharmony_ci
4978c2ecf20Sopenharmony_cistatic int mtk_spi_transfer_one(struct spi_master *master,
4988c2ecf20Sopenharmony_ci				struct spi_device *spi,
4998c2ecf20Sopenharmony_ci				struct spi_transfer *xfer)
5008c2ecf20Sopenharmony_ci{
5018c2ecf20Sopenharmony_ci	if (master->can_dma(master, spi, xfer))
5028c2ecf20Sopenharmony_ci		return mtk_spi_dma_transfer(master, spi, xfer);
5038c2ecf20Sopenharmony_ci	else
5048c2ecf20Sopenharmony_ci		return mtk_spi_fifo_transfer(master, spi, xfer);
5058c2ecf20Sopenharmony_ci}
5068c2ecf20Sopenharmony_ci
5078c2ecf20Sopenharmony_cistatic bool mtk_spi_can_dma(struct spi_master *master,
5088c2ecf20Sopenharmony_ci			    struct spi_device *spi,
5098c2ecf20Sopenharmony_ci			    struct spi_transfer *xfer)
5108c2ecf20Sopenharmony_ci{
5118c2ecf20Sopenharmony_ci	/* Buffers for DMA transactions must be 4-byte aligned */
5128c2ecf20Sopenharmony_ci	return (xfer->len > MTK_SPI_MAX_FIFO_SIZE &&
5138c2ecf20Sopenharmony_ci		(unsigned long)xfer->tx_buf % 4 == 0 &&
5148c2ecf20Sopenharmony_ci		(unsigned long)xfer->rx_buf % 4 == 0);
5158c2ecf20Sopenharmony_ci}
5168c2ecf20Sopenharmony_ci
5178c2ecf20Sopenharmony_cistatic int mtk_spi_setup(struct spi_device *spi)
5188c2ecf20Sopenharmony_ci{
5198c2ecf20Sopenharmony_ci	struct mtk_spi *mdata = spi_master_get_devdata(spi->master);
5208c2ecf20Sopenharmony_ci
5218c2ecf20Sopenharmony_ci	if (!spi->controller_data)
5228c2ecf20Sopenharmony_ci		spi->controller_data = (void *)&mtk_default_chip_info;
5238c2ecf20Sopenharmony_ci
5248c2ecf20Sopenharmony_ci	if (mdata->dev_comp->need_pad_sel && gpio_is_valid(spi->cs_gpio))
5258c2ecf20Sopenharmony_ci		gpio_direction_output(spi->cs_gpio, !(spi->mode & SPI_CS_HIGH));
5268c2ecf20Sopenharmony_ci
5278c2ecf20Sopenharmony_ci	return 0;
5288c2ecf20Sopenharmony_ci}
5298c2ecf20Sopenharmony_ci
5308c2ecf20Sopenharmony_cistatic irqreturn_t mtk_spi_interrupt(int irq, void *dev_id)
5318c2ecf20Sopenharmony_ci{
5328c2ecf20Sopenharmony_ci	u32 cmd, reg_val, cnt, remainder, len;
5338c2ecf20Sopenharmony_ci	struct spi_master *master = dev_id;
5348c2ecf20Sopenharmony_ci	struct mtk_spi *mdata = spi_master_get_devdata(master);
5358c2ecf20Sopenharmony_ci	struct spi_transfer *trans = mdata->cur_transfer;
5368c2ecf20Sopenharmony_ci
5378c2ecf20Sopenharmony_ci	reg_val = readl(mdata->base + SPI_STATUS0_REG);
5388c2ecf20Sopenharmony_ci	if (reg_val & MTK_SPI_PAUSE_INT_STATUS)
5398c2ecf20Sopenharmony_ci		mdata->state = MTK_SPI_PAUSED;
5408c2ecf20Sopenharmony_ci	else
5418c2ecf20Sopenharmony_ci		mdata->state = MTK_SPI_IDLE;
5428c2ecf20Sopenharmony_ci
5438c2ecf20Sopenharmony_ci	if (!master->can_dma(master, NULL, trans)) {
5448c2ecf20Sopenharmony_ci		if (trans->rx_buf) {
5458c2ecf20Sopenharmony_ci			cnt = mdata->xfer_len / 4;
5468c2ecf20Sopenharmony_ci			ioread32_rep(mdata->base + SPI_RX_DATA_REG,
5478c2ecf20Sopenharmony_ci				     trans->rx_buf + mdata->num_xfered, cnt);
5488c2ecf20Sopenharmony_ci			remainder = mdata->xfer_len % 4;
5498c2ecf20Sopenharmony_ci			if (remainder > 0) {
5508c2ecf20Sopenharmony_ci				reg_val = readl(mdata->base + SPI_RX_DATA_REG);
5518c2ecf20Sopenharmony_ci				memcpy(trans->rx_buf +
5528c2ecf20Sopenharmony_ci					mdata->num_xfered +
5538c2ecf20Sopenharmony_ci					(cnt * 4),
5548c2ecf20Sopenharmony_ci					&reg_val,
5558c2ecf20Sopenharmony_ci					remainder);
5568c2ecf20Sopenharmony_ci			}
5578c2ecf20Sopenharmony_ci		}
5588c2ecf20Sopenharmony_ci
5598c2ecf20Sopenharmony_ci		mdata->num_xfered += mdata->xfer_len;
5608c2ecf20Sopenharmony_ci		if (mdata->num_xfered == trans->len) {
5618c2ecf20Sopenharmony_ci			spi_finalize_current_transfer(master);
5628c2ecf20Sopenharmony_ci			return IRQ_HANDLED;
5638c2ecf20Sopenharmony_ci		}
5648c2ecf20Sopenharmony_ci
5658c2ecf20Sopenharmony_ci		len = trans->len - mdata->num_xfered;
5668c2ecf20Sopenharmony_ci		mdata->xfer_len = min(MTK_SPI_MAX_FIFO_SIZE, len);
5678c2ecf20Sopenharmony_ci		mtk_spi_setup_packet(master);
5688c2ecf20Sopenharmony_ci
5698c2ecf20Sopenharmony_ci		cnt = mdata->xfer_len / 4;
5708c2ecf20Sopenharmony_ci		iowrite32_rep(mdata->base + SPI_TX_DATA_REG,
5718c2ecf20Sopenharmony_ci				trans->tx_buf + mdata->num_xfered, cnt);
5728c2ecf20Sopenharmony_ci
5738c2ecf20Sopenharmony_ci		remainder = mdata->xfer_len % 4;
5748c2ecf20Sopenharmony_ci		if (remainder > 0) {
5758c2ecf20Sopenharmony_ci			reg_val = 0;
5768c2ecf20Sopenharmony_ci			memcpy(&reg_val,
5778c2ecf20Sopenharmony_ci				trans->tx_buf + (cnt * 4) + mdata->num_xfered,
5788c2ecf20Sopenharmony_ci				remainder);
5798c2ecf20Sopenharmony_ci			writel(reg_val, mdata->base + SPI_TX_DATA_REG);
5808c2ecf20Sopenharmony_ci		}
5818c2ecf20Sopenharmony_ci
5828c2ecf20Sopenharmony_ci		mtk_spi_enable_transfer(master);
5838c2ecf20Sopenharmony_ci
5848c2ecf20Sopenharmony_ci		return IRQ_HANDLED;
5858c2ecf20Sopenharmony_ci	}
5868c2ecf20Sopenharmony_ci
5878c2ecf20Sopenharmony_ci	if (mdata->tx_sgl)
5888c2ecf20Sopenharmony_ci		trans->tx_dma += mdata->xfer_len;
5898c2ecf20Sopenharmony_ci	if (mdata->rx_sgl)
5908c2ecf20Sopenharmony_ci		trans->rx_dma += mdata->xfer_len;
5918c2ecf20Sopenharmony_ci
5928c2ecf20Sopenharmony_ci	if (mdata->tx_sgl && (mdata->tx_sgl_len == 0)) {
5938c2ecf20Sopenharmony_ci		mdata->tx_sgl = sg_next(mdata->tx_sgl);
5948c2ecf20Sopenharmony_ci		if (mdata->tx_sgl) {
5958c2ecf20Sopenharmony_ci			trans->tx_dma = sg_dma_address(mdata->tx_sgl);
5968c2ecf20Sopenharmony_ci			mdata->tx_sgl_len = sg_dma_len(mdata->tx_sgl);
5978c2ecf20Sopenharmony_ci		}
5988c2ecf20Sopenharmony_ci	}
5998c2ecf20Sopenharmony_ci	if (mdata->rx_sgl && (mdata->rx_sgl_len == 0)) {
6008c2ecf20Sopenharmony_ci		mdata->rx_sgl = sg_next(mdata->rx_sgl);
6018c2ecf20Sopenharmony_ci		if (mdata->rx_sgl) {
6028c2ecf20Sopenharmony_ci			trans->rx_dma = sg_dma_address(mdata->rx_sgl);
6038c2ecf20Sopenharmony_ci			mdata->rx_sgl_len = sg_dma_len(mdata->rx_sgl);
6048c2ecf20Sopenharmony_ci		}
6058c2ecf20Sopenharmony_ci	}
6068c2ecf20Sopenharmony_ci
6078c2ecf20Sopenharmony_ci	if (!mdata->tx_sgl && !mdata->rx_sgl) {
6088c2ecf20Sopenharmony_ci		/* spi disable dma */
6098c2ecf20Sopenharmony_ci		cmd = readl(mdata->base + SPI_CMD_REG);
6108c2ecf20Sopenharmony_ci		cmd &= ~SPI_CMD_TX_DMA;
6118c2ecf20Sopenharmony_ci		cmd &= ~SPI_CMD_RX_DMA;
6128c2ecf20Sopenharmony_ci		writel(cmd, mdata->base + SPI_CMD_REG);
6138c2ecf20Sopenharmony_ci
6148c2ecf20Sopenharmony_ci		spi_finalize_current_transfer(master);
6158c2ecf20Sopenharmony_ci		return IRQ_HANDLED;
6168c2ecf20Sopenharmony_ci	}
6178c2ecf20Sopenharmony_ci
6188c2ecf20Sopenharmony_ci	mtk_spi_update_mdata_len(master);
6198c2ecf20Sopenharmony_ci	mtk_spi_setup_packet(master);
6208c2ecf20Sopenharmony_ci	mtk_spi_setup_dma_addr(master, trans);
6218c2ecf20Sopenharmony_ci	mtk_spi_enable_transfer(master);
6228c2ecf20Sopenharmony_ci
6238c2ecf20Sopenharmony_ci	return IRQ_HANDLED;
6248c2ecf20Sopenharmony_ci}
6258c2ecf20Sopenharmony_ci
6268c2ecf20Sopenharmony_cistatic int mtk_spi_probe(struct platform_device *pdev)
6278c2ecf20Sopenharmony_ci{
6288c2ecf20Sopenharmony_ci	struct spi_master *master;
6298c2ecf20Sopenharmony_ci	struct mtk_spi *mdata;
6308c2ecf20Sopenharmony_ci	const struct of_device_id *of_id;
6318c2ecf20Sopenharmony_ci	int i, irq, ret, addr_bits;
6328c2ecf20Sopenharmony_ci
6338c2ecf20Sopenharmony_ci	master = spi_alloc_master(&pdev->dev, sizeof(*mdata));
6348c2ecf20Sopenharmony_ci	if (!master) {
6358c2ecf20Sopenharmony_ci		dev_err(&pdev->dev, "failed to alloc spi master\n");
6368c2ecf20Sopenharmony_ci		return -ENOMEM;
6378c2ecf20Sopenharmony_ci	}
6388c2ecf20Sopenharmony_ci
6398c2ecf20Sopenharmony_ci	master->auto_runtime_pm = true;
6408c2ecf20Sopenharmony_ci	master->dev.of_node = pdev->dev.of_node;
6418c2ecf20Sopenharmony_ci	master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_LSB_FIRST;
6428c2ecf20Sopenharmony_ci
6438c2ecf20Sopenharmony_ci	master->set_cs = mtk_spi_set_cs;
6448c2ecf20Sopenharmony_ci	master->prepare_message = mtk_spi_prepare_message;
6458c2ecf20Sopenharmony_ci	master->transfer_one = mtk_spi_transfer_one;
6468c2ecf20Sopenharmony_ci	master->can_dma = mtk_spi_can_dma;
6478c2ecf20Sopenharmony_ci	master->setup = mtk_spi_setup;
6488c2ecf20Sopenharmony_ci
6498c2ecf20Sopenharmony_ci	of_id = of_match_node(mtk_spi_of_match, pdev->dev.of_node);
6508c2ecf20Sopenharmony_ci	if (!of_id) {
6518c2ecf20Sopenharmony_ci		dev_err(&pdev->dev, "failed to probe of_node\n");
6528c2ecf20Sopenharmony_ci		ret = -EINVAL;
6538c2ecf20Sopenharmony_ci		goto err_put_master;
6548c2ecf20Sopenharmony_ci	}
6558c2ecf20Sopenharmony_ci
6568c2ecf20Sopenharmony_ci	mdata = spi_master_get_devdata(master);
6578c2ecf20Sopenharmony_ci	mdata->dev_comp = of_id->data;
6588c2ecf20Sopenharmony_ci
6598c2ecf20Sopenharmony_ci	if (mdata->dev_comp->enhance_timing)
6608c2ecf20Sopenharmony_ci		master->mode_bits |= SPI_CS_HIGH;
6618c2ecf20Sopenharmony_ci
6628c2ecf20Sopenharmony_ci	if (mdata->dev_comp->must_tx)
6638c2ecf20Sopenharmony_ci		master->flags = SPI_MASTER_MUST_TX;
6648c2ecf20Sopenharmony_ci
6658c2ecf20Sopenharmony_ci	if (mdata->dev_comp->need_pad_sel) {
6668c2ecf20Sopenharmony_ci		mdata->pad_num = of_property_count_u32_elems(
6678c2ecf20Sopenharmony_ci			pdev->dev.of_node,
6688c2ecf20Sopenharmony_ci			"mediatek,pad-select");
6698c2ecf20Sopenharmony_ci		if (mdata->pad_num < 0) {
6708c2ecf20Sopenharmony_ci			dev_err(&pdev->dev,
6718c2ecf20Sopenharmony_ci				"No 'mediatek,pad-select' property\n");
6728c2ecf20Sopenharmony_ci			ret = -EINVAL;
6738c2ecf20Sopenharmony_ci			goto err_put_master;
6748c2ecf20Sopenharmony_ci		}
6758c2ecf20Sopenharmony_ci
6768c2ecf20Sopenharmony_ci		mdata->pad_sel = devm_kmalloc_array(&pdev->dev, mdata->pad_num,
6778c2ecf20Sopenharmony_ci						    sizeof(u32), GFP_KERNEL);
6788c2ecf20Sopenharmony_ci		if (!mdata->pad_sel) {
6798c2ecf20Sopenharmony_ci			ret = -ENOMEM;
6808c2ecf20Sopenharmony_ci			goto err_put_master;
6818c2ecf20Sopenharmony_ci		}
6828c2ecf20Sopenharmony_ci
6838c2ecf20Sopenharmony_ci		for (i = 0; i < mdata->pad_num; i++) {
6848c2ecf20Sopenharmony_ci			of_property_read_u32_index(pdev->dev.of_node,
6858c2ecf20Sopenharmony_ci						   "mediatek,pad-select",
6868c2ecf20Sopenharmony_ci						   i, &mdata->pad_sel[i]);
6878c2ecf20Sopenharmony_ci			if (mdata->pad_sel[i] > MT8173_SPI_MAX_PAD_SEL) {
6888c2ecf20Sopenharmony_ci				dev_err(&pdev->dev, "wrong pad-sel[%d]: %u\n",
6898c2ecf20Sopenharmony_ci					i, mdata->pad_sel[i]);
6908c2ecf20Sopenharmony_ci				ret = -EINVAL;
6918c2ecf20Sopenharmony_ci				goto err_put_master;
6928c2ecf20Sopenharmony_ci			}
6938c2ecf20Sopenharmony_ci		}
6948c2ecf20Sopenharmony_ci	}
6958c2ecf20Sopenharmony_ci
6968c2ecf20Sopenharmony_ci	platform_set_drvdata(pdev, master);
6978c2ecf20Sopenharmony_ci	mdata->base = devm_platform_ioremap_resource(pdev, 0);
6988c2ecf20Sopenharmony_ci	if (IS_ERR(mdata->base)) {
6998c2ecf20Sopenharmony_ci		ret = PTR_ERR(mdata->base);
7008c2ecf20Sopenharmony_ci		goto err_put_master;
7018c2ecf20Sopenharmony_ci	}
7028c2ecf20Sopenharmony_ci
7038c2ecf20Sopenharmony_ci	irq = platform_get_irq(pdev, 0);
7048c2ecf20Sopenharmony_ci	if (irq < 0) {
7058c2ecf20Sopenharmony_ci		ret = irq;
7068c2ecf20Sopenharmony_ci		goto err_put_master;
7078c2ecf20Sopenharmony_ci	}
7088c2ecf20Sopenharmony_ci
7098c2ecf20Sopenharmony_ci	if (!pdev->dev.dma_mask)
7108c2ecf20Sopenharmony_ci		pdev->dev.dma_mask = &pdev->dev.coherent_dma_mask;
7118c2ecf20Sopenharmony_ci
7128c2ecf20Sopenharmony_ci	ret = devm_request_irq(&pdev->dev, irq, mtk_spi_interrupt,
7138c2ecf20Sopenharmony_ci			       IRQF_TRIGGER_NONE, dev_name(&pdev->dev), master);
7148c2ecf20Sopenharmony_ci	if (ret) {
7158c2ecf20Sopenharmony_ci		dev_err(&pdev->dev, "failed to register irq (%d)\n", ret);
7168c2ecf20Sopenharmony_ci		goto err_put_master;
7178c2ecf20Sopenharmony_ci	}
7188c2ecf20Sopenharmony_ci
7198c2ecf20Sopenharmony_ci	mdata->parent_clk = devm_clk_get(&pdev->dev, "parent-clk");
7208c2ecf20Sopenharmony_ci	if (IS_ERR(mdata->parent_clk)) {
7218c2ecf20Sopenharmony_ci		ret = PTR_ERR(mdata->parent_clk);
7228c2ecf20Sopenharmony_ci		dev_err(&pdev->dev, "failed to get parent-clk: %d\n", ret);
7238c2ecf20Sopenharmony_ci		goto err_put_master;
7248c2ecf20Sopenharmony_ci	}
7258c2ecf20Sopenharmony_ci
7268c2ecf20Sopenharmony_ci	mdata->sel_clk = devm_clk_get(&pdev->dev, "sel-clk");
7278c2ecf20Sopenharmony_ci	if (IS_ERR(mdata->sel_clk)) {
7288c2ecf20Sopenharmony_ci		ret = PTR_ERR(mdata->sel_clk);
7298c2ecf20Sopenharmony_ci		dev_err(&pdev->dev, "failed to get sel-clk: %d\n", ret);
7308c2ecf20Sopenharmony_ci		goto err_put_master;
7318c2ecf20Sopenharmony_ci	}
7328c2ecf20Sopenharmony_ci
7338c2ecf20Sopenharmony_ci	mdata->spi_clk = devm_clk_get(&pdev->dev, "spi-clk");
7348c2ecf20Sopenharmony_ci	if (IS_ERR(mdata->spi_clk)) {
7358c2ecf20Sopenharmony_ci		ret = PTR_ERR(mdata->spi_clk);
7368c2ecf20Sopenharmony_ci		dev_err(&pdev->dev, "failed to get spi-clk: %d\n", ret);
7378c2ecf20Sopenharmony_ci		goto err_put_master;
7388c2ecf20Sopenharmony_ci	}
7398c2ecf20Sopenharmony_ci
7408c2ecf20Sopenharmony_ci	ret = clk_prepare_enable(mdata->spi_clk);
7418c2ecf20Sopenharmony_ci	if (ret < 0) {
7428c2ecf20Sopenharmony_ci		dev_err(&pdev->dev, "failed to enable spi_clk (%d)\n", ret);
7438c2ecf20Sopenharmony_ci		goto err_put_master;
7448c2ecf20Sopenharmony_ci	}
7458c2ecf20Sopenharmony_ci
7468c2ecf20Sopenharmony_ci	ret = clk_set_parent(mdata->sel_clk, mdata->parent_clk);
7478c2ecf20Sopenharmony_ci	if (ret < 0) {
7488c2ecf20Sopenharmony_ci		dev_err(&pdev->dev, "failed to clk_set_parent (%d)\n", ret);
7498c2ecf20Sopenharmony_ci		clk_disable_unprepare(mdata->spi_clk);
7508c2ecf20Sopenharmony_ci		goto err_put_master;
7518c2ecf20Sopenharmony_ci	}
7528c2ecf20Sopenharmony_ci
7538c2ecf20Sopenharmony_ci	clk_disable_unprepare(mdata->spi_clk);
7548c2ecf20Sopenharmony_ci
7558c2ecf20Sopenharmony_ci	pm_runtime_enable(&pdev->dev);
7568c2ecf20Sopenharmony_ci
7578c2ecf20Sopenharmony_ci	ret = devm_spi_register_master(&pdev->dev, master);
7588c2ecf20Sopenharmony_ci	if (ret) {
7598c2ecf20Sopenharmony_ci		dev_err(&pdev->dev, "failed to register master (%d)\n", ret);
7608c2ecf20Sopenharmony_ci		goto err_disable_runtime_pm;
7618c2ecf20Sopenharmony_ci	}
7628c2ecf20Sopenharmony_ci
7638c2ecf20Sopenharmony_ci	if (mdata->dev_comp->need_pad_sel) {
7648c2ecf20Sopenharmony_ci		if (mdata->pad_num != master->num_chipselect) {
7658c2ecf20Sopenharmony_ci			dev_err(&pdev->dev,
7668c2ecf20Sopenharmony_ci				"pad_num does not match num_chipselect(%d != %d)\n",
7678c2ecf20Sopenharmony_ci				mdata->pad_num, master->num_chipselect);
7688c2ecf20Sopenharmony_ci			ret = -EINVAL;
7698c2ecf20Sopenharmony_ci			goto err_disable_runtime_pm;
7708c2ecf20Sopenharmony_ci		}
7718c2ecf20Sopenharmony_ci
7728c2ecf20Sopenharmony_ci		if (!master->cs_gpios && master->num_chipselect > 1) {
7738c2ecf20Sopenharmony_ci			dev_err(&pdev->dev,
7748c2ecf20Sopenharmony_ci				"cs_gpios not specified and num_chipselect > 1\n");
7758c2ecf20Sopenharmony_ci			ret = -EINVAL;
7768c2ecf20Sopenharmony_ci			goto err_disable_runtime_pm;
7778c2ecf20Sopenharmony_ci		}
7788c2ecf20Sopenharmony_ci
7798c2ecf20Sopenharmony_ci		if (master->cs_gpios) {
7808c2ecf20Sopenharmony_ci			for (i = 0; i < master->num_chipselect; i++) {
7818c2ecf20Sopenharmony_ci				ret = devm_gpio_request(&pdev->dev,
7828c2ecf20Sopenharmony_ci							master->cs_gpios[i],
7838c2ecf20Sopenharmony_ci							dev_name(&pdev->dev));
7848c2ecf20Sopenharmony_ci				if (ret) {
7858c2ecf20Sopenharmony_ci					dev_err(&pdev->dev,
7868c2ecf20Sopenharmony_ci						"can't get CS GPIO %i\n", i);
7878c2ecf20Sopenharmony_ci					goto err_disable_runtime_pm;
7888c2ecf20Sopenharmony_ci				}
7898c2ecf20Sopenharmony_ci			}
7908c2ecf20Sopenharmony_ci		}
7918c2ecf20Sopenharmony_ci	}
7928c2ecf20Sopenharmony_ci
7938c2ecf20Sopenharmony_ci	if (mdata->dev_comp->dma_ext)
7948c2ecf20Sopenharmony_ci		addr_bits = DMA_ADDR_EXT_BITS;
7958c2ecf20Sopenharmony_ci	else
7968c2ecf20Sopenharmony_ci		addr_bits = DMA_ADDR_DEF_BITS;
7978c2ecf20Sopenharmony_ci	ret = dma_set_mask(&pdev->dev, DMA_BIT_MASK(addr_bits));
7988c2ecf20Sopenharmony_ci	if (ret)
7998c2ecf20Sopenharmony_ci		dev_notice(&pdev->dev, "SPI dma_set_mask(%d) failed, ret:%d\n",
8008c2ecf20Sopenharmony_ci			   addr_bits, ret);
8018c2ecf20Sopenharmony_ci
8028c2ecf20Sopenharmony_ci	return 0;
8038c2ecf20Sopenharmony_ci
8048c2ecf20Sopenharmony_cierr_disable_runtime_pm:
8058c2ecf20Sopenharmony_ci	pm_runtime_disable(&pdev->dev);
8068c2ecf20Sopenharmony_cierr_put_master:
8078c2ecf20Sopenharmony_ci	spi_master_put(master);
8088c2ecf20Sopenharmony_ci
8098c2ecf20Sopenharmony_ci	return ret;
8108c2ecf20Sopenharmony_ci}
8118c2ecf20Sopenharmony_ci
8128c2ecf20Sopenharmony_cistatic int mtk_spi_remove(struct platform_device *pdev)
8138c2ecf20Sopenharmony_ci{
8148c2ecf20Sopenharmony_ci	struct spi_master *master = platform_get_drvdata(pdev);
8158c2ecf20Sopenharmony_ci	struct mtk_spi *mdata = spi_master_get_devdata(master);
8168c2ecf20Sopenharmony_ci
8178c2ecf20Sopenharmony_ci	pm_runtime_disable(&pdev->dev);
8188c2ecf20Sopenharmony_ci
8198c2ecf20Sopenharmony_ci	mtk_spi_reset(mdata);
8208c2ecf20Sopenharmony_ci
8218c2ecf20Sopenharmony_ci	return 0;
8228c2ecf20Sopenharmony_ci}
8238c2ecf20Sopenharmony_ci
8248c2ecf20Sopenharmony_ci#ifdef CONFIG_PM_SLEEP
8258c2ecf20Sopenharmony_cistatic int mtk_spi_suspend(struct device *dev)
8268c2ecf20Sopenharmony_ci{
8278c2ecf20Sopenharmony_ci	int ret;
8288c2ecf20Sopenharmony_ci	struct spi_master *master = dev_get_drvdata(dev);
8298c2ecf20Sopenharmony_ci	struct mtk_spi *mdata = spi_master_get_devdata(master);
8308c2ecf20Sopenharmony_ci
8318c2ecf20Sopenharmony_ci	ret = spi_master_suspend(master);
8328c2ecf20Sopenharmony_ci	if (ret)
8338c2ecf20Sopenharmony_ci		return ret;
8348c2ecf20Sopenharmony_ci
8358c2ecf20Sopenharmony_ci	if (!pm_runtime_suspended(dev))
8368c2ecf20Sopenharmony_ci		clk_disable_unprepare(mdata->spi_clk);
8378c2ecf20Sopenharmony_ci
8388c2ecf20Sopenharmony_ci	return ret;
8398c2ecf20Sopenharmony_ci}
8408c2ecf20Sopenharmony_ci
8418c2ecf20Sopenharmony_cistatic int mtk_spi_resume(struct device *dev)
8428c2ecf20Sopenharmony_ci{
8438c2ecf20Sopenharmony_ci	int ret;
8448c2ecf20Sopenharmony_ci	struct spi_master *master = dev_get_drvdata(dev);
8458c2ecf20Sopenharmony_ci	struct mtk_spi *mdata = spi_master_get_devdata(master);
8468c2ecf20Sopenharmony_ci
8478c2ecf20Sopenharmony_ci	if (!pm_runtime_suspended(dev)) {
8488c2ecf20Sopenharmony_ci		ret = clk_prepare_enable(mdata->spi_clk);
8498c2ecf20Sopenharmony_ci		if (ret < 0) {
8508c2ecf20Sopenharmony_ci			dev_err(dev, "failed to enable spi_clk (%d)\n", ret);
8518c2ecf20Sopenharmony_ci			return ret;
8528c2ecf20Sopenharmony_ci		}
8538c2ecf20Sopenharmony_ci	}
8548c2ecf20Sopenharmony_ci
8558c2ecf20Sopenharmony_ci	ret = spi_master_resume(master);
8568c2ecf20Sopenharmony_ci	if (ret < 0)
8578c2ecf20Sopenharmony_ci		clk_disable_unprepare(mdata->spi_clk);
8588c2ecf20Sopenharmony_ci
8598c2ecf20Sopenharmony_ci	return ret;
8608c2ecf20Sopenharmony_ci}
8618c2ecf20Sopenharmony_ci#endif /* CONFIG_PM_SLEEP */
8628c2ecf20Sopenharmony_ci
8638c2ecf20Sopenharmony_ci#ifdef CONFIG_PM
8648c2ecf20Sopenharmony_cistatic int mtk_spi_runtime_suspend(struct device *dev)
8658c2ecf20Sopenharmony_ci{
8668c2ecf20Sopenharmony_ci	struct spi_master *master = dev_get_drvdata(dev);
8678c2ecf20Sopenharmony_ci	struct mtk_spi *mdata = spi_master_get_devdata(master);
8688c2ecf20Sopenharmony_ci
8698c2ecf20Sopenharmony_ci	clk_disable_unprepare(mdata->spi_clk);
8708c2ecf20Sopenharmony_ci
8718c2ecf20Sopenharmony_ci	return 0;
8728c2ecf20Sopenharmony_ci}
8738c2ecf20Sopenharmony_ci
8748c2ecf20Sopenharmony_cistatic int mtk_spi_runtime_resume(struct device *dev)
8758c2ecf20Sopenharmony_ci{
8768c2ecf20Sopenharmony_ci	struct spi_master *master = dev_get_drvdata(dev);
8778c2ecf20Sopenharmony_ci	struct mtk_spi *mdata = spi_master_get_devdata(master);
8788c2ecf20Sopenharmony_ci	int ret;
8798c2ecf20Sopenharmony_ci
8808c2ecf20Sopenharmony_ci	ret = clk_prepare_enable(mdata->spi_clk);
8818c2ecf20Sopenharmony_ci	if (ret < 0) {
8828c2ecf20Sopenharmony_ci		dev_err(dev, "failed to enable spi_clk (%d)\n", ret);
8838c2ecf20Sopenharmony_ci		return ret;
8848c2ecf20Sopenharmony_ci	}
8858c2ecf20Sopenharmony_ci
8868c2ecf20Sopenharmony_ci	return 0;
8878c2ecf20Sopenharmony_ci}
8888c2ecf20Sopenharmony_ci#endif /* CONFIG_PM */
8898c2ecf20Sopenharmony_ci
8908c2ecf20Sopenharmony_cistatic const struct dev_pm_ops mtk_spi_pm = {
8918c2ecf20Sopenharmony_ci	SET_SYSTEM_SLEEP_PM_OPS(mtk_spi_suspend, mtk_spi_resume)
8928c2ecf20Sopenharmony_ci	SET_RUNTIME_PM_OPS(mtk_spi_runtime_suspend,
8938c2ecf20Sopenharmony_ci			   mtk_spi_runtime_resume, NULL)
8948c2ecf20Sopenharmony_ci};
8958c2ecf20Sopenharmony_ci
8968c2ecf20Sopenharmony_cistatic struct platform_driver mtk_spi_driver = {
8978c2ecf20Sopenharmony_ci	.driver = {
8988c2ecf20Sopenharmony_ci		.name = "mtk-spi",
8998c2ecf20Sopenharmony_ci		.pm	= &mtk_spi_pm,
9008c2ecf20Sopenharmony_ci		.of_match_table = mtk_spi_of_match,
9018c2ecf20Sopenharmony_ci	},
9028c2ecf20Sopenharmony_ci	.probe = mtk_spi_probe,
9038c2ecf20Sopenharmony_ci	.remove = mtk_spi_remove,
9048c2ecf20Sopenharmony_ci};
9058c2ecf20Sopenharmony_ci
9068c2ecf20Sopenharmony_cimodule_platform_driver(mtk_spi_driver);
9078c2ecf20Sopenharmony_ci
9088c2ecf20Sopenharmony_ciMODULE_DESCRIPTION("MTK SPI Controller driver");
9098c2ecf20Sopenharmony_ciMODULE_AUTHOR("Leilk Liu <leilk.liu@mediatek.com>");
9108c2ecf20Sopenharmony_ciMODULE_LICENSE("GPL v2");
9118c2ecf20Sopenharmony_ciMODULE_ALIAS("platform:mtk-spi");
912