18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0+
28c2ecf20Sopenharmony_ci
38c2ecf20Sopenharmony_ci/*
48c2ecf20Sopenharmony_ci * Freescale QuadSPI driver.
58c2ecf20Sopenharmony_ci *
68c2ecf20Sopenharmony_ci * Copyright (C) 2013 Freescale Semiconductor, Inc.
78c2ecf20Sopenharmony_ci * Copyright (C) 2018 Bootlin
88c2ecf20Sopenharmony_ci * Copyright (C) 2018 exceet electronics GmbH
98c2ecf20Sopenharmony_ci * Copyright (C) 2018 Kontron Electronics GmbH
108c2ecf20Sopenharmony_ci *
118c2ecf20Sopenharmony_ci * Transition to SPI MEM interface:
128c2ecf20Sopenharmony_ci * Authors:
138c2ecf20Sopenharmony_ci *     Boris Brezillon <bbrezillon@kernel.org>
148c2ecf20Sopenharmony_ci *     Frieder Schrempf <frieder.schrempf@kontron.de>
158c2ecf20Sopenharmony_ci *     Yogesh Gaur <yogeshnarayan.gaur@nxp.com>
168c2ecf20Sopenharmony_ci *     Suresh Gupta <suresh.gupta@nxp.com>
178c2ecf20Sopenharmony_ci *
188c2ecf20Sopenharmony_ci * Based on the original fsl-quadspi.c SPI NOR driver:
198c2ecf20Sopenharmony_ci * Author: Freescale Semiconductor, Inc.
208c2ecf20Sopenharmony_ci *
218c2ecf20Sopenharmony_ci */
228c2ecf20Sopenharmony_ci
238c2ecf20Sopenharmony_ci#include <linux/bitops.h>
248c2ecf20Sopenharmony_ci#include <linux/clk.h>
258c2ecf20Sopenharmony_ci#include <linux/completion.h>
268c2ecf20Sopenharmony_ci#include <linux/delay.h>
278c2ecf20Sopenharmony_ci#include <linux/err.h>
288c2ecf20Sopenharmony_ci#include <linux/errno.h>
298c2ecf20Sopenharmony_ci#include <linux/interrupt.h>
308c2ecf20Sopenharmony_ci#include <linux/io.h>
318c2ecf20Sopenharmony_ci#include <linux/iopoll.h>
328c2ecf20Sopenharmony_ci#include <linux/jiffies.h>
338c2ecf20Sopenharmony_ci#include <linux/kernel.h>
348c2ecf20Sopenharmony_ci#include <linux/module.h>
358c2ecf20Sopenharmony_ci#include <linux/mutex.h>
368c2ecf20Sopenharmony_ci#include <linux/of.h>
378c2ecf20Sopenharmony_ci#include <linux/of_device.h>
388c2ecf20Sopenharmony_ci#include <linux/platform_device.h>
398c2ecf20Sopenharmony_ci#include <linux/pm_qos.h>
408c2ecf20Sopenharmony_ci#include <linux/sizes.h>
418c2ecf20Sopenharmony_ci
428c2ecf20Sopenharmony_ci#include <linux/spi/spi.h>
438c2ecf20Sopenharmony_ci#include <linux/spi/spi-mem.h>
448c2ecf20Sopenharmony_ci
458c2ecf20Sopenharmony_ci/*
468c2ecf20Sopenharmony_ci * The driver only uses one single LUT entry, that is updated on
478c2ecf20Sopenharmony_ci * each call of exec_op(). Index 0 is preset at boot with a basic
488c2ecf20Sopenharmony_ci * read operation, so let's use the last entry (15).
498c2ecf20Sopenharmony_ci */
508c2ecf20Sopenharmony_ci#define	SEQID_LUT			15
518c2ecf20Sopenharmony_ci
528c2ecf20Sopenharmony_ci/* Registers used by the driver */
538c2ecf20Sopenharmony_ci#define QUADSPI_MCR			0x00
548c2ecf20Sopenharmony_ci#define QUADSPI_MCR_RESERVED_MASK	GENMASK(19, 16)
558c2ecf20Sopenharmony_ci#define QUADSPI_MCR_MDIS_MASK		BIT(14)
568c2ecf20Sopenharmony_ci#define QUADSPI_MCR_CLR_TXF_MASK	BIT(11)
578c2ecf20Sopenharmony_ci#define QUADSPI_MCR_CLR_RXF_MASK	BIT(10)
588c2ecf20Sopenharmony_ci#define QUADSPI_MCR_DDR_EN_MASK		BIT(7)
598c2ecf20Sopenharmony_ci#define QUADSPI_MCR_END_CFG_MASK	GENMASK(3, 2)
608c2ecf20Sopenharmony_ci#define QUADSPI_MCR_SWRSTHD_MASK	BIT(1)
618c2ecf20Sopenharmony_ci#define QUADSPI_MCR_SWRSTSD_MASK	BIT(0)
628c2ecf20Sopenharmony_ci
638c2ecf20Sopenharmony_ci#define QUADSPI_IPCR			0x08
648c2ecf20Sopenharmony_ci#define QUADSPI_IPCR_SEQID(x)		((x) << 24)
658c2ecf20Sopenharmony_ci
668c2ecf20Sopenharmony_ci#define QUADSPI_FLSHCR			0x0c
678c2ecf20Sopenharmony_ci#define QUADSPI_FLSHCR_TCSS_MASK	GENMASK(3, 0)
688c2ecf20Sopenharmony_ci#define QUADSPI_FLSHCR_TCSH_MASK	GENMASK(11, 8)
698c2ecf20Sopenharmony_ci#define QUADSPI_FLSHCR_TDH_MASK		GENMASK(17, 16)
708c2ecf20Sopenharmony_ci
718c2ecf20Sopenharmony_ci#define QUADSPI_BUF0CR                  0x10
728c2ecf20Sopenharmony_ci#define QUADSPI_BUF1CR                  0x14
738c2ecf20Sopenharmony_ci#define QUADSPI_BUF2CR                  0x18
748c2ecf20Sopenharmony_ci#define QUADSPI_BUFXCR_INVALID_MSTRID   0xe
758c2ecf20Sopenharmony_ci
768c2ecf20Sopenharmony_ci#define QUADSPI_BUF3CR			0x1c
778c2ecf20Sopenharmony_ci#define QUADSPI_BUF3CR_ALLMST_MASK	BIT(31)
788c2ecf20Sopenharmony_ci#define QUADSPI_BUF3CR_ADATSZ(x)	((x) << 8)
798c2ecf20Sopenharmony_ci#define QUADSPI_BUF3CR_ADATSZ_MASK	GENMASK(15, 8)
808c2ecf20Sopenharmony_ci
818c2ecf20Sopenharmony_ci#define QUADSPI_BFGENCR			0x20
828c2ecf20Sopenharmony_ci#define QUADSPI_BFGENCR_SEQID(x)	((x) << 12)
838c2ecf20Sopenharmony_ci
848c2ecf20Sopenharmony_ci#define QUADSPI_BUF0IND			0x30
858c2ecf20Sopenharmony_ci#define QUADSPI_BUF1IND			0x34
868c2ecf20Sopenharmony_ci#define QUADSPI_BUF2IND			0x38
878c2ecf20Sopenharmony_ci#define QUADSPI_SFAR			0x100
888c2ecf20Sopenharmony_ci
898c2ecf20Sopenharmony_ci#define QUADSPI_SMPR			0x108
908c2ecf20Sopenharmony_ci#define QUADSPI_SMPR_DDRSMP_MASK	GENMASK(18, 16)
918c2ecf20Sopenharmony_ci#define QUADSPI_SMPR_FSDLY_MASK		BIT(6)
928c2ecf20Sopenharmony_ci#define QUADSPI_SMPR_FSPHS_MASK		BIT(5)
938c2ecf20Sopenharmony_ci#define QUADSPI_SMPR_HSENA_MASK		BIT(0)
948c2ecf20Sopenharmony_ci
958c2ecf20Sopenharmony_ci#define QUADSPI_RBCT			0x110
968c2ecf20Sopenharmony_ci#define QUADSPI_RBCT_WMRK_MASK		GENMASK(4, 0)
978c2ecf20Sopenharmony_ci#define QUADSPI_RBCT_RXBRD_USEIPS	BIT(8)
988c2ecf20Sopenharmony_ci
998c2ecf20Sopenharmony_ci#define QUADSPI_TBDR			0x154
1008c2ecf20Sopenharmony_ci
1018c2ecf20Sopenharmony_ci#define QUADSPI_SR			0x15c
1028c2ecf20Sopenharmony_ci#define QUADSPI_SR_IP_ACC_MASK		BIT(1)
1038c2ecf20Sopenharmony_ci#define QUADSPI_SR_AHB_ACC_MASK		BIT(2)
1048c2ecf20Sopenharmony_ci
1058c2ecf20Sopenharmony_ci#define QUADSPI_FR			0x160
1068c2ecf20Sopenharmony_ci#define QUADSPI_FR_TFF_MASK		BIT(0)
1078c2ecf20Sopenharmony_ci
1088c2ecf20Sopenharmony_ci#define QUADSPI_RSER			0x164
1098c2ecf20Sopenharmony_ci#define QUADSPI_RSER_TFIE		BIT(0)
1108c2ecf20Sopenharmony_ci
1118c2ecf20Sopenharmony_ci#define QUADSPI_SPTRCLR			0x16c
1128c2ecf20Sopenharmony_ci#define QUADSPI_SPTRCLR_IPPTRC		BIT(8)
1138c2ecf20Sopenharmony_ci#define QUADSPI_SPTRCLR_BFPTRC		BIT(0)
1148c2ecf20Sopenharmony_ci
1158c2ecf20Sopenharmony_ci#define QUADSPI_SFA1AD			0x180
1168c2ecf20Sopenharmony_ci#define QUADSPI_SFA2AD			0x184
1178c2ecf20Sopenharmony_ci#define QUADSPI_SFB1AD			0x188
1188c2ecf20Sopenharmony_ci#define QUADSPI_SFB2AD			0x18c
1198c2ecf20Sopenharmony_ci#define QUADSPI_RBDR(x)			(0x200 + ((x) * 4))
1208c2ecf20Sopenharmony_ci
1218c2ecf20Sopenharmony_ci#define QUADSPI_LUTKEY			0x300
1228c2ecf20Sopenharmony_ci#define QUADSPI_LUTKEY_VALUE		0x5AF05AF0
1238c2ecf20Sopenharmony_ci
1248c2ecf20Sopenharmony_ci#define QUADSPI_LCKCR			0x304
1258c2ecf20Sopenharmony_ci#define QUADSPI_LCKER_LOCK		BIT(0)
1268c2ecf20Sopenharmony_ci#define QUADSPI_LCKER_UNLOCK		BIT(1)
1278c2ecf20Sopenharmony_ci
1288c2ecf20Sopenharmony_ci#define QUADSPI_LUT_BASE		0x310
1298c2ecf20Sopenharmony_ci#define QUADSPI_LUT_OFFSET		(SEQID_LUT * 4 * 4)
1308c2ecf20Sopenharmony_ci#define QUADSPI_LUT_REG(idx) \
1318c2ecf20Sopenharmony_ci	(QUADSPI_LUT_BASE + QUADSPI_LUT_OFFSET + (idx) * 4)
1328c2ecf20Sopenharmony_ci
1338c2ecf20Sopenharmony_ci/* Instruction set for the LUT register */
1348c2ecf20Sopenharmony_ci#define LUT_STOP		0
1358c2ecf20Sopenharmony_ci#define LUT_CMD			1
1368c2ecf20Sopenharmony_ci#define LUT_ADDR		2
1378c2ecf20Sopenharmony_ci#define LUT_DUMMY		3
1388c2ecf20Sopenharmony_ci#define LUT_MODE		4
1398c2ecf20Sopenharmony_ci#define LUT_MODE2		5
1408c2ecf20Sopenharmony_ci#define LUT_MODE4		6
1418c2ecf20Sopenharmony_ci#define LUT_FSL_READ		7
1428c2ecf20Sopenharmony_ci#define LUT_FSL_WRITE		8
1438c2ecf20Sopenharmony_ci#define LUT_JMP_ON_CS		9
1448c2ecf20Sopenharmony_ci#define LUT_ADDR_DDR		10
1458c2ecf20Sopenharmony_ci#define LUT_MODE_DDR		11
1468c2ecf20Sopenharmony_ci#define LUT_MODE2_DDR		12
1478c2ecf20Sopenharmony_ci#define LUT_MODE4_DDR		13
1488c2ecf20Sopenharmony_ci#define LUT_FSL_READ_DDR	14
1498c2ecf20Sopenharmony_ci#define LUT_FSL_WRITE_DDR	15
1508c2ecf20Sopenharmony_ci#define LUT_DATA_LEARN		16
1518c2ecf20Sopenharmony_ci
1528c2ecf20Sopenharmony_ci/*
1538c2ecf20Sopenharmony_ci * The PAD definitions for LUT register.
1548c2ecf20Sopenharmony_ci *
1558c2ecf20Sopenharmony_ci * The pad stands for the number of IO lines [0:3].
1568c2ecf20Sopenharmony_ci * For example, the quad read needs four IO lines,
1578c2ecf20Sopenharmony_ci * so you should use LUT_PAD(4).
1588c2ecf20Sopenharmony_ci */
1598c2ecf20Sopenharmony_ci#define LUT_PAD(x) (fls(x) - 1)
1608c2ecf20Sopenharmony_ci
1618c2ecf20Sopenharmony_ci/*
1628c2ecf20Sopenharmony_ci * Macro for constructing the LUT entries with the following
1638c2ecf20Sopenharmony_ci * register layout:
1648c2ecf20Sopenharmony_ci *
1658c2ecf20Sopenharmony_ci *  ---------------------------------------------------
1668c2ecf20Sopenharmony_ci *  | INSTR1 | PAD1 | OPRND1 | INSTR0 | PAD0 | OPRND0 |
1678c2ecf20Sopenharmony_ci *  ---------------------------------------------------
1688c2ecf20Sopenharmony_ci */
1698c2ecf20Sopenharmony_ci#define LUT_DEF(idx, ins, pad, opr)					\
1708c2ecf20Sopenharmony_ci	((((ins) << 10) | ((pad) << 8) | (opr)) << (((idx) % 2) * 16))
1718c2ecf20Sopenharmony_ci
1728c2ecf20Sopenharmony_ci/* Controller needs driver to swap endianness */
1738c2ecf20Sopenharmony_ci#define QUADSPI_QUIRK_SWAP_ENDIAN	BIT(0)
1748c2ecf20Sopenharmony_ci
1758c2ecf20Sopenharmony_ci/* Controller needs 4x internal clock */
1768c2ecf20Sopenharmony_ci#define QUADSPI_QUIRK_4X_INT_CLK	BIT(1)
1778c2ecf20Sopenharmony_ci
1788c2ecf20Sopenharmony_ci/*
1798c2ecf20Sopenharmony_ci * TKT253890, the controller needs the driver to fill the txfifo with
1808c2ecf20Sopenharmony_ci * 16 bytes at least to trigger a data transfer, even though the extra
1818c2ecf20Sopenharmony_ci * data won't be transferred.
1828c2ecf20Sopenharmony_ci */
1838c2ecf20Sopenharmony_ci#define QUADSPI_QUIRK_TKT253890		BIT(2)
1848c2ecf20Sopenharmony_ci
1858c2ecf20Sopenharmony_ci/* TKT245618, the controller cannot wake up from wait mode */
1868c2ecf20Sopenharmony_ci#define QUADSPI_QUIRK_TKT245618		BIT(3)
1878c2ecf20Sopenharmony_ci
1888c2ecf20Sopenharmony_ci/*
1898c2ecf20Sopenharmony_ci * Controller adds QSPI_AMBA_BASE (base address of the mapped memory)
1908c2ecf20Sopenharmony_ci * internally. No need to add it when setting SFXXAD and SFAR registers
1918c2ecf20Sopenharmony_ci */
1928c2ecf20Sopenharmony_ci#define QUADSPI_QUIRK_BASE_INTERNAL	BIT(4)
1938c2ecf20Sopenharmony_ci
1948c2ecf20Sopenharmony_ci/*
1958c2ecf20Sopenharmony_ci * Controller uses TDH bits in register QUADSPI_FLSHCR.
1968c2ecf20Sopenharmony_ci * They need to be set in accordance with the DDR/SDR mode.
1978c2ecf20Sopenharmony_ci */
1988c2ecf20Sopenharmony_ci#define QUADSPI_QUIRK_USE_TDH_SETTING	BIT(5)
1998c2ecf20Sopenharmony_ci
2008c2ecf20Sopenharmony_cistruct fsl_qspi_devtype_data {
2018c2ecf20Sopenharmony_ci	unsigned int rxfifo;
2028c2ecf20Sopenharmony_ci	unsigned int txfifo;
2038c2ecf20Sopenharmony_ci	int invalid_mstrid;
2048c2ecf20Sopenharmony_ci	unsigned int ahb_buf_size;
2058c2ecf20Sopenharmony_ci	unsigned int quirks;
2068c2ecf20Sopenharmony_ci	bool little_endian;
2078c2ecf20Sopenharmony_ci};
2088c2ecf20Sopenharmony_ci
2098c2ecf20Sopenharmony_cistatic const struct fsl_qspi_devtype_data vybrid_data = {
2108c2ecf20Sopenharmony_ci	.rxfifo = SZ_128,
2118c2ecf20Sopenharmony_ci	.txfifo = SZ_64,
2128c2ecf20Sopenharmony_ci	.invalid_mstrid = QUADSPI_BUFXCR_INVALID_MSTRID,
2138c2ecf20Sopenharmony_ci	.ahb_buf_size = SZ_1K,
2148c2ecf20Sopenharmony_ci	.quirks = QUADSPI_QUIRK_SWAP_ENDIAN,
2158c2ecf20Sopenharmony_ci	.little_endian = true,
2168c2ecf20Sopenharmony_ci};
2178c2ecf20Sopenharmony_ci
2188c2ecf20Sopenharmony_cistatic const struct fsl_qspi_devtype_data imx6sx_data = {
2198c2ecf20Sopenharmony_ci	.rxfifo = SZ_128,
2208c2ecf20Sopenharmony_ci	.txfifo = SZ_512,
2218c2ecf20Sopenharmony_ci	.invalid_mstrid = QUADSPI_BUFXCR_INVALID_MSTRID,
2228c2ecf20Sopenharmony_ci	.ahb_buf_size = SZ_1K,
2238c2ecf20Sopenharmony_ci	.quirks = QUADSPI_QUIRK_4X_INT_CLK | QUADSPI_QUIRK_TKT245618,
2248c2ecf20Sopenharmony_ci	.little_endian = true,
2258c2ecf20Sopenharmony_ci};
2268c2ecf20Sopenharmony_ci
2278c2ecf20Sopenharmony_cistatic const struct fsl_qspi_devtype_data imx7d_data = {
2288c2ecf20Sopenharmony_ci	.rxfifo = SZ_128,
2298c2ecf20Sopenharmony_ci	.txfifo = SZ_512,
2308c2ecf20Sopenharmony_ci	.invalid_mstrid = QUADSPI_BUFXCR_INVALID_MSTRID,
2318c2ecf20Sopenharmony_ci	.ahb_buf_size = SZ_1K,
2328c2ecf20Sopenharmony_ci	.quirks = QUADSPI_QUIRK_TKT253890 | QUADSPI_QUIRK_4X_INT_CLK |
2338c2ecf20Sopenharmony_ci		  QUADSPI_QUIRK_USE_TDH_SETTING,
2348c2ecf20Sopenharmony_ci	.little_endian = true,
2358c2ecf20Sopenharmony_ci};
2368c2ecf20Sopenharmony_ci
2378c2ecf20Sopenharmony_cistatic const struct fsl_qspi_devtype_data imx6ul_data = {
2388c2ecf20Sopenharmony_ci	.rxfifo = SZ_128,
2398c2ecf20Sopenharmony_ci	.txfifo = SZ_512,
2408c2ecf20Sopenharmony_ci	.invalid_mstrid = QUADSPI_BUFXCR_INVALID_MSTRID,
2418c2ecf20Sopenharmony_ci	.ahb_buf_size = SZ_1K,
2428c2ecf20Sopenharmony_ci	.quirks = QUADSPI_QUIRK_TKT253890 | QUADSPI_QUIRK_4X_INT_CLK |
2438c2ecf20Sopenharmony_ci		  QUADSPI_QUIRK_USE_TDH_SETTING,
2448c2ecf20Sopenharmony_ci	.little_endian = true,
2458c2ecf20Sopenharmony_ci};
2468c2ecf20Sopenharmony_ci
2478c2ecf20Sopenharmony_cistatic const struct fsl_qspi_devtype_data ls1021a_data = {
2488c2ecf20Sopenharmony_ci	.rxfifo = SZ_128,
2498c2ecf20Sopenharmony_ci	.txfifo = SZ_64,
2508c2ecf20Sopenharmony_ci	.invalid_mstrid = QUADSPI_BUFXCR_INVALID_MSTRID,
2518c2ecf20Sopenharmony_ci	.ahb_buf_size = SZ_1K,
2528c2ecf20Sopenharmony_ci	.quirks = 0,
2538c2ecf20Sopenharmony_ci	.little_endian = false,
2548c2ecf20Sopenharmony_ci};
2558c2ecf20Sopenharmony_ci
2568c2ecf20Sopenharmony_cistatic const struct fsl_qspi_devtype_data ls2080a_data = {
2578c2ecf20Sopenharmony_ci	.rxfifo = SZ_128,
2588c2ecf20Sopenharmony_ci	.txfifo = SZ_64,
2598c2ecf20Sopenharmony_ci	.ahb_buf_size = SZ_1K,
2608c2ecf20Sopenharmony_ci	.invalid_mstrid = 0x0,
2618c2ecf20Sopenharmony_ci	.quirks = QUADSPI_QUIRK_TKT253890 | QUADSPI_QUIRK_BASE_INTERNAL,
2628c2ecf20Sopenharmony_ci	.little_endian = true,
2638c2ecf20Sopenharmony_ci};
2648c2ecf20Sopenharmony_ci
2658c2ecf20Sopenharmony_cistruct fsl_qspi {
2668c2ecf20Sopenharmony_ci	void __iomem *iobase;
2678c2ecf20Sopenharmony_ci	void __iomem *ahb_addr;
2688c2ecf20Sopenharmony_ci	u32 memmap_phy;
2698c2ecf20Sopenharmony_ci	struct clk *clk, *clk_en;
2708c2ecf20Sopenharmony_ci	struct device *dev;
2718c2ecf20Sopenharmony_ci	struct completion c;
2728c2ecf20Sopenharmony_ci	const struct fsl_qspi_devtype_data *devtype_data;
2738c2ecf20Sopenharmony_ci	struct mutex lock;
2748c2ecf20Sopenharmony_ci	struct pm_qos_request pm_qos_req;
2758c2ecf20Sopenharmony_ci	int selected;
2768c2ecf20Sopenharmony_ci};
2778c2ecf20Sopenharmony_ci
2788c2ecf20Sopenharmony_cistatic inline int needs_swap_endian(struct fsl_qspi *q)
2798c2ecf20Sopenharmony_ci{
2808c2ecf20Sopenharmony_ci	return q->devtype_data->quirks & QUADSPI_QUIRK_SWAP_ENDIAN;
2818c2ecf20Sopenharmony_ci}
2828c2ecf20Sopenharmony_ci
2838c2ecf20Sopenharmony_cistatic inline int needs_4x_clock(struct fsl_qspi *q)
2848c2ecf20Sopenharmony_ci{
2858c2ecf20Sopenharmony_ci	return q->devtype_data->quirks & QUADSPI_QUIRK_4X_INT_CLK;
2868c2ecf20Sopenharmony_ci}
2878c2ecf20Sopenharmony_ci
2888c2ecf20Sopenharmony_cistatic inline int needs_fill_txfifo(struct fsl_qspi *q)
2898c2ecf20Sopenharmony_ci{
2908c2ecf20Sopenharmony_ci	return q->devtype_data->quirks & QUADSPI_QUIRK_TKT253890;
2918c2ecf20Sopenharmony_ci}
2928c2ecf20Sopenharmony_ci
2938c2ecf20Sopenharmony_cistatic inline int needs_wakeup_wait_mode(struct fsl_qspi *q)
2948c2ecf20Sopenharmony_ci{
2958c2ecf20Sopenharmony_ci	return q->devtype_data->quirks & QUADSPI_QUIRK_TKT245618;
2968c2ecf20Sopenharmony_ci}
2978c2ecf20Sopenharmony_ci
2988c2ecf20Sopenharmony_cistatic inline int needs_amba_base_offset(struct fsl_qspi *q)
2998c2ecf20Sopenharmony_ci{
3008c2ecf20Sopenharmony_ci	return !(q->devtype_data->quirks & QUADSPI_QUIRK_BASE_INTERNAL);
3018c2ecf20Sopenharmony_ci}
3028c2ecf20Sopenharmony_ci
3038c2ecf20Sopenharmony_cistatic inline int needs_tdh_setting(struct fsl_qspi *q)
3048c2ecf20Sopenharmony_ci{
3058c2ecf20Sopenharmony_ci	return q->devtype_data->quirks & QUADSPI_QUIRK_USE_TDH_SETTING;
3068c2ecf20Sopenharmony_ci}
3078c2ecf20Sopenharmony_ci
3088c2ecf20Sopenharmony_ci/*
3098c2ecf20Sopenharmony_ci * An IC bug makes it necessary to rearrange the 32-bit data.
3108c2ecf20Sopenharmony_ci * Later chips, such as IMX6SLX, have fixed this bug.
3118c2ecf20Sopenharmony_ci */
3128c2ecf20Sopenharmony_cistatic inline u32 fsl_qspi_endian_xchg(struct fsl_qspi *q, u32 a)
3138c2ecf20Sopenharmony_ci{
3148c2ecf20Sopenharmony_ci	return needs_swap_endian(q) ? __swab32(a) : a;
3158c2ecf20Sopenharmony_ci}
3168c2ecf20Sopenharmony_ci
3178c2ecf20Sopenharmony_ci/*
3188c2ecf20Sopenharmony_ci * R/W functions for big- or little-endian registers:
3198c2ecf20Sopenharmony_ci * The QSPI controller's endianness is independent of
3208c2ecf20Sopenharmony_ci * the CPU core's endianness. So far, although the CPU
3218c2ecf20Sopenharmony_ci * core is little-endian the QSPI controller can use
3228c2ecf20Sopenharmony_ci * big-endian or little-endian.
3238c2ecf20Sopenharmony_ci */
3248c2ecf20Sopenharmony_cistatic void qspi_writel(struct fsl_qspi *q, u32 val, void __iomem *addr)
3258c2ecf20Sopenharmony_ci{
3268c2ecf20Sopenharmony_ci	if (q->devtype_data->little_endian)
3278c2ecf20Sopenharmony_ci		iowrite32(val, addr);
3288c2ecf20Sopenharmony_ci	else
3298c2ecf20Sopenharmony_ci		iowrite32be(val, addr);
3308c2ecf20Sopenharmony_ci}
3318c2ecf20Sopenharmony_ci
3328c2ecf20Sopenharmony_cistatic u32 qspi_readl(struct fsl_qspi *q, void __iomem *addr)
3338c2ecf20Sopenharmony_ci{
3348c2ecf20Sopenharmony_ci	if (q->devtype_data->little_endian)
3358c2ecf20Sopenharmony_ci		return ioread32(addr);
3368c2ecf20Sopenharmony_ci
3378c2ecf20Sopenharmony_ci	return ioread32be(addr);
3388c2ecf20Sopenharmony_ci}
3398c2ecf20Sopenharmony_ci
3408c2ecf20Sopenharmony_cistatic irqreturn_t fsl_qspi_irq_handler(int irq, void *dev_id)
3418c2ecf20Sopenharmony_ci{
3428c2ecf20Sopenharmony_ci	struct fsl_qspi *q = dev_id;
3438c2ecf20Sopenharmony_ci	u32 reg;
3448c2ecf20Sopenharmony_ci
3458c2ecf20Sopenharmony_ci	/* clear interrupt */
3468c2ecf20Sopenharmony_ci	reg = qspi_readl(q, q->iobase + QUADSPI_FR);
3478c2ecf20Sopenharmony_ci	qspi_writel(q, reg, q->iobase + QUADSPI_FR);
3488c2ecf20Sopenharmony_ci
3498c2ecf20Sopenharmony_ci	if (reg & QUADSPI_FR_TFF_MASK)
3508c2ecf20Sopenharmony_ci		complete(&q->c);
3518c2ecf20Sopenharmony_ci
3528c2ecf20Sopenharmony_ci	dev_dbg(q->dev, "QUADSPI_FR : 0x%.8x:0x%.8x\n", 0, reg);
3538c2ecf20Sopenharmony_ci	return IRQ_HANDLED;
3548c2ecf20Sopenharmony_ci}
3558c2ecf20Sopenharmony_ci
3568c2ecf20Sopenharmony_cistatic int fsl_qspi_check_buswidth(struct fsl_qspi *q, u8 width)
3578c2ecf20Sopenharmony_ci{
3588c2ecf20Sopenharmony_ci	switch (width) {
3598c2ecf20Sopenharmony_ci	case 1:
3608c2ecf20Sopenharmony_ci	case 2:
3618c2ecf20Sopenharmony_ci	case 4:
3628c2ecf20Sopenharmony_ci		return 0;
3638c2ecf20Sopenharmony_ci	}
3648c2ecf20Sopenharmony_ci
3658c2ecf20Sopenharmony_ci	return -ENOTSUPP;
3668c2ecf20Sopenharmony_ci}
3678c2ecf20Sopenharmony_ci
3688c2ecf20Sopenharmony_cistatic bool fsl_qspi_supports_op(struct spi_mem *mem,
3698c2ecf20Sopenharmony_ci				 const struct spi_mem_op *op)
3708c2ecf20Sopenharmony_ci{
3718c2ecf20Sopenharmony_ci	struct fsl_qspi *q = spi_controller_get_devdata(mem->spi->master);
3728c2ecf20Sopenharmony_ci	int ret;
3738c2ecf20Sopenharmony_ci
3748c2ecf20Sopenharmony_ci	ret = fsl_qspi_check_buswidth(q, op->cmd.buswidth);
3758c2ecf20Sopenharmony_ci
3768c2ecf20Sopenharmony_ci	if (op->addr.nbytes)
3778c2ecf20Sopenharmony_ci		ret |= fsl_qspi_check_buswidth(q, op->addr.buswidth);
3788c2ecf20Sopenharmony_ci
3798c2ecf20Sopenharmony_ci	if (op->dummy.nbytes)
3808c2ecf20Sopenharmony_ci		ret |= fsl_qspi_check_buswidth(q, op->dummy.buswidth);
3818c2ecf20Sopenharmony_ci
3828c2ecf20Sopenharmony_ci	if (op->data.nbytes)
3838c2ecf20Sopenharmony_ci		ret |= fsl_qspi_check_buswidth(q, op->data.buswidth);
3848c2ecf20Sopenharmony_ci
3858c2ecf20Sopenharmony_ci	if (ret)
3868c2ecf20Sopenharmony_ci		return false;
3878c2ecf20Sopenharmony_ci
3888c2ecf20Sopenharmony_ci	/*
3898c2ecf20Sopenharmony_ci	 * The number of instructions needed for the op, needs
3908c2ecf20Sopenharmony_ci	 * to fit into a single LUT entry.
3918c2ecf20Sopenharmony_ci	 */
3928c2ecf20Sopenharmony_ci	if (op->addr.nbytes +
3938c2ecf20Sopenharmony_ci	   (op->dummy.nbytes ? 1:0) +
3948c2ecf20Sopenharmony_ci	   (op->data.nbytes ? 1:0) > 6)
3958c2ecf20Sopenharmony_ci		return false;
3968c2ecf20Sopenharmony_ci
3978c2ecf20Sopenharmony_ci	/* Max 64 dummy clock cycles supported */
3988c2ecf20Sopenharmony_ci	if (op->dummy.nbytes &&
3998c2ecf20Sopenharmony_ci	    (op->dummy.nbytes * 8 / op->dummy.buswidth > 64))
4008c2ecf20Sopenharmony_ci		return false;
4018c2ecf20Sopenharmony_ci
4028c2ecf20Sopenharmony_ci	/* Max data length, check controller limits and alignment */
4038c2ecf20Sopenharmony_ci	if (op->data.dir == SPI_MEM_DATA_IN &&
4048c2ecf20Sopenharmony_ci	    (op->data.nbytes > q->devtype_data->ahb_buf_size ||
4058c2ecf20Sopenharmony_ci	     (op->data.nbytes > q->devtype_data->rxfifo - 4 &&
4068c2ecf20Sopenharmony_ci	      !IS_ALIGNED(op->data.nbytes, 8))))
4078c2ecf20Sopenharmony_ci		return false;
4088c2ecf20Sopenharmony_ci
4098c2ecf20Sopenharmony_ci	if (op->data.dir == SPI_MEM_DATA_OUT &&
4108c2ecf20Sopenharmony_ci	    op->data.nbytes > q->devtype_data->txfifo)
4118c2ecf20Sopenharmony_ci		return false;
4128c2ecf20Sopenharmony_ci
4138c2ecf20Sopenharmony_ci	return spi_mem_default_supports_op(mem, op);
4148c2ecf20Sopenharmony_ci}
4158c2ecf20Sopenharmony_ci
4168c2ecf20Sopenharmony_cistatic void fsl_qspi_prepare_lut(struct fsl_qspi *q,
4178c2ecf20Sopenharmony_ci				 const struct spi_mem_op *op)
4188c2ecf20Sopenharmony_ci{
4198c2ecf20Sopenharmony_ci	void __iomem *base = q->iobase;
4208c2ecf20Sopenharmony_ci	u32 lutval[4] = {};
4218c2ecf20Sopenharmony_ci	int lutidx = 1, i;
4228c2ecf20Sopenharmony_ci
4238c2ecf20Sopenharmony_ci	lutval[0] |= LUT_DEF(0, LUT_CMD, LUT_PAD(op->cmd.buswidth),
4248c2ecf20Sopenharmony_ci			     op->cmd.opcode);
4258c2ecf20Sopenharmony_ci
4268c2ecf20Sopenharmony_ci	/*
4278c2ecf20Sopenharmony_ci	 * For some unknown reason, using LUT_ADDR doesn't work in some
4288c2ecf20Sopenharmony_ci	 * cases (at least with only one byte long addresses), so
4298c2ecf20Sopenharmony_ci	 * let's use LUT_MODE to write the address bytes one by one
4308c2ecf20Sopenharmony_ci	 */
4318c2ecf20Sopenharmony_ci	for (i = 0; i < op->addr.nbytes; i++) {
4328c2ecf20Sopenharmony_ci		u8 addrbyte = op->addr.val >> (8 * (op->addr.nbytes - i - 1));
4338c2ecf20Sopenharmony_ci
4348c2ecf20Sopenharmony_ci		lutval[lutidx / 2] |= LUT_DEF(lutidx, LUT_MODE,
4358c2ecf20Sopenharmony_ci					      LUT_PAD(op->addr.buswidth),
4368c2ecf20Sopenharmony_ci					      addrbyte);
4378c2ecf20Sopenharmony_ci		lutidx++;
4388c2ecf20Sopenharmony_ci	}
4398c2ecf20Sopenharmony_ci
4408c2ecf20Sopenharmony_ci	if (op->dummy.nbytes) {
4418c2ecf20Sopenharmony_ci		lutval[lutidx / 2] |= LUT_DEF(lutidx, LUT_DUMMY,
4428c2ecf20Sopenharmony_ci					      LUT_PAD(op->dummy.buswidth),
4438c2ecf20Sopenharmony_ci					      op->dummy.nbytes * 8 /
4448c2ecf20Sopenharmony_ci					      op->dummy.buswidth);
4458c2ecf20Sopenharmony_ci		lutidx++;
4468c2ecf20Sopenharmony_ci	}
4478c2ecf20Sopenharmony_ci
4488c2ecf20Sopenharmony_ci	if (op->data.nbytes) {
4498c2ecf20Sopenharmony_ci		lutval[lutidx / 2] |= LUT_DEF(lutidx,
4508c2ecf20Sopenharmony_ci					      op->data.dir == SPI_MEM_DATA_IN ?
4518c2ecf20Sopenharmony_ci					      LUT_FSL_READ : LUT_FSL_WRITE,
4528c2ecf20Sopenharmony_ci					      LUT_PAD(op->data.buswidth),
4538c2ecf20Sopenharmony_ci					      0);
4548c2ecf20Sopenharmony_ci		lutidx++;
4558c2ecf20Sopenharmony_ci	}
4568c2ecf20Sopenharmony_ci
4578c2ecf20Sopenharmony_ci	lutval[lutidx / 2] |= LUT_DEF(lutidx, LUT_STOP, 0, 0);
4588c2ecf20Sopenharmony_ci
4598c2ecf20Sopenharmony_ci	/* unlock LUT */
4608c2ecf20Sopenharmony_ci	qspi_writel(q, QUADSPI_LUTKEY_VALUE, q->iobase + QUADSPI_LUTKEY);
4618c2ecf20Sopenharmony_ci	qspi_writel(q, QUADSPI_LCKER_UNLOCK, q->iobase + QUADSPI_LCKCR);
4628c2ecf20Sopenharmony_ci
4638c2ecf20Sopenharmony_ci	/* fill LUT */
4648c2ecf20Sopenharmony_ci	for (i = 0; i < ARRAY_SIZE(lutval); i++)
4658c2ecf20Sopenharmony_ci		qspi_writel(q, lutval[i], base + QUADSPI_LUT_REG(i));
4668c2ecf20Sopenharmony_ci
4678c2ecf20Sopenharmony_ci	/* lock LUT */
4688c2ecf20Sopenharmony_ci	qspi_writel(q, QUADSPI_LUTKEY_VALUE, q->iobase + QUADSPI_LUTKEY);
4698c2ecf20Sopenharmony_ci	qspi_writel(q, QUADSPI_LCKER_LOCK, q->iobase + QUADSPI_LCKCR);
4708c2ecf20Sopenharmony_ci}
4718c2ecf20Sopenharmony_ci
4728c2ecf20Sopenharmony_cistatic int fsl_qspi_clk_prep_enable(struct fsl_qspi *q)
4738c2ecf20Sopenharmony_ci{
4748c2ecf20Sopenharmony_ci	int ret;
4758c2ecf20Sopenharmony_ci
4768c2ecf20Sopenharmony_ci	ret = clk_prepare_enable(q->clk_en);
4778c2ecf20Sopenharmony_ci	if (ret)
4788c2ecf20Sopenharmony_ci		return ret;
4798c2ecf20Sopenharmony_ci
4808c2ecf20Sopenharmony_ci	ret = clk_prepare_enable(q->clk);
4818c2ecf20Sopenharmony_ci	if (ret) {
4828c2ecf20Sopenharmony_ci		clk_disable_unprepare(q->clk_en);
4838c2ecf20Sopenharmony_ci		return ret;
4848c2ecf20Sopenharmony_ci	}
4858c2ecf20Sopenharmony_ci
4868c2ecf20Sopenharmony_ci	if (needs_wakeup_wait_mode(q))
4878c2ecf20Sopenharmony_ci		cpu_latency_qos_add_request(&q->pm_qos_req, 0);
4888c2ecf20Sopenharmony_ci
4898c2ecf20Sopenharmony_ci	return 0;
4908c2ecf20Sopenharmony_ci}
4918c2ecf20Sopenharmony_ci
4928c2ecf20Sopenharmony_cistatic void fsl_qspi_clk_disable_unprep(struct fsl_qspi *q)
4938c2ecf20Sopenharmony_ci{
4948c2ecf20Sopenharmony_ci	if (needs_wakeup_wait_mode(q))
4958c2ecf20Sopenharmony_ci		cpu_latency_qos_remove_request(&q->pm_qos_req);
4968c2ecf20Sopenharmony_ci
4978c2ecf20Sopenharmony_ci	clk_disable_unprepare(q->clk);
4988c2ecf20Sopenharmony_ci	clk_disable_unprepare(q->clk_en);
4998c2ecf20Sopenharmony_ci}
5008c2ecf20Sopenharmony_ci
5018c2ecf20Sopenharmony_ci/*
5028c2ecf20Sopenharmony_ci * If we have changed the content of the flash by writing or erasing, or if we
5038c2ecf20Sopenharmony_ci * read from flash with a different offset into the page buffer, we need to
5048c2ecf20Sopenharmony_ci * invalidate the AHB buffer. If we do not do so, we may read out the wrong
5058c2ecf20Sopenharmony_ci * data. The spec tells us reset the AHB domain and Serial Flash domain at
5068c2ecf20Sopenharmony_ci * the same time.
5078c2ecf20Sopenharmony_ci */
5088c2ecf20Sopenharmony_cistatic void fsl_qspi_invalidate(struct fsl_qspi *q)
5098c2ecf20Sopenharmony_ci{
5108c2ecf20Sopenharmony_ci	u32 reg;
5118c2ecf20Sopenharmony_ci
5128c2ecf20Sopenharmony_ci	reg = qspi_readl(q, q->iobase + QUADSPI_MCR);
5138c2ecf20Sopenharmony_ci	reg |= QUADSPI_MCR_SWRSTHD_MASK | QUADSPI_MCR_SWRSTSD_MASK;
5148c2ecf20Sopenharmony_ci	qspi_writel(q, reg, q->iobase + QUADSPI_MCR);
5158c2ecf20Sopenharmony_ci
5168c2ecf20Sopenharmony_ci	/*
5178c2ecf20Sopenharmony_ci	 * The minimum delay : 1 AHB + 2 SFCK clocks.
5188c2ecf20Sopenharmony_ci	 * Delay 1 us is enough.
5198c2ecf20Sopenharmony_ci	 */
5208c2ecf20Sopenharmony_ci	udelay(1);
5218c2ecf20Sopenharmony_ci
5228c2ecf20Sopenharmony_ci	reg &= ~(QUADSPI_MCR_SWRSTHD_MASK | QUADSPI_MCR_SWRSTSD_MASK);
5238c2ecf20Sopenharmony_ci	qspi_writel(q, reg, q->iobase + QUADSPI_MCR);
5248c2ecf20Sopenharmony_ci}
5258c2ecf20Sopenharmony_ci
5268c2ecf20Sopenharmony_cistatic void fsl_qspi_select_mem(struct fsl_qspi *q, struct spi_device *spi)
5278c2ecf20Sopenharmony_ci{
5288c2ecf20Sopenharmony_ci	unsigned long rate = spi->max_speed_hz;
5298c2ecf20Sopenharmony_ci	int ret;
5308c2ecf20Sopenharmony_ci
5318c2ecf20Sopenharmony_ci	if (q->selected == spi->chip_select)
5328c2ecf20Sopenharmony_ci		return;
5338c2ecf20Sopenharmony_ci
5348c2ecf20Sopenharmony_ci	if (needs_4x_clock(q))
5358c2ecf20Sopenharmony_ci		rate *= 4;
5368c2ecf20Sopenharmony_ci
5378c2ecf20Sopenharmony_ci	fsl_qspi_clk_disable_unprep(q);
5388c2ecf20Sopenharmony_ci
5398c2ecf20Sopenharmony_ci	ret = clk_set_rate(q->clk, rate);
5408c2ecf20Sopenharmony_ci	if (ret)
5418c2ecf20Sopenharmony_ci		return;
5428c2ecf20Sopenharmony_ci
5438c2ecf20Sopenharmony_ci	ret = fsl_qspi_clk_prep_enable(q);
5448c2ecf20Sopenharmony_ci	if (ret)
5458c2ecf20Sopenharmony_ci		return;
5468c2ecf20Sopenharmony_ci
5478c2ecf20Sopenharmony_ci	q->selected = spi->chip_select;
5488c2ecf20Sopenharmony_ci
5498c2ecf20Sopenharmony_ci	fsl_qspi_invalidate(q);
5508c2ecf20Sopenharmony_ci}
5518c2ecf20Sopenharmony_ci
5528c2ecf20Sopenharmony_cistatic void fsl_qspi_read_ahb(struct fsl_qspi *q, const struct spi_mem_op *op)
5538c2ecf20Sopenharmony_ci{
5548c2ecf20Sopenharmony_ci	memcpy_fromio(op->data.buf.in,
5558c2ecf20Sopenharmony_ci		      q->ahb_addr + q->selected * q->devtype_data->ahb_buf_size,
5568c2ecf20Sopenharmony_ci		      op->data.nbytes);
5578c2ecf20Sopenharmony_ci}
5588c2ecf20Sopenharmony_ci
5598c2ecf20Sopenharmony_cistatic void fsl_qspi_fill_txfifo(struct fsl_qspi *q,
5608c2ecf20Sopenharmony_ci				 const struct spi_mem_op *op)
5618c2ecf20Sopenharmony_ci{
5628c2ecf20Sopenharmony_ci	void __iomem *base = q->iobase;
5638c2ecf20Sopenharmony_ci	int i;
5648c2ecf20Sopenharmony_ci	u32 val;
5658c2ecf20Sopenharmony_ci
5668c2ecf20Sopenharmony_ci	for (i = 0; i < ALIGN_DOWN(op->data.nbytes, 4); i += 4) {
5678c2ecf20Sopenharmony_ci		memcpy(&val, op->data.buf.out + i, 4);
5688c2ecf20Sopenharmony_ci		val = fsl_qspi_endian_xchg(q, val);
5698c2ecf20Sopenharmony_ci		qspi_writel(q, val, base + QUADSPI_TBDR);
5708c2ecf20Sopenharmony_ci	}
5718c2ecf20Sopenharmony_ci
5728c2ecf20Sopenharmony_ci	if (i < op->data.nbytes) {
5738c2ecf20Sopenharmony_ci		memcpy(&val, op->data.buf.out + i, op->data.nbytes - i);
5748c2ecf20Sopenharmony_ci		val = fsl_qspi_endian_xchg(q, val);
5758c2ecf20Sopenharmony_ci		qspi_writel(q, val, base + QUADSPI_TBDR);
5768c2ecf20Sopenharmony_ci	}
5778c2ecf20Sopenharmony_ci
5788c2ecf20Sopenharmony_ci	if (needs_fill_txfifo(q)) {
5798c2ecf20Sopenharmony_ci		for (i = op->data.nbytes; i < 16; i += 4)
5808c2ecf20Sopenharmony_ci			qspi_writel(q, 0, base + QUADSPI_TBDR);
5818c2ecf20Sopenharmony_ci	}
5828c2ecf20Sopenharmony_ci}
5838c2ecf20Sopenharmony_ci
5848c2ecf20Sopenharmony_cistatic void fsl_qspi_read_rxfifo(struct fsl_qspi *q,
5858c2ecf20Sopenharmony_ci			  const struct spi_mem_op *op)
5868c2ecf20Sopenharmony_ci{
5878c2ecf20Sopenharmony_ci	void __iomem *base = q->iobase;
5888c2ecf20Sopenharmony_ci	int i;
5898c2ecf20Sopenharmony_ci	u8 *buf = op->data.buf.in;
5908c2ecf20Sopenharmony_ci	u32 val;
5918c2ecf20Sopenharmony_ci
5928c2ecf20Sopenharmony_ci	for (i = 0; i < ALIGN_DOWN(op->data.nbytes, 4); i += 4) {
5938c2ecf20Sopenharmony_ci		val = qspi_readl(q, base + QUADSPI_RBDR(i / 4));
5948c2ecf20Sopenharmony_ci		val = fsl_qspi_endian_xchg(q, val);
5958c2ecf20Sopenharmony_ci		memcpy(buf + i, &val, 4);
5968c2ecf20Sopenharmony_ci	}
5978c2ecf20Sopenharmony_ci
5988c2ecf20Sopenharmony_ci	if (i < op->data.nbytes) {
5998c2ecf20Sopenharmony_ci		val = qspi_readl(q, base + QUADSPI_RBDR(i / 4));
6008c2ecf20Sopenharmony_ci		val = fsl_qspi_endian_xchg(q, val);
6018c2ecf20Sopenharmony_ci		memcpy(buf + i, &val, op->data.nbytes - i);
6028c2ecf20Sopenharmony_ci	}
6038c2ecf20Sopenharmony_ci}
6048c2ecf20Sopenharmony_ci
6058c2ecf20Sopenharmony_cistatic int fsl_qspi_do_op(struct fsl_qspi *q, const struct spi_mem_op *op)
6068c2ecf20Sopenharmony_ci{
6078c2ecf20Sopenharmony_ci	void __iomem *base = q->iobase;
6088c2ecf20Sopenharmony_ci	int err = 0;
6098c2ecf20Sopenharmony_ci
6108c2ecf20Sopenharmony_ci	init_completion(&q->c);
6118c2ecf20Sopenharmony_ci
6128c2ecf20Sopenharmony_ci	/*
6138c2ecf20Sopenharmony_ci	 * Always start the sequence at the same index since we update
6148c2ecf20Sopenharmony_ci	 * the LUT at each exec_op() call. And also specify the DATA
6158c2ecf20Sopenharmony_ci	 * length, since it's has not been specified in the LUT.
6168c2ecf20Sopenharmony_ci	 */
6178c2ecf20Sopenharmony_ci	qspi_writel(q, op->data.nbytes | QUADSPI_IPCR_SEQID(SEQID_LUT),
6188c2ecf20Sopenharmony_ci		    base + QUADSPI_IPCR);
6198c2ecf20Sopenharmony_ci
6208c2ecf20Sopenharmony_ci	/* Wait for the interrupt. */
6218c2ecf20Sopenharmony_ci	if (!wait_for_completion_timeout(&q->c, msecs_to_jiffies(1000)))
6228c2ecf20Sopenharmony_ci		err = -ETIMEDOUT;
6238c2ecf20Sopenharmony_ci
6248c2ecf20Sopenharmony_ci	if (!err && op->data.nbytes && op->data.dir == SPI_MEM_DATA_IN)
6258c2ecf20Sopenharmony_ci		fsl_qspi_read_rxfifo(q, op);
6268c2ecf20Sopenharmony_ci
6278c2ecf20Sopenharmony_ci	return err;
6288c2ecf20Sopenharmony_ci}
6298c2ecf20Sopenharmony_ci
6308c2ecf20Sopenharmony_cistatic int fsl_qspi_readl_poll_tout(struct fsl_qspi *q, void __iomem *base,
6318c2ecf20Sopenharmony_ci				    u32 mask, u32 delay_us, u32 timeout_us)
6328c2ecf20Sopenharmony_ci{
6338c2ecf20Sopenharmony_ci	u32 reg;
6348c2ecf20Sopenharmony_ci
6358c2ecf20Sopenharmony_ci	if (!q->devtype_data->little_endian)
6368c2ecf20Sopenharmony_ci		mask = (u32)cpu_to_be32(mask);
6378c2ecf20Sopenharmony_ci
6388c2ecf20Sopenharmony_ci	return readl_poll_timeout(base, reg, !(reg & mask), delay_us,
6398c2ecf20Sopenharmony_ci				  timeout_us);
6408c2ecf20Sopenharmony_ci}
6418c2ecf20Sopenharmony_ci
6428c2ecf20Sopenharmony_cistatic int fsl_qspi_exec_op(struct spi_mem *mem, const struct spi_mem_op *op)
6438c2ecf20Sopenharmony_ci{
6448c2ecf20Sopenharmony_ci	struct fsl_qspi *q = spi_controller_get_devdata(mem->spi->master);
6458c2ecf20Sopenharmony_ci	void __iomem *base = q->iobase;
6468c2ecf20Sopenharmony_ci	u32 addr_offset = 0;
6478c2ecf20Sopenharmony_ci	int err = 0;
6488c2ecf20Sopenharmony_ci	int invalid_mstrid = q->devtype_data->invalid_mstrid;
6498c2ecf20Sopenharmony_ci
6508c2ecf20Sopenharmony_ci	mutex_lock(&q->lock);
6518c2ecf20Sopenharmony_ci
6528c2ecf20Sopenharmony_ci	/* wait for the controller being ready */
6538c2ecf20Sopenharmony_ci	fsl_qspi_readl_poll_tout(q, base + QUADSPI_SR, (QUADSPI_SR_IP_ACC_MASK |
6548c2ecf20Sopenharmony_ci				 QUADSPI_SR_AHB_ACC_MASK), 10, 1000);
6558c2ecf20Sopenharmony_ci
6568c2ecf20Sopenharmony_ci	fsl_qspi_select_mem(q, mem->spi);
6578c2ecf20Sopenharmony_ci
6588c2ecf20Sopenharmony_ci	if (needs_amba_base_offset(q))
6598c2ecf20Sopenharmony_ci		addr_offset = q->memmap_phy;
6608c2ecf20Sopenharmony_ci
6618c2ecf20Sopenharmony_ci	qspi_writel(q,
6628c2ecf20Sopenharmony_ci		    q->selected * q->devtype_data->ahb_buf_size + addr_offset,
6638c2ecf20Sopenharmony_ci		    base + QUADSPI_SFAR);
6648c2ecf20Sopenharmony_ci
6658c2ecf20Sopenharmony_ci	qspi_writel(q, qspi_readl(q, base + QUADSPI_MCR) |
6668c2ecf20Sopenharmony_ci		    QUADSPI_MCR_CLR_RXF_MASK | QUADSPI_MCR_CLR_TXF_MASK,
6678c2ecf20Sopenharmony_ci		    base + QUADSPI_MCR);
6688c2ecf20Sopenharmony_ci
6698c2ecf20Sopenharmony_ci	qspi_writel(q, QUADSPI_SPTRCLR_BFPTRC | QUADSPI_SPTRCLR_IPPTRC,
6708c2ecf20Sopenharmony_ci		    base + QUADSPI_SPTRCLR);
6718c2ecf20Sopenharmony_ci
6728c2ecf20Sopenharmony_ci	qspi_writel(q, invalid_mstrid, base + QUADSPI_BUF0CR);
6738c2ecf20Sopenharmony_ci	qspi_writel(q, invalid_mstrid, base + QUADSPI_BUF1CR);
6748c2ecf20Sopenharmony_ci	qspi_writel(q, invalid_mstrid, base + QUADSPI_BUF2CR);
6758c2ecf20Sopenharmony_ci
6768c2ecf20Sopenharmony_ci	fsl_qspi_prepare_lut(q, op);
6778c2ecf20Sopenharmony_ci
6788c2ecf20Sopenharmony_ci	/*
6798c2ecf20Sopenharmony_ci	 * If we have large chunks of data, we read them through the AHB bus
6808c2ecf20Sopenharmony_ci	 * by accessing the mapped memory. In all other cases we use
6818c2ecf20Sopenharmony_ci	 * IP commands to access the flash.
6828c2ecf20Sopenharmony_ci	 */
6838c2ecf20Sopenharmony_ci	if (op->data.nbytes > (q->devtype_data->rxfifo - 4) &&
6848c2ecf20Sopenharmony_ci	    op->data.dir == SPI_MEM_DATA_IN) {
6858c2ecf20Sopenharmony_ci		fsl_qspi_read_ahb(q, op);
6868c2ecf20Sopenharmony_ci	} else {
6878c2ecf20Sopenharmony_ci		qspi_writel(q, QUADSPI_RBCT_WMRK_MASK |
6888c2ecf20Sopenharmony_ci			    QUADSPI_RBCT_RXBRD_USEIPS, base + QUADSPI_RBCT);
6898c2ecf20Sopenharmony_ci
6908c2ecf20Sopenharmony_ci		if (op->data.nbytes && op->data.dir == SPI_MEM_DATA_OUT)
6918c2ecf20Sopenharmony_ci			fsl_qspi_fill_txfifo(q, op);
6928c2ecf20Sopenharmony_ci
6938c2ecf20Sopenharmony_ci		err = fsl_qspi_do_op(q, op);
6948c2ecf20Sopenharmony_ci	}
6958c2ecf20Sopenharmony_ci
6968c2ecf20Sopenharmony_ci	/* Invalidate the data in the AHB buffer. */
6978c2ecf20Sopenharmony_ci	fsl_qspi_invalidate(q);
6988c2ecf20Sopenharmony_ci
6998c2ecf20Sopenharmony_ci	mutex_unlock(&q->lock);
7008c2ecf20Sopenharmony_ci
7018c2ecf20Sopenharmony_ci	return err;
7028c2ecf20Sopenharmony_ci}
7038c2ecf20Sopenharmony_ci
7048c2ecf20Sopenharmony_cistatic int fsl_qspi_adjust_op_size(struct spi_mem *mem, struct spi_mem_op *op)
7058c2ecf20Sopenharmony_ci{
7068c2ecf20Sopenharmony_ci	struct fsl_qspi *q = spi_controller_get_devdata(mem->spi->master);
7078c2ecf20Sopenharmony_ci
7088c2ecf20Sopenharmony_ci	if (op->data.dir == SPI_MEM_DATA_OUT) {
7098c2ecf20Sopenharmony_ci		if (op->data.nbytes > q->devtype_data->txfifo)
7108c2ecf20Sopenharmony_ci			op->data.nbytes = q->devtype_data->txfifo;
7118c2ecf20Sopenharmony_ci	} else {
7128c2ecf20Sopenharmony_ci		if (op->data.nbytes > q->devtype_data->ahb_buf_size)
7138c2ecf20Sopenharmony_ci			op->data.nbytes = q->devtype_data->ahb_buf_size;
7148c2ecf20Sopenharmony_ci		else if (op->data.nbytes > (q->devtype_data->rxfifo - 4))
7158c2ecf20Sopenharmony_ci			op->data.nbytes = ALIGN_DOWN(op->data.nbytes, 8);
7168c2ecf20Sopenharmony_ci	}
7178c2ecf20Sopenharmony_ci
7188c2ecf20Sopenharmony_ci	return 0;
7198c2ecf20Sopenharmony_ci}
7208c2ecf20Sopenharmony_ci
7218c2ecf20Sopenharmony_cistatic int fsl_qspi_default_setup(struct fsl_qspi *q)
7228c2ecf20Sopenharmony_ci{
7238c2ecf20Sopenharmony_ci	void __iomem *base = q->iobase;
7248c2ecf20Sopenharmony_ci	u32 reg, addr_offset = 0;
7258c2ecf20Sopenharmony_ci	int ret;
7268c2ecf20Sopenharmony_ci
7278c2ecf20Sopenharmony_ci	/* disable and unprepare clock to avoid glitch pass to controller */
7288c2ecf20Sopenharmony_ci	fsl_qspi_clk_disable_unprep(q);
7298c2ecf20Sopenharmony_ci
7308c2ecf20Sopenharmony_ci	/* the default frequency, we will change it later if necessary. */
7318c2ecf20Sopenharmony_ci	ret = clk_set_rate(q->clk, 66000000);
7328c2ecf20Sopenharmony_ci	if (ret)
7338c2ecf20Sopenharmony_ci		return ret;
7348c2ecf20Sopenharmony_ci
7358c2ecf20Sopenharmony_ci	ret = fsl_qspi_clk_prep_enable(q);
7368c2ecf20Sopenharmony_ci	if (ret)
7378c2ecf20Sopenharmony_ci		return ret;
7388c2ecf20Sopenharmony_ci
7398c2ecf20Sopenharmony_ci	/* Reset the module */
7408c2ecf20Sopenharmony_ci	qspi_writel(q, QUADSPI_MCR_SWRSTSD_MASK | QUADSPI_MCR_SWRSTHD_MASK,
7418c2ecf20Sopenharmony_ci		    base + QUADSPI_MCR);
7428c2ecf20Sopenharmony_ci	udelay(1);
7438c2ecf20Sopenharmony_ci
7448c2ecf20Sopenharmony_ci	/* Disable the module */
7458c2ecf20Sopenharmony_ci	qspi_writel(q, QUADSPI_MCR_MDIS_MASK | QUADSPI_MCR_RESERVED_MASK,
7468c2ecf20Sopenharmony_ci		    base + QUADSPI_MCR);
7478c2ecf20Sopenharmony_ci
7488c2ecf20Sopenharmony_ci	/*
7498c2ecf20Sopenharmony_ci	 * Previous boot stages (BootROM, bootloader) might have used DDR
7508c2ecf20Sopenharmony_ci	 * mode and did not clear the TDH bits. As we currently use SDR mode
7518c2ecf20Sopenharmony_ci	 * only, clear the TDH bits if necessary.
7528c2ecf20Sopenharmony_ci	 */
7538c2ecf20Sopenharmony_ci	if (needs_tdh_setting(q))
7548c2ecf20Sopenharmony_ci		qspi_writel(q, qspi_readl(q, base + QUADSPI_FLSHCR) &
7558c2ecf20Sopenharmony_ci			    ~QUADSPI_FLSHCR_TDH_MASK,
7568c2ecf20Sopenharmony_ci			    base + QUADSPI_FLSHCR);
7578c2ecf20Sopenharmony_ci
7588c2ecf20Sopenharmony_ci	reg = qspi_readl(q, base + QUADSPI_SMPR);
7598c2ecf20Sopenharmony_ci	qspi_writel(q, reg & ~(QUADSPI_SMPR_FSDLY_MASK
7608c2ecf20Sopenharmony_ci			| QUADSPI_SMPR_FSPHS_MASK
7618c2ecf20Sopenharmony_ci			| QUADSPI_SMPR_HSENA_MASK
7628c2ecf20Sopenharmony_ci			| QUADSPI_SMPR_DDRSMP_MASK), base + QUADSPI_SMPR);
7638c2ecf20Sopenharmony_ci
7648c2ecf20Sopenharmony_ci	/* We only use the buffer3 for AHB read */
7658c2ecf20Sopenharmony_ci	qspi_writel(q, 0, base + QUADSPI_BUF0IND);
7668c2ecf20Sopenharmony_ci	qspi_writel(q, 0, base + QUADSPI_BUF1IND);
7678c2ecf20Sopenharmony_ci	qspi_writel(q, 0, base + QUADSPI_BUF2IND);
7688c2ecf20Sopenharmony_ci
7698c2ecf20Sopenharmony_ci	qspi_writel(q, QUADSPI_BFGENCR_SEQID(SEQID_LUT),
7708c2ecf20Sopenharmony_ci		    q->iobase + QUADSPI_BFGENCR);
7718c2ecf20Sopenharmony_ci	qspi_writel(q, QUADSPI_RBCT_WMRK_MASK, base + QUADSPI_RBCT);
7728c2ecf20Sopenharmony_ci	qspi_writel(q, QUADSPI_BUF3CR_ALLMST_MASK |
7738c2ecf20Sopenharmony_ci		    QUADSPI_BUF3CR_ADATSZ(q->devtype_data->ahb_buf_size / 8),
7748c2ecf20Sopenharmony_ci		    base + QUADSPI_BUF3CR);
7758c2ecf20Sopenharmony_ci
7768c2ecf20Sopenharmony_ci	if (needs_amba_base_offset(q))
7778c2ecf20Sopenharmony_ci		addr_offset = q->memmap_phy;
7788c2ecf20Sopenharmony_ci
7798c2ecf20Sopenharmony_ci	/*
7808c2ecf20Sopenharmony_ci	 * In HW there can be a maximum of four chips on two buses with
7818c2ecf20Sopenharmony_ci	 * two chip selects on each bus. We use four chip selects in SW
7828c2ecf20Sopenharmony_ci	 * to differentiate between the four chips.
7838c2ecf20Sopenharmony_ci	 * We use ahb_buf_size for each chip and set SFA1AD, SFA2AD, SFB1AD,
7848c2ecf20Sopenharmony_ci	 * SFB2AD accordingly.
7858c2ecf20Sopenharmony_ci	 */
7868c2ecf20Sopenharmony_ci	qspi_writel(q, q->devtype_data->ahb_buf_size + addr_offset,
7878c2ecf20Sopenharmony_ci		    base + QUADSPI_SFA1AD);
7888c2ecf20Sopenharmony_ci	qspi_writel(q, q->devtype_data->ahb_buf_size * 2 + addr_offset,
7898c2ecf20Sopenharmony_ci		    base + QUADSPI_SFA2AD);
7908c2ecf20Sopenharmony_ci	qspi_writel(q, q->devtype_data->ahb_buf_size * 3 + addr_offset,
7918c2ecf20Sopenharmony_ci		    base + QUADSPI_SFB1AD);
7928c2ecf20Sopenharmony_ci	qspi_writel(q, q->devtype_data->ahb_buf_size * 4 + addr_offset,
7938c2ecf20Sopenharmony_ci		    base + QUADSPI_SFB2AD);
7948c2ecf20Sopenharmony_ci
7958c2ecf20Sopenharmony_ci	q->selected = -1;
7968c2ecf20Sopenharmony_ci
7978c2ecf20Sopenharmony_ci	/* Enable the module */
7988c2ecf20Sopenharmony_ci	qspi_writel(q, QUADSPI_MCR_RESERVED_MASK | QUADSPI_MCR_END_CFG_MASK,
7998c2ecf20Sopenharmony_ci		    base + QUADSPI_MCR);
8008c2ecf20Sopenharmony_ci
8018c2ecf20Sopenharmony_ci	/* clear all interrupt status */
8028c2ecf20Sopenharmony_ci	qspi_writel(q, 0xffffffff, q->iobase + QUADSPI_FR);
8038c2ecf20Sopenharmony_ci
8048c2ecf20Sopenharmony_ci	/* enable the interrupt */
8058c2ecf20Sopenharmony_ci	qspi_writel(q, QUADSPI_RSER_TFIE, q->iobase + QUADSPI_RSER);
8068c2ecf20Sopenharmony_ci
8078c2ecf20Sopenharmony_ci	return 0;
8088c2ecf20Sopenharmony_ci}
8098c2ecf20Sopenharmony_ci
8108c2ecf20Sopenharmony_cistatic const char *fsl_qspi_get_name(struct spi_mem *mem)
8118c2ecf20Sopenharmony_ci{
8128c2ecf20Sopenharmony_ci	struct fsl_qspi *q = spi_controller_get_devdata(mem->spi->master);
8138c2ecf20Sopenharmony_ci	struct device *dev = &mem->spi->dev;
8148c2ecf20Sopenharmony_ci	const char *name;
8158c2ecf20Sopenharmony_ci
8168c2ecf20Sopenharmony_ci	/*
8178c2ecf20Sopenharmony_ci	 * In order to keep mtdparts compatible with the old MTD driver at
8188c2ecf20Sopenharmony_ci	 * mtd/spi-nor/fsl-quadspi.c, we set a custom name derived from the
8198c2ecf20Sopenharmony_ci	 * platform_device of the controller.
8208c2ecf20Sopenharmony_ci	 */
8218c2ecf20Sopenharmony_ci	if (of_get_available_child_count(q->dev->of_node) == 1)
8228c2ecf20Sopenharmony_ci		return dev_name(q->dev);
8238c2ecf20Sopenharmony_ci
8248c2ecf20Sopenharmony_ci	name = devm_kasprintf(dev, GFP_KERNEL,
8258c2ecf20Sopenharmony_ci			      "%s-%d", dev_name(q->dev),
8268c2ecf20Sopenharmony_ci			      mem->spi->chip_select);
8278c2ecf20Sopenharmony_ci
8288c2ecf20Sopenharmony_ci	if (!name) {
8298c2ecf20Sopenharmony_ci		dev_err(dev, "failed to get memory for custom flash name\n");
8308c2ecf20Sopenharmony_ci		return ERR_PTR(-ENOMEM);
8318c2ecf20Sopenharmony_ci	}
8328c2ecf20Sopenharmony_ci
8338c2ecf20Sopenharmony_ci	return name;
8348c2ecf20Sopenharmony_ci}
8358c2ecf20Sopenharmony_ci
8368c2ecf20Sopenharmony_cistatic const struct spi_controller_mem_ops fsl_qspi_mem_ops = {
8378c2ecf20Sopenharmony_ci	.adjust_op_size = fsl_qspi_adjust_op_size,
8388c2ecf20Sopenharmony_ci	.supports_op = fsl_qspi_supports_op,
8398c2ecf20Sopenharmony_ci	.exec_op = fsl_qspi_exec_op,
8408c2ecf20Sopenharmony_ci	.get_name = fsl_qspi_get_name,
8418c2ecf20Sopenharmony_ci};
8428c2ecf20Sopenharmony_ci
8438c2ecf20Sopenharmony_cistatic int fsl_qspi_probe(struct platform_device *pdev)
8448c2ecf20Sopenharmony_ci{
8458c2ecf20Sopenharmony_ci	struct spi_controller *ctlr;
8468c2ecf20Sopenharmony_ci	struct device *dev = &pdev->dev;
8478c2ecf20Sopenharmony_ci	struct device_node *np = dev->of_node;
8488c2ecf20Sopenharmony_ci	struct resource *res;
8498c2ecf20Sopenharmony_ci	struct fsl_qspi *q;
8508c2ecf20Sopenharmony_ci	int ret;
8518c2ecf20Sopenharmony_ci
8528c2ecf20Sopenharmony_ci	ctlr = spi_alloc_master(&pdev->dev, sizeof(*q));
8538c2ecf20Sopenharmony_ci	if (!ctlr)
8548c2ecf20Sopenharmony_ci		return -ENOMEM;
8558c2ecf20Sopenharmony_ci
8568c2ecf20Sopenharmony_ci	ctlr->mode_bits = SPI_RX_DUAL | SPI_RX_QUAD |
8578c2ecf20Sopenharmony_ci			  SPI_TX_DUAL | SPI_TX_QUAD;
8588c2ecf20Sopenharmony_ci
8598c2ecf20Sopenharmony_ci	q = spi_controller_get_devdata(ctlr);
8608c2ecf20Sopenharmony_ci	q->dev = dev;
8618c2ecf20Sopenharmony_ci	q->devtype_data = of_device_get_match_data(dev);
8628c2ecf20Sopenharmony_ci	if (!q->devtype_data) {
8638c2ecf20Sopenharmony_ci		ret = -ENODEV;
8648c2ecf20Sopenharmony_ci		goto err_put_ctrl;
8658c2ecf20Sopenharmony_ci	}
8668c2ecf20Sopenharmony_ci
8678c2ecf20Sopenharmony_ci	platform_set_drvdata(pdev, q);
8688c2ecf20Sopenharmony_ci
8698c2ecf20Sopenharmony_ci	/* find the resources */
8708c2ecf20Sopenharmony_ci	res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "QuadSPI");
8718c2ecf20Sopenharmony_ci	q->iobase = devm_ioremap_resource(dev, res);
8728c2ecf20Sopenharmony_ci	if (IS_ERR(q->iobase)) {
8738c2ecf20Sopenharmony_ci		ret = PTR_ERR(q->iobase);
8748c2ecf20Sopenharmony_ci		goto err_put_ctrl;
8758c2ecf20Sopenharmony_ci	}
8768c2ecf20Sopenharmony_ci
8778c2ecf20Sopenharmony_ci	res = platform_get_resource_byname(pdev, IORESOURCE_MEM,
8788c2ecf20Sopenharmony_ci					"QuadSPI-memory");
8798c2ecf20Sopenharmony_ci	if (!res) {
8808c2ecf20Sopenharmony_ci		ret = -EINVAL;
8818c2ecf20Sopenharmony_ci		goto err_put_ctrl;
8828c2ecf20Sopenharmony_ci	}
8838c2ecf20Sopenharmony_ci	q->memmap_phy = res->start;
8848c2ecf20Sopenharmony_ci	/* Since there are 4 cs, map size required is 4 times ahb_buf_size */
8858c2ecf20Sopenharmony_ci	q->ahb_addr = devm_ioremap(dev, q->memmap_phy,
8868c2ecf20Sopenharmony_ci				   (q->devtype_data->ahb_buf_size * 4));
8878c2ecf20Sopenharmony_ci	if (!q->ahb_addr) {
8888c2ecf20Sopenharmony_ci		ret = -ENOMEM;
8898c2ecf20Sopenharmony_ci		goto err_put_ctrl;
8908c2ecf20Sopenharmony_ci	}
8918c2ecf20Sopenharmony_ci
8928c2ecf20Sopenharmony_ci	/* find the clocks */
8938c2ecf20Sopenharmony_ci	q->clk_en = devm_clk_get(dev, "qspi_en");
8948c2ecf20Sopenharmony_ci	if (IS_ERR(q->clk_en)) {
8958c2ecf20Sopenharmony_ci		ret = PTR_ERR(q->clk_en);
8968c2ecf20Sopenharmony_ci		goto err_put_ctrl;
8978c2ecf20Sopenharmony_ci	}
8988c2ecf20Sopenharmony_ci
8998c2ecf20Sopenharmony_ci	q->clk = devm_clk_get(dev, "qspi");
9008c2ecf20Sopenharmony_ci	if (IS_ERR(q->clk)) {
9018c2ecf20Sopenharmony_ci		ret = PTR_ERR(q->clk);
9028c2ecf20Sopenharmony_ci		goto err_put_ctrl;
9038c2ecf20Sopenharmony_ci	}
9048c2ecf20Sopenharmony_ci
9058c2ecf20Sopenharmony_ci	ret = fsl_qspi_clk_prep_enable(q);
9068c2ecf20Sopenharmony_ci	if (ret) {
9078c2ecf20Sopenharmony_ci		dev_err(dev, "can not enable the clock\n");
9088c2ecf20Sopenharmony_ci		goto err_put_ctrl;
9098c2ecf20Sopenharmony_ci	}
9108c2ecf20Sopenharmony_ci
9118c2ecf20Sopenharmony_ci	/* find the irq */
9128c2ecf20Sopenharmony_ci	ret = platform_get_irq(pdev, 0);
9138c2ecf20Sopenharmony_ci	if (ret < 0)
9148c2ecf20Sopenharmony_ci		goto err_disable_clk;
9158c2ecf20Sopenharmony_ci
9168c2ecf20Sopenharmony_ci	ret = devm_request_irq(dev, ret,
9178c2ecf20Sopenharmony_ci			fsl_qspi_irq_handler, 0, pdev->name, q);
9188c2ecf20Sopenharmony_ci	if (ret) {
9198c2ecf20Sopenharmony_ci		dev_err(dev, "failed to request irq: %d\n", ret);
9208c2ecf20Sopenharmony_ci		goto err_disable_clk;
9218c2ecf20Sopenharmony_ci	}
9228c2ecf20Sopenharmony_ci
9238c2ecf20Sopenharmony_ci	mutex_init(&q->lock);
9248c2ecf20Sopenharmony_ci
9258c2ecf20Sopenharmony_ci	ctlr->bus_num = -1;
9268c2ecf20Sopenharmony_ci	ctlr->num_chipselect = 4;
9278c2ecf20Sopenharmony_ci	ctlr->mem_ops = &fsl_qspi_mem_ops;
9288c2ecf20Sopenharmony_ci
9298c2ecf20Sopenharmony_ci	fsl_qspi_default_setup(q);
9308c2ecf20Sopenharmony_ci
9318c2ecf20Sopenharmony_ci	ctlr->dev.of_node = np;
9328c2ecf20Sopenharmony_ci
9338c2ecf20Sopenharmony_ci	ret = devm_spi_register_controller(dev, ctlr);
9348c2ecf20Sopenharmony_ci	if (ret)
9358c2ecf20Sopenharmony_ci		goto err_destroy_mutex;
9368c2ecf20Sopenharmony_ci
9378c2ecf20Sopenharmony_ci	return 0;
9388c2ecf20Sopenharmony_ci
9398c2ecf20Sopenharmony_cierr_destroy_mutex:
9408c2ecf20Sopenharmony_ci	mutex_destroy(&q->lock);
9418c2ecf20Sopenharmony_ci
9428c2ecf20Sopenharmony_cierr_disable_clk:
9438c2ecf20Sopenharmony_ci	fsl_qspi_clk_disable_unprep(q);
9448c2ecf20Sopenharmony_ci
9458c2ecf20Sopenharmony_cierr_put_ctrl:
9468c2ecf20Sopenharmony_ci	spi_controller_put(ctlr);
9478c2ecf20Sopenharmony_ci
9488c2ecf20Sopenharmony_ci	dev_err(dev, "Freescale QuadSPI probe failed\n");
9498c2ecf20Sopenharmony_ci	return ret;
9508c2ecf20Sopenharmony_ci}
9518c2ecf20Sopenharmony_ci
9528c2ecf20Sopenharmony_cistatic int fsl_qspi_remove(struct platform_device *pdev)
9538c2ecf20Sopenharmony_ci{
9548c2ecf20Sopenharmony_ci	struct fsl_qspi *q = platform_get_drvdata(pdev);
9558c2ecf20Sopenharmony_ci
9568c2ecf20Sopenharmony_ci	/* disable the hardware */
9578c2ecf20Sopenharmony_ci	qspi_writel(q, QUADSPI_MCR_MDIS_MASK, q->iobase + QUADSPI_MCR);
9588c2ecf20Sopenharmony_ci	qspi_writel(q, 0x0, q->iobase + QUADSPI_RSER);
9598c2ecf20Sopenharmony_ci
9608c2ecf20Sopenharmony_ci	fsl_qspi_clk_disable_unprep(q);
9618c2ecf20Sopenharmony_ci
9628c2ecf20Sopenharmony_ci	mutex_destroy(&q->lock);
9638c2ecf20Sopenharmony_ci
9648c2ecf20Sopenharmony_ci	return 0;
9658c2ecf20Sopenharmony_ci}
9668c2ecf20Sopenharmony_ci
9678c2ecf20Sopenharmony_cistatic int fsl_qspi_suspend(struct device *dev)
9688c2ecf20Sopenharmony_ci{
9698c2ecf20Sopenharmony_ci	return 0;
9708c2ecf20Sopenharmony_ci}
9718c2ecf20Sopenharmony_ci
9728c2ecf20Sopenharmony_cistatic int fsl_qspi_resume(struct device *dev)
9738c2ecf20Sopenharmony_ci{
9748c2ecf20Sopenharmony_ci	struct fsl_qspi *q = dev_get_drvdata(dev);
9758c2ecf20Sopenharmony_ci
9768c2ecf20Sopenharmony_ci	fsl_qspi_default_setup(q);
9778c2ecf20Sopenharmony_ci
9788c2ecf20Sopenharmony_ci	return 0;
9798c2ecf20Sopenharmony_ci}
9808c2ecf20Sopenharmony_ci
9818c2ecf20Sopenharmony_cistatic const struct of_device_id fsl_qspi_dt_ids[] = {
9828c2ecf20Sopenharmony_ci	{ .compatible = "fsl,vf610-qspi", .data = &vybrid_data, },
9838c2ecf20Sopenharmony_ci	{ .compatible = "fsl,imx6sx-qspi", .data = &imx6sx_data, },
9848c2ecf20Sopenharmony_ci	{ .compatible = "fsl,imx7d-qspi", .data = &imx7d_data, },
9858c2ecf20Sopenharmony_ci	{ .compatible = "fsl,imx6ul-qspi", .data = &imx6ul_data, },
9868c2ecf20Sopenharmony_ci	{ .compatible = "fsl,ls1021a-qspi", .data = &ls1021a_data, },
9878c2ecf20Sopenharmony_ci	{ .compatible = "fsl,ls2080a-qspi", .data = &ls2080a_data, },
9888c2ecf20Sopenharmony_ci	{ /* sentinel */ }
9898c2ecf20Sopenharmony_ci};
9908c2ecf20Sopenharmony_ciMODULE_DEVICE_TABLE(of, fsl_qspi_dt_ids);
9918c2ecf20Sopenharmony_ci
9928c2ecf20Sopenharmony_cistatic const struct dev_pm_ops fsl_qspi_pm_ops = {
9938c2ecf20Sopenharmony_ci	.suspend	= fsl_qspi_suspend,
9948c2ecf20Sopenharmony_ci	.resume		= fsl_qspi_resume,
9958c2ecf20Sopenharmony_ci};
9968c2ecf20Sopenharmony_ci
9978c2ecf20Sopenharmony_cistatic struct platform_driver fsl_qspi_driver = {
9988c2ecf20Sopenharmony_ci	.driver = {
9998c2ecf20Sopenharmony_ci		.name	= "fsl-quadspi",
10008c2ecf20Sopenharmony_ci		.of_match_table = fsl_qspi_dt_ids,
10018c2ecf20Sopenharmony_ci		.pm =   &fsl_qspi_pm_ops,
10028c2ecf20Sopenharmony_ci	},
10038c2ecf20Sopenharmony_ci	.probe          = fsl_qspi_probe,
10048c2ecf20Sopenharmony_ci	.remove		= fsl_qspi_remove,
10058c2ecf20Sopenharmony_ci};
10068c2ecf20Sopenharmony_cimodule_platform_driver(fsl_qspi_driver);
10078c2ecf20Sopenharmony_ci
10088c2ecf20Sopenharmony_ciMODULE_DESCRIPTION("Freescale QuadSPI Controller Driver");
10098c2ecf20Sopenharmony_ciMODULE_AUTHOR("Freescale Semiconductor Inc.");
10108c2ecf20Sopenharmony_ciMODULE_AUTHOR("Boris Brezillon <bbrezillon@kernel.org>");
10118c2ecf20Sopenharmony_ciMODULE_AUTHOR("Frieder Schrempf <frieder.schrempf@kontron.de>");
10128c2ecf20Sopenharmony_ciMODULE_AUTHOR("Yogesh Gaur <yogeshnarayan.gaur@nxp.com>");
10138c2ecf20Sopenharmony_ciMODULE_AUTHOR("Suresh Gupta <suresh.gupta@nxp.com>");
10148c2ecf20Sopenharmony_ciMODULE_LICENSE("GPL v2");
1015