18c2ecf20Sopenharmony_ci/* SPDX-License-Identifier: GPL-2.0-or-later */
28c2ecf20Sopenharmony_ci/*
38c2ecf20Sopenharmony_ci * Freescale SPI/eSPI controller driver library.
48c2ecf20Sopenharmony_ci *
58c2ecf20Sopenharmony_ci * Maintainer: Kumar Gala
68c2ecf20Sopenharmony_ci *
78c2ecf20Sopenharmony_ci * Copyright 2010 Freescale Semiconductor, Inc.
88c2ecf20Sopenharmony_ci * Copyright (C) 2006 Polycom, Inc.
98c2ecf20Sopenharmony_ci *
108c2ecf20Sopenharmony_ci * CPM SPI and QE buffer descriptors mode support:
118c2ecf20Sopenharmony_ci * Copyright (c) 2009  MontaVista Software, Inc.
128c2ecf20Sopenharmony_ci * Author: Anton Vorontsov <avorontsov@ru.mvista.com>
138c2ecf20Sopenharmony_ci */
148c2ecf20Sopenharmony_ci#ifndef __SPI_FSL_LIB_H__
158c2ecf20Sopenharmony_ci#define __SPI_FSL_LIB_H__
168c2ecf20Sopenharmony_ci
178c2ecf20Sopenharmony_ci#include <asm/io.h>
188c2ecf20Sopenharmony_ci
198c2ecf20Sopenharmony_ci/* SPI/eSPI Controller driver's private data. */
208c2ecf20Sopenharmony_cistruct mpc8xxx_spi {
218c2ecf20Sopenharmony_ci	struct device *dev;
228c2ecf20Sopenharmony_ci	void __iomem *reg_base;
238c2ecf20Sopenharmony_ci
248c2ecf20Sopenharmony_ci	/* rx & tx bufs from the spi_transfer */
258c2ecf20Sopenharmony_ci	const void *tx;
268c2ecf20Sopenharmony_ci	void *rx;
278c2ecf20Sopenharmony_ci
288c2ecf20Sopenharmony_ci	int subblock;
298c2ecf20Sopenharmony_ci	struct spi_pram __iomem *pram;
308c2ecf20Sopenharmony_ci#ifdef CONFIG_FSL_SOC
318c2ecf20Sopenharmony_ci	struct cpm_buf_desc __iomem *tx_bd;
328c2ecf20Sopenharmony_ci	struct cpm_buf_desc __iomem *rx_bd;
338c2ecf20Sopenharmony_ci#endif
348c2ecf20Sopenharmony_ci
358c2ecf20Sopenharmony_ci	struct spi_transfer *xfer_in_progress;
368c2ecf20Sopenharmony_ci
378c2ecf20Sopenharmony_ci	/* dma addresses for CPM transfers */
388c2ecf20Sopenharmony_ci	dma_addr_t tx_dma;
398c2ecf20Sopenharmony_ci	dma_addr_t rx_dma;
408c2ecf20Sopenharmony_ci	bool map_tx_dma;
418c2ecf20Sopenharmony_ci	bool map_rx_dma;
428c2ecf20Sopenharmony_ci
438c2ecf20Sopenharmony_ci	dma_addr_t dma_dummy_tx;
448c2ecf20Sopenharmony_ci	dma_addr_t dma_dummy_rx;
458c2ecf20Sopenharmony_ci
468c2ecf20Sopenharmony_ci	/* functions to deal with different sized buffers */
478c2ecf20Sopenharmony_ci	void (*get_rx) (u32 rx_data, struct mpc8xxx_spi *);
488c2ecf20Sopenharmony_ci	u32(*get_tx) (struct mpc8xxx_spi *);
498c2ecf20Sopenharmony_ci
508c2ecf20Sopenharmony_ci	unsigned int count;
518c2ecf20Sopenharmony_ci	unsigned int irq;
528c2ecf20Sopenharmony_ci
538c2ecf20Sopenharmony_ci	unsigned nsecs;		/* (clock cycle time)/2 */
548c2ecf20Sopenharmony_ci
558c2ecf20Sopenharmony_ci	u32 spibrg;		/* SPIBRG input clock */
568c2ecf20Sopenharmony_ci	u32 rx_shift;		/* RX data reg shift when in qe mode */
578c2ecf20Sopenharmony_ci	u32 tx_shift;		/* TX data reg shift when in qe mode */
588c2ecf20Sopenharmony_ci
598c2ecf20Sopenharmony_ci	unsigned int flags;
608c2ecf20Sopenharmony_ci
618c2ecf20Sopenharmony_ci#if IS_ENABLED(CONFIG_SPI_FSL_SPI)
628c2ecf20Sopenharmony_ci	int type;
638c2ecf20Sopenharmony_ci	int native_chipselects;
648c2ecf20Sopenharmony_ci	u8 max_bits_per_word;
658c2ecf20Sopenharmony_ci
668c2ecf20Sopenharmony_ci	void (*set_shifts)(u32 *rx_shift, u32 *tx_shift,
678c2ecf20Sopenharmony_ci			   int bits_per_word, int msb_first);
688c2ecf20Sopenharmony_ci#endif
698c2ecf20Sopenharmony_ci
708c2ecf20Sopenharmony_ci	struct completion done;
718c2ecf20Sopenharmony_ci};
728c2ecf20Sopenharmony_ci
738c2ecf20Sopenharmony_cistruct spi_mpc8xxx_cs {
748c2ecf20Sopenharmony_ci	/* functions to deal with different sized buffers */
758c2ecf20Sopenharmony_ci	void (*get_rx) (u32 rx_data, struct mpc8xxx_spi *);
768c2ecf20Sopenharmony_ci	u32 (*get_tx) (struct mpc8xxx_spi *);
778c2ecf20Sopenharmony_ci	u32 rx_shift;		/* RX data reg shift when in qe mode */
788c2ecf20Sopenharmony_ci	u32 tx_shift;		/* TX data reg shift when in qe mode */
798c2ecf20Sopenharmony_ci	u32 hw_mode;		/* Holds HW mode register settings */
808c2ecf20Sopenharmony_ci};
818c2ecf20Sopenharmony_ci
828c2ecf20Sopenharmony_cistatic inline void mpc8xxx_spi_write_reg(__be32 __iomem *reg, u32 val)
838c2ecf20Sopenharmony_ci{
848c2ecf20Sopenharmony_ci	iowrite32be(val, reg);
858c2ecf20Sopenharmony_ci}
868c2ecf20Sopenharmony_ci
878c2ecf20Sopenharmony_cistatic inline u32 mpc8xxx_spi_read_reg(__be32 __iomem *reg)
888c2ecf20Sopenharmony_ci{
898c2ecf20Sopenharmony_ci	return ioread32be(reg);
908c2ecf20Sopenharmony_ci}
918c2ecf20Sopenharmony_ci
928c2ecf20Sopenharmony_cistruct mpc8xxx_spi_probe_info {
938c2ecf20Sopenharmony_ci	struct fsl_spi_platform_data pdata;
948c2ecf20Sopenharmony_ci	__be32 __iomem *immr_spi_cs;
958c2ecf20Sopenharmony_ci};
968c2ecf20Sopenharmony_ci
978c2ecf20Sopenharmony_ciextern u32 mpc8xxx_spi_tx_buf_u8(struct mpc8xxx_spi *mpc8xxx_spi);
988c2ecf20Sopenharmony_ciextern u32 mpc8xxx_spi_tx_buf_u16(struct mpc8xxx_spi *mpc8xxx_spi);
998c2ecf20Sopenharmony_ciextern u32 mpc8xxx_spi_tx_buf_u32(struct mpc8xxx_spi *mpc8xxx_spi);
1008c2ecf20Sopenharmony_ciextern void mpc8xxx_spi_rx_buf_u8(u32 data, struct mpc8xxx_spi *mpc8xxx_spi);
1018c2ecf20Sopenharmony_ciextern void mpc8xxx_spi_rx_buf_u16(u32 data, struct mpc8xxx_spi *mpc8xxx_spi);
1028c2ecf20Sopenharmony_ciextern void mpc8xxx_spi_rx_buf_u32(u32 data, struct mpc8xxx_spi *mpc8xxx_spi);
1038c2ecf20Sopenharmony_ci
1048c2ecf20Sopenharmony_ciextern struct mpc8xxx_spi_probe_info *to_of_pinfo(
1058c2ecf20Sopenharmony_ci		struct fsl_spi_platform_data *pdata);
1068c2ecf20Sopenharmony_ciextern int mpc8xxx_spi_bufs(struct mpc8xxx_spi *mspi,
1078c2ecf20Sopenharmony_ci		struct spi_transfer *t, unsigned int len);
1088c2ecf20Sopenharmony_ciextern const char *mpc8xxx_spi_strmode(unsigned int flags);
1098c2ecf20Sopenharmony_ciextern void mpc8xxx_spi_probe(struct device *dev, struct resource *mem,
1108c2ecf20Sopenharmony_ci		unsigned int irq);
1118c2ecf20Sopenharmony_ciextern int mpc8xxx_spi_remove(struct device *dev);
1128c2ecf20Sopenharmony_ciextern int of_mpc8xxx_spi_probe(struct platform_device *ofdev);
1138c2ecf20Sopenharmony_ci
1148c2ecf20Sopenharmony_ci#endif /* __SPI_FSL_LIB_H__ */
115