18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0
28c2ecf20Sopenharmony_ci// Copyright (c) 2019, Linaro Limited
38c2ecf20Sopenharmony_ci
48c2ecf20Sopenharmony_ci#include <linux/clk.h>
58c2ecf20Sopenharmony_ci#include <linux/completion.h>
68c2ecf20Sopenharmony_ci#include <linux/interrupt.h>
78c2ecf20Sopenharmony_ci#include <linux/io.h>
88c2ecf20Sopenharmony_ci#include <linux/kernel.h>
98c2ecf20Sopenharmony_ci#include <linux/module.h>
108c2ecf20Sopenharmony_ci#include <linux/of.h>
118c2ecf20Sopenharmony_ci#include <linux/of_irq.h>
128c2ecf20Sopenharmony_ci#include <linux/of_device.h>
138c2ecf20Sopenharmony_ci#include <linux/regmap.h>
148c2ecf20Sopenharmony_ci#include <linux/slab.h>
158c2ecf20Sopenharmony_ci#include <linux/slimbus.h>
168c2ecf20Sopenharmony_ci#include <linux/soundwire/sdw.h>
178c2ecf20Sopenharmony_ci#include <linux/soundwire/sdw_registers.h>
188c2ecf20Sopenharmony_ci#include <sound/pcm_params.h>
198c2ecf20Sopenharmony_ci#include <sound/soc.h>
208c2ecf20Sopenharmony_ci#include "bus.h"
218c2ecf20Sopenharmony_ci
228c2ecf20Sopenharmony_ci#define SWRM_COMP_HW_VERSION					0x00
238c2ecf20Sopenharmony_ci#define SWRM_COMP_CFG_ADDR					0x04
248c2ecf20Sopenharmony_ci#define SWRM_COMP_CFG_IRQ_LEVEL_OR_PULSE_MSK			BIT(1)
258c2ecf20Sopenharmony_ci#define SWRM_COMP_CFG_ENABLE_MSK				BIT(0)
268c2ecf20Sopenharmony_ci#define SWRM_COMP_PARAMS					0x100
278c2ecf20Sopenharmony_ci#define SWRM_COMP_PARAMS_DOUT_PORTS_MASK			GENMASK(4, 0)
288c2ecf20Sopenharmony_ci#define SWRM_COMP_PARAMS_DIN_PORTS_MASK				GENMASK(9, 5)
298c2ecf20Sopenharmony_ci#define SWRM_INTERRUPT_STATUS					0x200
308c2ecf20Sopenharmony_ci#define SWRM_INTERRUPT_STATUS_RMSK				GENMASK(16, 0)
318c2ecf20Sopenharmony_ci#define SWRM_INTERRUPT_STATUS_NEW_SLAVE_ATTACHED		BIT(1)
328c2ecf20Sopenharmony_ci#define SWRM_INTERRUPT_STATUS_CHANGE_ENUM_SLAVE_STATUS		BIT(2)
338c2ecf20Sopenharmony_ci#define SWRM_INTERRUPT_STATUS_CMD_ERROR				BIT(7)
348c2ecf20Sopenharmony_ci#define SWRM_INTERRUPT_STATUS_SPECIAL_CMD_ID_FINISHED		BIT(10)
358c2ecf20Sopenharmony_ci#define SWRM_INTERRUPT_MASK_ADDR				0x204
368c2ecf20Sopenharmony_ci#define SWRM_INTERRUPT_CLEAR					0x208
378c2ecf20Sopenharmony_ci#define SWRM_INTERRUPT_CPU_EN					0x210
388c2ecf20Sopenharmony_ci#define SWRM_CMD_FIFO_WR_CMD					0x300
398c2ecf20Sopenharmony_ci#define SWRM_CMD_FIFO_RD_CMD					0x304
408c2ecf20Sopenharmony_ci#define SWRM_CMD_FIFO_CMD					0x308
418c2ecf20Sopenharmony_ci#define SWRM_CMD_FIFO_STATUS					0x30C
428c2ecf20Sopenharmony_ci#define SWRM_CMD_FIFO_CFG_ADDR					0x314
438c2ecf20Sopenharmony_ci#define SWRM_RD_WR_CMD_RETRIES					0x7
448c2ecf20Sopenharmony_ci#define SWRM_CMD_FIFO_RD_FIFO_ADDR				0x318
458c2ecf20Sopenharmony_ci#define SWRM_ENUMERATOR_CFG_ADDR				0x500
468c2ecf20Sopenharmony_ci#define SWRM_MCP_FRAME_CTRL_BANK_ADDR(m)		(0x101C + 0x40 * (m))
478c2ecf20Sopenharmony_ci#define SWRM_MCP_FRAME_CTRL_BANK_COL_CTRL_BMSK			GENMASK(2, 0)
488c2ecf20Sopenharmony_ci#define SWRM_MCP_FRAME_CTRL_BANK_ROW_CTRL_BMSK			GENMASK(7, 3)
498c2ecf20Sopenharmony_ci#define SWRM_MCP_CFG_ADDR					0x1048
508c2ecf20Sopenharmony_ci#define SWRM_MCP_CFG_MAX_NUM_OF_CMD_NO_PINGS_BMSK		GENMASK(21, 17)
518c2ecf20Sopenharmony_ci#define SWRM_DEF_CMD_NO_PINGS					0x1f
528c2ecf20Sopenharmony_ci#define SWRM_MCP_STATUS						0x104C
538c2ecf20Sopenharmony_ci#define SWRM_MCP_STATUS_BANK_NUM_MASK				BIT(0)
548c2ecf20Sopenharmony_ci#define SWRM_MCP_SLV_STATUS					0x1090
558c2ecf20Sopenharmony_ci#define SWRM_MCP_SLV_STATUS_MASK				GENMASK(1, 0)
568c2ecf20Sopenharmony_ci#define SWRM_DP_PORT_CTRL_BANK(n, m)	(0x1124 + 0x100 * (n - 1) + 0x40 * m)
578c2ecf20Sopenharmony_ci#define SWRM_DP_BLOCK_CTRL3_BANK(n, m)	(0x1138 + 0x100 * (n - 1) + 0x40 * m)
588c2ecf20Sopenharmony_ci#define SWRM_DP_PORT_CTRL_EN_CHAN_SHFT				0x18
598c2ecf20Sopenharmony_ci#define SWRM_DP_PORT_CTRL_OFFSET2_SHFT				0x10
608c2ecf20Sopenharmony_ci#define SWRM_DP_PORT_CTRL_OFFSET1_SHFT				0x08
618c2ecf20Sopenharmony_ci#define SWRM_AHB_BRIDGE_WR_DATA_0				0xc85
628c2ecf20Sopenharmony_ci#define SWRM_AHB_BRIDGE_WR_ADDR_0				0xc89
638c2ecf20Sopenharmony_ci#define SWRM_AHB_BRIDGE_RD_ADDR_0				0xc8d
648c2ecf20Sopenharmony_ci#define SWRM_AHB_BRIDGE_RD_DATA_0				0xc91
658c2ecf20Sopenharmony_ci
668c2ecf20Sopenharmony_ci#define SWRM_REG_VAL_PACK(data, dev, id, reg)	\
678c2ecf20Sopenharmony_ci			((reg) | ((id) << 16) | ((dev) << 20) | ((data) << 24))
688c2ecf20Sopenharmony_ci
698c2ecf20Sopenharmony_ci#define SWRM_SPECIAL_CMD_ID	0xF
708c2ecf20Sopenharmony_ci#define MAX_FREQ_NUM		1
718c2ecf20Sopenharmony_ci#define TIMEOUT_MS		(2 * HZ)
728c2ecf20Sopenharmony_ci#define QCOM_SWRM_MAX_RD_LEN	0xf
738c2ecf20Sopenharmony_ci#define QCOM_SDW_MAX_PORTS	14
748c2ecf20Sopenharmony_ci#define DEFAULT_CLK_FREQ	9600000
758c2ecf20Sopenharmony_ci#define SWRM_MAX_DAIS		0xF
768c2ecf20Sopenharmony_ci
778c2ecf20Sopenharmony_cistruct qcom_swrm_port_config {
788c2ecf20Sopenharmony_ci	u8 si;
798c2ecf20Sopenharmony_ci	u8 off1;
808c2ecf20Sopenharmony_ci	u8 off2;
818c2ecf20Sopenharmony_ci	u8 bp_mode;
828c2ecf20Sopenharmony_ci};
838c2ecf20Sopenharmony_ci
848c2ecf20Sopenharmony_cistruct qcom_swrm_ctrl {
858c2ecf20Sopenharmony_ci	struct sdw_bus bus;
868c2ecf20Sopenharmony_ci	struct device *dev;
878c2ecf20Sopenharmony_ci	struct regmap *regmap;
888c2ecf20Sopenharmony_ci	void __iomem *mmio;
898c2ecf20Sopenharmony_ci	struct completion *comp;
908c2ecf20Sopenharmony_ci	struct work_struct slave_work;
918c2ecf20Sopenharmony_ci	/* read/write lock */
928c2ecf20Sopenharmony_ci	spinlock_t comp_lock;
938c2ecf20Sopenharmony_ci	/* Port alloc/free lock */
948c2ecf20Sopenharmony_ci	struct mutex port_lock;
958c2ecf20Sopenharmony_ci	struct clk *hclk;
968c2ecf20Sopenharmony_ci	u8 wr_cmd_id;
978c2ecf20Sopenharmony_ci	u8 rd_cmd_id;
988c2ecf20Sopenharmony_ci	int irq;
998c2ecf20Sopenharmony_ci	unsigned int version;
1008c2ecf20Sopenharmony_ci	int num_din_ports;
1018c2ecf20Sopenharmony_ci	int num_dout_ports;
1028c2ecf20Sopenharmony_ci	int cols_index;
1038c2ecf20Sopenharmony_ci	int rows_index;
1048c2ecf20Sopenharmony_ci	unsigned long dout_port_mask;
1058c2ecf20Sopenharmony_ci	unsigned long din_port_mask;
1068c2ecf20Sopenharmony_ci	struct qcom_swrm_port_config pconfig[QCOM_SDW_MAX_PORTS];
1078c2ecf20Sopenharmony_ci	struct sdw_stream_runtime *sruntime[SWRM_MAX_DAIS];
1088c2ecf20Sopenharmony_ci	enum sdw_slave_status status[SDW_MAX_DEVICES];
1098c2ecf20Sopenharmony_ci	int (*reg_read)(struct qcom_swrm_ctrl *ctrl, int reg, u32 *val);
1108c2ecf20Sopenharmony_ci	int (*reg_write)(struct qcom_swrm_ctrl *ctrl, int reg, int val);
1118c2ecf20Sopenharmony_ci};
1128c2ecf20Sopenharmony_ci
1138c2ecf20Sopenharmony_cistruct qcom_swrm_data {
1148c2ecf20Sopenharmony_ci	u32 default_cols;
1158c2ecf20Sopenharmony_ci	u32 default_rows;
1168c2ecf20Sopenharmony_ci};
1178c2ecf20Sopenharmony_ci
1188c2ecf20Sopenharmony_cistatic struct qcom_swrm_data swrm_v1_3_data = {
1198c2ecf20Sopenharmony_ci	.default_rows = 48,
1208c2ecf20Sopenharmony_ci	.default_cols = 16,
1218c2ecf20Sopenharmony_ci};
1228c2ecf20Sopenharmony_ci
1238c2ecf20Sopenharmony_cistatic struct qcom_swrm_data swrm_v1_5_data = {
1248c2ecf20Sopenharmony_ci	.default_rows = 50,
1258c2ecf20Sopenharmony_ci	.default_cols = 16,
1268c2ecf20Sopenharmony_ci};
1278c2ecf20Sopenharmony_ci
1288c2ecf20Sopenharmony_ci#define to_qcom_sdw(b)	container_of(b, struct qcom_swrm_ctrl, bus)
1298c2ecf20Sopenharmony_ci
1308c2ecf20Sopenharmony_cistatic int qcom_swrm_ahb_reg_read(struct qcom_swrm_ctrl *ctrl, int reg,
1318c2ecf20Sopenharmony_ci				  u32 *val)
1328c2ecf20Sopenharmony_ci{
1338c2ecf20Sopenharmony_ci	struct regmap *wcd_regmap = ctrl->regmap;
1348c2ecf20Sopenharmony_ci	int ret;
1358c2ecf20Sopenharmony_ci
1368c2ecf20Sopenharmony_ci	/* pg register + offset */
1378c2ecf20Sopenharmony_ci	ret = regmap_bulk_write(wcd_regmap, SWRM_AHB_BRIDGE_RD_ADDR_0,
1388c2ecf20Sopenharmony_ci			  (u8 *)&reg, 4);
1398c2ecf20Sopenharmony_ci	if (ret < 0)
1408c2ecf20Sopenharmony_ci		return SDW_CMD_FAIL;
1418c2ecf20Sopenharmony_ci
1428c2ecf20Sopenharmony_ci	ret = regmap_bulk_read(wcd_regmap, SWRM_AHB_BRIDGE_RD_DATA_0,
1438c2ecf20Sopenharmony_ci			       val, 4);
1448c2ecf20Sopenharmony_ci	if (ret < 0)
1458c2ecf20Sopenharmony_ci		return SDW_CMD_FAIL;
1468c2ecf20Sopenharmony_ci
1478c2ecf20Sopenharmony_ci	return SDW_CMD_OK;
1488c2ecf20Sopenharmony_ci}
1498c2ecf20Sopenharmony_ci
1508c2ecf20Sopenharmony_cistatic int qcom_swrm_ahb_reg_write(struct qcom_swrm_ctrl *ctrl,
1518c2ecf20Sopenharmony_ci				   int reg, int val)
1528c2ecf20Sopenharmony_ci{
1538c2ecf20Sopenharmony_ci	struct regmap *wcd_regmap = ctrl->regmap;
1548c2ecf20Sopenharmony_ci	int ret;
1558c2ecf20Sopenharmony_ci	/* pg register + offset */
1568c2ecf20Sopenharmony_ci	ret = regmap_bulk_write(wcd_regmap, SWRM_AHB_BRIDGE_WR_DATA_0,
1578c2ecf20Sopenharmony_ci			  (u8 *)&val, 4);
1588c2ecf20Sopenharmony_ci	if (ret)
1598c2ecf20Sopenharmony_ci		return SDW_CMD_FAIL;
1608c2ecf20Sopenharmony_ci
1618c2ecf20Sopenharmony_ci	/* write address register */
1628c2ecf20Sopenharmony_ci	ret = regmap_bulk_write(wcd_regmap, SWRM_AHB_BRIDGE_WR_ADDR_0,
1638c2ecf20Sopenharmony_ci			  (u8 *)&reg, 4);
1648c2ecf20Sopenharmony_ci	if (ret)
1658c2ecf20Sopenharmony_ci		return SDW_CMD_FAIL;
1668c2ecf20Sopenharmony_ci
1678c2ecf20Sopenharmony_ci	return SDW_CMD_OK;
1688c2ecf20Sopenharmony_ci}
1698c2ecf20Sopenharmony_ci
1708c2ecf20Sopenharmony_cistatic int qcom_swrm_cpu_reg_read(struct qcom_swrm_ctrl *ctrl, int reg,
1718c2ecf20Sopenharmony_ci				  u32 *val)
1728c2ecf20Sopenharmony_ci{
1738c2ecf20Sopenharmony_ci	*val = readl(ctrl->mmio + reg);
1748c2ecf20Sopenharmony_ci	return SDW_CMD_OK;
1758c2ecf20Sopenharmony_ci}
1768c2ecf20Sopenharmony_ci
1778c2ecf20Sopenharmony_cistatic int qcom_swrm_cpu_reg_write(struct qcom_swrm_ctrl *ctrl, int reg,
1788c2ecf20Sopenharmony_ci				   int val)
1798c2ecf20Sopenharmony_ci{
1808c2ecf20Sopenharmony_ci	writel(val, ctrl->mmio + reg);
1818c2ecf20Sopenharmony_ci	return SDW_CMD_OK;
1828c2ecf20Sopenharmony_ci}
1838c2ecf20Sopenharmony_ci
1848c2ecf20Sopenharmony_cistatic int qcom_swrm_cmd_fifo_wr_cmd(struct qcom_swrm_ctrl *ctrl, u8 cmd_data,
1858c2ecf20Sopenharmony_ci				     u8 dev_addr, u16 reg_addr)
1868c2ecf20Sopenharmony_ci{
1878c2ecf20Sopenharmony_ci	DECLARE_COMPLETION_ONSTACK(comp);
1888c2ecf20Sopenharmony_ci	unsigned long flags;
1898c2ecf20Sopenharmony_ci	u32 val;
1908c2ecf20Sopenharmony_ci	int ret;
1918c2ecf20Sopenharmony_ci
1928c2ecf20Sopenharmony_ci	spin_lock_irqsave(&ctrl->comp_lock, flags);
1938c2ecf20Sopenharmony_ci	ctrl->comp = &comp;
1948c2ecf20Sopenharmony_ci	spin_unlock_irqrestore(&ctrl->comp_lock, flags);
1958c2ecf20Sopenharmony_ci	val = SWRM_REG_VAL_PACK(cmd_data, dev_addr,
1968c2ecf20Sopenharmony_ci				SWRM_SPECIAL_CMD_ID, reg_addr);
1978c2ecf20Sopenharmony_ci	ret = ctrl->reg_write(ctrl, SWRM_CMD_FIFO_WR_CMD, val);
1988c2ecf20Sopenharmony_ci	if (ret)
1998c2ecf20Sopenharmony_ci		goto err;
2008c2ecf20Sopenharmony_ci
2018c2ecf20Sopenharmony_ci	ret = wait_for_completion_timeout(ctrl->comp,
2028c2ecf20Sopenharmony_ci					  msecs_to_jiffies(TIMEOUT_MS));
2038c2ecf20Sopenharmony_ci
2048c2ecf20Sopenharmony_ci	if (!ret)
2058c2ecf20Sopenharmony_ci		ret = SDW_CMD_IGNORED;
2068c2ecf20Sopenharmony_ci	else
2078c2ecf20Sopenharmony_ci		ret = SDW_CMD_OK;
2088c2ecf20Sopenharmony_cierr:
2098c2ecf20Sopenharmony_ci	spin_lock_irqsave(&ctrl->comp_lock, flags);
2108c2ecf20Sopenharmony_ci	ctrl->comp = NULL;
2118c2ecf20Sopenharmony_ci	spin_unlock_irqrestore(&ctrl->comp_lock, flags);
2128c2ecf20Sopenharmony_ci
2138c2ecf20Sopenharmony_ci	return ret;
2148c2ecf20Sopenharmony_ci}
2158c2ecf20Sopenharmony_ci
2168c2ecf20Sopenharmony_cistatic int qcom_swrm_cmd_fifo_rd_cmd(struct qcom_swrm_ctrl *ctrl,
2178c2ecf20Sopenharmony_ci				     u8 dev_addr, u16 reg_addr,
2188c2ecf20Sopenharmony_ci				     u32 len, u8 *rval)
2198c2ecf20Sopenharmony_ci{
2208c2ecf20Sopenharmony_ci	int i, ret;
2218c2ecf20Sopenharmony_ci	u32 val;
2228c2ecf20Sopenharmony_ci	DECLARE_COMPLETION_ONSTACK(comp);
2238c2ecf20Sopenharmony_ci	unsigned long flags;
2248c2ecf20Sopenharmony_ci
2258c2ecf20Sopenharmony_ci	spin_lock_irqsave(&ctrl->comp_lock, flags);
2268c2ecf20Sopenharmony_ci	ctrl->comp = &comp;
2278c2ecf20Sopenharmony_ci	spin_unlock_irqrestore(&ctrl->comp_lock, flags);
2288c2ecf20Sopenharmony_ci
2298c2ecf20Sopenharmony_ci	val = SWRM_REG_VAL_PACK(len, dev_addr, SWRM_SPECIAL_CMD_ID, reg_addr);
2308c2ecf20Sopenharmony_ci	ret = ctrl->reg_write(ctrl, SWRM_CMD_FIFO_RD_CMD, val);
2318c2ecf20Sopenharmony_ci	if (ret)
2328c2ecf20Sopenharmony_ci		goto err;
2338c2ecf20Sopenharmony_ci
2348c2ecf20Sopenharmony_ci	ret = wait_for_completion_timeout(ctrl->comp,
2358c2ecf20Sopenharmony_ci					  msecs_to_jiffies(TIMEOUT_MS));
2368c2ecf20Sopenharmony_ci
2378c2ecf20Sopenharmony_ci	if (!ret) {
2388c2ecf20Sopenharmony_ci		ret = SDW_CMD_IGNORED;
2398c2ecf20Sopenharmony_ci		goto err;
2408c2ecf20Sopenharmony_ci	} else {
2418c2ecf20Sopenharmony_ci		ret = SDW_CMD_OK;
2428c2ecf20Sopenharmony_ci	}
2438c2ecf20Sopenharmony_ci
2448c2ecf20Sopenharmony_ci	for (i = 0; i < len; i++) {
2458c2ecf20Sopenharmony_ci		ctrl->reg_read(ctrl, SWRM_CMD_FIFO_RD_FIFO_ADDR, &val);
2468c2ecf20Sopenharmony_ci		rval[i] = val & 0xFF;
2478c2ecf20Sopenharmony_ci	}
2488c2ecf20Sopenharmony_ci
2498c2ecf20Sopenharmony_cierr:
2508c2ecf20Sopenharmony_ci	spin_lock_irqsave(&ctrl->comp_lock, flags);
2518c2ecf20Sopenharmony_ci	ctrl->comp = NULL;
2528c2ecf20Sopenharmony_ci	spin_unlock_irqrestore(&ctrl->comp_lock, flags);
2538c2ecf20Sopenharmony_ci
2548c2ecf20Sopenharmony_ci	return ret;
2558c2ecf20Sopenharmony_ci}
2568c2ecf20Sopenharmony_ci
2578c2ecf20Sopenharmony_cistatic void qcom_swrm_get_device_status(struct qcom_swrm_ctrl *ctrl)
2588c2ecf20Sopenharmony_ci{
2598c2ecf20Sopenharmony_ci	u32 val;
2608c2ecf20Sopenharmony_ci	int i;
2618c2ecf20Sopenharmony_ci
2628c2ecf20Sopenharmony_ci	ctrl->reg_read(ctrl, SWRM_MCP_SLV_STATUS, &val);
2638c2ecf20Sopenharmony_ci
2648c2ecf20Sopenharmony_ci	for (i = 0; i < SDW_MAX_DEVICES; i++) {
2658c2ecf20Sopenharmony_ci		u32 s;
2668c2ecf20Sopenharmony_ci
2678c2ecf20Sopenharmony_ci		s = (val >> (i * 2));
2688c2ecf20Sopenharmony_ci		s &= SWRM_MCP_SLV_STATUS_MASK;
2698c2ecf20Sopenharmony_ci		ctrl->status[i] = s;
2708c2ecf20Sopenharmony_ci	}
2718c2ecf20Sopenharmony_ci}
2728c2ecf20Sopenharmony_ci
2738c2ecf20Sopenharmony_cistatic irqreturn_t qcom_swrm_irq_handler(int irq, void *dev_id)
2748c2ecf20Sopenharmony_ci{
2758c2ecf20Sopenharmony_ci	struct qcom_swrm_ctrl *ctrl = dev_id;
2768c2ecf20Sopenharmony_ci	u32 sts, value;
2778c2ecf20Sopenharmony_ci	unsigned long flags;
2788c2ecf20Sopenharmony_ci
2798c2ecf20Sopenharmony_ci	ctrl->reg_read(ctrl, SWRM_INTERRUPT_STATUS, &sts);
2808c2ecf20Sopenharmony_ci
2818c2ecf20Sopenharmony_ci	if (sts & SWRM_INTERRUPT_STATUS_CMD_ERROR) {
2828c2ecf20Sopenharmony_ci		ctrl->reg_read(ctrl, SWRM_CMD_FIFO_STATUS, &value);
2838c2ecf20Sopenharmony_ci		dev_err_ratelimited(ctrl->dev,
2848c2ecf20Sopenharmony_ci				    "CMD error, fifo status 0x%x\n",
2858c2ecf20Sopenharmony_ci				     value);
2868c2ecf20Sopenharmony_ci		ctrl->reg_write(ctrl, SWRM_CMD_FIFO_CMD, 0x1);
2878c2ecf20Sopenharmony_ci	}
2888c2ecf20Sopenharmony_ci
2898c2ecf20Sopenharmony_ci	if ((sts & SWRM_INTERRUPT_STATUS_NEW_SLAVE_ATTACHED) ||
2908c2ecf20Sopenharmony_ci	    sts & SWRM_INTERRUPT_STATUS_CHANGE_ENUM_SLAVE_STATUS)
2918c2ecf20Sopenharmony_ci		schedule_work(&ctrl->slave_work);
2928c2ecf20Sopenharmony_ci
2938c2ecf20Sopenharmony_ci	/**
2948c2ecf20Sopenharmony_ci	 * clear the interrupt before complete() is called, as complete can
2958c2ecf20Sopenharmony_ci	 * schedule new read/writes which require interrupts, clearing the
2968c2ecf20Sopenharmony_ci	 * interrupt would avoid missing interrupts in such cases.
2978c2ecf20Sopenharmony_ci	 */
2988c2ecf20Sopenharmony_ci	ctrl->reg_write(ctrl, SWRM_INTERRUPT_CLEAR, sts);
2998c2ecf20Sopenharmony_ci
3008c2ecf20Sopenharmony_ci	if (sts & SWRM_INTERRUPT_STATUS_SPECIAL_CMD_ID_FINISHED) {
3018c2ecf20Sopenharmony_ci		spin_lock_irqsave(&ctrl->comp_lock, flags);
3028c2ecf20Sopenharmony_ci		if (ctrl->comp)
3038c2ecf20Sopenharmony_ci			complete(ctrl->comp);
3048c2ecf20Sopenharmony_ci		spin_unlock_irqrestore(&ctrl->comp_lock, flags);
3058c2ecf20Sopenharmony_ci	}
3068c2ecf20Sopenharmony_ci
3078c2ecf20Sopenharmony_ci	return IRQ_HANDLED;
3088c2ecf20Sopenharmony_ci}
3098c2ecf20Sopenharmony_cistatic int qcom_swrm_init(struct qcom_swrm_ctrl *ctrl)
3108c2ecf20Sopenharmony_ci{
3118c2ecf20Sopenharmony_ci	u32 val;
3128c2ecf20Sopenharmony_ci
3138c2ecf20Sopenharmony_ci	/* Clear Rows and Cols */
3148c2ecf20Sopenharmony_ci	val = FIELD_PREP(SWRM_MCP_FRAME_CTRL_BANK_ROW_CTRL_BMSK, ctrl->rows_index);
3158c2ecf20Sopenharmony_ci	val |= FIELD_PREP(SWRM_MCP_FRAME_CTRL_BANK_COL_CTRL_BMSK, ctrl->cols_index);
3168c2ecf20Sopenharmony_ci
3178c2ecf20Sopenharmony_ci	ctrl->reg_write(ctrl, SWRM_MCP_FRAME_CTRL_BANK_ADDR(0), val);
3188c2ecf20Sopenharmony_ci
3198c2ecf20Sopenharmony_ci	/* Disable Auto enumeration */
3208c2ecf20Sopenharmony_ci	ctrl->reg_write(ctrl, SWRM_ENUMERATOR_CFG_ADDR, 0);
3218c2ecf20Sopenharmony_ci
3228c2ecf20Sopenharmony_ci	/* Mask soundwire interrupts */
3238c2ecf20Sopenharmony_ci	ctrl->reg_write(ctrl, SWRM_INTERRUPT_MASK_ADDR,
3248c2ecf20Sopenharmony_ci			SWRM_INTERRUPT_STATUS_RMSK);
3258c2ecf20Sopenharmony_ci
3268c2ecf20Sopenharmony_ci	/* Configure No pings */
3278c2ecf20Sopenharmony_ci	ctrl->reg_read(ctrl, SWRM_MCP_CFG_ADDR, &val);
3288c2ecf20Sopenharmony_ci	u32p_replace_bits(&val, SWRM_DEF_CMD_NO_PINGS, SWRM_MCP_CFG_MAX_NUM_OF_CMD_NO_PINGS_BMSK);
3298c2ecf20Sopenharmony_ci	ctrl->reg_write(ctrl, SWRM_MCP_CFG_ADDR, val);
3308c2ecf20Sopenharmony_ci
3318c2ecf20Sopenharmony_ci	/* Configure number of retries of a read/write cmd */
3328c2ecf20Sopenharmony_ci	ctrl->reg_write(ctrl, SWRM_CMD_FIFO_CFG_ADDR, SWRM_RD_WR_CMD_RETRIES);
3338c2ecf20Sopenharmony_ci
3348c2ecf20Sopenharmony_ci	/* Set IRQ to PULSE */
3358c2ecf20Sopenharmony_ci	ctrl->reg_write(ctrl, SWRM_COMP_CFG_ADDR,
3368c2ecf20Sopenharmony_ci			SWRM_COMP_CFG_IRQ_LEVEL_OR_PULSE_MSK |
3378c2ecf20Sopenharmony_ci			SWRM_COMP_CFG_ENABLE_MSK);
3388c2ecf20Sopenharmony_ci
3398c2ecf20Sopenharmony_ci	/* enable CPU IRQs */
3408c2ecf20Sopenharmony_ci	if (ctrl->mmio) {
3418c2ecf20Sopenharmony_ci		ctrl->reg_write(ctrl, SWRM_INTERRUPT_CPU_EN,
3428c2ecf20Sopenharmony_ci				SWRM_INTERRUPT_STATUS_RMSK);
3438c2ecf20Sopenharmony_ci	}
3448c2ecf20Sopenharmony_ci	return 0;
3458c2ecf20Sopenharmony_ci}
3468c2ecf20Sopenharmony_ci
3478c2ecf20Sopenharmony_cistatic enum sdw_command_response qcom_swrm_xfer_msg(struct sdw_bus *bus,
3488c2ecf20Sopenharmony_ci						    struct sdw_msg *msg)
3498c2ecf20Sopenharmony_ci{
3508c2ecf20Sopenharmony_ci	struct qcom_swrm_ctrl *ctrl = to_qcom_sdw(bus);
3518c2ecf20Sopenharmony_ci	int ret, i, len;
3528c2ecf20Sopenharmony_ci
3538c2ecf20Sopenharmony_ci	if (msg->flags == SDW_MSG_FLAG_READ) {
3548c2ecf20Sopenharmony_ci		for (i = 0; i < msg->len;) {
3558c2ecf20Sopenharmony_ci			if ((msg->len - i) < QCOM_SWRM_MAX_RD_LEN)
3568c2ecf20Sopenharmony_ci				len = msg->len - i;
3578c2ecf20Sopenharmony_ci			else
3588c2ecf20Sopenharmony_ci				len = QCOM_SWRM_MAX_RD_LEN;
3598c2ecf20Sopenharmony_ci
3608c2ecf20Sopenharmony_ci			ret = qcom_swrm_cmd_fifo_rd_cmd(ctrl, msg->dev_num,
3618c2ecf20Sopenharmony_ci							msg->addr + i, len,
3628c2ecf20Sopenharmony_ci						       &msg->buf[i]);
3638c2ecf20Sopenharmony_ci			if (ret)
3648c2ecf20Sopenharmony_ci				return ret;
3658c2ecf20Sopenharmony_ci
3668c2ecf20Sopenharmony_ci			i = i + len;
3678c2ecf20Sopenharmony_ci		}
3688c2ecf20Sopenharmony_ci	} else if (msg->flags == SDW_MSG_FLAG_WRITE) {
3698c2ecf20Sopenharmony_ci		for (i = 0; i < msg->len; i++) {
3708c2ecf20Sopenharmony_ci			ret = qcom_swrm_cmd_fifo_wr_cmd(ctrl, msg->buf[i],
3718c2ecf20Sopenharmony_ci							msg->dev_num,
3728c2ecf20Sopenharmony_ci						       msg->addr + i);
3738c2ecf20Sopenharmony_ci			if (ret)
3748c2ecf20Sopenharmony_ci				return SDW_CMD_IGNORED;
3758c2ecf20Sopenharmony_ci		}
3768c2ecf20Sopenharmony_ci	}
3778c2ecf20Sopenharmony_ci
3788c2ecf20Sopenharmony_ci	return SDW_CMD_OK;
3798c2ecf20Sopenharmony_ci}
3808c2ecf20Sopenharmony_ci
3818c2ecf20Sopenharmony_cistatic int qcom_swrm_pre_bank_switch(struct sdw_bus *bus)
3828c2ecf20Sopenharmony_ci{
3838c2ecf20Sopenharmony_ci	u32 reg = SWRM_MCP_FRAME_CTRL_BANK_ADDR(bus->params.next_bank);
3848c2ecf20Sopenharmony_ci	struct qcom_swrm_ctrl *ctrl = to_qcom_sdw(bus);
3858c2ecf20Sopenharmony_ci	u32 val;
3868c2ecf20Sopenharmony_ci
3878c2ecf20Sopenharmony_ci	ctrl->reg_read(ctrl, reg, &val);
3888c2ecf20Sopenharmony_ci
3898c2ecf20Sopenharmony_ci	u32p_replace_bits(&val, ctrl->cols_index, SWRM_MCP_FRAME_CTRL_BANK_COL_CTRL_BMSK);
3908c2ecf20Sopenharmony_ci	u32p_replace_bits(&val, ctrl->rows_index, SWRM_MCP_FRAME_CTRL_BANK_ROW_CTRL_BMSK);
3918c2ecf20Sopenharmony_ci
3928c2ecf20Sopenharmony_ci	return ctrl->reg_write(ctrl, reg, val);
3938c2ecf20Sopenharmony_ci}
3948c2ecf20Sopenharmony_ci
3958c2ecf20Sopenharmony_cistatic int qcom_swrm_port_params(struct sdw_bus *bus,
3968c2ecf20Sopenharmony_ci				 struct sdw_port_params *p_params,
3978c2ecf20Sopenharmony_ci				 unsigned int bank)
3988c2ecf20Sopenharmony_ci{
3998c2ecf20Sopenharmony_ci	/* TBD */
4008c2ecf20Sopenharmony_ci	return 0;
4018c2ecf20Sopenharmony_ci}
4028c2ecf20Sopenharmony_ci
4038c2ecf20Sopenharmony_cistatic int qcom_swrm_transport_params(struct sdw_bus *bus,
4048c2ecf20Sopenharmony_ci				      struct sdw_transport_params *params,
4058c2ecf20Sopenharmony_ci				      enum sdw_reg_bank bank)
4068c2ecf20Sopenharmony_ci{
4078c2ecf20Sopenharmony_ci	struct qcom_swrm_ctrl *ctrl = to_qcom_sdw(bus);
4088c2ecf20Sopenharmony_ci	u32 value;
4098c2ecf20Sopenharmony_ci	int reg = SWRM_DP_PORT_CTRL_BANK((params->port_num), bank);
4108c2ecf20Sopenharmony_ci	int ret;
4118c2ecf20Sopenharmony_ci
4128c2ecf20Sopenharmony_ci	value = params->offset1 << SWRM_DP_PORT_CTRL_OFFSET1_SHFT;
4138c2ecf20Sopenharmony_ci	value |= params->offset2 << SWRM_DP_PORT_CTRL_OFFSET2_SHFT;
4148c2ecf20Sopenharmony_ci	value |= params->sample_interval - 1;
4158c2ecf20Sopenharmony_ci
4168c2ecf20Sopenharmony_ci	ret = ctrl->reg_write(ctrl, reg, value);
4178c2ecf20Sopenharmony_ci
4188c2ecf20Sopenharmony_ci	if (!ret && params->blk_pkg_mode) {
4198c2ecf20Sopenharmony_ci		reg = SWRM_DP_BLOCK_CTRL3_BANK(params->port_num, bank);
4208c2ecf20Sopenharmony_ci
4218c2ecf20Sopenharmony_ci		ret = ctrl->reg_write(ctrl, reg, 1);
4228c2ecf20Sopenharmony_ci	}
4238c2ecf20Sopenharmony_ci
4248c2ecf20Sopenharmony_ci	return ret;
4258c2ecf20Sopenharmony_ci}
4268c2ecf20Sopenharmony_ci
4278c2ecf20Sopenharmony_cistatic int qcom_swrm_port_enable(struct sdw_bus *bus,
4288c2ecf20Sopenharmony_ci				 struct sdw_enable_ch *enable_ch,
4298c2ecf20Sopenharmony_ci				 unsigned int bank)
4308c2ecf20Sopenharmony_ci{
4318c2ecf20Sopenharmony_ci	u32 reg = SWRM_DP_PORT_CTRL_BANK(enable_ch->port_num, bank);
4328c2ecf20Sopenharmony_ci	struct qcom_swrm_ctrl *ctrl = to_qcom_sdw(bus);
4338c2ecf20Sopenharmony_ci	u32 val;
4348c2ecf20Sopenharmony_ci
4358c2ecf20Sopenharmony_ci	ctrl->reg_read(ctrl, reg, &val);
4368c2ecf20Sopenharmony_ci
4378c2ecf20Sopenharmony_ci	if (enable_ch->enable)
4388c2ecf20Sopenharmony_ci		val |= (enable_ch->ch_mask << SWRM_DP_PORT_CTRL_EN_CHAN_SHFT);
4398c2ecf20Sopenharmony_ci	else
4408c2ecf20Sopenharmony_ci		val &= ~(0xff << SWRM_DP_PORT_CTRL_EN_CHAN_SHFT);
4418c2ecf20Sopenharmony_ci
4428c2ecf20Sopenharmony_ci	return ctrl->reg_write(ctrl, reg, val);
4438c2ecf20Sopenharmony_ci}
4448c2ecf20Sopenharmony_ci
4458c2ecf20Sopenharmony_cistatic const struct sdw_master_port_ops qcom_swrm_port_ops = {
4468c2ecf20Sopenharmony_ci	.dpn_set_port_params = qcom_swrm_port_params,
4478c2ecf20Sopenharmony_ci	.dpn_set_port_transport_params = qcom_swrm_transport_params,
4488c2ecf20Sopenharmony_ci	.dpn_port_enable_ch = qcom_swrm_port_enable,
4498c2ecf20Sopenharmony_ci};
4508c2ecf20Sopenharmony_ci
4518c2ecf20Sopenharmony_cistatic const struct sdw_master_ops qcom_swrm_ops = {
4528c2ecf20Sopenharmony_ci	.xfer_msg = qcom_swrm_xfer_msg,
4538c2ecf20Sopenharmony_ci	.pre_bank_switch = qcom_swrm_pre_bank_switch,
4548c2ecf20Sopenharmony_ci};
4558c2ecf20Sopenharmony_ci
4568c2ecf20Sopenharmony_cistatic int qcom_swrm_compute_params(struct sdw_bus *bus)
4578c2ecf20Sopenharmony_ci{
4588c2ecf20Sopenharmony_ci	struct qcom_swrm_ctrl *ctrl = to_qcom_sdw(bus);
4598c2ecf20Sopenharmony_ci	struct sdw_master_runtime *m_rt;
4608c2ecf20Sopenharmony_ci	struct sdw_slave_runtime *s_rt;
4618c2ecf20Sopenharmony_ci	struct sdw_port_runtime *p_rt;
4628c2ecf20Sopenharmony_ci	struct qcom_swrm_port_config *pcfg;
4638c2ecf20Sopenharmony_ci	int i = 0;
4648c2ecf20Sopenharmony_ci
4658c2ecf20Sopenharmony_ci	list_for_each_entry(m_rt, &bus->m_rt_list, bus_node) {
4668c2ecf20Sopenharmony_ci		list_for_each_entry(p_rt, &m_rt->port_list, port_node) {
4678c2ecf20Sopenharmony_ci			pcfg = &ctrl->pconfig[p_rt->num - 1];
4688c2ecf20Sopenharmony_ci			p_rt->transport_params.port_num = p_rt->num;
4698c2ecf20Sopenharmony_ci			p_rt->transport_params.sample_interval = pcfg->si + 1;
4708c2ecf20Sopenharmony_ci			p_rt->transport_params.offset1 = pcfg->off1;
4718c2ecf20Sopenharmony_ci			p_rt->transport_params.offset2 = pcfg->off2;
4728c2ecf20Sopenharmony_ci			p_rt->transport_params.blk_pkg_mode = pcfg->bp_mode;
4738c2ecf20Sopenharmony_ci		}
4748c2ecf20Sopenharmony_ci
4758c2ecf20Sopenharmony_ci		list_for_each_entry(s_rt, &m_rt->slave_rt_list, m_rt_node) {
4768c2ecf20Sopenharmony_ci			list_for_each_entry(p_rt, &s_rt->port_list, port_node) {
4778c2ecf20Sopenharmony_ci				pcfg = &ctrl->pconfig[i];
4788c2ecf20Sopenharmony_ci				p_rt->transport_params.port_num = p_rt->num;
4798c2ecf20Sopenharmony_ci				p_rt->transport_params.sample_interval =
4808c2ecf20Sopenharmony_ci					pcfg->si + 1;
4818c2ecf20Sopenharmony_ci				p_rt->transport_params.offset1 = pcfg->off1;
4828c2ecf20Sopenharmony_ci				p_rt->transport_params.offset2 = pcfg->off2;
4838c2ecf20Sopenharmony_ci				p_rt->transport_params.blk_pkg_mode = pcfg->bp_mode;
4848c2ecf20Sopenharmony_ci				i++;
4858c2ecf20Sopenharmony_ci			}
4868c2ecf20Sopenharmony_ci		}
4878c2ecf20Sopenharmony_ci	}
4888c2ecf20Sopenharmony_ci
4898c2ecf20Sopenharmony_ci	return 0;
4908c2ecf20Sopenharmony_ci}
4918c2ecf20Sopenharmony_ci
4928c2ecf20Sopenharmony_cistatic u32 qcom_swrm_freq_tbl[MAX_FREQ_NUM] = {
4938c2ecf20Sopenharmony_ci	DEFAULT_CLK_FREQ,
4948c2ecf20Sopenharmony_ci};
4958c2ecf20Sopenharmony_ci
4968c2ecf20Sopenharmony_cistatic void qcom_swrm_slave_wq(struct work_struct *work)
4978c2ecf20Sopenharmony_ci{
4988c2ecf20Sopenharmony_ci	struct qcom_swrm_ctrl *ctrl =
4998c2ecf20Sopenharmony_ci			container_of(work, struct qcom_swrm_ctrl, slave_work);
5008c2ecf20Sopenharmony_ci
5018c2ecf20Sopenharmony_ci	qcom_swrm_get_device_status(ctrl);
5028c2ecf20Sopenharmony_ci	sdw_handle_slave_status(&ctrl->bus, ctrl->status);
5038c2ecf20Sopenharmony_ci}
5048c2ecf20Sopenharmony_ci
5058c2ecf20Sopenharmony_ci
5068c2ecf20Sopenharmony_cistatic void qcom_swrm_stream_free_ports(struct qcom_swrm_ctrl *ctrl,
5078c2ecf20Sopenharmony_ci					struct sdw_stream_runtime *stream)
5088c2ecf20Sopenharmony_ci{
5098c2ecf20Sopenharmony_ci	struct sdw_master_runtime *m_rt;
5108c2ecf20Sopenharmony_ci	struct sdw_port_runtime *p_rt;
5118c2ecf20Sopenharmony_ci	unsigned long *port_mask;
5128c2ecf20Sopenharmony_ci
5138c2ecf20Sopenharmony_ci	mutex_lock(&ctrl->port_lock);
5148c2ecf20Sopenharmony_ci
5158c2ecf20Sopenharmony_ci	list_for_each_entry(m_rt, &stream->master_list, stream_node) {
5168c2ecf20Sopenharmony_ci		if (m_rt->direction == SDW_DATA_DIR_RX)
5178c2ecf20Sopenharmony_ci			port_mask = &ctrl->dout_port_mask;
5188c2ecf20Sopenharmony_ci		else
5198c2ecf20Sopenharmony_ci			port_mask = &ctrl->din_port_mask;
5208c2ecf20Sopenharmony_ci
5218c2ecf20Sopenharmony_ci		list_for_each_entry(p_rt, &m_rt->port_list, port_node)
5228c2ecf20Sopenharmony_ci			clear_bit(p_rt->num - 1, port_mask);
5238c2ecf20Sopenharmony_ci	}
5248c2ecf20Sopenharmony_ci
5258c2ecf20Sopenharmony_ci	mutex_unlock(&ctrl->port_lock);
5268c2ecf20Sopenharmony_ci}
5278c2ecf20Sopenharmony_ci
5288c2ecf20Sopenharmony_cistatic int qcom_swrm_stream_alloc_ports(struct qcom_swrm_ctrl *ctrl,
5298c2ecf20Sopenharmony_ci					struct sdw_stream_runtime *stream,
5308c2ecf20Sopenharmony_ci				       struct snd_pcm_hw_params *params,
5318c2ecf20Sopenharmony_ci				       int direction)
5328c2ecf20Sopenharmony_ci{
5338c2ecf20Sopenharmony_ci	struct sdw_port_config pconfig[QCOM_SDW_MAX_PORTS];
5348c2ecf20Sopenharmony_ci	struct sdw_stream_config sconfig;
5358c2ecf20Sopenharmony_ci	struct sdw_master_runtime *m_rt;
5368c2ecf20Sopenharmony_ci	struct sdw_slave_runtime *s_rt;
5378c2ecf20Sopenharmony_ci	struct sdw_port_runtime *p_rt;
5388c2ecf20Sopenharmony_ci	unsigned long *port_mask;
5398c2ecf20Sopenharmony_ci	int i, maxport, pn, nports = 0, ret = 0;
5408c2ecf20Sopenharmony_ci
5418c2ecf20Sopenharmony_ci	mutex_lock(&ctrl->port_lock);
5428c2ecf20Sopenharmony_ci	list_for_each_entry(m_rt, &stream->master_list, stream_node) {
5438c2ecf20Sopenharmony_ci		if (m_rt->direction == SDW_DATA_DIR_RX) {
5448c2ecf20Sopenharmony_ci			maxport = ctrl->num_dout_ports;
5458c2ecf20Sopenharmony_ci			port_mask = &ctrl->dout_port_mask;
5468c2ecf20Sopenharmony_ci		} else {
5478c2ecf20Sopenharmony_ci			maxport = ctrl->num_din_ports;
5488c2ecf20Sopenharmony_ci			port_mask = &ctrl->din_port_mask;
5498c2ecf20Sopenharmony_ci		}
5508c2ecf20Sopenharmony_ci
5518c2ecf20Sopenharmony_ci		list_for_each_entry(s_rt, &m_rt->slave_rt_list, m_rt_node) {
5528c2ecf20Sopenharmony_ci			list_for_each_entry(p_rt, &s_rt->port_list, port_node) {
5538c2ecf20Sopenharmony_ci				/* Port numbers start from 1 - 14*/
5548c2ecf20Sopenharmony_ci				pn = find_first_zero_bit(port_mask, maxport);
5558c2ecf20Sopenharmony_ci				if (pn > (maxport - 1)) {
5568c2ecf20Sopenharmony_ci					dev_err(ctrl->dev, "All ports busy\n");
5578c2ecf20Sopenharmony_ci					ret = -EBUSY;
5588c2ecf20Sopenharmony_ci					goto err;
5598c2ecf20Sopenharmony_ci				}
5608c2ecf20Sopenharmony_ci				set_bit(pn, port_mask);
5618c2ecf20Sopenharmony_ci				pconfig[nports].num = pn + 1;
5628c2ecf20Sopenharmony_ci				pconfig[nports].ch_mask = p_rt->ch_mask;
5638c2ecf20Sopenharmony_ci				nports++;
5648c2ecf20Sopenharmony_ci			}
5658c2ecf20Sopenharmony_ci		}
5668c2ecf20Sopenharmony_ci	}
5678c2ecf20Sopenharmony_ci
5688c2ecf20Sopenharmony_ci	if (direction == SNDRV_PCM_STREAM_CAPTURE)
5698c2ecf20Sopenharmony_ci		sconfig.direction = SDW_DATA_DIR_TX;
5708c2ecf20Sopenharmony_ci	else
5718c2ecf20Sopenharmony_ci		sconfig.direction = SDW_DATA_DIR_RX;
5728c2ecf20Sopenharmony_ci
5738c2ecf20Sopenharmony_ci	/* hw parameters wil be ignored as we only support PDM */
5748c2ecf20Sopenharmony_ci	sconfig.ch_count = 1;
5758c2ecf20Sopenharmony_ci	sconfig.frame_rate = params_rate(params);
5768c2ecf20Sopenharmony_ci	sconfig.type = stream->type;
5778c2ecf20Sopenharmony_ci	sconfig.bps = 1;
5788c2ecf20Sopenharmony_ci	sdw_stream_add_master(&ctrl->bus, &sconfig, pconfig,
5798c2ecf20Sopenharmony_ci			      nports, stream);
5808c2ecf20Sopenharmony_cierr:
5818c2ecf20Sopenharmony_ci	if (ret) {
5828c2ecf20Sopenharmony_ci		for (i = 0; i < nports; i++)
5838c2ecf20Sopenharmony_ci			clear_bit(pconfig[i].num - 1, port_mask);
5848c2ecf20Sopenharmony_ci	}
5858c2ecf20Sopenharmony_ci
5868c2ecf20Sopenharmony_ci	mutex_unlock(&ctrl->port_lock);
5878c2ecf20Sopenharmony_ci
5888c2ecf20Sopenharmony_ci	return ret;
5898c2ecf20Sopenharmony_ci}
5908c2ecf20Sopenharmony_ci
5918c2ecf20Sopenharmony_cistatic int qcom_swrm_hw_params(struct snd_pcm_substream *substream,
5928c2ecf20Sopenharmony_ci			       struct snd_pcm_hw_params *params,
5938c2ecf20Sopenharmony_ci			      struct snd_soc_dai *dai)
5948c2ecf20Sopenharmony_ci{
5958c2ecf20Sopenharmony_ci	struct qcom_swrm_ctrl *ctrl = dev_get_drvdata(dai->dev);
5968c2ecf20Sopenharmony_ci	struct sdw_stream_runtime *sruntime = ctrl->sruntime[dai->id];
5978c2ecf20Sopenharmony_ci	int ret;
5988c2ecf20Sopenharmony_ci
5998c2ecf20Sopenharmony_ci	ret = qcom_swrm_stream_alloc_ports(ctrl, sruntime, params,
6008c2ecf20Sopenharmony_ci					   substream->stream);
6018c2ecf20Sopenharmony_ci	if (ret)
6028c2ecf20Sopenharmony_ci		qcom_swrm_stream_free_ports(ctrl, sruntime);
6038c2ecf20Sopenharmony_ci
6048c2ecf20Sopenharmony_ci	return ret;
6058c2ecf20Sopenharmony_ci}
6068c2ecf20Sopenharmony_ci
6078c2ecf20Sopenharmony_cistatic int qcom_swrm_hw_free(struct snd_pcm_substream *substream,
6088c2ecf20Sopenharmony_ci			     struct snd_soc_dai *dai)
6098c2ecf20Sopenharmony_ci{
6108c2ecf20Sopenharmony_ci	struct qcom_swrm_ctrl *ctrl = dev_get_drvdata(dai->dev);
6118c2ecf20Sopenharmony_ci	struct sdw_stream_runtime *sruntime = ctrl->sruntime[dai->id];
6128c2ecf20Sopenharmony_ci
6138c2ecf20Sopenharmony_ci	qcom_swrm_stream_free_ports(ctrl, sruntime);
6148c2ecf20Sopenharmony_ci	sdw_stream_remove_master(&ctrl->bus, sruntime);
6158c2ecf20Sopenharmony_ci
6168c2ecf20Sopenharmony_ci	return 0;
6178c2ecf20Sopenharmony_ci}
6188c2ecf20Sopenharmony_ci
6198c2ecf20Sopenharmony_cistatic int qcom_swrm_set_sdw_stream(struct snd_soc_dai *dai,
6208c2ecf20Sopenharmony_ci				    void *stream, int direction)
6218c2ecf20Sopenharmony_ci{
6228c2ecf20Sopenharmony_ci	struct qcom_swrm_ctrl *ctrl = dev_get_drvdata(dai->dev);
6238c2ecf20Sopenharmony_ci
6248c2ecf20Sopenharmony_ci	ctrl->sruntime[dai->id] = stream;
6258c2ecf20Sopenharmony_ci
6268c2ecf20Sopenharmony_ci	return 0;
6278c2ecf20Sopenharmony_ci}
6288c2ecf20Sopenharmony_ci
6298c2ecf20Sopenharmony_cistatic void *qcom_swrm_get_sdw_stream(struct snd_soc_dai *dai, int direction)
6308c2ecf20Sopenharmony_ci{
6318c2ecf20Sopenharmony_ci	struct qcom_swrm_ctrl *ctrl = dev_get_drvdata(dai->dev);
6328c2ecf20Sopenharmony_ci
6338c2ecf20Sopenharmony_ci	return ctrl->sruntime[dai->id];
6348c2ecf20Sopenharmony_ci}
6358c2ecf20Sopenharmony_ci
6368c2ecf20Sopenharmony_cistatic int qcom_swrm_startup(struct snd_pcm_substream *substream,
6378c2ecf20Sopenharmony_ci			     struct snd_soc_dai *dai)
6388c2ecf20Sopenharmony_ci{
6398c2ecf20Sopenharmony_ci	struct qcom_swrm_ctrl *ctrl = dev_get_drvdata(dai->dev);
6408c2ecf20Sopenharmony_ci	struct snd_soc_pcm_runtime *rtd = substream->private_data;
6418c2ecf20Sopenharmony_ci	struct sdw_stream_runtime *sruntime;
6428c2ecf20Sopenharmony_ci	struct snd_soc_dai *codec_dai;
6438c2ecf20Sopenharmony_ci	int ret, i;
6448c2ecf20Sopenharmony_ci
6458c2ecf20Sopenharmony_ci	sruntime = sdw_alloc_stream(dai->name);
6468c2ecf20Sopenharmony_ci	if (!sruntime)
6478c2ecf20Sopenharmony_ci		return -ENOMEM;
6488c2ecf20Sopenharmony_ci
6498c2ecf20Sopenharmony_ci	ctrl->sruntime[dai->id] = sruntime;
6508c2ecf20Sopenharmony_ci
6518c2ecf20Sopenharmony_ci	for_each_rtd_codec_dais(rtd, i, codec_dai) {
6528c2ecf20Sopenharmony_ci		ret = snd_soc_dai_set_stream(codec_dai, sruntime,
6538c2ecf20Sopenharmony_ci					     substream->stream);
6548c2ecf20Sopenharmony_ci		if (ret < 0 && ret != -ENOTSUPP) {
6558c2ecf20Sopenharmony_ci			dev_err(dai->dev, "Failed to set sdw stream on %s",
6568c2ecf20Sopenharmony_ci				codec_dai->name);
6578c2ecf20Sopenharmony_ci			sdw_release_stream(sruntime);
6588c2ecf20Sopenharmony_ci			return ret;
6598c2ecf20Sopenharmony_ci		}
6608c2ecf20Sopenharmony_ci	}
6618c2ecf20Sopenharmony_ci
6628c2ecf20Sopenharmony_ci	return 0;
6638c2ecf20Sopenharmony_ci}
6648c2ecf20Sopenharmony_ci
6658c2ecf20Sopenharmony_cistatic void qcom_swrm_shutdown(struct snd_pcm_substream *substream,
6668c2ecf20Sopenharmony_ci			       struct snd_soc_dai *dai)
6678c2ecf20Sopenharmony_ci{
6688c2ecf20Sopenharmony_ci	struct qcom_swrm_ctrl *ctrl = dev_get_drvdata(dai->dev);
6698c2ecf20Sopenharmony_ci
6708c2ecf20Sopenharmony_ci	sdw_release_stream(ctrl->sruntime[dai->id]);
6718c2ecf20Sopenharmony_ci	ctrl->sruntime[dai->id] = NULL;
6728c2ecf20Sopenharmony_ci}
6738c2ecf20Sopenharmony_ci
6748c2ecf20Sopenharmony_cistatic const struct snd_soc_dai_ops qcom_swrm_pdm_dai_ops = {
6758c2ecf20Sopenharmony_ci	.hw_params = qcom_swrm_hw_params,
6768c2ecf20Sopenharmony_ci	.hw_free = qcom_swrm_hw_free,
6778c2ecf20Sopenharmony_ci	.startup = qcom_swrm_startup,
6788c2ecf20Sopenharmony_ci	.shutdown = qcom_swrm_shutdown,
6798c2ecf20Sopenharmony_ci	.set_stream = qcom_swrm_set_sdw_stream,
6808c2ecf20Sopenharmony_ci	.get_stream = qcom_swrm_get_sdw_stream,
6818c2ecf20Sopenharmony_ci};
6828c2ecf20Sopenharmony_ci
6838c2ecf20Sopenharmony_cistatic const struct snd_soc_component_driver qcom_swrm_dai_component = {
6848c2ecf20Sopenharmony_ci	.name = "soundwire",
6858c2ecf20Sopenharmony_ci};
6868c2ecf20Sopenharmony_ci
6878c2ecf20Sopenharmony_cistatic int qcom_swrm_register_dais(struct qcom_swrm_ctrl *ctrl)
6888c2ecf20Sopenharmony_ci{
6898c2ecf20Sopenharmony_ci	int num_dais = ctrl->num_dout_ports + ctrl->num_din_ports;
6908c2ecf20Sopenharmony_ci	struct snd_soc_dai_driver *dais;
6918c2ecf20Sopenharmony_ci	struct snd_soc_pcm_stream *stream;
6928c2ecf20Sopenharmony_ci	struct device *dev = ctrl->dev;
6938c2ecf20Sopenharmony_ci	int i;
6948c2ecf20Sopenharmony_ci
6958c2ecf20Sopenharmony_ci	/* PDM dais are only tested for now */
6968c2ecf20Sopenharmony_ci	dais = devm_kcalloc(dev, num_dais, sizeof(*dais), GFP_KERNEL);
6978c2ecf20Sopenharmony_ci	if (!dais)
6988c2ecf20Sopenharmony_ci		return -ENOMEM;
6998c2ecf20Sopenharmony_ci
7008c2ecf20Sopenharmony_ci	for (i = 0; i < num_dais; i++) {
7018c2ecf20Sopenharmony_ci		dais[i].name = devm_kasprintf(dev, GFP_KERNEL, "SDW Pin%d", i);
7028c2ecf20Sopenharmony_ci		if (!dais[i].name)
7038c2ecf20Sopenharmony_ci			return -ENOMEM;
7048c2ecf20Sopenharmony_ci
7058c2ecf20Sopenharmony_ci		if (i < ctrl->num_dout_ports)
7068c2ecf20Sopenharmony_ci			stream = &dais[i].playback;
7078c2ecf20Sopenharmony_ci		else
7088c2ecf20Sopenharmony_ci			stream = &dais[i].capture;
7098c2ecf20Sopenharmony_ci
7108c2ecf20Sopenharmony_ci		stream->channels_min = 1;
7118c2ecf20Sopenharmony_ci		stream->channels_max = 1;
7128c2ecf20Sopenharmony_ci		stream->rates = SNDRV_PCM_RATE_48000;
7138c2ecf20Sopenharmony_ci		stream->formats = SNDRV_PCM_FMTBIT_S16_LE;
7148c2ecf20Sopenharmony_ci
7158c2ecf20Sopenharmony_ci		dais[i].ops = &qcom_swrm_pdm_dai_ops;
7168c2ecf20Sopenharmony_ci		dais[i].id = i;
7178c2ecf20Sopenharmony_ci	}
7188c2ecf20Sopenharmony_ci
7198c2ecf20Sopenharmony_ci	return devm_snd_soc_register_component(ctrl->dev,
7208c2ecf20Sopenharmony_ci						&qcom_swrm_dai_component,
7218c2ecf20Sopenharmony_ci						dais, num_dais);
7228c2ecf20Sopenharmony_ci}
7238c2ecf20Sopenharmony_ci
7248c2ecf20Sopenharmony_cistatic int qcom_swrm_get_port_config(struct qcom_swrm_ctrl *ctrl)
7258c2ecf20Sopenharmony_ci{
7268c2ecf20Sopenharmony_ci	struct device_node *np = ctrl->dev->of_node;
7278c2ecf20Sopenharmony_ci	u8 off1[QCOM_SDW_MAX_PORTS];
7288c2ecf20Sopenharmony_ci	u8 off2[QCOM_SDW_MAX_PORTS];
7298c2ecf20Sopenharmony_ci	u8 si[QCOM_SDW_MAX_PORTS];
7308c2ecf20Sopenharmony_ci	u8 bp_mode[QCOM_SDW_MAX_PORTS] = { 0, };
7318c2ecf20Sopenharmony_ci	int i, ret, nports, val;
7328c2ecf20Sopenharmony_ci
7338c2ecf20Sopenharmony_ci	ctrl->reg_read(ctrl, SWRM_COMP_PARAMS, &val);
7348c2ecf20Sopenharmony_ci
7358c2ecf20Sopenharmony_ci	ctrl->num_dout_ports = FIELD_GET(SWRM_COMP_PARAMS_DOUT_PORTS_MASK, val);
7368c2ecf20Sopenharmony_ci	ctrl->num_din_ports = FIELD_GET(SWRM_COMP_PARAMS_DIN_PORTS_MASK, val);
7378c2ecf20Sopenharmony_ci
7388c2ecf20Sopenharmony_ci	ret = of_property_read_u32(np, "qcom,din-ports", &val);
7398c2ecf20Sopenharmony_ci	if (ret)
7408c2ecf20Sopenharmony_ci		return ret;
7418c2ecf20Sopenharmony_ci
7428c2ecf20Sopenharmony_ci	if (val > ctrl->num_din_ports)
7438c2ecf20Sopenharmony_ci		return -EINVAL;
7448c2ecf20Sopenharmony_ci
7458c2ecf20Sopenharmony_ci	ctrl->num_din_ports = val;
7468c2ecf20Sopenharmony_ci
7478c2ecf20Sopenharmony_ci	ret = of_property_read_u32(np, "qcom,dout-ports", &val);
7488c2ecf20Sopenharmony_ci	if (ret)
7498c2ecf20Sopenharmony_ci		return ret;
7508c2ecf20Sopenharmony_ci
7518c2ecf20Sopenharmony_ci	if (val > ctrl->num_dout_ports)
7528c2ecf20Sopenharmony_ci		return -EINVAL;
7538c2ecf20Sopenharmony_ci
7548c2ecf20Sopenharmony_ci	ctrl->num_dout_ports = val;
7558c2ecf20Sopenharmony_ci
7568c2ecf20Sopenharmony_ci	nports = ctrl->num_dout_ports + ctrl->num_din_ports;
7578c2ecf20Sopenharmony_ci
7588c2ecf20Sopenharmony_ci	ret = of_property_read_u8_array(np, "qcom,ports-offset1",
7598c2ecf20Sopenharmony_ci					off1, nports);
7608c2ecf20Sopenharmony_ci	if (ret)
7618c2ecf20Sopenharmony_ci		return ret;
7628c2ecf20Sopenharmony_ci
7638c2ecf20Sopenharmony_ci	ret = of_property_read_u8_array(np, "qcom,ports-offset2",
7648c2ecf20Sopenharmony_ci					off2, nports);
7658c2ecf20Sopenharmony_ci	if (ret)
7668c2ecf20Sopenharmony_ci		return ret;
7678c2ecf20Sopenharmony_ci
7688c2ecf20Sopenharmony_ci	ret = of_property_read_u8_array(np, "qcom,ports-sinterval-low",
7698c2ecf20Sopenharmony_ci					si, nports);
7708c2ecf20Sopenharmony_ci	if (ret)
7718c2ecf20Sopenharmony_ci		return ret;
7728c2ecf20Sopenharmony_ci
7738c2ecf20Sopenharmony_ci	ret = of_property_read_u8_array(np, "qcom,ports-block-pack-mode",
7748c2ecf20Sopenharmony_ci					bp_mode, nports);
7758c2ecf20Sopenharmony_ci	for (i = 0; i < nports; i++) {
7768c2ecf20Sopenharmony_ci		ctrl->pconfig[i].si = si[i];
7778c2ecf20Sopenharmony_ci		ctrl->pconfig[i].off1 = off1[i];
7788c2ecf20Sopenharmony_ci		ctrl->pconfig[i].off2 = off2[i];
7798c2ecf20Sopenharmony_ci		ctrl->pconfig[i].bp_mode = bp_mode[i];
7808c2ecf20Sopenharmony_ci	}
7818c2ecf20Sopenharmony_ci
7828c2ecf20Sopenharmony_ci	return 0;
7838c2ecf20Sopenharmony_ci}
7848c2ecf20Sopenharmony_ci
7858c2ecf20Sopenharmony_cistatic int qcom_swrm_probe(struct platform_device *pdev)
7868c2ecf20Sopenharmony_ci{
7878c2ecf20Sopenharmony_ci	struct device *dev = &pdev->dev;
7888c2ecf20Sopenharmony_ci	struct sdw_master_prop *prop;
7898c2ecf20Sopenharmony_ci	struct sdw_bus_params *params;
7908c2ecf20Sopenharmony_ci	struct qcom_swrm_ctrl *ctrl;
7918c2ecf20Sopenharmony_ci	const struct qcom_swrm_data *data;
7928c2ecf20Sopenharmony_ci	int ret;
7938c2ecf20Sopenharmony_ci	u32 val;
7948c2ecf20Sopenharmony_ci
7958c2ecf20Sopenharmony_ci	ctrl = devm_kzalloc(dev, sizeof(*ctrl), GFP_KERNEL);
7968c2ecf20Sopenharmony_ci	if (!ctrl)
7978c2ecf20Sopenharmony_ci		return -ENOMEM;
7988c2ecf20Sopenharmony_ci
7998c2ecf20Sopenharmony_ci	data = of_device_get_match_data(dev);
8008c2ecf20Sopenharmony_ci	ctrl->rows_index = sdw_find_row_index(data->default_rows);
8018c2ecf20Sopenharmony_ci	ctrl->cols_index = sdw_find_col_index(data->default_cols);
8028c2ecf20Sopenharmony_ci#if IS_REACHABLE(CONFIG_SLIMBUS)
8038c2ecf20Sopenharmony_ci	if (dev->parent->bus == &slimbus_bus) {
8048c2ecf20Sopenharmony_ci#else
8058c2ecf20Sopenharmony_ci	if (false) {
8068c2ecf20Sopenharmony_ci#endif
8078c2ecf20Sopenharmony_ci		ctrl->reg_read = qcom_swrm_ahb_reg_read;
8088c2ecf20Sopenharmony_ci		ctrl->reg_write = qcom_swrm_ahb_reg_write;
8098c2ecf20Sopenharmony_ci		ctrl->regmap = dev_get_regmap(dev->parent, NULL);
8108c2ecf20Sopenharmony_ci		if (!ctrl->regmap)
8118c2ecf20Sopenharmony_ci			return -EINVAL;
8128c2ecf20Sopenharmony_ci	} else {
8138c2ecf20Sopenharmony_ci		ctrl->reg_read = qcom_swrm_cpu_reg_read;
8148c2ecf20Sopenharmony_ci		ctrl->reg_write = qcom_swrm_cpu_reg_write;
8158c2ecf20Sopenharmony_ci		ctrl->mmio = devm_platform_ioremap_resource(pdev, 0);
8168c2ecf20Sopenharmony_ci		if (IS_ERR(ctrl->mmio))
8178c2ecf20Sopenharmony_ci			return PTR_ERR(ctrl->mmio);
8188c2ecf20Sopenharmony_ci	}
8198c2ecf20Sopenharmony_ci
8208c2ecf20Sopenharmony_ci	ctrl->irq = of_irq_get(dev->of_node, 0);
8218c2ecf20Sopenharmony_ci	if (ctrl->irq < 0) {
8228c2ecf20Sopenharmony_ci		ret = ctrl->irq;
8238c2ecf20Sopenharmony_ci		goto err_init;
8248c2ecf20Sopenharmony_ci	}
8258c2ecf20Sopenharmony_ci
8268c2ecf20Sopenharmony_ci	ctrl->hclk = devm_clk_get(dev, "iface");
8278c2ecf20Sopenharmony_ci	if (IS_ERR(ctrl->hclk)) {
8288c2ecf20Sopenharmony_ci		ret = PTR_ERR(ctrl->hclk);
8298c2ecf20Sopenharmony_ci		goto err_init;
8308c2ecf20Sopenharmony_ci	}
8318c2ecf20Sopenharmony_ci
8328c2ecf20Sopenharmony_ci	clk_prepare_enable(ctrl->hclk);
8338c2ecf20Sopenharmony_ci
8348c2ecf20Sopenharmony_ci	ctrl->dev = dev;
8358c2ecf20Sopenharmony_ci	dev_set_drvdata(&pdev->dev, ctrl);
8368c2ecf20Sopenharmony_ci	spin_lock_init(&ctrl->comp_lock);
8378c2ecf20Sopenharmony_ci	mutex_init(&ctrl->port_lock);
8388c2ecf20Sopenharmony_ci	INIT_WORK(&ctrl->slave_work, qcom_swrm_slave_wq);
8398c2ecf20Sopenharmony_ci
8408c2ecf20Sopenharmony_ci	ctrl->bus.ops = &qcom_swrm_ops;
8418c2ecf20Sopenharmony_ci	ctrl->bus.port_ops = &qcom_swrm_port_ops;
8428c2ecf20Sopenharmony_ci	ctrl->bus.compute_params = &qcom_swrm_compute_params;
8438c2ecf20Sopenharmony_ci
8448c2ecf20Sopenharmony_ci	ret = qcom_swrm_get_port_config(ctrl);
8458c2ecf20Sopenharmony_ci	if (ret)
8468c2ecf20Sopenharmony_ci		goto err_clk;
8478c2ecf20Sopenharmony_ci
8488c2ecf20Sopenharmony_ci	params = &ctrl->bus.params;
8498c2ecf20Sopenharmony_ci	params->max_dr_freq = DEFAULT_CLK_FREQ;
8508c2ecf20Sopenharmony_ci	params->curr_dr_freq = DEFAULT_CLK_FREQ;
8518c2ecf20Sopenharmony_ci	params->col = data->default_cols;
8528c2ecf20Sopenharmony_ci	params->row = data->default_rows;
8538c2ecf20Sopenharmony_ci	ctrl->reg_read(ctrl, SWRM_MCP_STATUS, &val);
8548c2ecf20Sopenharmony_ci	params->curr_bank = val & SWRM_MCP_STATUS_BANK_NUM_MASK;
8558c2ecf20Sopenharmony_ci	params->next_bank = !params->curr_bank;
8568c2ecf20Sopenharmony_ci
8578c2ecf20Sopenharmony_ci	prop = &ctrl->bus.prop;
8588c2ecf20Sopenharmony_ci	prop->max_clk_freq = DEFAULT_CLK_FREQ;
8598c2ecf20Sopenharmony_ci	prop->num_clk_gears = 0;
8608c2ecf20Sopenharmony_ci	prop->num_clk_freq = MAX_FREQ_NUM;
8618c2ecf20Sopenharmony_ci	prop->clk_freq = &qcom_swrm_freq_tbl[0];
8628c2ecf20Sopenharmony_ci	prop->default_col = data->default_cols;
8638c2ecf20Sopenharmony_ci	prop->default_row = data->default_rows;
8648c2ecf20Sopenharmony_ci
8658c2ecf20Sopenharmony_ci	ctrl->reg_read(ctrl, SWRM_COMP_HW_VERSION, &ctrl->version);
8668c2ecf20Sopenharmony_ci
8678c2ecf20Sopenharmony_ci	ret = devm_request_threaded_irq(dev, ctrl->irq, NULL,
8688c2ecf20Sopenharmony_ci					qcom_swrm_irq_handler,
8698c2ecf20Sopenharmony_ci					IRQF_TRIGGER_RISING |
8708c2ecf20Sopenharmony_ci					IRQF_ONESHOT,
8718c2ecf20Sopenharmony_ci					"soundwire", ctrl);
8728c2ecf20Sopenharmony_ci	if (ret) {
8738c2ecf20Sopenharmony_ci		dev_err(dev, "Failed to request soundwire irq\n");
8748c2ecf20Sopenharmony_ci		goto err_clk;
8758c2ecf20Sopenharmony_ci	}
8768c2ecf20Sopenharmony_ci
8778c2ecf20Sopenharmony_ci	ret = sdw_bus_master_add(&ctrl->bus, dev, dev->fwnode);
8788c2ecf20Sopenharmony_ci	if (ret) {
8798c2ecf20Sopenharmony_ci		dev_err(dev, "Failed to register Soundwire controller (%d)\n",
8808c2ecf20Sopenharmony_ci			ret);
8818c2ecf20Sopenharmony_ci		goto err_clk;
8828c2ecf20Sopenharmony_ci	}
8838c2ecf20Sopenharmony_ci
8848c2ecf20Sopenharmony_ci	qcom_swrm_init(ctrl);
8858c2ecf20Sopenharmony_ci	ret = qcom_swrm_register_dais(ctrl);
8868c2ecf20Sopenharmony_ci	if (ret)
8878c2ecf20Sopenharmony_ci		goto err_master_add;
8888c2ecf20Sopenharmony_ci
8898c2ecf20Sopenharmony_ci	dev_info(dev, "Qualcomm Soundwire controller v%x.%x.%x Registered\n",
8908c2ecf20Sopenharmony_ci		 (ctrl->version >> 24) & 0xff, (ctrl->version >> 16) & 0xff,
8918c2ecf20Sopenharmony_ci		 ctrl->version & 0xffff);
8928c2ecf20Sopenharmony_ci
8938c2ecf20Sopenharmony_ci	return 0;
8948c2ecf20Sopenharmony_ci
8958c2ecf20Sopenharmony_cierr_master_add:
8968c2ecf20Sopenharmony_ci	sdw_bus_master_delete(&ctrl->bus);
8978c2ecf20Sopenharmony_cierr_clk:
8988c2ecf20Sopenharmony_ci	clk_disable_unprepare(ctrl->hclk);
8998c2ecf20Sopenharmony_cierr_init:
9008c2ecf20Sopenharmony_ci	return ret;
9018c2ecf20Sopenharmony_ci}
9028c2ecf20Sopenharmony_ci
9038c2ecf20Sopenharmony_cistatic int qcom_swrm_remove(struct platform_device *pdev)
9048c2ecf20Sopenharmony_ci{
9058c2ecf20Sopenharmony_ci	struct qcom_swrm_ctrl *ctrl = dev_get_drvdata(&pdev->dev);
9068c2ecf20Sopenharmony_ci
9078c2ecf20Sopenharmony_ci	sdw_bus_master_delete(&ctrl->bus);
9088c2ecf20Sopenharmony_ci	clk_disable_unprepare(ctrl->hclk);
9098c2ecf20Sopenharmony_ci
9108c2ecf20Sopenharmony_ci	return 0;
9118c2ecf20Sopenharmony_ci}
9128c2ecf20Sopenharmony_ci
9138c2ecf20Sopenharmony_cistatic const struct of_device_id qcom_swrm_of_match[] = {
9148c2ecf20Sopenharmony_ci	{ .compatible = "qcom,soundwire-v1.3.0", .data = &swrm_v1_3_data },
9158c2ecf20Sopenharmony_ci	{ .compatible = "qcom,soundwire-v1.5.1", .data = &swrm_v1_5_data },
9168c2ecf20Sopenharmony_ci	{/* sentinel */},
9178c2ecf20Sopenharmony_ci};
9188c2ecf20Sopenharmony_ci
9198c2ecf20Sopenharmony_ciMODULE_DEVICE_TABLE(of, qcom_swrm_of_match);
9208c2ecf20Sopenharmony_ci
9218c2ecf20Sopenharmony_cistatic struct platform_driver qcom_swrm_driver = {
9228c2ecf20Sopenharmony_ci	.probe	= &qcom_swrm_probe,
9238c2ecf20Sopenharmony_ci	.remove = &qcom_swrm_remove,
9248c2ecf20Sopenharmony_ci	.driver = {
9258c2ecf20Sopenharmony_ci		.name	= "qcom-soundwire",
9268c2ecf20Sopenharmony_ci		.of_match_table = qcom_swrm_of_match,
9278c2ecf20Sopenharmony_ci	}
9288c2ecf20Sopenharmony_ci};
9298c2ecf20Sopenharmony_cimodule_platform_driver(qcom_swrm_driver);
9308c2ecf20Sopenharmony_ci
9318c2ecf20Sopenharmony_ciMODULE_DESCRIPTION("Qualcomm soundwire driver");
9328c2ecf20Sopenharmony_ciMODULE_LICENSE("GPL v2");
933