18c2ecf20Sopenharmony_ci/* Copyright 2008 - 2016 Freescale Semiconductor, Inc.
28c2ecf20Sopenharmony_ci *
38c2ecf20Sopenharmony_ci * Redistribution and use in source and binary forms, with or without
48c2ecf20Sopenharmony_ci * modification, are permitted provided that the following conditions are met:
58c2ecf20Sopenharmony_ci *     * Redistributions of source code must retain the above copyright
68c2ecf20Sopenharmony_ci *	 notice, this list of conditions and the following disclaimer.
78c2ecf20Sopenharmony_ci *     * Redistributions in binary form must reproduce the above copyright
88c2ecf20Sopenharmony_ci *	 notice, this list of conditions and the following disclaimer in the
98c2ecf20Sopenharmony_ci *	 documentation and/or other materials provided with the distribution.
108c2ecf20Sopenharmony_ci *     * Neither the name of Freescale Semiconductor nor the
118c2ecf20Sopenharmony_ci *	 names of its contributors may be used to endorse or promote products
128c2ecf20Sopenharmony_ci *	 derived from this software without specific prior written permission.
138c2ecf20Sopenharmony_ci *
148c2ecf20Sopenharmony_ci * ALTERNATIVELY, this software may be distributed under the terms of the
158c2ecf20Sopenharmony_ci * GNU General Public License ("GPL") as published by the Free Software
168c2ecf20Sopenharmony_ci * Foundation, either version 2 of that License or (at your option) any
178c2ecf20Sopenharmony_ci * later version.
188c2ecf20Sopenharmony_ci *
198c2ecf20Sopenharmony_ci * THIS SOFTWARE IS PROVIDED BY Freescale Semiconductor ``AS IS'' AND ANY
208c2ecf20Sopenharmony_ci * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
218c2ecf20Sopenharmony_ci * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
228c2ecf20Sopenharmony_ci * DISCLAIMED. IN NO EVENT SHALL Freescale Semiconductor BE LIABLE FOR ANY
238c2ecf20Sopenharmony_ci * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
248c2ecf20Sopenharmony_ci * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
258c2ecf20Sopenharmony_ci * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
268c2ecf20Sopenharmony_ci * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
278c2ecf20Sopenharmony_ci * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
288c2ecf20Sopenharmony_ci * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
298c2ecf20Sopenharmony_ci */
308c2ecf20Sopenharmony_ci
318c2ecf20Sopenharmony_ci#include "qman_priv.h"
328c2ecf20Sopenharmony_ci
338c2ecf20Sopenharmony_ciu16 qman_ip_rev;
348c2ecf20Sopenharmony_ciEXPORT_SYMBOL(qman_ip_rev);
358c2ecf20Sopenharmony_ciu16 qm_channel_pool1 = QMAN_CHANNEL_POOL1;
368c2ecf20Sopenharmony_ciEXPORT_SYMBOL(qm_channel_pool1);
378c2ecf20Sopenharmony_ciu16 qm_channel_caam = QMAN_CHANNEL_CAAM;
388c2ecf20Sopenharmony_ciEXPORT_SYMBOL(qm_channel_caam);
398c2ecf20Sopenharmony_ci
408c2ecf20Sopenharmony_ci/* Register offsets */
418c2ecf20Sopenharmony_ci#define REG_QCSP_LIO_CFG(n)	(0x0000 + ((n) * 0x10))
428c2ecf20Sopenharmony_ci#define REG_QCSP_IO_CFG(n)	(0x0004 + ((n) * 0x10))
438c2ecf20Sopenharmony_ci#define REG_QCSP_DD_CFG(n)	(0x000c + ((n) * 0x10))
448c2ecf20Sopenharmony_ci#define REG_DD_CFG		0x0200
458c2ecf20Sopenharmony_ci#define REG_DCP_CFG(n)		(0x0300 + ((n) * 0x10))
468c2ecf20Sopenharmony_ci#define REG_DCP_DD_CFG(n)	(0x0304 + ((n) * 0x10))
478c2ecf20Sopenharmony_ci#define REG_DCP_DLM_AVG(n)	(0x030c + ((n) * 0x10))
488c2ecf20Sopenharmony_ci#define REG_PFDR_FPC		0x0400
498c2ecf20Sopenharmony_ci#define REG_PFDR_FP_HEAD	0x0404
508c2ecf20Sopenharmony_ci#define REG_PFDR_FP_TAIL	0x0408
518c2ecf20Sopenharmony_ci#define REG_PFDR_FP_LWIT	0x0410
528c2ecf20Sopenharmony_ci#define REG_PFDR_CFG		0x0414
538c2ecf20Sopenharmony_ci#define REG_SFDR_CFG		0x0500
548c2ecf20Sopenharmony_ci#define REG_SFDR_IN_USE		0x0504
558c2ecf20Sopenharmony_ci#define REG_WQ_CS_CFG(n)	(0x0600 + ((n) * 0x04))
568c2ecf20Sopenharmony_ci#define REG_WQ_DEF_ENC_WQID	0x0630
578c2ecf20Sopenharmony_ci#define REG_WQ_SC_DD_CFG(n)	(0x640 + ((n) * 0x04))
588c2ecf20Sopenharmony_ci#define REG_WQ_PC_DD_CFG(n)	(0x680 + ((n) * 0x04))
598c2ecf20Sopenharmony_ci#define REG_WQ_DC0_DD_CFG(n)	(0x6c0 + ((n) * 0x04))
608c2ecf20Sopenharmony_ci#define REG_WQ_DC1_DD_CFG(n)	(0x700 + ((n) * 0x04))
618c2ecf20Sopenharmony_ci#define REG_WQ_DCn_DD_CFG(n)	(0x6c0 + ((n) * 0x40)) /* n=2,3 */
628c2ecf20Sopenharmony_ci#define REG_CM_CFG		0x0800
638c2ecf20Sopenharmony_ci#define REG_ECSR		0x0a00
648c2ecf20Sopenharmony_ci#define REG_ECIR		0x0a04
658c2ecf20Sopenharmony_ci#define REG_EADR		0x0a08
668c2ecf20Sopenharmony_ci#define REG_ECIR2		0x0a0c
678c2ecf20Sopenharmony_ci#define REG_EDATA(n)		(0x0a10 + ((n) * 0x04))
688c2ecf20Sopenharmony_ci#define REG_SBEC(n)		(0x0a80 + ((n) * 0x04))
698c2ecf20Sopenharmony_ci#define REG_MCR			0x0b00
708c2ecf20Sopenharmony_ci#define REG_MCP(n)		(0x0b04 + ((n) * 0x04))
718c2ecf20Sopenharmony_ci#define REG_MISC_CFG		0x0be0
728c2ecf20Sopenharmony_ci#define REG_HID_CFG		0x0bf0
738c2ecf20Sopenharmony_ci#define REG_IDLE_STAT		0x0bf4
748c2ecf20Sopenharmony_ci#define REG_IP_REV_1		0x0bf8
758c2ecf20Sopenharmony_ci#define REG_IP_REV_2		0x0bfc
768c2ecf20Sopenharmony_ci#define REG_FQD_BARE		0x0c00
778c2ecf20Sopenharmony_ci#define REG_PFDR_BARE		0x0c20
788c2ecf20Sopenharmony_ci#define REG_offset_BAR		0x0004	/* relative to REG_[FQD|PFDR]_BARE */
798c2ecf20Sopenharmony_ci#define REG_offset_AR		0x0010	/* relative to REG_[FQD|PFDR]_BARE */
808c2ecf20Sopenharmony_ci#define REG_QCSP_BARE		0x0c80
818c2ecf20Sopenharmony_ci#define REG_QCSP_BAR		0x0c84
828c2ecf20Sopenharmony_ci#define REG_CI_SCHED_CFG	0x0d00
838c2ecf20Sopenharmony_ci#define REG_SRCIDR		0x0d04
848c2ecf20Sopenharmony_ci#define REG_LIODNR		0x0d08
858c2ecf20Sopenharmony_ci#define REG_CI_RLM_AVG		0x0d14
868c2ecf20Sopenharmony_ci#define REG_ERR_ISR		0x0e00
878c2ecf20Sopenharmony_ci#define REG_ERR_IER		0x0e04
888c2ecf20Sopenharmony_ci#define REG_REV3_QCSP_LIO_CFG(n)	(0x1000 + ((n) * 0x10))
898c2ecf20Sopenharmony_ci#define REG_REV3_QCSP_IO_CFG(n)	(0x1004 + ((n) * 0x10))
908c2ecf20Sopenharmony_ci#define REG_REV3_QCSP_DD_CFG(n)	(0x100c + ((n) * 0x10))
918c2ecf20Sopenharmony_ci
928c2ecf20Sopenharmony_ci/* Assists for QMAN_MCR */
938c2ecf20Sopenharmony_ci#define MCR_INIT_PFDR		0x01000000
948c2ecf20Sopenharmony_ci#define MCR_get_rslt(v)		(u8)((v) >> 24)
958c2ecf20Sopenharmony_ci#define MCR_rslt_idle(r)	(!(r) || ((r) >= 0xf0))
968c2ecf20Sopenharmony_ci#define MCR_rslt_ok(r)		((r) == 0xf0)
978c2ecf20Sopenharmony_ci#define MCR_rslt_eaccess(r)	((r) == 0xf8)
988c2ecf20Sopenharmony_ci#define MCR_rslt_inval(r)	((r) == 0xff)
998c2ecf20Sopenharmony_ci
1008c2ecf20Sopenharmony_ci/*
1018c2ecf20Sopenharmony_ci * Corenet initiator settings. Stash request queues are 4-deep to match cores
1028c2ecf20Sopenharmony_ci * ability to snarf. Stash priority is 3, other priorities are 2.
1038c2ecf20Sopenharmony_ci */
1048c2ecf20Sopenharmony_ci#define QM_CI_SCHED_CFG_SRCCIV		4
1058c2ecf20Sopenharmony_ci#define QM_CI_SCHED_CFG_SRQ_W		3
1068c2ecf20Sopenharmony_ci#define QM_CI_SCHED_CFG_RW_W		2
1078c2ecf20Sopenharmony_ci#define QM_CI_SCHED_CFG_BMAN_W		2
1088c2ecf20Sopenharmony_ci/* write SRCCIV enable */
1098c2ecf20Sopenharmony_ci#define QM_CI_SCHED_CFG_SRCCIV_EN	BIT(31)
1108c2ecf20Sopenharmony_ci
1118c2ecf20Sopenharmony_ci/* Follows WQ_CS_CFG0-5 */
1128c2ecf20Sopenharmony_cienum qm_wq_class {
1138c2ecf20Sopenharmony_ci	qm_wq_portal = 0,
1148c2ecf20Sopenharmony_ci	qm_wq_pool = 1,
1158c2ecf20Sopenharmony_ci	qm_wq_fman0 = 2,
1168c2ecf20Sopenharmony_ci	qm_wq_fman1 = 3,
1178c2ecf20Sopenharmony_ci	qm_wq_caam = 4,
1188c2ecf20Sopenharmony_ci	qm_wq_pme = 5,
1198c2ecf20Sopenharmony_ci	qm_wq_first = qm_wq_portal,
1208c2ecf20Sopenharmony_ci	qm_wq_last = qm_wq_pme
1218c2ecf20Sopenharmony_ci};
1228c2ecf20Sopenharmony_ci
1238c2ecf20Sopenharmony_ci/* Follows FQD_[BARE|BAR|AR] and PFDR_[BARE|BAR|AR] */
1248c2ecf20Sopenharmony_cienum qm_memory {
1258c2ecf20Sopenharmony_ci	qm_memory_fqd,
1268c2ecf20Sopenharmony_ci	qm_memory_pfdr
1278c2ecf20Sopenharmony_ci};
1288c2ecf20Sopenharmony_ci
1298c2ecf20Sopenharmony_ci/* Used by all error interrupt registers except 'inhibit' */
1308c2ecf20Sopenharmony_ci#define QM_EIRQ_CIDE	0x20000000	/* Corenet Initiator Data Error */
1318c2ecf20Sopenharmony_ci#define QM_EIRQ_CTDE	0x10000000	/* Corenet Target Data Error */
1328c2ecf20Sopenharmony_ci#define QM_EIRQ_CITT	0x08000000	/* Corenet Invalid Target Transaction */
1338c2ecf20Sopenharmony_ci#define QM_EIRQ_PLWI	0x04000000	/* PFDR Low Watermark */
1348c2ecf20Sopenharmony_ci#define QM_EIRQ_MBEI	0x02000000	/* Multi-bit ECC Error */
1358c2ecf20Sopenharmony_ci#define QM_EIRQ_SBEI	0x01000000	/* Single-bit ECC Error */
1368c2ecf20Sopenharmony_ci#define QM_EIRQ_PEBI	0x00800000	/* PFDR Enqueues Blocked Interrupt */
1378c2ecf20Sopenharmony_ci#define QM_EIRQ_IFSI	0x00020000	/* Invalid FQ Flow Control State */
1388c2ecf20Sopenharmony_ci#define QM_EIRQ_ICVI	0x00010000	/* Invalid Command Verb */
1398c2ecf20Sopenharmony_ci#define QM_EIRQ_IDDI	0x00000800	/* Invalid Dequeue (Direct-connect) */
1408c2ecf20Sopenharmony_ci#define QM_EIRQ_IDFI	0x00000400	/* Invalid Dequeue FQ */
1418c2ecf20Sopenharmony_ci#define QM_EIRQ_IDSI	0x00000200	/* Invalid Dequeue Source */
1428c2ecf20Sopenharmony_ci#define QM_EIRQ_IDQI	0x00000100	/* Invalid Dequeue Queue */
1438c2ecf20Sopenharmony_ci#define QM_EIRQ_IECE	0x00000010	/* Invalid Enqueue Configuration */
1448c2ecf20Sopenharmony_ci#define QM_EIRQ_IEOI	0x00000008	/* Invalid Enqueue Overflow */
1458c2ecf20Sopenharmony_ci#define QM_EIRQ_IESI	0x00000004	/* Invalid Enqueue State */
1468c2ecf20Sopenharmony_ci#define QM_EIRQ_IECI	0x00000002	/* Invalid Enqueue Channel */
1478c2ecf20Sopenharmony_ci#define QM_EIRQ_IEQI	0x00000001	/* Invalid Enqueue Queue */
1488c2ecf20Sopenharmony_ci
1498c2ecf20Sopenharmony_ci/* QMAN_ECIR valid error bit */
1508c2ecf20Sopenharmony_ci#define PORTAL_ECSR_ERR	(QM_EIRQ_IEQI | QM_EIRQ_IESI | QM_EIRQ_IEOI | \
1518c2ecf20Sopenharmony_ci			 QM_EIRQ_IDQI | QM_EIRQ_IDSI | QM_EIRQ_IDFI | \
1528c2ecf20Sopenharmony_ci			 QM_EIRQ_IDDI | QM_EIRQ_ICVI | QM_EIRQ_IFSI)
1538c2ecf20Sopenharmony_ci#define FQID_ECSR_ERR	(QM_EIRQ_IEQI | QM_EIRQ_IECI | QM_EIRQ_IESI | \
1548c2ecf20Sopenharmony_ci			 QM_EIRQ_IEOI | QM_EIRQ_IDQI | QM_EIRQ_IDFI | \
1558c2ecf20Sopenharmony_ci			 QM_EIRQ_IFSI)
1568c2ecf20Sopenharmony_ci
1578c2ecf20Sopenharmony_cistruct qm_ecir {
1588c2ecf20Sopenharmony_ci	u32 info; /* res[30-31], ptyp[29], pnum[24-28], fqid[0-23] */
1598c2ecf20Sopenharmony_ci};
1608c2ecf20Sopenharmony_ci
1618c2ecf20Sopenharmony_cistatic bool qm_ecir_is_dcp(const struct qm_ecir *p)
1628c2ecf20Sopenharmony_ci{
1638c2ecf20Sopenharmony_ci	return p->info & BIT(29);
1648c2ecf20Sopenharmony_ci}
1658c2ecf20Sopenharmony_ci
1668c2ecf20Sopenharmony_cistatic int qm_ecir_get_pnum(const struct qm_ecir *p)
1678c2ecf20Sopenharmony_ci{
1688c2ecf20Sopenharmony_ci	return (p->info >> 24) & 0x1f;
1698c2ecf20Sopenharmony_ci}
1708c2ecf20Sopenharmony_ci
1718c2ecf20Sopenharmony_cistatic int qm_ecir_get_fqid(const struct qm_ecir *p)
1728c2ecf20Sopenharmony_ci{
1738c2ecf20Sopenharmony_ci	return p->info & (BIT(24) - 1);
1748c2ecf20Sopenharmony_ci}
1758c2ecf20Sopenharmony_ci
1768c2ecf20Sopenharmony_cistruct qm_ecir2 {
1778c2ecf20Sopenharmony_ci	u32 info; /* ptyp[31], res[10-30], pnum[0-9] */
1788c2ecf20Sopenharmony_ci};
1798c2ecf20Sopenharmony_ci
1808c2ecf20Sopenharmony_cistatic bool qm_ecir2_is_dcp(const struct qm_ecir2 *p)
1818c2ecf20Sopenharmony_ci{
1828c2ecf20Sopenharmony_ci	return p->info & BIT(31);
1838c2ecf20Sopenharmony_ci}
1848c2ecf20Sopenharmony_ci
1858c2ecf20Sopenharmony_cistatic int qm_ecir2_get_pnum(const struct qm_ecir2 *p)
1868c2ecf20Sopenharmony_ci{
1878c2ecf20Sopenharmony_ci	return p->info & (BIT(10) - 1);
1888c2ecf20Sopenharmony_ci}
1898c2ecf20Sopenharmony_ci
1908c2ecf20Sopenharmony_cistruct qm_eadr {
1918c2ecf20Sopenharmony_ci	u32 info; /* memid[24-27], eadr[0-11] */
1928c2ecf20Sopenharmony_ci		  /* v3: memid[24-28], eadr[0-15] */
1938c2ecf20Sopenharmony_ci};
1948c2ecf20Sopenharmony_ci
1958c2ecf20Sopenharmony_cistatic int qm_eadr_get_memid(const struct qm_eadr *p)
1968c2ecf20Sopenharmony_ci{
1978c2ecf20Sopenharmony_ci	return (p->info >> 24) & 0xf;
1988c2ecf20Sopenharmony_ci}
1998c2ecf20Sopenharmony_ci
2008c2ecf20Sopenharmony_cistatic int qm_eadr_get_eadr(const struct qm_eadr *p)
2018c2ecf20Sopenharmony_ci{
2028c2ecf20Sopenharmony_ci	return p->info & (BIT(12) - 1);
2038c2ecf20Sopenharmony_ci}
2048c2ecf20Sopenharmony_ci
2058c2ecf20Sopenharmony_cistatic int qm_eadr_v3_get_memid(const struct qm_eadr *p)
2068c2ecf20Sopenharmony_ci{
2078c2ecf20Sopenharmony_ci	return (p->info >> 24) & 0x1f;
2088c2ecf20Sopenharmony_ci}
2098c2ecf20Sopenharmony_ci
2108c2ecf20Sopenharmony_cistatic int qm_eadr_v3_get_eadr(const struct qm_eadr *p)
2118c2ecf20Sopenharmony_ci{
2128c2ecf20Sopenharmony_ci	return p->info & (BIT(16) - 1);
2138c2ecf20Sopenharmony_ci}
2148c2ecf20Sopenharmony_ci
2158c2ecf20Sopenharmony_cistruct qman_hwerr_txt {
2168c2ecf20Sopenharmony_ci	u32 mask;
2178c2ecf20Sopenharmony_ci	const char *txt;
2188c2ecf20Sopenharmony_ci};
2198c2ecf20Sopenharmony_ci
2208c2ecf20Sopenharmony_ci
2218c2ecf20Sopenharmony_cistatic const struct qman_hwerr_txt qman_hwerr_txts[] = {
2228c2ecf20Sopenharmony_ci	{ QM_EIRQ_CIDE, "Corenet Initiator Data Error" },
2238c2ecf20Sopenharmony_ci	{ QM_EIRQ_CTDE, "Corenet Target Data Error" },
2248c2ecf20Sopenharmony_ci	{ QM_EIRQ_CITT, "Corenet Invalid Target Transaction" },
2258c2ecf20Sopenharmony_ci	{ QM_EIRQ_PLWI, "PFDR Low Watermark" },
2268c2ecf20Sopenharmony_ci	{ QM_EIRQ_MBEI, "Multi-bit ECC Error" },
2278c2ecf20Sopenharmony_ci	{ QM_EIRQ_SBEI, "Single-bit ECC Error" },
2288c2ecf20Sopenharmony_ci	{ QM_EIRQ_PEBI, "PFDR Enqueues Blocked Interrupt" },
2298c2ecf20Sopenharmony_ci	{ QM_EIRQ_ICVI, "Invalid Command Verb" },
2308c2ecf20Sopenharmony_ci	{ QM_EIRQ_IFSI, "Invalid Flow Control State" },
2318c2ecf20Sopenharmony_ci	{ QM_EIRQ_IDDI, "Invalid Dequeue (Direct-connect)" },
2328c2ecf20Sopenharmony_ci	{ QM_EIRQ_IDFI, "Invalid Dequeue FQ" },
2338c2ecf20Sopenharmony_ci	{ QM_EIRQ_IDSI, "Invalid Dequeue Source" },
2348c2ecf20Sopenharmony_ci	{ QM_EIRQ_IDQI, "Invalid Dequeue Queue" },
2358c2ecf20Sopenharmony_ci	{ QM_EIRQ_IECE, "Invalid Enqueue Configuration" },
2368c2ecf20Sopenharmony_ci	{ QM_EIRQ_IEOI, "Invalid Enqueue Overflow" },
2378c2ecf20Sopenharmony_ci	{ QM_EIRQ_IESI, "Invalid Enqueue State" },
2388c2ecf20Sopenharmony_ci	{ QM_EIRQ_IECI, "Invalid Enqueue Channel" },
2398c2ecf20Sopenharmony_ci	{ QM_EIRQ_IEQI, "Invalid Enqueue Queue" },
2408c2ecf20Sopenharmony_ci};
2418c2ecf20Sopenharmony_ci
2428c2ecf20Sopenharmony_cistruct qman_error_info_mdata {
2438c2ecf20Sopenharmony_ci	u16 addr_mask;
2448c2ecf20Sopenharmony_ci	u16 bits;
2458c2ecf20Sopenharmony_ci	const char *txt;
2468c2ecf20Sopenharmony_ci};
2478c2ecf20Sopenharmony_ci
2488c2ecf20Sopenharmony_cistatic const struct qman_error_info_mdata error_mdata[] = {
2498c2ecf20Sopenharmony_ci	{ 0x01FF, 24, "FQD cache tag memory 0" },
2508c2ecf20Sopenharmony_ci	{ 0x01FF, 24, "FQD cache tag memory 1" },
2518c2ecf20Sopenharmony_ci	{ 0x01FF, 24, "FQD cache tag memory 2" },
2528c2ecf20Sopenharmony_ci	{ 0x01FF, 24, "FQD cache tag memory 3" },
2538c2ecf20Sopenharmony_ci	{ 0x0FFF, 512, "FQD cache memory" },
2548c2ecf20Sopenharmony_ci	{ 0x07FF, 128, "SFDR memory" },
2558c2ecf20Sopenharmony_ci	{ 0x01FF, 72, "WQ context memory" },
2568c2ecf20Sopenharmony_ci	{ 0x00FF, 240, "CGR memory" },
2578c2ecf20Sopenharmony_ci	{ 0x00FF, 302, "Internal Order Restoration List memory" },
2588c2ecf20Sopenharmony_ci	{ 0x01FF, 256, "SW portal ring memory" },
2598c2ecf20Sopenharmony_ci};
2608c2ecf20Sopenharmony_ci
2618c2ecf20Sopenharmony_ci#define QMAN_ERRS_TO_DISABLE (QM_EIRQ_PLWI | QM_EIRQ_PEBI)
2628c2ecf20Sopenharmony_ci
2638c2ecf20Sopenharmony_ci/*
2648c2ecf20Sopenharmony_ci * TODO: unimplemented registers
2658c2ecf20Sopenharmony_ci *
2668c2ecf20Sopenharmony_ci * Keeping a list here of QMan registers I have not yet covered;
2678c2ecf20Sopenharmony_ci * QCSP_DD_IHRSR, QCSP_DD_IHRFR, QCSP_DD_HASR,
2688c2ecf20Sopenharmony_ci * DCP_DD_IHRSR, DCP_DD_IHRFR, DCP_DD_HASR, CM_CFG,
2698c2ecf20Sopenharmony_ci * QMAN_EECC, QMAN_SBET, QMAN_EINJ, QMAN_SBEC0-12
2708c2ecf20Sopenharmony_ci */
2718c2ecf20Sopenharmony_ci
2728c2ecf20Sopenharmony_ci/* Pointer to the start of the QMan's CCSR space */
2738c2ecf20Sopenharmony_cistatic u32 __iomem *qm_ccsr_start;
2748c2ecf20Sopenharmony_ci/* A SDQCR mask comprising all the available/visible pool channels */
2758c2ecf20Sopenharmony_cistatic u32 qm_pools_sdqcr;
2768c2ecf20Sopenharmony_cistatic int __qman_probed;
2778c2ecf20Sopenharmony_cistatic int  __qman_requires_cleanup;
2788c2ecf20Sopenharmony_ci
2798c2ecf20Sopenharmony_cistatic inline u32 qm_ccsr_in(u32 offset)
2808c2ecf20Sopenharmony_ci{
2818c2ecf20Sopenharmony_ci	return ioread32be(qm_ccsr_start + offset/4);
2828c2ecf20Sopenharmony_ci}
2838c2ecf20Sopenharmony_ci
2848c2ecf20Sopenharmony_cistatic inline void qm_ccsr_out(u32 offset, u32 val)
2858c2ecf20Sopenharmony_ci{
2868c2ecf20Sopenharmony_ci	iowrite32be(val, qm_ccsr_start + offset/4);
2878c2ecf20Sopenharmony_ci}
2888c2ecf20Sopenharmony_ci
2898c2ecf20Sopenharmony_ciu32 qm_get_pools_sdqcr(void)
2908c2ecf20Sopenharmony_ci{
2918c2ecf20Sopenharmony_ci	return qm_pools_sdqcr;
2928c2ecf20Sopenharmony_ci}
2938c2ecf20Sopenharmony_ci
2948c2ecf20Sopenharmony_cienum qm_dc_portal {
2958c2ecf20Sopenharmony_ci	qm_dc_portal_fman0 = 0,
2968c2ecf20Sopenharmony_ci	qm_dc_portal_fman1 = 1
2978c2ecf20Sopenharmony_ci};
2988c2ecf20Sopenharmony_ci
2998c2ecf20Sopenharmony_cistatic void qm_set_dc(enum qm_dc_portal portal, int ed, u8 sernd)
3008c2ecf20Sopenharmony_ci{
3018c2ecf20Sopenharmony_ci	DPAA_ASSERT(!ed || portal == qm_dc_portal_fman0 ||
3028c2ecf20Sopenharmony_ci		    portal == qm_dc_portal_fman1);
3038c2ecf20Sopenharmony_ci	if ((qman_ip_rev & 0xFF00) >= QMAN_REV30)
3048c2ecf20Sopenharmony_ci		qm_ccsr_out(REG_DCP_CFG(portal),
3058c2ecf20Sopenharmony_ci			    (ed ? 0x1000 : 0) | (sernd & 0x3ff));
3068c2ecf20Sopenharmony_ci	else
3078c2ecf20Sopenharmony_ci		qm_ccsr_out(REG_DCP_CFG(portal),
3088c2ecf20Sopenharmony_ci			    (ed ? 0x100 : 0) | (sernd & 0x1f));
3098c2ecf20Sopenharmony_ci}
3108c2ecf20Sopenharmony_ci
3118c2ecf20Sopenharmony_cistatic void qm_set_wq_scheduling(enum qm_wq_class wq_class,
3128c2ecf20Sopenharmony_ci				 u8 cs_elev, u8 csw2, u8 csw3, u8 csw4,
3138c2ecf20Sopenharmony_ci				 u8 csw5, u8 csw6, u8 csw7)
3148c2ecf20Sopenharmony_ci{
3158c2ecf20Sopenharmony_ci	qm_ccsr_out(REG_WQ_CS_CFG(wq_class), ((cs_elev & 0xff) << 24) |
3168c2ecf20Sopenharmony_ci		    ((csw2 & 0x7) << 20) | ((csw3 & 0x7) << 16) |
3178c2ecf20Sopenharmony_ci		    ((csw4 & 0x7) << 12) | ((csw5 & 0x7) << 8) |
3188c2ecf20Sopenharmony_ci		    ((csw6 & 0x7) << 4) | (csw7 & 0x7));
3198c2ecf20Sopenharmony_ci}
3208c2ecf20Sopenharmony_ci
3218c2ecf20Sopenharmony_cistatic void qm_set_hid(void)
3228c2ecf20Sopenharmony_ci{
3238c2ecf20Sopenharmony_ci	qm_ccsr_out(REG_HID_CFG, 0);
3248c2ecf20Sopenharmony_ci}
3258c2ecf20Sopenharmony_ci
3268c2ecf20Sopenharmony_cistatic void qm_set_corenet_initiator(void)
3278c2ecf20Sopenharmony_ci{
3288c2ecf20Sopenharmony_ci	qm_ccsr_out(REG_CI_SCHED_CFG, QM_CI_SCHED_CFG_SRCCIV_EN |
3298c2ecf20Sopenharmony_ci		    (QM_CI_SCHED_CFG_SRCCIV << 24) |
3308c2ecf20Sopenharmony_ci		    (QM_CI_SCHED_CFG_SRQ_W << 8) |
3318c2ecf20Sopenharmony_ci		    (QM_CI_SCHED_CFG_RW_W << 4) |
3328c2ecf20Sopenharmony_ci		    QM_CI_SCHED_CFG_BMAN_W);
3338c2ecf20Sopenharmony_ci}
3348c2ecf20Sopenharmony_ci
3358c2ecf20Sopenharmony_cistatic void qm_get_version(u16 *id, u8 *major, u8 *minor)
3368c2ecf20Sopenharmony_ci{
3378c2ecf20Sopenharmony_ci	u32 v = qm_ccsr_in(REG_IP_REV_1);
3388c2ecf20Sopenharmony_ci	*id = (v >> 16);
3398c2ecf20Sopenharmony_ci	*major = (v >> 8) & 0xff;
3408c2ecf20Sopenharmony_ci	*minor = v & 0xff;
3418c2ecf20Sopenharmony_ci}
3428c2ecf20Sopenharmony_ci
3438c2ecf20Sopenharmony_ci#define PFDR_AR_EN		BIT(31)
3448c2ecf20Sopenharmony_cistatic int qm_set_memory(enum qm_memory memory, u64 ba, u32 size)
3458c2ecf20Sopenharmony_ci{
3468c2ecf20Sopenharmony_ci	void *ptr;
3478c2ecf20Sopenharmony_ci	u32 offset = (memory == qm_memory_fqd) ? REG_FQD_BARE : REG_PFDR_BARE;
3488c2ecf20Sopenharmony_ci	u32 exp = ilog2(size);
3498c2ecf20Sopenharmony_ci	u32 bar, bare;
3508c2ecf20Sopenharmony_ci
3518c2ecf20Sopenharmony_ci	/* choke if size isn't within range */
3528c2ecf20Sopenharmony_ci	DPAA_ASSERT((size >= 4096) && (size <= 1024*1024*1024) &&
3538c2ecf20Sopenharmony_ci		    is_power_of_2(size));
3548c2ecf20Sopenharmony_ci	/* choke if 'ba' has lower-alignment than 'size' */
3558c2ecf20Sopenharmony_ci	DPAA_ASSERT(!(ba & (size - 1)));
3568c2ecf20Sopenharmony_ci
3578c2ecf20Sopenharmony_ci	/* Check to see if QMan has already been initialized */
3588c2ecf20Sopenharmony_ci	bar = qm_ccsr_in(offset + REG_offset_BAR);
3598c2ecf20Sopenharmony_ci	if (bar) {
3608c2ecf20Sopenharmony_ci		/* Maker sure ba == what was programmed) */
3618c2ecf20Sopenharmony_ci		bare = qm_ccsr_in(offset);
3628c2ecf20Sopenharmony_ci		if (bare != upper_32_bits(ba) || bar != lower_32_bits(ba)) {
3638c2ecf20Sopenharmony_ci			pr_err("Attempted to reinitialize QMan with different BAR, got 0x%llx read BARE=0x%x BAR=0x%x\n",
3648c2ecf20Sopenharmony_ci			       ba, bare, bar);
3658c2ecf20Sopenharmony_ci			return -ENOMEM;
3668c2ecf20Sopenharmony_ci		}
3678c2ecf20Sopenharmony_ci		__qman_requires_cleanup = 1;
3688c2ecf20Sopenharmony_ci		/* Return 1 to indicate memory was previously programmed */
3698c2ecf20Sopenharmony_ci		return 1;
3708c2ecf20Sopenharmony_ci	}
3718c2ecf20Sopenharmony_ci	/* Need to temporarily map the area to make sure it is zeroed */
3728c2ecf20Sopenharmony_ci	ptr = memremap(ba, size, MEMREMAP_WB);
3738c2ecf20Sopenharmony_ci	if (!ptr) {
3748c2ecf20Sopenharmony_ci		pr_crit("memremap() of QMan private memory failed\n");
3758c2ecf20Sopenharmony_ci		return -ENOMEM;
3768c2ecf20Sopenharmony_ci	}
3778c2ecf20Sopenharmony_ci	memset(ptr, 0, size);
3788c2ecf20Sopenharmony_ci
3798c2ecf20Sopenharmony_ci#ifdef CONFIG_PPC
3808c2ecf20Sopenharmony_ci	/*
3818c2ecf20Sopenharmony_ci	 * PPC doesn't appear to flush the cache on memunmap() but the
3828c2ecf20Sopenharmony_ci	 * cache must be flushed since QMan does non coherent accesses
3838c2ecf20Sopenharmony_ci	 * to this memory
3848c2ecf20Sopenharmony_ci	 */
3858c2ecf20Sopenharmony_ci	flush_dcache_range((unsigned long) ptr, (unsigned long) ptr+size);
3868c2ecf20Sopenharmony_ci#endif
3878c2ecf20Sopenharmony_ci	memunmap(ptr);
3888c2ecf20Sopenharmony_ci
3898c2ecf20Sopenharmony_ci	qm_ccsr_out(offset, upper_32_bits(ba));
3908c2ecf20Sopenharmony_ci	qm_ccsr_out(offset + REG_offset_BAR, lower_32_bits(ba));
3918c2ecf20Sopenharmony_ci	qm_ccsr_out(offset + REG_offset_AR, PFDR_AR_EN | (exp - 1));
3928c2ecf20Sopenharmony_ci	return 0;
3938c2ecf20Sopenharmony_ci}
3948c2ecf20Sopenharmony_ci
3958c2ecf20Sopenharmony_cistatic void qm_set_pfdr_threshold(u32 th, u8 k)
3968c2ecf20Sopenharmony_ci{
3978c2ecf20Sopenharmony_ci	qm_ccsr_out(REG_PFDR_FP_LWIT, th & 0xffffff);
3988c2ecf20Sopenharmony_ci	qm_ccsr_out(REG_PFDR_CFG, k);
3998c2ecf20Sopenharmony_ci}
4008c2ecf20Sopenharmony_ci
4018c2ecf20Sopenharmony_cistatic void qm_set_sfdr_threshold(u16 th)
4028c2ecf20Sopenharmony_ci{
4038c2ecf20Sopenharmony_ci	qm_ccsr_out(REG_SFDR_CFG, th & 0x3ff);
4048c2ecf20Sopenharmony_ci}
4058c2ecf20Sopenharmony_ci
4068c2ecf20Sopenharmony_cistatic int qm_init_pfdr(struct device *dev, u32 pfdr_start, u32 num)
4078c2ecf20Sopenharmony_ci{
4088c2ecf20Sopenharmony_ci	u8 rslt = MCR_get_rslt(qm_ccsr_in(REG_MCR));
4098c2ecf20Sopenharmony_ci
4108c2ecf20Sopenharmony_ci	DPAA_ASSERT(pfdr_start && !(pfdr_start & 7) && !(num & 7) && num);
4118c2ecf20Sopenharmony_ci	/* Make sure the command interface is 'idle' */
4128c2ecf20Sopenharmony_ci	if (!MCR_rslt_idle(rslt)) {
4138c2ecf20Sopenharmony_ci		dev_crit(dev, "QMAN_MCR isn't idle");
4148c2ecf20Sopenharmony_ci		WARN_ON(1);
4158c2ecf20Sopenharmony_ci	}
4168c2ecf20Sopenharmony_ci
4178c2ecf20Sopenharmony_ci	/* Write the MCR command params then the verb */
4188c2ecf20Sopenharmony_ci	qm_ccsr_out(REG_MCP(0), pfdr_start);
4198c2ecf20Sopenharmony_ci	/*
4208c2ecf20Sopenharmony_ci	 * TODO: remove this - it's a workaround for a model bug that is
4218c2ecf20Sopenharmony_ci	 * corrected in more recent versions. We use the workaround until
4228c2ecf20Sopenharmony_ci	 * everyone has upgraded.
4238c2ecf20Sopenharmony_ci	 */
4248c2ecf20Sopenharmony_ci	qm_ccsr_out(REG_MCP(1), pfdr_start + num - 16);
4258c2ecf20Sopenharmony_ci	dma_wmb();
4268c2ecf20Sopenharmony_ci	qm_ccsr_out(REG_MCR, MCR_INIT_PFDR);
4278c2ecf20Sopenharmony_ci	/* Poll for the result */
4288c2ecf20Sopenharmony_ci	do {
4298c2ecf20Sopenharmony_ci		rslt = MCR_get_rslt(qm_ccsr_in(REG_MCR));
4308c2ecf20Sopenharmony_ci	} while (!MCR_rslt_idle(rslt));
4318c2ecf20Sopenharmony_ci	if (MCR_rslt_ok(rslt))
4328c2ecf20Sopenharmony_ci		return 0;
4338c2ecf20Sopenharmony_ci	if (MCR_rslt_eaccess(rslt))
4348c2ecf20Sopenharmony_ci		return -EACCES;
4358c2ecf20Sopenharmony_ci	if (MCR_rslt_inval(rslt))
4368c2ecf20Sopenharmony_ci		return -EINVAL;
4378c2ecf20Sopenharmony_ci	dev_crit(dev, "Unexpected result from MCR_INIT_PFDR: %02x\n", rslt);
4388c2ecf20Sopenharmony_ci	return -ENODEV;
4398c2ecf20Sopenharmony_ci}
4408c2ecf20Sopenharmony_ci
4418c2ecf20Sopenharmony_ci/*
4428c2ecf20Sopenharmony_ci * QMan needs two global memory areas initialized at boot time:
4438c2ecf20Sopenharmony_ci *  1) FQD: Frame Queue Descriptors used to manage frame queues
4448c2ecf20Sopenharmony_ci *  2) PFDR: Packed Frame Queue Descriptor Records used to store frames
4458c2ecf20Sopenharmony_ci * Both areas are reserved using the device tree reserved memory framework
4468c2ecf20Sopenharmony_ci * and the addresses and sizes are initialized when the QMan device is probed
4478c2ecf20Sopenharmony_ci */
4488c2ecf20Sopenharmony_cistatic dma_addr_t fqd_a, pfdr_a;
4498c2ecf20Sopenharmony_cistatic size_t fqd_sz, pfdr_sz;
4508c2ecf20Sopenharmony_ci
4518c2ecf20Sopenharmony_ci#ifdef CONFIG_PPC
4528c2ecf20Sopenharmony_ci/*
4538c2ecf20Sopenharmony_ci * Support for PPC Device Tree backward compatibility when compatible
4548c2ecf20Sopenharmony_ci * string is set to fsl-qman-fqd and fsl-qman-pfdr
4558c2ecf20Sopenharmony_ci */
4568c2ecf20Sopenharmony_cistatic int zero_priv_mem(phys_addr_t addr, size_t sz)
4578c2ecf20Sopenharmony_ci{
4588c2ecf20Sopenharmony_ci	/* map as cacheable, non-guarded */
4598c2ecf20Sopenharmony_ci	void __iomem *tmpp = ioremap_cache(addr, sz);
4608c2ecf20Sopenharmony_ci
4618c2ecf20Sopenharmony_ci	if (!tmpp)
4628c2ecf20Sopenharmony_ci		return -ENOMEM;
4638c2ecf20Sopenharmony_ci
4648c2ecf20Sopenharmony_ci	memset_io(tmpp, 0, sz);
4658c2ecf20Sopenharmony_ci	flush_dcache_range((unsigned long)tmpp,
4668c2ecf20Sopenharmony_ci			   (unsigned long)tmpp + sz);
4678c2ecf20Sopenharmony_ci	iounmap(tmpp);
4688c2ecf20Sopenharmony_ci
4698c2ecf20Sopenharmony_ci	return 0;
4708c2ecf20Sopenharmony_ci}
4718c2ecf20Sopenharmony_ci
4728c2ecf20Sopenharmony_cistatic int qman_fqd(struct reserved_mem *rmem)
4738c2ecf20Sopenharmony_ci{
4748c2ecf20Sopenharmony_ci	fqd_a = rmem->base;
4758c2ecf20Sopenharmony_ci	fqd_sz = rmem->size;
4768c2ecf20Sopenharmony_ci
4778c2ecf20Sopenharmony_ci	WARN_ON(!(fqd_a && fqd_sz));
4788c2ecf20Sopenharmony_ci	return 0;
4798c2ecf20Sopenharmony_ci}
4808c2ecf20Sopenharmony_ciRESERVEDMEM_OF_DECLARE(qman_fqd, "fsl,qman-fqd", qman_fqd);
4818c2ecf20Sopenharmony_ci
4828c2ecf20Sopenharmony_cistatic int qman_pfdr(struct reserved_mem *rmem)
4838c2ecf20Sopenharmony_ci{
4848c2ecf20Sopenharmony_ci	pfdr_a = rmem->base;
4858c2ecf20Sopenharmony_ci	pfdr_sz = rmem->size;
4868c2ecf20Sopenharmony_ci
4878c2ecf20Sopenharmony_ci	WARN_ON(!(pfdr_a && pfdr_sz));
4888c2ecf20Sopenharmony_ci
4898c2ecf20Sopenharmony_ci	return 0;
4908c2ecf20Sopenharmony_ci}
4918c2ecf20Sopenharmony_ciRESERVEDMEM_OF_DECLARE(qman_pfdr, "fsl,qman-pfdr", qman_pfdr);
4928c2ecf20Sopenharmony_ci
4938c2ecf20Sopenharmony_ci#endif
4948c2ecf20Sopenharmony_ci
4958c2ecf20Sopenharmony_ciunsigned int qm_get_fqid_maxcnt(void)
4968c2ecf20Sopenharmony_ci{
4978c2ecf20Sopenharmony_ci	return fqd_sz / 64;
4988c2ecf20Sopenharmony_ci}
4998c2ecf20Sopenharmony_ci
5008c2ecf20Sopenharmony_cistatic void log_edata_bits(struct device *dev, u32 bit_count)
5018c2ecf20Sopenharmony_ci{
5028c2ecf20Sopenharmony_ci	u32 i, j, mask = 0xffffffff;
5038c2ecf20Sopenharmony_ci
5048c2ecf20Sopenharmony_ci	dev_warn(dev, "ErrInt, EDATA:\n");
5058c2ecf20Sopenharmony_ci	i = bit_count / 32;
5068c2ecf20Sopenharmony_ci	if (bit_count % 32) {
5078c2ecf20Sopenharmony_ci		i++;
5088c2ecf20Sopenharmony_ci		mask = ~(mask << bit_count % 32);
5098c2ecf20Sopenharmony_ci	}
5108c2ecf20Sopenharmony_ci	j = 16 - i;
5118c2ecf20Sopenharmony_ci	dev_warn(dev, "  0x%08x\n", qm_ccsr_in(REG_EDATA(j)) & mask);
5128c2ecf20Sopenharmony_ci	j++;
5138c2ecf20Sopenharmony_ci	for (; j < 16; j++)
5148c2ecf20Sopenharmony_ci		dev_warn(dev, "  0x%08x\n", qm_ccsr_in(REG_EDATA(j)));
5158c2ecf20Sopenharmony_ci}
5168c2ecf20Sopenharmony_ci
5178c2ecf20Sopenharmony_cistatic void log_additional_error_info(struct device *dev, u32 isr_val,
5188c2ecf20Sopenharmony_ci				      u32 ecsr_val)
5198c2ecf20Sopenharmony_ci{
5208c2ecf20Sopenharmony_ci	struct qm_ecir ecir_val;
5218c2ecf20Sopenharmony_ci	struct qm_eadr eadr_val;
5228c2ecf20Sopenharmony_ci	int memid;
5238c2ecf20Sopenharmony_ci
5248c2ecf20Sopenharmony_ci	ecir_val.info = qm_ccsr_in(REG_ECIR);
5258c2ecf20Sopenharmony_ci	/* Is portal info valid */
5268c2ecf20Sopenharmony_ci	if ((qman_ip_rev & 0xFF00) >= QMAN_REV30) {
5278c2ecf20Sopenharmony_ci		struct qm_ecir2 ecir2_val;
5288c2ecf20Sopenharmony_ci
5298c2ecf20Sopenharmony_ci		ecir2_val.info = qm_ccsr_in(REG_ECIR2);
5308c2ecf20Sopenharmony_ci		if (ecsr_val & PORTAL_ECSR_ERR) {
5318c2ecf20Sopenharmony_ci			dev_warn(dev, "ErrInt: %s id %d\n",
5328c2ecf20Sopenharmony_ci				 qm_ecir2_is_dcp(&ecir2_val) ? "DCP" : "SWP",
5338c2ecf20Sopenharmony_ci				 qm_ecir2_get_pnum(&ecir2_val));
5348c2ecf20Sopenharmony_ci		}
5358c2ecf20Sopenharmony_ci		if (ecsr_val & (FQID_ECSR_ERR | QM_EIRQ_IECE))
5368c2ecf20Sopenharmony_ci			dev_warn(dev, "ErrInt: ecir.fqid 0x%x\n",
5378c2ecf20Sopenharmony_ci				 qm_ecir_get_fqid(&ecir_val));
5388c2ecf20Sopenharmony_ci
5398c2ecf20Sopenharmony_ci		if (ecsr_val & (QM_EIRQ_SBEI|QM_EIRQ_MBEI)) {
5408c2ecf20Sopenharmony_ci			eadr_val.info = qm_ccsr_in(REG_EADR);
5418c2ecf20Sopenharmony_ci			memid = qm_eadr_v3_get_memid(&eadr_val);
5428c2ecf20Sopenharmony_ci			dev_warn(dev, "ErrInt: EADR Memory: %s, 0x%x\n",
5438c2ecf20Sopenharmony_ci				 error_mdata[memid].txt,
5448c2ecf20Sopenharmony_ci				 error_mdata[memid].addr_mask
5458c2ecf20Sopenharmony_ci					& qm_eadr_v3_get_eadr(&eadr_val));
5468c2ecf20Sopenharmony_ci			log_edata_bits(dev, error_mdata[memid].bits);
5478c2ecf20Sopenharmony_ci		}
5488c2ecf20Sopenharmony_ci	} else {
5498c2ecf20Sopenharmony_ci		if (ecsr_val & PORTAL_ECSR_ERR) {
5508c2ecf20Sopenharmony_ci			dev_warn(dev, "ErrInt: %s id %d\n",
5518c2ecf20Sopenharmony_ci				 qm_ecir_is_dcp(&ecir_val) ? "DCP" : "SWP",
5528c2ecf20Sopenharmony_ci				 qm_ecir_get_pnum(&ecir_val));
5538c2ecf20Sopenharmony_ci		}
5548c2ecf20Sopenharmony_ci		if (ecsr_val & FQID_ECSR_ERR)
5558c2ecf20Sopenharmony_ci			dev_warn(dev, "ErrInt: ecir.fqid 0x%x\n",
5568c2ecf20Sopenharmony_ci				 qm_ecir_get_fqid(&ecir_val));
5578c2ecf20Sopenharmony_ci
5588c2ecf20Sopenharmony_ci		if (ecsr_val & (QM_EIRQ_SBEI|QM_EIRQ_MBEI)) {
5598c2ecf20Sopenharmony_ci			eadr_val.info = qm_ccsr_in(REG_EADR);
5608c2ecf20Sopenharmony_ci			memid = qm_eadr_get_memid(&eadr_val);
5618c2ecf20Sopenharmony_ci			dev_warn(dev, "ErrInt: EADR Memory: %s, 0x%x\n",
5628c2ecf20Sopenharmony_ci				 error_mdata[memid].txt,
5638c2ecf20Sopenharmony_ci				 error_mdata[memid].addr_mask
5648c2ecf20Sopenharmony_ci					& qm_eadr_get_eadr(&eadr_val));
5658c2ecf20Sopenharmony_ci			log_edata_bits(dev, error_mdata[memid].bits);
5668c2ecf20Sopenharmony_ci		}
5678c2ecf20Sopenharmony_ci	}
5688c2ecf20Sopenharmony_ci}
5698c2ecf20Sopenharmony_ci
5708c2ecf20Sopenharmony_cistatic irqreturn_t qman_isr(int irq, void *ptr)
5718c2ecf20Sopenharmony_ci{
5728c2ecf20Sopenharmony_ci	u32 isr_val, ier_val, ecsr_val, isr_mask, i;
5738c2ecf20Sopenharmony_ci	struct device *dev = ptr;
5748c2ecf20Sopenharmony_ci
5758c2ecf20Sopenharmony_ci	ier_val = qm_ccsr_in(REG_ERR_IER);
5768c2ecf20Sopenharmony_ci	isr_val = qm_ccsr_in(REG_ERR_ISR);
5778c2ecf20Sopenharmony_ci	ecsr_val = qm_ccsr_in(REG_ECSR);
5788c2ecf20Sopenharmony_ci	isr_mask = isr_val & ier_val;
5798c2ecf20Sopenharmony_ci
5808c2ecf20Sopenharmony_ci	if (!isr_mask)
5818c2ecf20Sopenharmony_ci		return IRQ_NONE;
5828c2ecf20Sopenharmony_ci
5838c2ecf20Sopenharmony_ci	for (i = 0; i < ARRAY_SIZE(qman_hwerr_txts); i++) {
5848c2ecf20Sopenharmony_ci		if (qman_hwerr_txts[i].mask & isr_mask) {
5858c2ecf20Sopenharmony_ci			dev_err_ratelimited(dev, "ErrInt: %s\n",
5868c2ecf20Sopenharmony_ci					    qman_hwerr_txts[i].txt);
5878c2ecf20Sopenharmony_ci			if (qman_hwerr_txts[i].mask & ecsr_val) {
5888c2ecf20Sopenharmony_ci				log_additional_error_info(dev, isr_mask,
5898c2ecf20Sopenharmony_ci							  ecsr_val);
5908c2ecf20Sopenharmony_ci				/* Re-arm error capture registers */
5918c2ecf20Sopenharmony_ci				qm_ccsr_out(REG_ECSR, ecsr_val);
5928c2ecf20Sopenharmony_ci			}
5938c2ecf20Sopenharmony_ci			if (qman_hwerr_txts[i].mask & QMAN_ERRS_TO_DISABLE) {
5948c2ecf20Sopenharmony_ci				dev_dbg(dev, "Disabling error 0x%x\n",
5958c2ecf20Sopenharmony_ci					qman_hwerr_txts[i].mask);
5968c2ecf20Sopenharmony_ci				ier_val &= ~qman_hwerr_txts[i].mask;
5978c2ecf20Sopenharmony_ci				qm_ccsr_out(REG_ERR_IER, ier_val);
5988c2ecf20Sopenharmony_ci			}
5998c2ecf20Sopenharmony_ci		}
6008c2ecf20Sopenharmony_ci	}
6018c2ecf20Sopenharmony_ci	qm_ccsr_out(REG_ERR_ISR, isr_val);
6028c2ecf20Sopenharmony_ci
6038c2ecf20Sopenharmony_ci	return IRQ_HANDLED;
6048c2ecf20Sopenharmony_ci}
6058c2ecf20Sopenharmony_ci
6068c2ecf20Sopenharmony_cistatic int qman_init_ccsr(struct device *dev)
6078c2ecf20Sopenharmony_ci{
6088c2ecf20Sopenharmony_ci	int i, err;
6098c2ecf20Sopenharmony_ci
6108c2ecf20Sopenharmony_ci	/* FQD memory */
6118c2ecf20Sopenharmony_ci	err = qm_set_memory(qm_memory_fqd, fqd_a, fqd_sz);
6128c2ecf20Sopenharmony_ci	if (err < 0)
6138c2ecf20Sopenharmony_ci		return err;
6148c2ecf20Sopenharmony_ci	/* PFDR memory */
6158c2ecf20Sopenharmony_ci	err = qm_set_memory(qm_memory_pfdr, pfdr_a, pfdr_sz);
6168c2ecf20Sopenharmony_ci	if (err < 0)
6178c2ecf20Sopenharmony_ci		return err;
6188c2ecf20Sopenharmony_ci	/* Only initialize PFDRs if the QMan was not initialized before */
6198c2ecf20Sopenharmony_ci	if (err == 0) {
6208c2ecf20Sopenharmony_ci		err = qm_init_pfdr(dev, 8, pfdr_sz / 64 - 8);
6218c2ecf20Sopenharmony_ci		if (err)
6228c2ecf20Sopenharmony_ci			return err;
6238c2ecf20Sopenharmony_ci	}
6248c2ecf20Sopenharmony_ci	/* thresholds */
6258c2ecf20Sopenharmony_ci	qm_set_pfdr_threshold(512, 64);
6268c2ecf20Sopenharmony_ci	qm_set_sfdr_threshold(128);
6278c2ecf20Sopenharmony_ci	/* clear stale PEBI bit from interrupt status register */
6288c2ecf20Sopenharmony_ci	qm_ccsr_out(REG_ERR_ISR, QM_EIRQ_PEBI);
6298c2ecf20Sopenharmony_ci	/* corenet initiator settings */
6308c2ecf20Sopenharmony_ci	qm_set_corenet_initiator();
6318c2ecf20Sopenharmony_ci	/* HID settings */
6328c2ecf20Sopenharmony_ci	qm_set_hid();
6338c2ecf20Sopenharmony_ci	/* Set scheduling weights to defaults */
6348c2ecf20Sopenharmony_ci	for (i = qm_wq_first; i <= qm_wq_last; i++)
6358c2ecf20Sopenharmony_ci		qm_set_wq_scheduling(i, 0, 0, 0, 0, 0, 0, 0);
6368c2ecf20Sopenharmony_ci	/* We are not prepared to accept ERNs for hardware enqueues */
6378c2ecf20Sopenharmony_ci	qm_set_dc(qm_dc_portal_fman0, 1, 0);
6388c2ecf20Sopenharmony_ci	qm_set_dc(qm_dc_portal_fman1, 1, 0);
6398c2ecf20Sopenharmony_ci	return 0;
6408c2ecf20Sopenharmony_ci}
6418c2ecf20Sopenharmony_ci
6428c2ecf20Sopenharmony_ci#define LIO_CFG_LIODN_MASK 0x0fff0000
6438c2ecf20Sopenharmony_civoid __qman_liodn_fixup(u16 channel)
6448c2ecf20Sopenharmony_ci{
6458c2ecf20Sopenharmony_ci	static int done;
6468c2ecf20Sopenharmony_ci	static u32 liodn_offset;
6478c2ecf20Sopenharmony_ci	u32 before, after;
6488c2ecf20Sopenharmony_ci	int idx = channel - QM_CHANNEL_SWPORTAL0;
6498c2ecf20Sopenharmony_ci
6508c2ecf20Sopenharmony_ci	if ((qman_ip_rev & 0xFF00) >= QMAN_REV30)
6518c2ecf20Sopenharmony_ci		before = qm_ccsr_in(REG_REV3_QCSP_LIO_CFG(idx));
6528c2ecf20Sopenharmony_ci	else
6538c2ecf20Sopenharmony_ci		before = qm_ccsr_in(REG_QCSP_LIO_CFG(idx));
6548c2ecf20Sopenharmony_ci	if (!done) {
6558c2ecf20Sopenharmony_ci		liodn_offset = before & LIO_CFG_LIODN_MASK;
6568c2ecf20Sopenharmony_ci		done = 1;
6578c2ecf20Sopenharmony_ci		return;
6588c2ecf20Sopenharmony_ci	}
6598c2ecf20Sopenharmony_ci	after = (before & (~LIO_CFG_LIODN_MASK)) | liodn_offset;
6608c2ecf20Sopenharmony_ci	if ((qman_ip_rev & 0xFF00) >= QMAN_REV30)
6618c2ecf20Sopenharmony_ci		qm_ccsr_out(REG_REV3_QCSP_LIO_CFG(idx), after);
6628c2ecf20Sopenharmony_ci	else
6638c2ecf20Sopenharmony_ci		qm_ccsr_out(REG_QCSP_LIO_CFG(idx), after);
6648c2ecf20Sopenharmony_ci}
6658c2ecf20Sopenharmony_ci
6668c2ecf20Sopenharmony_ci#define IO_CFG_SDEST_MASK 0x00ff0000
6678c2ecf20Sopenharmony_civoid qman_set_sdest(u16 channel, unsigned int cpu_idx)
6688c2ecf20Sopenharmony_ci{
6698c2ecf20Sopenharmony_ci	int idx = channel - QM_CHANNEL_SWPORTAL0;
6708c2ecf20Sopenharmony_ci	u32 before, after;
6718c2ecf20Sopenharmony_ci
6728c2ecf20Sopenharmony_ci	if ((qman_ip_rev & 0xFF00) >= QMAN_REV30) {
6738c2ecf20Sopenharmony_ci		before = qm_ccsr_in(REG_REV3_QCSP_IO_CFG(idx));
6748c2ecf20Sopenharmony_ci		/* Each pair of vcpu share the same SRQ(SDEST) */
6758c2ecf20Sopenharmony_ci		cpu_idx /= 2;
6768c2ecf20Sopenharmony_ci		after = (before & (~IO_CFG_SDEST_MASK)) | (cpu_idx << 16);
6778c2ecf20Sopenharmony_ci		qm_ccsr_out(REG_REV3_QCSP_IO_CFG(idx), after);
6788c2ecf20Sopenharmony_ci	} else {
6798c2ecf20Sopenharmony_ci		before = qm_ccsr_in(REG_QCSP_IO_CFG(idx));
6808c2ecf20Sopenharmony_ci		after = (before & (~IO_CFG_SDEST_MASK)) | (cpu_idx << 16);
6818c2ecf20Sopenharmony_ci		qm_ccsr_out(REG_QCSP_IO_CFG(idx), after);
6828c2ecf20Sopenharmony_ci	}
6838c2ecf20Sopenharmony_ci}
6848c2ecf20Sopenharmony_ci
6858c2ecf20Sopenharmony_cistatic int qman_resource_init(struct device *dev)
6868c2ecf20Sopenharmony_ci{
6878c2ecf20Sopenharmony_ci	int pool_chan_num, cgrid_num;
6888c2ecf20Sopenharmony_ci	int ret, i;
6898c2ecf20Sopenharmony_ci
6908c2ecf20Sopenharmony_ci	switch (qman_ip_rev >> 8) {
6918c2ecf20Sopenharmony_ci	case 1:
6928c2ecf20Sopenharmony_ci		pool_chan_num = 15;
6938c2ecf20Sopenharmony_ci		cgrid_num = 256;
6948c2ecf20Sopenharmony_ci		break;
6958c2ecf20Sopenharmony_ci	case 2:
6968c2ecf20Sopenharmony_ci		pool_chan_num = 3;
6978c2ecf20Sopenharmony_ci		cgrid_num = 64;
6988c2ecf20Sopenharmony_ci		break;
6998c2ecf20Sopenharmony_ci	case 3:
7008c2ecf20Sopenharmony_ci		pool_chan_num = 15;
7018c2ecf20Sopenharmony_ci		cgrid_num = 256;
7028c2ecf20Sopenharmony_ci		break;
7038c2ecf20Sopenharmony_ci	default:
7048c2ecf20Sopenharmony_ci		return -ENODEV;
7058c2ecf20Sopenharmony_ci	}
7068c2ecf20Sopenharmony_ci
7078c2ecf20Sopenharmony_ci	ret = gen_pool_add(qm_qpalloc, qm_channel_pool1 | DPAA_GENALLOC_OFF,
7088c2ecf20Sopenharmony_ci			   pool_chan_num, -1);
7098c2ecf20Sopenharmony_ci	if (ret) {
7108c2ecf20Sopenharmony_ci		dev_err(dev, "Failed to seed pool channels (%d)\n", ret);
7118c2ecf20Sopenharmony_ci		return ret;
7128c2ecf20Sopenharmony_ci	}
7138c2ecf20Sopenharmony_ci
7148c2ecf20Sopenharmony_ci	ret = gen_pool_add(qm_cgralloc, DPAA_GENALLOC_OFF, cgrid_num, -1);
7158c2ecf20Sopenharmony_ci	if (ret) {
7168c2ecf20Sopenharmony_ci		dev_err(dev, "Failed to seed CGRID range (%d)\n", ret);
7178c2ecf20Sopenharmony_ci		return ret;
7188c2ecf20Sopenharmony_ci	}
7198c2ecf20Sopenharmony_ci
7208c2ecf20Sopenharmony_ci	/* parse pool channels into the SDQCR mask */
7218c2ecf20Sopenharmony_ci	for (i = 0; i < cgrid_num; i++)
7228c2ecf20Sopenharmony_ci		qm_pools_sdqcr |= QM_SDQCR_CHANNELS_POOL_CONV(i);
7238c2ecf20Sopenharmony_ci
7248c2ecf20Sopenharmony_ci	ret = gen_pool_add(qm_fqalloc, QM_FQID_RANGE_START | DPAA_GENALLOC_OFF,
7258c2ecf20Sopenharmony_ci			   qm_get_fqid_maxcnt() - QM_FQID_RANGE_START, -1);
7268c2ecf20Sopenharmony_ci	if (ret) {
7278c2ecf20Sopenharmony_ci		dev_err(dev, "Failed to seed FQID range (%d)\n", ret);
7288c2ecf20Sopenharmony_ci		return ret;
7298c2ecf20Sopenharmony_ci	}
7308c2ecf20Sopenharmony_ci
7318c2ecf20Sopenharmony_ci	return 0;
7328c2ecf20Sopenharmony_ci}
7338c2ecf20Sopenharmony_ci
7348c2ecf20Sopenharmony_ciint qman_is_probed(void)
7358c2ecf20Sopenharmony_ci{
7368c2ecf20Sopenharmony_ci	return __qman_probed;
7378c2ecf20Sopenharmony_ci}
7388c2ecf20Sopenharmony_ciEXPORT_SYMBOL_GPL(qman_is_probed);
7398c2ecf20Sopenharmony_ci
7408c2ecf20Sopenharmony_ciint qman_requires_cleanup(void)
7418c2ecf20Sopenharmony_ci{
7428c2ecf20Sopenharmony_ci	return __qman_requires_cleanup;
7438c2ecf20Sopenharmony_ci}
7448c2ecf20Sopenharmony_ci
7458c2ecf20Sopenharmony_civoid qman_done_cleanup(void)
7468c2ecf20Sopenharmony_ci{
7478c2ecf20Sopenharmony_ci	qman_enable_irqs();
7488c2ecf20Sopenharmony_ci	__qman_requires_cleanup = 0;
7498c2ecf20Sopenharmony_ci}
7508c2ecf20Sopenharmony_ci
7518c2ecf20Sopenharmony_ci
7528c2ecf20Sopenharmony_cistatic int fsl_qman_probe(struct platform_device *pdev)
7538c2ecf20Sopenharmony_ci{
7548c2ecf20Sopenharmony_ci	struct device *dev = &pdev->dev;
7558c2ecf20Sopenharmony_ci	struct device_node *node = dev->of_node;
7568c2ecf20Sopenharmony_ci	struct resource *res;
7578c2ecf20Sopenharmony_ci	int ret, err_irq;
7588c2ecf20Sopenharmony_ci	u16 id;
7598c2ecf20Sopenharmony_ci	u8 major, minor;
7608c2ecf20Sopenharmony_ci
7618c2ecf20Sopenharmony_ci	__qman_probed = -1;
7628c2ecf20Sopenharmony_ci
7638c2ecf20Sopenharmony_ci	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
7648c2ecf20Sopenharmony_ci	if (!res) {
7658c2ecf20Sopenharmony_ci		dev_err(dev, "Can't get %pOF property 'IORESOURCE_MEM'\n",
7668c2ecf20Sopenharmony_ci			node);
7678c2ecf20Sopenharmony_ci		return -ENXIO;
7688c2ecf20Sopenharmony_ci	}
7698c2ecf20Sopenharmony_ci	qm_ccsr_start = devm_ioremap(dev, res->start, resource_size(res));
7708c2ecf20Sopenharmony_ci	if (!qm_ccsr_start)
7718c2ecf20Sopenharmony_ci		return -ENXIO;
7728c2ecf20Sopenharmony_ci
7738c2ecf20Sopenharmony_ci	qm_get_version(&id, &major, &minor);
7748c2ecf20Sopenharmony_ci	if (major == 1 && minor == 0) {
7758c2ecf20Sopenharmony_ci		dev_err(dev, "Rev1.0 on P4080 rev1 is not supported!\n");
7768c2ecf20Sopenharmony_ci			return -ENODEV;
7778c2ecf20Sopenharmony_ci	} else if (major == 1 && minor == 1)
7788c2ecf20Sopenharmony_ci		qman_ip_rev = QMAN_REV11;
7798c2ecf20Sopenharmony_ci	else if	(major == 1 && minor == 2)
7808c2ecf20Sopenharmony_ci		qman_ip_rev = QMAN_REV12;
7818c2ecf20Sopenharmony_ci	else if (major == 2 && minor == 0)
7828c2ecf20Sopenharmony_ci		qman_ip_rev = QMAN_REV20;
7838c2ecf20Sopenharmony_ci	else if (major == 3 && minor == 0)
7848c2ecf20Sopenharmony_ci		qman_ip_rev = QMAN_REV30;
7858c2ecf20Sopenharmony_ci	else if (major == 3 && minor == 1)
7868c2ecf20Sopenharmony_ci		qman_ip_rev = QMAN_REV31;
7878c2ecf20Sopenharmony_ci	else if (major == 3 && minor == 2)
7888c2ecf20Sopenharmony_ci		qman_ip_rev = QMAN_REV32;
7898c2ecf20Sopenharmony_ci	else {
7908c2ecf20Sopenharmony_ci		dev_err(dev, "Unknown QMan version\n");
7918c2ecf20Sopenharmony_ci		return -ENODEV;
7928c2ecf20Sopenharmony_ci	}
7938c2ecf20Sopenharmony_ci
7948c2ecf20Sopenharmony_ci	if ((qman_ip_rev & 0xff00) >= QMAN_REV30) {
7958c2ecf20Sopenharmony_ci		qm_channel_pool1 = QMAN_CHANNEL_POOL1_REV3;
7968c2ecf20Sopenharmony_ci		qm_channel_caam = QMAN_CHANNEL_CAAM_REV3;
7978c2ecf20Sopenharmony_ci	}
7988c2ecf20Sopenharmony_ci
7998c2ecf20Sopenharmony_ci	if (fqd_a) {
8008c2ecf20Sopenharmony_ci#ifdef CONFIG_PPC
8018c2ecf20Sopenharmony_ci		/*
8028c2ecf20Sopenharmony_ci		 * For PPC backward DT compatibility
8038c2ecf20Sopenharmony_ci		 * FQD memory MUST be zero'd by software
8048c2ecf20Sopenharmony_ci		 */
8058c2ecf20Sopenharmony_ci		zero_priv_mem(fqd_a, fqd_sz);
8068c2ecf20Sopenharmony_ci#else
8078c2ecf20Sopenharmony_ci		WARN(1, "Unexpected architecture using non shared-dma-mem reservations");
8088c2ecf20Sopenharmony_ci#endif
8098c2ecf20Sopenharmony_ci	} else {
8108c2ecf20Sopenharmony_ci		/*
8118c2ecf20Sopenharmony_ci		 * Order of memory regions is assumed as FQD followed by PFDR
8128c2ecf20Sopenharmony_ci		 * in order to ensure allocations from the correct regions the
8138c2ecf20Sopenharmony_ci		 * driver initializes then allocates each piece in order
8148c2ecf20Sopenharmony_ci		 */
8158c2ecf20Sopenharmony_ci		ret = qbman_init_private_mem(dev, 0, &fqd_a, &fqd_sz);
8168c2ecf20Sopenharmony_ci		if (ret) {
8178c2ecf20Sopenharmony_ci			dev_err(dev, "qbman_init_private_mem() for FQD failed 0x%x\n",
8188c2ecf20Sopenharmony_ci				ret);
8198c2ecf20Sopenharmony_ci			return -ENODEV;
8208c2ecf20Sopenharmony_ci		}
8218c2ecf20Sopenharmony_ci	}
8228c2ecf20Sopenharmony_ci	dev_dbg(dev, "Allocated FQD 0x%llx 0x%zx\n", fqd_a, fqd_sz);
8238c2ecf20Sopenharmony_ci
8248c2ecf20Sopenharmony_ci	if (!pfdr_a) {
8258c2ecf20Sopenharmony_ci		/* Setup PFDR memory */
8268c2ecf20Sopenharmony_ci		ret = qbman_init_private_mem(dev, 1, &pfdr_a, &pfdr_sz);
8278c2ecf20Sopenharmony_ci		if (ret) {
8288c2ecf20Sopenharmony_ci			dev_err(dev, "qbman_init_private_mem() for PFDR failed 0x%x\n",
8298c2ecf20Sopenharmony_ci				ret);
8308c2ecf20Sopenharmony_ci			return -ENODEV;
8318c2ecf20Sopenharmony_ci		}
8328c2ecf20Sopenharmony_ci	}
8338c2ecf20Sopenharmony_ci	dev_dbg(dev, "Allocated PFDR 0x%llx 0x%zx\n", pfdr_a, pfdr_sz);
8348c2ecf20Sopenharmony_ci
8358c2ecf20Sopenharmony_ci	ret = qman_init_ccsr(dev);
8368c2ecf20Sopenharmony_ci	if (ret) {
8378c2ecf20Sopenharmony_ci		dev_err(dev, "CCSR setup failed\n");
8388c2ecf20Sopenharmony_ci		return ret;
8398c2ecf20Sopenharmony_ci	}
8408c2ecf20Sopenharmony_ci
8418c2ecf20Sopenharmony_ci	err_irq = platform_get_irq(pdev, 0);
8428c2ecf20Sopenharmony_ci	if (err_irq <= 0) {
8438c2ecf20Sopenharmony_ci		dev_info(dev, "Can't get %pOF property 'interrupts'\n",
8448c2ecf20Sopenharmony_ci			 node);
8458c2ecf20Sopenharmony_ci		return -ENODEV;
8468c2ecf20Sopenharmony_ci	}
8478c2ecf20Sopenharmony_ci	ret = devm_request_irq(dev, err_irq, qman_isr, IRQF_SHARED, "qman-err",
8488c2ecf20Sopenharmony_ci			       dev);
8498c2ecf20Sopenharmony_ci	if (ret)  {
8508c2ecf20Sopenharmony_ci		dev_err(dev, "devm_request_irq() failed %d for '%pOF'\n",
8518c2ecf20Sopenharmony_ci			ret, node);
8528c2ecf20Sopenharmony_ci		return ret;
8538c2ecf20Sopenharmony_ci	}
8548c2ecf20Sopenharmony_ci
8558c2ecf20Sopenharmony_ci	/*
8568c2ecf20Sopenharmony_ci	 * Write-to-clear any stale bits, (eg. starvation being asserted prior
8578c2ecf20Sopenharmony_ci	 * to resource allocation during driver init).
8588c2ecf20Sopenharmony_ci	 */
8598c2ecf20Sopenharmony_ci	qm_ccsr_out(REG_ERR_ISR, 0xffffffff);
8608c2ecf20Sopenharmony_ci	/* Enable Error Interrupts */
8618c2ecf20Sopenharmony_ci	qm_ccsr_out(REG_ERR_IER, 0xffffffff);
8628c2ecf20Sopenharmony_ci
8638c2ecf20Sopenharmony_ci	qm_fqalloc = devm_gen_pool_create(dev, 0, -1, "qman-fqalloc");
8648c2ecf20Sopenharmony_ci	if (IS_ERR(qm_fqalloc)) {
8658c2ecf20Sopenharmony_ci		ret = PTR_ERR(qm_fqalloc);
8668c2ecf20Sopenharmony_ci		dev_err(dev, "qman-fqalloc pool init failed (%d)\n", ret);
8678c2ecf20Sopenharmony_ci		return ret;
8688c2ecf20Sopenharmony_ci	}
8698c2ecf20Sopenharmony_ci
8708c2ecf20Sopenharmony_ci	qm_qpalloc = devm_gen_pool_create(dev, 0, -1, "qman-qpalloc");
8718c2ecf20Sopenharmony_ci	if (IS_ERR(qm_qpalloc)) {
8728c2ecf20Sopenharmony_ci		ret = PTR_ERR(qm_qpalloc);
8738c2ecf20Sopenharmony_ci		dev_err(dev, "qman-qpalloc pool init failed (%d)\n", ret);
8748c2ecf20Sopenharmony_ci		return ret;
8758c2ecf20Sopenharmony_ci	}
8768c2ecf20Sopenharmony_ci
8778c2ecf20Sopenharmony_ci	qm_cgralloc = devm_gen_pool_create(dev, 0, -1, "qman-cgralloc");
8788c2ecf20Sopenharmony_ci	if (IS_ERR(qm_cgralloc)) {
8798c2ecf20Sopenharmony_ci		ret = PTR_ERR(qm_cgralloc);
8808c2ecf20Sopenharmony_ci		dev_err(dev, "qman-cgralloc pool init failed (%d)\n", ret);
8818c2ecf20Sopenharmony_ci		return ret;
8828c2ecf20Sopenharmony_ci	}
8838c2ecf20Sopenharmony_ci
8848c2ecf20Sopenharmony_ci	ret = qman_resource_init(dev);
8858c2ecf20Sopenharmony_ci	if (ret)
8868c2ecf20Sopenharmony_ci		return ret;
8878c2ecf20Sopenharmony_ci
8888c2ecf20Sopenharmony_ci	ret = qman_alloc_fq_table(qm_get_fqid_maxcnt());
8898c2ecf20Sopenharmony_ci	if (ret)
8908c2ecf20Sopenharmony_ci		return ret;
8918c2ecf20Sopenharmony_ci
8928c2ecf20Sopenharmony_ci	ret = qman_wq_alloc();
8938c2ecf20Sopenharmony_ci	if (ret)
8948c2ecf20Sopenharmony_ci		return ret;
8958c2ecf20Sopenharmony_ci
8968c2ecf20Sopenharmony_ci	__qman_probed = 1;
8978c2ecf20Sopenharmony_ci
8988c2ecf20Sopenharmony_ci	return 0;
8998c2ecf20Sopenharmony_ci}
9008c2ecf20Sopenharmony_ci
9018c2ecf20Sopenharmony_cistatic const struct of_device_id fsl_qman_ids[] = {
9028c2ecf20Sopenharmony_ci	{
9038c2ecf20Sopenharmony_ci		.compatible = "fsl,qman",
9048c2ecf20Sopenharmony_ci	},
9058c2ecf20Sopenharmony_ci	{}
9068c2ecf20Sopenharmony_ci};
9078c2ecf20Sopenharmony_ci
9088c2ecf20Sopenharmony_cistatic struct platform_driver fsl_qman_driver = {
9098c2ecf20Sopenharmony_ci	.driver = {
9108c2ecf20Sopenharmony_ci		.name = KBUILD_MODNAME,
9118c2ecf20Sopenharmony_ci		.of_match_table = fsl_qman_ids,
9128c2ecf20Sopenharmony_ci		.suppress_bind_attrs = true,
9138c2ecf20Sopenharmony_ci	},
9148c2ecf20Sopenharmony_ci	.probe = fsl_qman_probe,
9158c2ecf20Sopenharmony_ci};
9168c2ecf20Sopenharmony_ci
9178c2ecf20Sopenharmony_cibuiltin_platform_driver(fsl_qman_driver);
918