18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 28c2ecf20Sopenharmony_ci/* 38c2ecf20Sopenharmony_ci * Copyright (C) 2019 MediaTek Inc. 48c2ecf20Sopenharmony_ci * Authors: 58c2ecf20Sopenharmony_ci * Stanley Chu <stanley.chu@mediatek.com> 68c2ecf20Sopenharmony_ci * Peter Wang <peter.wang@mediatek.com> 78c2ecf20Sopenharmony_ci */ 88c2ecf20Sopenharmony_ci 98c2ecf20Sopenharmony_ci#include <linux/arm-smccc.h> 108c2ecf20Sopenharmony_ci#include <linux/bitfield.h> 118c2ecf20Sopenharmony_ci#include <linux/of.h> 128c2ecf20Sopenharmony_ci#include <linux/of_address.h> 138c2ecf20Sopenharmony_ci#include <linux/of_device.h> 148c2ecf20Sopenharmony_ci#include <linux/phy/phy.h> 158c2ecf20Sopenharmony_ci#include <linux/platform_device.h> 168c2ecf20Sopenharmony_ci#include <linux/regulator/consumer.h> 178c2ecf20Sopenharmony_ci#include <linux/reset.h> 188c2ecf20Sopenharmony_ci#include <linux/soc/mediatek/mtk_sip_svc.h> 198c2ecf20Sopenharmony_ci 208c2ecf20Sopenharmony_ci#include "ufshcd.h" 218c2ecf20Sopenharmony_ci#include "ufshcd-crypto.h" 228c2ecf20Sopenharmony_ci#include "ufshcd-pltfrm.h" 238c2ecf20Sopenharmony_ci#include "ufs_quirks.h" 248c2ecf20Sopenharmony_ci#include "unipro.h" 258c2ecf20Sopenharmony_ci#include "ufs-mediatek.h" 268c2ecf20Sopenharmony_ci 278c2ecf20Sopenharmony_ci#define ufs_mtk_smc(cmd, val, res) \ 288c2ecf20Sopenharmony_ci arm_smccc_smc(MTK_SIP_UFS_CONTROL, \ 298c2ecf20Sopenharmony_ci cmd, val, 0, 0, 0, 0, 0, &(res)) 308c2ecf20Sopenharmony_ci 318c2ecf20Sopenharmony_ci#define ufs_mtk_crypto_ctrl(res, enable) \ 328c2ecf20Sopenharmony_ci ufs_mtk_smc(UFS_MTK_SIP_CRYPTO_CTRL, enable, res) 338c2ecf20Sopenharmony_ci 348c2ecf20Sopenharmony_ci#define ufs_mtk_ref_clk_notify(on, res) \ 358c2ecf20Sopenharmony_ci ufs_mtk_smc(UFS_MTK_SIP_REF_CLK_NOTIFICATION, on, res) 368c2ecf20Sopenharmony_ci 378c2ecf20Sopenharmony_ci#define ufs_mtk_device_reset_ctrl(high, res) \ 388c2ecf20Sopenharmony_ci ufs_mtk_smc(UFS_MTK_SIP_DEVICE_RESET, high, res) 398c2ecf20Sopenharmony_ci 408c2ecf20Sopenharmony_cistatic struct ufs_dev_fix ufs_mtk_dev_fixups[] = { 418c2ecf20Sopenharmony_ci UFS_FIX(UFS_VENDOR_MICRON, UFS_ANY_MODEL, 428c2ecf20Sopenharmony_ci UFS_DEVICE_QUIRK_DELAY_AFTER_LPM), 438c2ecf20Sopenharmony_ci UFS_FIX(UFS_VENDOR_SKHYNIX, "H9HQ21AFAMZDAR", 448c2ecf20Sopenharmony_ci UFS_DEVICE_QUIRK_SUPPORT_EXTENDED_FEATURES), 458c2ecf20Sopenharmony_ci END_FIX 468c2ecf20Sopenharmony_ci}; 478c2ecf20Sopenharmony_ci 488c2ecf20Sopenharmony_cistatic const struct ufs_mtk_host_cfg ufs_mtk_mt8192_cfg = { 498c2ecf20Sopenharmony_ci .caps = UFS_MTK_CAP_BOOST_CRYPT_ENGINE, 508c2ecf20Sopenharmony_ci}; 518c2ecf20Sopenharmony_ci 528c2ecf20Sopenharmony_cistatic const struct of_device_id ufs_mtk_of_match[] = { 538c2ecf20Sopenharmony_ci { 548c2ecf20Sopenharmony_ci .compatible = "mediatek,mt8183-ufshci", 558c2ecf20Sopenharmony_ci }, 568c2ecf20Sopenharmony_ci { 578c2ecf20Sopenharmony_ci .compatible = "mediatek,mt8192-ufshci", 588c2ecf20Sopenharmony_ci .data = &ufs_mtk_mt8192_cfg 598c2ecf20Sopenharmony_ci }, 608c2ecf20Sopenharmony_ci {}, 618c2ecf20Sopenharmony_ci}; 628c2ecf20Sopenharmony_ci 638c2ecf20Sopenharmony_cistatic bool ufs_mtk_is_boost_crypt_enabled(struct ufs_hba *hba) 648c2ecf20Sopenharmony_ci{ 658c2ecf20Sopenharmony_ci struct ufs_mtk_host *host = ufshcd_get_variant(hba); 668c2ecf20Sopenharmony_ci 678c2ecf20Sopenharmony_ci return (host->caps & UFS_MTK_CAP_BOOST_CRYPT_ENGINE); 688c2ecf20Sopenharmony_ci} 698c2ecf20Sopenharmony_ci 708c2ecf20Sopenharmony_cistatic void ufs_mtk_cfg_unipro_cg(struct ufs_hba *hba, bool enable) 718c2ecf20Sopenharmony_ci{ 728c2ecf20Sopenharmony_ci u32 tmp; 738c2ecf20Sopenharmony_ci 748c2ecf20Sopenharmony_ci if (enable) { 758c2ecf20Sopenharmony_ci ufshcd_dme_get(hba, 768c2ecf20Sopenharmony_ci UIC_ARG_MIB(VS_SAVEPOWERCONTROL), &tmp); 778c2ecf20Sopenharmony_ci tmp = tmp | 788c2ecf20Sopenharmony_ci (1 << RX_SYMBOL_CLK_GATE_EN) | 798c2ecf20Sopenharmony_ci (1 << SYS_CLK_GATE_EN) | 808c2ecf20Sopenharmony_ci (1 << TX_CLK_GATE_EN); 818c2ecf20Sopenharmony_ci ufshcd_dme_set(hba, 828c2ecf20Sopenharmony_ci UIC_ARG_MIB(VS_SAVEPOWERCONTROL), tmp); 838c2ecf20Sopenharmony_ci 848c2ecf20Sopenharmony_ci ufshcd_dme_get(hba, 858c2ecf20Sopenharmony_ci UIC_ARG_MIB(VS_DEBUGCLOCKENABLE), &tmp); 868c2ecf20Sopenharmony_ci tmp = tmp & ~(1 << TX_SYMBOL_CLK_REQ_FORCE); 878c2ecf20Sopenharmony_ci ufshcd_dme_set(hba, 888c2ecf20Sopenharmony_ci UIC_ARG_MIB(VS_DEBUGCLOCKENABLE), tmp); 898c2ecf20Sopenharmony_ci } else { 908c2ecf20Sopenharmony_ci ufshcd_dme_get(hba, 918c2ecf20Sopenharmony_ci UIC_ARG_MIB(VS_SAVEPOWERCONTROL), &tmp); 928c2ecf20Sopenharmony_ci tmp = tmp & ~((1 << RX_SYMBOL_CLK_GATE_EN) | 938c2ecf20Sopenharmony_ci (1 << SYS_CLK_GATE_EN) | 948c2ecf20Sopenharmony_ci (1 << TX_CLK_GATE_EN)); 958c2ecf20Sopenharmony_ci ufshcd_dme_set(hba, 968c2ecf20Sopenharmony_ci UIC_ARG_MIB(VS_SAVEPOWERCONTROL), tmp); 978c2ecf20Sopenharmony_ci 988c2ecf20Sopenharmony_ci ufshcd_dme_get(hba, 998c2ecf20Sopenharmony_ci UIC_ARG_MIB(VS_DEBUGCLOCKENABLE), &tmp); 1008c2ecf20Sopenharmony_ci tmp = tmp | (1 << TX_SYMBOL_CLK_REQ_FORCE); 1018c2ecf20Sopenharmony_ci ufshcd_dme_set(hba, 1028c2ecf20Sopenharmony_ci UIC_ARG_MIB(VS_DEBUGCLOCKENABLE), tmp); 1038c2ecf20Sopenharmony_ci } 1048c2ecf20Sopenharmony_ci} 1058c2ecf20Sopenharmony_ci 1068c2ecf20Sopenharmony_cistatic void ufs_mtk_crypto_enable(struct ufs_hba *hba) 1078c2ecf20Sopenharmony_ci{ 1088c2ecf20Sopenharmony_ci struct arm_smccc_res res; 1098c2ecf20Sopenharmony_ci 1108c2ecf20Sopenharmony_ci ufs_mtk_crypto_ctrl(res, 1); 1118c2ecf20Sopenharmony_ci if (res.a0) { 1128c2ecf20Sopenharmony_ci dev_info(hba->dev, "%s: crypto enable failed, err: %lu\n", 1138c2ecf20Sopenharmony_ci __func__, res.a0); 1148c2ecf20Sopenharmony_ci hba->caps &= ~UFSHCD_CAP_CRYPTO; 1158c2ecf20Sopenharmony_ci } 1168c2ecf20Sopenharmony_ci} 1178c2ecf20Sopenharmony_ci 1188c2ecf20Sopenharmony_cistatic void ufs_mtk_host_reset(struct ufs_hba *hba) 1198c2ecf20Sopenharmony_ci{ 1208c2ecf20Sopenharmony_ci struct ufs_mtk_host *host = ufshcd_get_variant(hba); 1218c2ecf20Sopenharmony_ci 1228c2ecf20Sopenharmony_ci reset_control_assert(host->hci_reset); 1238c2ecf20Sopenharmony_ci reset_control_assert(host->crypto_reset); 1248c2ecf20Sopenharmony_ci reset_control_assert(host->unipro_reset); 1258c2ecf20Sopenharmony_ci 1268c2ecf20Sopenharmony_ci usleep_range(100, 110); 1278c2ecf20Sopenharmony_ci 1288c2ecf20Sopenharmony_ci reset_control_deassert(host->unipro_reset); 1298c2ecf20Sopenharmony_ci reset_control_deassert(host->crypto_reset); 1308c2ecf20Sopenharmony_ci reset_control_deassert(host->hci_reset); 1318c2ecf20Sopenharmony_ci} 1328c2ecf20Sopenharmony_ci 1338c2ecf20Sopenharmony_cistatic void ufs_mtk_init_reset_control(struct ufs_hba *hba, 1348c2ecf20Sopenharmony_ci struct reset_control **rc, 1358c2ecf20Sopenharmony_ci char *str) 1368c2ecf20Sopenharmony_ci{ 1378c2ecf20Sopenharmony_ci *rc = devm_reset_control_get(hba->dev, str); 1388c2ecf20Sopenharmony_ci if (IS_ERR(*rc)) { 1398c2ecf20Sopenharmony_ci dev_info(hba->dev, "Failed to get reset control %s: %ld\n", 1408c2ecf20Sopenharmony_ci str, PTR_ERR(*rc)); 1418c2ecf20Sopenharmony_ci *rc = NULL; 1428c2ecf20Sopenharmony_ci } 1438c2ecf20Sopenharmony_ci} 1448c2ecf20Sopenharmony_ci 1458c2ecf20Sopenharmony_cistatic void ufs_mtk_init_reset(struct ufs_hba *hba) 1468c2ecf20Sopenharmony_ci{ 1478c2ecf20Sopenharmony_ci struct ufs_mtk_host *host = ufshcd_get_variant(hba); 1488c2ecf20Sopenharmony_ci 1498c2ecf20Sopenharmony_ci ufs_mtk_init_reset_control(hba, &host->hci_reset, 1508c2ecf20Sopenharmony_ci "hci_rst"); 1518c2ecf20Sopenharmony_ci ufs_mtk_init_reset_control(hba, &host->unipro_reset, 1528c2ecf20Sopenharmony_ci "unipro_rst"); 1538c2ecf20Sopenharmony_ci ufs_mtk_init_reset_control(hba, &host->crypto_reset, 1548c2ecf20Sopenharmony_ci "crypto_rst"); 1558c2ecf20Sopenharmony_ci} 1568c2ecf20Sopenharmony_ci 1578c2ecf20Sopenharmony_cistatic int ufs_mtk_hce_enable_notify(struct ufs_hba *hba, 1588c2ecf20Sopenharmony_ci enum ufs_notify_change_status status) 1598c2ecf20Sopenharmony_ci{ 1608c2ecf20Sopenharmony_ci struct ufs_mtk_host *host = ufshcd_get_variant(hba); 1618c2ecf20Sopenharmony_ci 1628c2ecf20Sopenharmony_ci if (status == PRE_CHANGE) { 1638c2ecf20Sopenharmony_ci if (host->unipro_lpm) { 1648c2ecf20Sopenharmony_ci hba->vps->hba_enable_delay_us = 0; 1658c2ecf20Sopenharmony_ci } else { 1668c2ecf20Sopenharmony_ci hba->vps->hba_enable_delay_us = 600; 1678c2ecf20Sopenharmony_ci ufs_mtk_host_reset(hba); 1688c2ecf20Sopenharmony_ci } 1698c2ecf20Sopenharmony_ci 1708c2ecf20Sopenharmony_ci if (hba->caps & UFSHCD_CAP_CRYPTO) 1718c2ecf20Sopenharmony_ci ufs_mtk_crypto_enable(hba); 1728c2ecf20Sopenharmony_ci } 1738c2ecf20Sopenharmony_ci 1748c2ecf20Sopenharmony_ci return 0; 1758c2ecf20Sopenharmony_ci} 1768c2ecf20Sopenharmony_ci 1778c2ecf20Sopenharmony_cistatic int ufs_mtk_bind_mphy(struct ufs_hba *hba) 1788c2ecf20Sopenharmony_ci{ 1798c2ecf20Sopenharmony_ci struct ufs_mtk_host *host = ufshcd_get_variant(hba); 1808c2ecf20Sopenharmony_ci struct device *dev = hba->dev; 1818c2ecf20Sopenharmony_ci struct device_node *np = dev->of_node; 1828c2ecf20Sopenharmony_ci int err = 0; 1838c2ecf20Sopenharmony_ci 1848c2ecf20Sopenharmony_ci host->mphy = devm_of_phy_get_by_index(dev, np, 0); 1858c2ecf20Sopenharmony_ci 1868c2ecf20Sopenharmony_ci if (host->mphy == ERR_PTR(-EPROBE_DEFER)) { 1878c2ecf20Sopenharmony_ci /* 1888c2ecf20Sopenharmony_ci * UFS driver might be probed before the phy driver does. 1898c2ecf20Sopenharmony_ci * In that case we would like to return EPROBE_DEFER code. 1908c2ecf20Sopenharmony_ci */ 1918c2ecf20Sopenharmony_ci err = -EPROBE_DEFER; 1928c2ecf20Sopenharmony_ci dev_info(dev, 1938c2ecf20Sopenharmony_ci "%s: required phy hasn't probed yet. err = %d\n", 1948c2ecf20Sopenharmony_ci __func__, err); 1958c2ecf20Sopenharmony_ci } else if (IS_ERR(host->mphy)) { 1968c2ecf20Sopenharmony_ci err = PTR_ERR(host->mphy); 1978c2ecf20Sopenharmony_ci if (err != -ENODEV) { 1988c2ecf20Sopenharmony_ci dev_info(dev, "%s: PHY get failed %d\n", __func__, 1998c2ecf20Sopenharmony_ci err); 2008c2ecf20Sopenharmony_ci } 2018c2ecf20Sopenharmony_ci } 2028c2ecf20Sopenharmony_ci 2038c2ecf20Sopenharmony_ci if (err) 2048c2ecf20Sopenharmony_ci host->mphy = NULL; 2058c2ecf20Sopenharmony_ci /* 2068c2ecf20Sopenharmony_ci * Allow unbound mphy because not every platform needs specific 2078c2ecf20Sopenharmony_ci * mphy control. 2088c2ecf20Sopenharmony_ci */ 2098c2ecf20Sopenharmony_ci if (err == -ENODEV) 2108c2ecf20Sopenharmony_ci err = 0; 2118c2ecf20Sopenharmony_ci 2128c2ecf20Sopenharmony_ci return err; 2138c2ecf20Sopenharmony_ci} 2148c2ecf20Sopenharmony_ci 2158c2ecf20Sopenharmony_cistatic int ufs_mtk_setup_ref_clk(struct ufs_hba *hba, bool on) 2168c2ecf20Sopenharmony_ci{ 2178c2ecf20Sopenharmony_ci struct ufs_mtk_host *host = ufshcd_get_variant(hba); 2188c2ecf20Sopenharmony_ci struct arm_smccc_res res; 2198c2ecf20Sopenharmony_ci ktime_t timeout, time_checked; 2208c2ecf20Sopenharmony_ci u32 value; 2218c2ecf20Sopenharmony_ci 2228c2ecf20Sopenharmony_ci if (host->ref_clk_enabled == on) 2238c2ecf20Sopenharmony_ci return 0; 2248c2ecf20Sopenharmony_ci 2258c2ecf20Sopenharmony_ci if (on) { 2268c2ecf20Sopenharmony_ci ufs_mtk_ref_clk_notify(on, res); 2278c2ecf20Sopenharmony_ci ufshcd_delay_us(host->ref_clk_ungating_wait_us, 10); 2288c2ecf20Sopenharmony_ci ufshcd_writel(hba, REFCLK_REQUEST, REG_UFS_REFCLK_CTRL); 2298c2ecf20Sopenharmony_ci } else { 2308c2ecf20Sopenharmony_ci ufshcd_writel(hba, REFCLK_RELEASE, REG_UFS_REFCLK_CTRL); 2318c2ecf20Sopenharmony_ci } 2328c2ecf20Sopenharmony_ci 2338c2ecf20Sopenharmony_ci /* Wait for ack */ 2348c2ecf20Sopenharmony_ci timeout = ktime_add_us(ktime_get(), REFCLK_REQ_TIMEOUT_US); 2358c2ecf20Sopenharmony_ci do { 2368c2ecf20Sopenharmony_ci time_checked = ktime_get(); 2378c2ecf20Sopenharmony_ci value = ufshcd_readl(hba, REG_UFS_REFCLK_CTRL); 2388c2ecf20Sopenharmony_ci 2398c2ecf20Sopenharmony_ci /* Wait until ack bit equals to req bit */ 2408c2ecf20Sopenharmony_ci if (((value & REFCLK_ACK) >> 1) == (value & REFCLK_REQUEST)) 2418c2ecf20Sopenharmony_ci goto out; 2428c2ecf20Sopenharmony_ci 2438c2ecf20Sopenharmony_ci usleep_range(100, 200); 2448c2ecf20Sopenharmony_ci } while (ktime_before(time_checked, timeout)); 2458c2ecf20Sopenharmony_ci 2468c2ecf20Sopenharmony_ci dev_err(hba->dev, "missing ack of refclk req, reg: 0x%x\n", value); 2478c2ecf20Sopenharmony_ci 2488c2ecf20Sopenharmony_ci ufs_mtk_ref_clk_notify(host->ref_clk_enabled, res); 2498c2ecf20Sopenharmony_ci 2508c2ecf20Sopenharmony_ci return -ETIMEDOUT; 2518c2ecf20Sopenharmony_ci 2528c2ecf20Sopenharmony_ciout: 2538c2ecf20Sopenharmony_ci host->ref_clk_enabled = on; 2548c2ecf20Sopenharmony_ci if (!on) { 2558c2ecf20Sopenharmony_ci ufshcd_delay_us(host->ref_clk_gating_wait_us, 10); 2568c2ecf20Sopenharmony_ci ufs_mtk_ref_clk_notify(on, res); 2578c2ecf20Sopenharmony_ci } 2588c2ecf20Sopenharmony_ci 2598c2ecf20Sopenharmony_ci return 0; 2608c2ecf20Sopenharmony_ci} 2618c2ecf20Sopenharmony_ci 2628c2ecf20Sopenharmony_cistatic void ufs_mtk_setup_ref_clk_wait_us(struct ufs_hba *hba, 2638c2ecf20Sopenharmony_ci u16 gating_us, u16 ungating_us) 2648c2ecf20Sopenharmony_ci{ 2658c2ecf20Sopenharmony_ci struct ufs_mtk_host *host = ufshcd_get_variant(hba); 2668c2ecf20Sopenharmony_ci 2678c2ecf20Sopenharmony_ci if (hba->dev_info.clk_gating_wait_us) { 2688c2ecf20Sopenharmony_ci host->ref_clk_gating_wait_us = 2698c2ecf20Sopenharmony_ci hba->dev_info.clk_gating_wait_us; 2708c2ecf20Sopenharmony_ci } else { 2718c2ecf20Sopenharmony_ci host->ref_clk_gating_wait_us = gating_us; 2728c2ecf20Sopenharmony_ci } 2738c2ecf20Sopenharmony_ci 2748c2ecf20Sopenharmony_ci host->ref_clk_ungating_wait_us = ungating_us; 2758c2ecf20Sopenharmony_ci} 2768c2ecf20Sopenharmony_ci 2778c2ecf20Sopenharmony_cistatic int ufs_mtk_wait_link_state(struct ufs_hba *hba, u32 state, 2788c2ecf20Sopenharmony_ci unsigned long max_wait_ms) 2798c2ecf20Sopenharmony_ci{ 2808c2ecf20Sopenharmony_ci ktime_t timeout, time_checked; 2818c2ecf20Sopenharmony_ci u32 val; 2828c2ecf20Sopenharmony_ci 2838c2ecf20Sopenharmony_ci timeout = ktime_add_ms(ktime_get(), max_wait_ms); 2848c2ecf20Sopenharmony_ci do { 2858c2ecf20Sopenharmony_ci time_checked = ktime_get(); 2868c2ecf20Sopenharmony_ci ufshcd_writel(hba, 0x20, REG_UFS_DEBUG_SEL); 2878c2ecf20Sopenharmony_ci val = ufshcd_readl(hba, REG_UFS_PROBE); 2888c2ecf20Sopenharmony_ci val = val >> 28; 2898c2ecf20Sopenharmony_ci 2908c2ecf20Sopenharmony_ci if (val == state) 2918c2ecf20Sopenharmony_ci return 0; 2928c2ecf20Sopenharmony_ci 2938c2ecf20Sopenharmony_ci /* Sleep for max. 200us */ 2948c2ecf20Sopenharmony_ci usleep_range(100, 200); 2958c2ecf20Sopenharmony_ci } while (ktime_before(time_checked, timeout)); 2968c2ecf20Sopenharmony_ci 2978c2ecf20Sopenharmony_ci if (val == state) 2988c2ecf20Sopenharmony_ci return 0; 2998c2ecf20Sopenharmony_ci 3008c2ecf20Sopenharmony_ci return -ETIMEDOUT; 3018c2ecf20Sopenharmony_ci} 3028c2ecf20Sopenharmony_ci 3038c2ecf20Sopenharmony_cistatic void ufs_mtk_mphy_power_on(struct ufs_hba *hba, bool on) 3048c2ecf20Sopenharmony_ci{ 3058c2ecf20Sopenharmony_ci struct ufs_mtk_host *host = ufshcd_get_variant(hba); 3068c2ecf20Sopenharmony_ci struct phy *mphy = host->mphy; 3078c2ecf20Sopenharmony_ci 3088c2ecf20Sopenharmony_ci if (!mphy) 3098c2ecf20Sopenharmony_ci return; 3108c2ecf20Sopenharmony_ci 3118c2ecf20Sopenharmony_ci if (on && !host->mphy_powered_on) 3128c2ecf20Sopenharmony_ci phy_power_on(mphy); 3138c2ecf20Sopenharmony_ci else if (!on && host->mphy_powered_on) 3148c2ecf20Sopenharmony_ci phy_power_off(mphy); 3158c2ecf20Sopenharmony_ci else 3168c2ecf20Sopenharmony_ci return; 3178c2ecf20Sopenharmony_ci host->mphy_powered_on = on; 3188c2ecf20Sopenharmony_ci} 3198c2ecf20Sopenharmony_ci 3208c2ecf20Sopenharmony_cistatic int ufs_mtk_get_host_clk(struct device *dev, const char *name, 3218c2ecf20Sopenharmony_ci struct clk **clk_out) 3228c2ecf20Sopenharmony_ci{ 3238c2ecf20Sopenharmony_ci struct clk *clk; 3248c2ecf20Sopenharmony_ci int err = 0; 3258c2ecf20Sopenharmony_ci 3268c2ecf20Sopenharmony_ci clk = devm_clk_get(dev, name); 3278c2ecf20Sopenharmony_ci if (IS_ERR(clk)) 3288c2ecf20Sopenharmony_ci err = PTR_ERR(clk); 3298c2ecf20Sopenharmony_ci else 3308c2ecf20Sopenharmony_ci *clk_out = clk; 3318c2ecf20Sopenharmony_ci 3328c2ecf20Sopenharmony_ci return err; 3338c2ecf20Sopenharmony_ci} 3348c2ecf20Sopenharmony_ci 3358c2ecf20Sopenharmony_cistatic void ufs_mtk_boost_crypt(struct ufs_hba *hba, bool boost) 3368c2ecf20Sopenharmony_ci{ 3378c2ecf20Sopenharmony_ci struct ufs_mtk_host *host = ufshcd_get_variant(hba); 3388c2ecf20Sopenharmony_ci struct ufs_mtk_crypt_cfg *cfg; 3398c2ecf20Sopenharmony_ci struct regulator *reg; 3408c2ecf20Sopenharmony_ci int volt, ret; 3418c2ecf20Sopenharmony_ci 3428c2ecf20Sopenharmony_ci if (!ufs_mtk_is_boost_crypt_enabled(hba)) 3438c2ecf20Sopenharmony_ci return; 3448c2ecf20Sopenharmony_ci 3458c2ecf20Sopenharmony_ci cfg = host->crypt; 3468c2ecf20Sopenharmony_ci volt = cfg->vcore_volt; 3478c2ecf20Sopenharmony_ci reg = cfg->reg_vcore; 3488c2ecf20Sopenharmony_ci 3498c2ecf20Sopenharmony_ci ret = clk_prepare_enable(cfg->clk_crypt_mux); 3508c2ecf20Sopenharmony_ci if (ret) { 3518c2ecf20Sopenharmony_ci dev_info(hba->dev, "clk_prepare_enable(): %d\n", 3528c2ecf20Sopenharmony_ci ret); 3538c2ecf20Sopenharmony_ci return; 3548c2ecf20Sopenharmony_ci } 3558c2ecf20Sopenharmony_ci 3568c2ecf20Sopenharmony_ci if (boost) { 3578c2ecf20Sopenharmony_ci ret = regulator_set_voltage(reg, volt, INT_MAX); 3588c2ecf20Sopenharmony_ci if (ret) { 3598c2ecf20Sopenharmony_ci dev_info(hba->dev, 3608c2ecf20Sopenharmony_ci "failed to set vcore to %d\n", volt); 3618c2ecf20Sopenharmony_ci goto out; 3628c2ecf20Sopenharmony_ci } 3638c2ecf20Sopenharmony_ci 3648c2ecf20Sopenharmony_ci ret = clk_set_parent(cfg->clk_crypt_mux, 3658c2ecf20Sopenharmony_ci cfg->clk_crypt_perf); 3668c2ecf20Sopenharmony_ci if (ret) { 3678c2ecf20Sopenharmony_ci dev_info(hba->dev, 3688c2ecf20Sopenharmony_ci "failed to set clk_crypt_perf\n"); 3698c2ecf20Sopenharmony_ci regulator_set_voltage(reg, 0, INT_MAX); 3708c2ecf20Sopenharmony_ci goto out; 3718c2ecf20Sopenharmony_ci } 3728c2ecf20Sopenharmony_ci } else { 3738c2ecf20Sopenharmony_ci ret = clk_set_parent(cfg->clk_crypt_mux, 3748c2ecf20Sopenharmony_ci cfg->clk_crypt_lp); 3758c2ecf20Sopenharmony_ci if (ret) { 3768c2ecf20Sopenharmony_ci dev_info(hba->dev, 3778c2ecf20Sopenharmony_ci "failed to set clk_crypt_lp\n"); 3788c2ecf20Sopenharmony_ci goto out; 3798c2ecf20Sopenharmony_ci } 3808c2ecf20Sopenharmony_ci 3818c2ecf20Sopenharmony_ci ret = regulator_set_voltage(reg, 0, INT_MAX); 3828c2ecf20Sopenharmony_ci if (ret) { 3838c2ecf20Sopenharmony_ci dev_info(hba->dev, 3848c2ecf20Sopenharmony_ci "failed to set vcore to MIN\n"); 3858c2ecf20Sopenharmony_ci } 3868c2ecf20Sopenharmony_ci } 3878c2ecf20Sopenharmony_ciout: 3888c2ecf20Sopenharmony_ci clk_disable_unprepare(cfg->clk_crypt_mux); 3898c2ecf20Sopenharmony_ci} 3908c2ecf20Sopenharmony_ci 3918c2ecf20Sopenharmony_cistatic int ufs_mtk_init_host_clk(struct ufs_hba *hba, const char *name, 3928c2ecf20Sopenharmony_ci struct clk **clk) 3938c2ecf20Sopenharmony_ci{ 3948c2ecf20Sopenharmony_ci int ret; 3958c2ecf20Sopenharmony_ci 3968c2ecf20Sopenharmony_ci ret = ufs_mtk_get_host_clk(hba->dev, name, clk); 3978c2ecf20Sopenharmony_ci if (ret) { 3988c2ecf20Sopenharmony_ci dev_info(hba->dev, "%s: failed to get %s: %d", __func__, 3998c2ecf20Sopenharmony_ci name, ret); 4008c2ecf20Sopenharmony_ci } 4018c2ecf20Sopenharmony_ci 4028c2ecf20Sopenharmony_ci return ret; 4038c2ecf20Sopenharmony_ci} 4048c2ecf20Sopenharmony_ci 4058c2ecf20Sopenharmony_cistatic void ufs_mtk_init_host_caps(struct ufs_hba *hba) 4068c2ecf20Sopenharmony_ci{ 4078c2ecf20Sopenharmony_ci struct ufs_mtk_host *host = ufshcd_get_variant(hba); 4088c2ecf20Sopenharmony_ci struct ufs_mtk_crypt_cfg *cfg; 4098c2ecf20Sopenharmony_ci struct device *dev = hba->dev; 4108c2ecf20Sopenharmony_ci struct regulator *reg; 4118c2ecf20Sopenharmony_ci u32 volt; 4128c2ecf20Sopenharmony_ci 4138c2ecf20Sopenharmony_ci host->caps = host->cfg->caps; 4148c2ecf20Sopenharmony_ci 4158c2ecf20Sopenharmony_ci if (!ufs_mtk_is_boost_crypt_enabled(hba)) 4168c2ecf20Sopenharmony_ci return; 4178c2ecf20Sopenharmony_ci 4188c2ecf20Sopenharmony_ci host->crypt = devm_kzalloc(dev, sizeof(*(host->crypt)), 4198c2ecf20Sopenharmony_ci GFP_KERNEL); 4208c2ecf20Sopenharmony_ci if (!host->crypt) 4218c2ecf20Sopenharmony_ci goto disable_caps; 4228c2ecf20Sopenharmony_ci 4238c2ecf20Sopenharmony_ci reg = devm_regulator_get_optional(dev, "dvfsrc-vcore"); 4248c2ecf20Sopenharmony_ci if (IS_ERR(reg)) { 4258c2ecf20Sopenharmony_ci dev_info(dev, "failed to get dvfsrc-vcore: %ld", 4268c2ecf20Sopenharmony_ci PTR_ERR(reg)); 4278c2ecf20Sopenharmony_ci goto disable_caps; 4288c2ecf20Sopenharmony_ci } 4298c2ecf20Sopenharmony_ci 4308c2ecf20Sopenharmony_ci if (of_property_read_u32(dev->of_node, "boost-crypt-vcore-min", 4318c2ecf20Sopenharmony_ci &volt)) { 4328c2ecf20Sopenharmony_ci dev_info(dev, "failed to get boost-crypt-vcore-min"); 4338c2ecf20Sopenharmony_ci goto disable_caps; 4348c2ecf20Sopenharmony_ci } 4358c2ecf20Sopenharmony_ci 4368c2ecf20Sopenharmony_ci cfg = host->crypt; 4378c2ecf20Sopenharmony_ci if (ufs_mtk_init_host_clk(hba, "crypt_mux", 4388c2ecf20Sopenharmony_ci &cfg->clk_crypt_mux)) 4398c2ecf20Sopenharmony_ci goto disable_caps; 4408c2ecf20Sopenharmony_ci 4418c2ecf20Sopenharmony_ci if (ufs_mtk_init_host_clk(hba, "crypt_lp", 4428c2ecf20Sopenharmony_ci &cfg->clk_crypt_lp)) 4438c2ecf20Sopenharmony_ci goto disable_caps; 4448c2ecf20Sopenharmony_ci 4458c2ecf20Sopenharmony_ci if (ufs_mtk_init_host_clk(hba, "crypt_perf", 4468c2ecf20Sopenharmony_ci &cfg->clk_crypt_perf)) 4478c2ecf20Sopenharmony_ci goto disable_caps; 4488c2ecf20Sopenharmony_ci 4498c2ecf20Sopenharmony_ci cfg->reg_vcore = reg; 4508c2ecf20Sopenharmony_ci cfg->vcore_volt = volt; 4518c2ecf20Sopenharmony_ci dev_info(dev, "caps: boost-crypt"); 4528c2ecf20Sopenharmony_ci return; 4538c2ecf20Sopenharmony_ci 4548c2ecf20Sopenharmony_cidisable_caps: 4558c2ecf20Sopenharmony_ci host->caps &= ~UFS_MTK_CAP_BOOST_CRYPT_ENGINE; 4568c2ecf20Sopenharmony_ci} 4578c2ecf20Sopenharmony_ci 4588c2ecf20Sopenharmony_ci/** 4598c2ecf20Sopenharmony_ci * ufs_mtk_setup_clocks - enables/disable clocks 4608c2ecf20Sopenharmony_ci * @hba: host controller instance 4618c2ecf20Sopenharmony_ci * @on: If true, enable clocks else disable them. 4628c2ecf20Sopenharmony_ci * @status: PRE_CHANGE or POST_CHANGE notify 4638c2ecf20Sopenharmony_ci * 4648c2ecf20Sopenharmony_ci * Returns 0 on success, non-zero on failure. 4658c2ecf20Sopenharmony_ci */ 4668c2ecf20Sopenharmony_cistatic int ufs_mtk_setup_clocks(struct ufs_hba *hba, bool on, 4678c2ecf20Sopenharmony_ci enum ufs_notify_change_status status) 4688c2ecf20Sopenharmony_ci{ 4698c2ecf20Sopenharmony_ci struct ufs_mtk_host *host = ufshcd_get_variant(hba); 4708c2ecf20Sopenharmony_ci int ret = 0; 4718c2ecf20Sopenharmony_ci bool clk_pwr_off = false; 4728c2ecf20Sopenharmony_ci 4738c2ecf20Sopenharmony_ci /* 4748c2ecf20Sopenharmony_ci * In case ufs_mtk_init() is not yet done, simply ignore. 4758c2ecf20Sopenharmony_ci * This ufs_mtk_setup_clocks() shall be called from 4768c2ecf20Sopenharmony_ci * ufs_mtk_init() after init is done. 4778c2ecf20Sopenharmony_ci */ 4788c2ecf20Sopenharmony_ci if (!host) 4798c2ecf20Sopenharmony_ci return 0; 4808c2ecf20Sopenharmony_ci 4818c2ecf20Sopenharmony_ci if (!on && status == PRE_CHANGE) { 4828c2ecf20Sopenharmony_ci if (ufshcd_is_link_off(hba)) { 4838c2ecf20Sopenharmony_ci clk_pwr_off = true; 4848c2ecf20Sopenharmony_ci } else if (ufshcd_is_link_hibern8(hba) || 4858c2ecf20Sopenharmony_ci (!ufshcd_can_hibern8_during_gating(hba) && 4868c2ecf20Sopenharmony_ci ufshcd_is_auto_hibern8_enabled(hba))) { 4878c2ecf20Sopenharmony_ci /* 4888c2ecf20Sopenharmony_ci * Gate ref-clk and poweroff mphy if link state is in 4898c2ecf20Sopenharmony_ci * OFF or Hibern8 by either Auto-Hibern8 or 4908c2ecf20Sopenharmony_ci * ufshcd_link_state_transition(). 4918c2ecf20Sopenharmony_ci */ 4928c2ecf20Sopenharmony_ci ret = ufs_mtk_wait_link_state(hba, 4938c2ecf20Sopenharmony_ci VS_LINK_HIBERN8, 4948c2ecf20Sopenharmony_ci 15); 4958c2ecf20Sopenharmony_ci if (!ret) 4968c2ecf20Sopenharmony_ci clk_pwr_off = true; 4978c2ecf20Sopenharmony_ci } 4988c2ecf20Sopenharmony_ci 4998c2ecf20Sopenharmony_ci if (clk_pwr_off) { 5008c2ecf20Sopenharmony_ci ufs_mtk_boost_crypt(hba, on); 5018c2ecf20Sopenharmony_ci ufs_mtk_setup_ref_clk(hba, on); 5028c2ecf20Sopenharmony_ci ufs_mtk_mphy_power_on(hba, on); 5038c2ecf20Sopenharmony_ci } 5048c2ecf20Sopenharmony_ci } else if (on && status == POST_CHANGE) { 5058c2ecf20Sopenharmony_ci ufs_mtk_mphy_power_on(hba, on); 5068c2ecf20Sopenharmony_ci ufs_mtk_setup_ref_clk(hba, on); 5078c2ecf20Sopenharmony_ci ufs_mtk_boost_crypt(hba, on); 5088c2ecf20Sopenharmony_ci } 5098c2ecf20Sopenharmony_ci 5108c2ecf20Sopenharmony_ci return ret; 5118c2ecf20Sopenharmony_ci} 5128c2ecf20Sopenharmony_ci 5138c2ecf20Sopenharmony_ci/** 5148c2ecf20Sopenharmony_ci * ufs_mtk_init - find other essential mmio bases 5158c2ecf20Sopenharmony_ci * @hba: host controller instance 5168c2ecf20Sopenharmony_ci * 5178c2ecf20Sopenharmony_ci * Binds PHY with controller and powers up PHY enabling clocks 5188c2ecf20Sopenharmony_ci * and regulators. 5198c2ecf20Sopenharmony_ci * 5208c2ecf20Sopenharmony_ci * Returns -EPROBE_DEFER if binding fails, returns negative error 5218c2ecf20Sopenharmony_ci * on phy power up failure and returns zero on success. 5228c2ecf20Sopenharmony_ci */ 5238c2ecf20Sopenharmony_cistatic int ufs_mtk_init(struct ufs_hba *hba) 5248c2ecf20Sopenharmony_ci{ 5258c2ecf20Sopenharmony_ci const struct of_device_id *id; 5268c2ecf20Sopenharmony_ci struct device *dev = hba->dev; 5278c2ecf20Sopenharmony_ci struct ufs_mtk_host *host; 5288c2ecf20Sopenharmony_ci int err = 0; 5298c2ecf20Sopenharmony_ci 5308c2ecf20Sopenharmony_ci host = devm_kzalloc(dev, sizeof(*host), GFP_KERNEL); 5318c2ecf20Sopenharmony_ci if (!host) { 5328c2ecf20Sopenharmony_ci err = -ENOMEM; 5338c2ecf20Sopenharmony_ci dev_info(dev, "%s: no memory for mtk ufs host\n", __func__); 5348c2ecf20Sopenharmony_ci goto out; 5358c2ecf20Sopenharmony_ci } 5368c2ecf20Sopenharmony_ci 5378c2ecf20Sopenharmony_ci host->hba = hba; 5388c2ecf20Sopenharmony_ci ufshcd_set_variant(hba, host); 5398c2ecf20Sopenharmony_ci 5408c2ecf20Sopenharmony_ci /* Get host capability and platform data */ 5418c2ecf20Sopenharmony_ci id = of_match_device(ufs_mtk_of_match, dev); 5428c2ecf20Sopenharmony_ci if (!id) { 5438c2ecf20Sopenharmony_ci err = -EINVAL; 5448c2ecf20Sopenharmony_ci goto out; 5458c2ecf20Sopenharmony_ci } 5468c2ecf20Sopenharmony_ci 5478c2ecf20Sopenharmony_ci if (id->data) { 5488c2ecf20Sopenharmony_ci host->cfg = (struct ufs_mtk_host_cfg *)id->data; 5498c2ecf20Sopenharmony_ci ufs_mtk_init_host_caps(hba); 5508c2ecf20Sopenharmony_ci } 5518c2ecf20Sopenharmony_ci 5528c2ecf20Sopenharmony_ci err = ufs_mtk_bind_mphy(hba); 5538c2ecf20Sopenharmony_ci if (err) 5548c2ecf20Sopenharmony_ci goto out_variant_clear; 5558c2ecf20Sopenharmony_ci 5568c2ecf20Sopenharmony_ci ufs_mtk_init_reset(hba); 5578c2ecf20Sopenharmony_ci 5588c2ecf20Sopenharmony_ci /* Enable runtime autosuspend */ 5598c2ecf20Sopenharmony_ci hba->caps |= UFSHCD_CAP_RPM_AUTOSUSPEND; 5608c2ecf20Sopenharmony_ci 5618c2ecf20Sopenharmony_ci /* Enable clock-gating */ 5628c2ecf20Sopenharmony_ci hba->caps |= UFSHCD_CAP_CLK_GATING; 5638c2ecf20Sopenharmony_ci 5648c2ecf20Sopenharmony_ci /* Enable inline encryption */ 5658c2ecf20Sopenharmony_ci hba->caps |= UFSHCD_CAP_CRYPTO; 5668c2ecf20Sopenharmony_ci 5678c2ecf20Sopenharmony_ci /* Enable WriteBooster */ 5688c2ecf20Sopenharmony_ci hba->caps |= UFSHCD_CAP_WB_EN; 5698c2ecf20Sopenharmony_ci hba->quirks |= UFSHCI_QUIRK_SKIP_MANUAL_WB_FLUSH_CTRL; 5708c2ecf20Sopenharmony_ci hba->vps->wb_flush_threshold = UFS_WB_BUF_REMAIN_PERCENT(80); 5718c2ecf20Sopenharmony_ci 5728c2ecf20Sopenharmony_ci /* 5738c2ecf20Sopenharmony_ci * ufshcd_vops_init() is invoked after 5748c2ecf20Sopenharmony_ci * ufshcd_setup_clock(true) in ufshcd_hba_init() thus 5758c2ecf20Sopenharmony_ci * phy clock setup is skipped. 5768c2ecf20Sopenharmony_ci * 5778c2ecf20Sopenharmony_ci * Enable phy clocks specifically here. 5788c2ecf20Sopenharmony_ci */ 5798c2ecf20Sopenharmony_ci ufs_mtk_setup_clocks(hba, true, POST_CHANGE); 5808c2ecf20Sopenharmony_ci 5818c2ecf20Sopenharmony_ci goto out; 5828c2ecf20Sopenharmony_ci 5838c2ecf20Sopenharmony_ciout_variant_clear: 5848c2ecf20Sopenharmony_ci ufshcd_set_variant(hba, NULL); 5858c2ecf20Sopenharmony_ciout: 5868c2ecf20Sopenharmony_ci return err; 5878c2ecf20Sopenharmony_ci} 5888c2ecf20Sopenharmony_ci 5898c2ecf20Sopenharmony_cistatic int ufs_mtk_pre_pwr_change(struct ufs_hba *hba, 5908c2ecf20Sopenharmony_ci struct ufs_pa_layer_attr *dev_max_params, 5918c2ecf20Sopenharmony_ci struct ufs_pa_layer_attr *dev_req_params) 5928c2ecf20Sopenharmony_ci{ 5938c2ecf20Sopenharmony_ci struct ufs_dev_params host_cap; 5948c2ecf20Sopenharmony_ci int ret; 5958c2ecf20Sopenharmony_ci 5968c2ecf20Sopenharmony_ci host_cap.tx_lanes = UFS_MTK_LIMIT_NUM_LANES_TX; 5978c2ecf20Sopenharmony_ci host_cap.rx_lanes = UFS_MTK_LIMIT_NUM_LANES_RX; 5988c2ecf20Sopenharmony_ci host_cap.hs_rx_gear = UFS_MTK_LIMIT_HSGEAR_RX; 5998c2ecf20Sopenharmony_ci host_cap.hs_tx_gear = UFS_MTK_LIMIT_HSGEAR_TX; 6008c2ecf20Sopenharmony_ci host_cap.pwm_rx_gear = UFS_MTK_LIMIT_PWMGEAR_RX; 6018c2ecf20Sopenharmony_ci host_cap.pwm_tx_gear = UFS_MTK_LIMIT_PWMGEAR_TX; 6028c2ecf20Sopenharmony_ci host_cap.rx_pwr_pwm = UFS_MTK_LIMIT_RX_PWR_PWM; 6038c2ecf20Sopenharmony_ci host_cap.tx_pwr_pwm = UFS_MTK_LIMIT_TX_PWR_PWM; 6048c2ecf20Sopenharmony_ci host_cap.rx_pwr_hs = UFS_MTK_LIMIT_RX_PWR_HS; 6058c2ecf20Sopenharmony_ci host_cap.tx_pwr_hs = UFS_MTK_LIMIT_TX_PWR_HS; 6068c2ecf20Sopenharmony_ci host_cap.hs_rate = UFS_MTK_LIMIT_HS_RATE; 6078c2ecf20Sopenharmony_ci host_cap.desired_working_mode = 6088c2ecf20Sopenharmony_ci UFS_MTK_LIMIT_DESIRED_MODE; 6098c2ecf20Sopenharmony_ci 6108c2ecf20Sopenharmony_ci ret = ufshcd_get_pwr_dev_param(&host_cap, 6118c2ecf20Sopenharmony_ci dev_max_params, 6128c2ecf20Sopenharmony_ci dev_req_params); 6138c2ecf20Sopenharmony_ci if (ret) { 6148c2ecf20Sopenharmony_ci pr_info("%s: failed to determine capabilities\n", 6158c2ecf20Sopenharmony_ci __func__); 6168c2ecf20Sopenharmony_ci } 6178c2ecf20Sopenharmony_ci 6188c2ecf20Sopenharmony_ci return ret; 6198c2ecf20Sopenharmony_ci} 6208c2ecf20Sopenharmony_ci 6218c2ecf20Sopenharmony_cistatic int ufs_mtk_pwr_change_notify(struct ufs_hba *hba, 6228c2ecf20Sopenharmony_ci enum ufs_notify_change_status stage, 6238c2ecf20Sopenharmony_ci struct ufs_pa_layer_attr *dev_max_params, 6248c2ecf20Sopenharmony_ci struct ufs_pa_layer_attr *dev_req_params) 6258c2ecf20Sopenharmony_ci{ 6268c2ecf20Sopenharmony_ci int ret = 0; 6278c2ecf20Sopenharmony_ci 6288c2ecf20Sopenharmony_ci switch (stage) { 6298c2ecf20Sopenharmony_ci case PRE_CHANGE: 6308c2ecf20Sopenharmony_ci ret = ufs_mtk_pre_pwr_change(hba, dev_max_params, 6318c2ecf20Sopenharmony_ci dev_req_params); 6328c2ecf20Sopenharmony_ci break; 6338c2ecf20Sopenharmony_ci case POST_CHANGE: 6348c2ecf20Sopenharmony_ci break; 6358c2ecf20Sopenharmony_ci default: 6368c2ecf20Sopenharmony_ci ret = -EINVAL; 6378c2ecf20Sopenharmony_ci break; 6388c2ecf20Sopenharmony_ci } 6398c2ecf20Sopenharmony_ci 6408c2ecf20Sopenharmony_ci return ret; 6418c2ecf20Sopenharmony_ci} 6428c2ecf20Sopenharmony_ci 6438c2ecf20Sopenharmony_cistatic int ufs_mtk_unipro_set_pm(struct ufs_hba *hba, bool lpm) 6448c2ecf20Sopenharmony_ci{ 6458c2ecf20Sopenharmony_ci int ret; 6468c2ecf20Sopenharmony_ci struct ufs_mtk_host *host = ufshcd_get_variant(hba); 6478c2ecf20Sopenharmony_ci 6488c2ecf20Sopenharmony_ci ret = ufshcd_dme_set(hba, 6498c2ecf20Sopenharmony_ci UIC_ARG_MIB_SEL(VS_UNIPROPOWERDOWNCONTROL, 0), 6508c2ecf20Sopenharmony_ci lpm); 6518c2ecf20Sopenharmony_ci if (!ret || !lpm) { 6528c2ecf20Sopenharmony_ci /* 6538c2ecf20Sopenharmony_ci * Forcibly set as non-LPM mode if UIC commands is failed 6548c2ecf20Sopenharmony_ci * to use default hba_enable_delay_us value for re-enabling 6558c2ecf20Sopenharmony_ci * the host. 6568c2ecf20Sopenharmony_ci */ 6578c2ecf20Sopenharmony_ci host->unipro_lpm = lpm; 6588c2ecf20Sopenharmony_ci } 6598c2ecf20Sopenharmony_ci 6608c2ecf20Sopenharmony_ci return ret; 6618c2ecf20Sopenharmony_ci} 6628c2ecf20Sopenharmony_ci 6638c2ecf20Sopenharmony_cistatic int ufs_mtk_pre_link(struct ufs_hba *hba) 6648c2ecf20Sopenharmony_ci{ 6658c2ecf20Sopenharmony_ci int ret; 6668c2ecf20Sopenharmony_ci u32 tmp; 6678c2ecf20Sopenharmony_ci 6688c2ecf20Sopenharmony_ci ret = ufs_mtk_unipro_set_pm(hba, false); 6698c2ecf20Sopenharmony_ci if (ret) 6708c2ecf20Sopenharmony_ci return ret; 6718c2ecf20Sopenharmony_ci 6728c2ecf20Sopenharmony_ci /* 6738c2ecf20Sopenharmony_ci * Setting PA_Local_TX_LCC_Enable to 0 before link startup 6748c2ecf20Sopenharmony_ci * to make sure that both host and device TX LCC are disabled 6758c2ecf20Sopenharmony_ci * once link startup is completed. 6768c2ecf20Sopenharmony_ci */ 6778c2ecf20Sopenharmony_ci ret = ufshcd_disable_host_tx_lcc(hba); 6788c2ecf20Sopenharmony_ci if (ret) 6798c2ecf20Sopenharmony_ci return ret; 6808c2ecf20Sopenharmony_ci 6818c2ecf20Sopenharmony_ci /* disable deep stall */ 6828c2ecf20Sopenharmony_ci ret = ufshcd_dme_get(hba, UIC_ARG_MIB(VS_SAVEPOWERCONTROL), &tmp); 6838c2ecf20Sopenharmony_ci if (ret) 6848c2ecf20Sopenharmony_ci return ret; 6858c2ecf20Sopenharmony_ci 6868c2ecf20Sopenharmony_ci tmp &= ~(1 << 6); 6878c2ecf20Sopenharmony_ci 6888c2ecf20Sopenharmony_ci ret = ufshcd_dme_set(hba, UIC_ARG_MIB(VS_SAVEPOWERCONTROL), tmp); 6898c2ecf20Sopenharmony_ci 6908c2ecf20Sopenharmony_ci return ret; 6918c2ecf20Sopenharmony_ci} 6928c2ecf20Sopenharmony_ci 6938c2ecf20Sopenharmony_cistatic void ufs_mtk_setup_clk_gating(struct ufs_hba *hba) 6948c2ecf20Sopenharmony_ci{ 6958c2ecf20Sopenharmony_ci unsigned long flags; 6968c2ecf20Sopenharmony_ci u32 ah_ms; 6978c2ecf20Sopenharmony_ci 6988c2ecf20Sopenharmony_ci if (ufshcd_is_clkgating_allowed(hba)) { 6998c2ecf20Sopenharmony_ci if (ufshcd_is_auto_hibern8_supported(hba) && hba->ahit) 7008c2ecf20Sopenharmony_ci ah_ms = FIELD_GET(UFSHCI_AHIBERN8_TIMER_MASK, 7018c2ecf20Sopenharmony_ci hba->ahit); 7028c2ecf20Sopenharmony_ci else 7038c2ecf20Sopenharmony_ci ah_ms = 10; 7048c2ecf20Sopenharmony_ci spin_lock_irqsave(hba->host->host_lock, flags); 7058c2ecf20Sopenharmony_ci hba->clk_gating.delay_ms = ah_ms + 5; 7068c2ecf20Sopenharmony_ci spin_unlock_irqrestore(hba->host->host_lock, flags); 7078c2ecf20Sopenharmony_ci } 7088c2ecf20Sopenharmony_ci} 7098c2ecf20Sopenharmony_ci 7108c2ecf20Sopenharmony_cistatic int ufs_mtk_post_link(struct ufs_hba *hba) 7118c2ecf20Sopenharmony_ci{ 7128c2ecf20Sopenharmony_ci /* enable unipro clock gating feature */ 7138c2ecf20Sopenharmony_ci ufs_mtk_cfg_unipro_cg(hba, true); 7148c2ecf20Sopenharmony_ci 7158c2ecf20Sopenharmony_ci /* configure auto-hibern8 timer to 10ms */ 7168c2ecf20Sopenharmony_ci if (ufshcd_is_auto_hibern8_supported(hba)) { 7178c2ecf20Sopenharmony_ci ufshcd_auto_hibern8_update(hba, 7188c2ecf20Sopenharmony_ci FIELD_PREP(UFSHCI_AHIBERN8_TIMER_MASK, 10) | 7198c2ecf20Sopenharmony_ci FIELD_PREP(UFSHCI_AHIBERN8_SCALE_MASK, 3)); 7208c2ecf20Sopenharmony_ci } 7218c2ecf20Sopenharmony_ci 7228c2ecf20Sopenharmony_ci ufs_mtk_setup_clk_gating(hba); 7238c2ecf20Sopenharmony_ci 7248c2ecf20Sopenharmony_ci return 0; 7258c2ecf20Sopenharmony_ci} 7268c2ecf20Sopenharmony_ci 7278c2ecf20Sopenharmony_cistatic int ufs_mtk_link_startup_notify(struct ufs_hba *hba, 7288c2ecf20Sopenharmony_ci enum ufs_notify_change_status stage) 7298c2ecf20Sopenharmony_ci{ 7308c2ecf20Sopenharmony_ci int ret = 0; 7318c2ecf20Sopenharmony_ci 7328c2ecf20Sopenharmony_ci switch (stage) { 7338c2ecf20Sopenharmony_ci case PRE_CHANGE: 7348c2ecf20Sopenharmony_ci ret = ufs_mtk_pre_link(hba); 7358c2ecf20Sopenharmony_ci break; 7368c2ecf20Sopenharmony_ci case POST_CHANGE: 7378c2ecf20Sopenharmony_ci ret = ufs_mtk_post_link(hba); 7388c2ecf20Sopenharmony_ci break; 7398c2ecf20Sopenharmony_ci default: 7408c2ecf20Sopenharmony_ci ret = -EINVAL; 7418c2ecf20Sopenharmony_ci break; 7428c2ecf20Sopenharmony_ci } 7438c2ecf20Sopenharmony_ci 7448c2ecf20Sopenharmony_ci return ret; 7458c2ecf20Sopenharmony_ci} 7468c2ecf20Sopenharmony_ci 7478c2ecf20Sopenharmony_cistatic int ufs_mtk_device_reset(struct ufs_hba *hba) 7488c2ecf20Sopenharmony_ci{ 7498c2ecf20Sopenharmony_ci struct arm_smccc_res res; 7508c2ecf20Sopenharmony_ci 7518c2ecf20Sopenharmony_ci ufs_mtk_device_reset_ctrl(0, res); 7528c2ecf20Sopenharmony_ci 7538c2ecf20Sopenharmony_ci /* 7548c2ecf20Sopenharmony_ci * The reset signal is active low. UFS devices shall detect 7558c2ecf20Sopenharmony_ci * more than or equal to 1us of positive or negative RST_n 7568c2ecf20Sopenharmony_ci * pulse width. 7578c2ecf20Sopenharmony_ci * 7588c2ecf20Sopenharmony_ci * To be on safe side, keep the reset low for at least 10us. 7598c2ecf20Sopenharmony_ci */ 7608c2ecf20Sopenharmony_ci usleep_range(10, 15); 7618c2ecf20Sopenharmony_ci 7628c2ecf20Sopenharmony_ci ufs_mtk_device_reset_ctrl(1, res); 7638c2ecf20Sopenharmony_ci 7648c2ecf20Sopenharmony_ci /* Some devices may need time to respond to rst_n */ 7658c2ecf20Sopenharmony_ci usleep_range(10000, 15000); 7668c2ecf20Sopenharmony_ci 7678c2ecf20Sopenharmony_ci dev_info(hba->dev, "device reset done\n"); 7688c2ecf20Sopenharmony_ci 7698c2ecf20Sopenharmony_ci return 0; 7708c2ecf20Sopenharmony_ci} 7718c2ecf20Sopenharmony_ci 7728c2ecf20Sopenharmony_cistatic int ufs_mtk_link_set_hpm(struct ufs_hba *hba) 7738c2ecf20Sopenharmony_ci{ 7748c2ecf20Sopenharmony_ci int err; 7758c2ecf20Sopenharmony_ci 7768c2ecf20Sopenharmony_ci err = ufshcd_hba_enable(hba); 7778c2ecf20Sopenharmony_ci if (err) 7788c2ecf20Sopenharmony_ci return err; 7798c2ecf20Sopenharmony_ci 7808c2ecf20Sopenharmony_ci err = ufs_mtk_unipro_set_pm(hba, false); 7818c2ecf20Sopenharmony_ci if (err) 7828c2ecf20Sopenharmony_ci return err; 7838c2ecf20Sopenharmony_ci 7848c2ecf20Sopenharmony_ci err = ufshcd_uic_hibern8_exit(hba); 7858c2ecf20Sopenharmony_ci if (!err) 7868c2ecf20Sopenharmony_ci ufshcd_set_link_active(hba); 7878c2ecf20Sopenharmony_ci else 7888c2ecf20Sopenharmony_ci return err; 7898c2ecf20Sopenharmony_ci 7908c2ecf20Sopenharmony_ci err = ufshcd_make_hba_operational(hba); 7918c2ecf20Sopenharmony_ci if (err) 7928c2ecf20Sopenharmony_ci return err; 7938c2ecf20Sopenharmony_ci 7948c2ecf20Sopenharmony_ci return 0; 7958c2ecf20Sopenharmony_ci} 7968c2ecf20Sopenharmony_ci 7978c2ecf20Sopenharmony_cistatic int ufs_mtk_link_set_lpm(struct ufs_hba *hba) 7988c2ecf20Sopenharmony_ci{ 7998c2ecf20Sopenharmony_ci int err; 8008c2ecf20Sopenharmony_ci 8018c2ecf20Sopenharmony_ci err = ufs_mtk_unipro_set_pm(hba, true); 8028c2ecf20Sopenharmony_ci if (err) { 8038c2ecf20Sopenharmony_ci /* Resume UniPro state for following error recovery */ 8048c2ecf20Sopenharmony_ci ufs_mtk_unipro_set_pm(hba, false); 8058c2ecf20Sopenharmony_ci return err; 8068c2ecf20Sopenharmony_ci } 8078c2ecf20Sopenharmony_ci 8088c2ecf20Sopenharmony_ci return 0; 8098c2ecf20Sopenharmony_ci} 8108c2ecf20Sopenharmony_ci 8118c2ecf20Sopenharmony_cistatic void ufs_mtk_vreg_set_lpm(struct ufs_hba *hba, bool lpm) 8128c2ecf20Sopenharmony_ci{ 8138c2ecf20Sopenharmony_ci if (!hba->vreg_info.vccq2 || !hba->vreg_info.vcc) 8148c2ecf20Sopenharmony_ci return; 8158c2ecf20Sopenharmony_ci 8168c2ecf20Sopenharmony_ci if (lpm && !hba->vreg_info.vcc->enabled) 8178c2ecf20Sopenharmony_ci regulator_set_mode(hba->vreg_info.vccq2->reg, 8188c2ecf20Sopenharmony_ci REGULATOR_MODE_IDLE); 8198c2ecf20Sopenharmony_ci else if (!lpm) 8208c2ecf20Sopenharmony_ci regulator_set_mode(hba->vreg_info.vccq2->reg, 8218c2ecf20Sopenharmony_ci REGULATOR_MODE_NORMAL); 8228c2ecf20Sopenharmony_ci} 8238c2ecf20Sopenharmony_ci 8248c2ecf20Sopenharmony_cistatic int ufs_mtk_suspend(struct ufs_hba *hba, enum ufs_pm_op pm_op) 8258c2ecf20Sopenharmony_ci{ 8268c2ecf20Sopenharmony_ci int err; 8278c2ecf20Sopenharmony_ci struct arm_smccc_res res; 8288c2ecf20Sopenharmony_ci 8298c2ecf20Sopenharmony_ci if (ufshcd_is_link_hibern8(hba)) { 8308c2ecf20Sopenharmony_ci err = ufs_mtk_link_set_lpm(hba); 8318c2ecf20Sopenharmony_ci if (err) { 8328c2ecf20Sopenharmony_ci /* 8338c2ecf20Sopenharmony_ci * Set link as off state enforcedly to trigger 8348c2ecf20Sopenharmony_ci * ufshcd_host_reset_and_restore() in ufshcd_suspend() 8358c2ecf20Sopenharmony_ci * for completed host reset. 8368c2ecf20Sopenharmony_ci */ 8378c2ecf20Sopenharmony_ci ufshcd_set_link_off(hba); 8388c2ecf20Sopenharmony_ci return -EAGAIN; 8398c2ecf20Sopenharmony_ci } 8408c2ecf20Sopenharmony_ci /* 8418c2ecf20Sopenharmony_ci * Make sure no error will be returned to prevent 8428c2ecf20Sopenharmony_ci * ufshcd_suspend() re-enabling regulators while vreg is still 8438c2ecf20Sopenharmony_ci * in low-power mode. 8448c2ecf20Sopenharmony_ci */ 8458c2ecf20Sopenharmony_ci ufs_mtk_vreg_set_lpm(hba, true); 8468c2ecf20Sopenharmony_ci } 8478c2ecf20Sopenharmony_ci 8488c2ecf20Sopenharmony_ci if (ufshcd_is_link_off(hba)) 8498c2ecf20Sopenharmony_ci ufs_mtk_device_reset_ctrl(0, res); 8508c2ecf20Sopenharmony_ci 8518c2ecf20Sopenharmony_ci return 0; 8528c2ecf20Sopenharmony_ci} 8538c2ecf20Sopenharmony_ci 8548c2ecf20Sopenharmony_cistatic int ufs_mtk_resume(struct ufs_hba *hba, enum ufs_pm_op pm_op) 8558c2ecf20Sopenharmony_ci{ 8568c2ecf20Sopenharmony_ci int err; 8578c2ecf20Sopenharmony_ci 8588c2ecf20Sopenharmony_ci if (ufshcd_is_link_hibern8(hba)) { 8598c2ecf20Sopenharmony_ci ufs_mtk_vreg_set_lpm(hba, false); 8608c2ecf20Sopenharmony_ci err = ufs_mtk_link_set_hpm(hba); 8618c2ecf20Sopenharmony_ci if (err) { 8628c2ecf20Sopenharmony_ci err = ufshcd_link_recovery(hba); 8638c2ecf20Sopenharmony_ci return err; 8648c2ecf20Sopenharmony_ci } 8658c2ecf20Sopenharmony_ci } 8668c2ecf20Sopenharmony_ci 8678c2ecf20Sopenharmony_ci return 0; 8688c2ecf20Sopenharmony_ci} 8698c2ecf20Sopenharmony_ci 8708c2ecf20Sopenharmony_cistatic void ufs_mtk_dbg_register_dump(struct ufs_hba *hba) 8718c2ecf20Sopenharmony_ci{ 8728c2ecf20Sopenharmony_ci ufshcd_dump_regs(hba, REG_UFS_REFCLK_CTRL, 0x4, "Ref-Clk Ctrl "); 8738c2ecf20Sopenharmony_ci 8748c2ecf20Sopenharmony_ci ufshcd_dump_regs(hba, REG_UFS_EXTREG, 0x4, "Ext Reg "); 8758c2ecf20Sopenharmony_ci 8768c2ecf20Sopenharmony_ci ufshcd_dump_regs(hba, REG_UFS_MPHYCTRL, 8778c2ecf20Sopenharmony_ci REG_UFS_REJECT_MON - REG_UFS_MPHYCTRL + 4, 8788c2ecf20Sopenharmony_ci "MPHY Ctrl "); 8798c2ecf20Sopenharmony_ci 8808c2ecf20Sopenharmony_ci /* Direct debugging information to REG_MTK_PROBE */ 8818c2ecf20Sopenharmony_ci ufshcd_writel(hba, 0x20, REG_UFS_DEBUG_SEL); 8828c2ecf20Sopenharmony_ci ufshcd_dump_regs(hba, REG_UFS_PROBE, 0x4, "Debug Probe "); 8838c2ecf20Sopenharmony_ci} 8848c2ecf20Sopenharmony_ci 8858c2ecf20Sopenharmony_cistatic int ufs_mtk_apply_dev_quirks(struct ufs_hba *hba) 8868c2ecf20Sopenharmony_ci{ 8878c2ecf20Sopenharmony_ci struct ufs_dev_info *dev_info = &hba->dev_info; 8888c2ecf20Sopenharmony_ci u16 mid = dev_info->wmanufacturerid; 8898c2ecf20Sopenharmony_ci 8908c2ecf20Sopenharmony_ci if (mid == UFS_VENDOR_SAMSUNG) 8918c2ecf20Sopenharmony_ci ufshcd_dme_set(hba, UIC_ARG_MIB(PA_TACTIVATE), 6); 8928c2ecf20Sopenharmony_ci 8938c2ecf20Sopenharmony_ci /* 8948c2ecf20Sopenharmony_ci * Decide waiting time before gating reference clock and 8958c2ecf20Sopenharmony_ci * after ungating reference clock according to vendors' 8968c2ecf20Sopenharmony_ci * requirements. 8978c2ecf20Sopenharmony_ci */ 8988c2ecf20Sopenharmony_ci if (mid == UFS_VENDOR_SAMSUNG) 8998c2ecf20Sopenharmony_ci ufs_mtk_setup_ref_clk_wait_us(hba, 1, 1); 9008c2ecf20Sopenharmony_ci else if (mid == UFS_VENDOR_SKHYNIX) 9018c2ecf20Sopenharmony_ci ufs_mtk_setup_ref_clk_wait_us(hba, 30, 30); 9028c2ecf20Sopenharmony_ci else if (mid == UFS_VENDOR_TOSHIBA) 9038c2ecf20Sopenharmony_ci ufs_mtk_setup_ref_clk_wait_us(hba, 100, 32); 9048c2ecf20Sopenharmony_ci 9058c2ecf20Sopenharmony_ci return 0; 9068c2ecf20Sopenharmony_ci} 9078c2ecf20Sopenharmony_ci 9088c2ecf20Sopenharmony_cistatic void ufs_mtk_fixup_dev_quirks(struct ufs_hba *hba) 9098c2ecf20Sopenharmony_ci{ 9108c2ecf20Sopenharmony_ci ufshcd_fixup_dev_quirks(hba, ufs_mtk_dev_fixups); 9118c2ecf20Sopenharmony_ci} 9128c2ecf20Sopenharmony_ci 9138c2ecf20Sopenharmony_ci/* 9148c2ecf20Sopenharmony_ci * struct ufs_hba_mtk_vops - UFS MTK specific variant operations 9158c2ecf20Sopenharmony_ci * 9168c2ecf20Sopenharmony_ci * The variant operations configure the necessary controller and PHY 9178c2ecf20Sopenharmony_ci * handshake during initialization. 9188c2ecf20Sopenharmony_ci */ 9198c2ecf20Sopenharmony_cistatic const struct ufs_hba_variant_ops ufs_hba_mtk_vops = { 9208c2ecf20Sopenharmony_ci .name = "mediatek.ufshci", 9218c2ecf20Sopenharmony_ci .init = ufs_mtk_init, 9228c2ecf20Sopenharmony_ci .setup_clocks = ufs_mtk_setup_clocks, 9238c2ecf20Sopenharmony_ci .hce_enable_notify = ufs_mtk_hce_enable_notify, 9248c2ecf20Sopenharmony_ci .link_startup_notify = ufs_mtk_link_startup_notify, 9258c2ecf20Sopenharmony_ci .pwr_change_notify = ufs_mtk_pwr_change_notify, 9268c2ecf20Sopenharmony_ci .apply_dev_quirks = ufs_mtk_apply_dev_quirks, 9278c2ecf20Sopenharmony_ci .fixup_dev_quirks = ufs_mtk_fixup_dev_quirks, 9288c2ecf20Sopenharmony_ci .suspend = ufs_mtk_suspend, 9298c2ecf20Sopenharmony_ci .resume = ufs_mtk_resume, 9308c2ecf20Sopenharmony_ci .dbg_register_dump = ufs_mtk_dbg_register_dump, 9318c2ecf20Sopenharmony_ci .device_reset = ufs_mtk_device_reset, 9328c2ecf20Sopenharmony_ci}; 9338c2ecf20Sopenharmony_ci 9348c2ecf20Sopenharmony_ci/** 9358c2ecf20Sopenharmony_ci * ufs_mtk_probe - probe routine of the driver 9368c2ecf20Sopenharmony_ci * @pdev: pointer to Platform device handle 9378c2ecf20Sopenharmony_ci * 9388c2ecf20Sopenharmony_ci * Return zero for success and non-zero for failure 9398c2ecf20Sopenharmony_ci */ 9408c2ecf20Sopenharmony_cistatic int ufs_mtk_probe(struct platform_device *pdev) 9418c2ecf20Sopenharmony_ci{ 9428c2ecf20Sopenharmony_ci int err; 9438c2ecf20Sopenharmony_ci struct device *dev = &pdev->dev; 9448c2ecf20Sopenharmony_ci 9458c2ecf20Sopenharmony_ci /* perform generic probe */ 9468c2ecf20Sopenharmony_ci err = ufshcd_pltfrm_init(pdev, &ufs_hba_mtk_vops); 9478c2ecf20Sopenharmony_ci if (err) 9488c2ecf20Sopenharmony_ci dev_info(dev, "probe failed %d\n", err); 9498c2ecf20Sopenharmony_ci 9508c2ecf20Sopenharmony_ci return err; 9518c2ecf20Sopenharmony_ci} 9528c2ecf20Sopenharmony_ci 9538c2ecf20Sopenharmony_ci/** 9548c2ecf20Sopenharmony_ci * ufs_mtk_remove - set driver_data of the device to NULL 9558c2ecf20Sopenharmony_ci * @pdev: pointer to platform device handle 9568c2ecf20Sopenharmony_ci * 9578c2ecf20Sopenharmony_ci * Always return 0 9588c2ecf20Sopenharmony_ci */ 9598c2ecf20Sopenharmony_cistatic int ufs_mtk_remove(struct platform_device *pdev) 9608c2ecf20Sopenharmony_ci{ 9618c2ecf20Sopenharmony_ci struct ufs_hba *hba = platform_get_drvdata(pdev); 9628c2ecf20Sopenharmony_ci 9638c2ecf20Sopenharmony_ci pm_runtime_get_sync(&(pdev)->dev); 9648c2ecf20Sopenharmony_ci ufshcd_remove(hba); 9658c2ecf20Sopenharmony_ci return 0; 9668c2ecf20Sopenharmony_ci} 9678c2ecf20Sopenharmony_ci 9688c2ecf20Sopenharmony_cistatic const struct dev_pm_ops ufs_mtk_pm_ops = { 9698c2ecf20Sopenharmony_ci .suspend = ufshcd_pltfrm_suspend, 9708c2ecf20Sopenharmony_ci .resume = ufshcd_pltfrm_resume, 9718c2ecf20Sopenharmony_ci .runtime_suspend = ufshcd_pltfrm_runtime_suspend, 9728c2ecf20Sopenharmony_ci .runtime_resume = ufshcd_pltfrm_runtime_resume, 9738c2ecf20Sopenharmony_ci .runtime_idle = ufshcd_pltfrm_runtime_idle, 9748c2ecf20Sopenharmony_ci}; 9758c2ecf20Sopenharmony_ci 9768c2ecf20Sopenharmony_cistatic struct platform_driver ufs_mtk_pltform = { 9778c2ecf20Sopenharmony_ci .probe = ufs_mtk_probe, 9788c2ecf20Sopenharmony_ci .remove = ufs_mtk_remove, 9798c2ecf20Sopenharmony_ci .shutdown = ufshcd_pltfrm_shutdown, 9808c2ecf20Sopenharmony_ci .driver = { 9818c2ecf20Sopenharmony_ci .name = "ufshcd-mtk", 9828c2ecf20Sopenharmony_ci .pm = &ufs_mtk_pm_ops, 9838c2ecf20Sopenharmony_ci .of_match_table = ufs_mtk_of_match, 9848c2ecf20Sopenharmony_ci }, 9858c2ecf20Sopenharmony_ci}; 9868c2ecf20Sopenharmony_ci 9878c2ecf20Sopenharmony_ciMODULE_AUTHOR("Stanley Chu <stanley.chu@mediatek.com>"); 9888c2ecf20Sopenharmony_ciMODULE_AUTHOR("Peter Wang <peter.wang@mediatek.com>"); 9898c2ecf20Sopenharmony_ciMODULE_DESCRIPTION("MediaTek UFS Host Driver"); 9908c2ecf20Sopenharmony_ciMODULE_LICENSE("GPL v2"); 9918c2ecf20Sopenharmony_ci 9928c2ecf20Sopenharmony_cimodule_platform_driver(ufs_mtk_pltform); 993