18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 28c2ecf20Sopenharmony_ci/* 38c2ecf20Sopenharmony_ci * UFS Host Controller driver for Exynos specific extensions 48c2ecf20Sopenharmony_ci * 58c2ecf20Sopenharmony_ci * Copyright (C) 2014-2015 Samsung Electronics Co., Ltd. 68c2ecf20Sopenharmony_ci * Author: Seungwon Jeon <essuuj@gmail.com> 78c2ecf20Sopenharmony_ci * Author: Alim Akhtar <alim.akhtar@samsung.com> 88c2ecf20Sopenharmony_ci * 98c2ecf20Sopenharmony_ci */ 108c2ecf20Sopenharmony_ci 118c2ecf20Sopenharmony_ci#include <linux/clk.h> 128c2ecf20Sopenharmony_ci#include <linux/module.h> 138c2ecf20Sopenharmony_ci#include <linux/of.h> 148c2ecf20Sopenharmony_ci#include <linux/of_address.h> 158c2ecf20Sopenharmony_ci#include <linux/phy/phy.h> 168c2ecf20Sopenharmony_ci#include <linux/platform_device.h> 178c2ecf20Sopenharmony_ci 188c2ecf20Sopenharmony_ci#include "ufshcd.h" 198c2ecf20Sopenharmony_ci#include "ufshcd-pltfrm.h" 208c2ecf20Sopenharmony_ci#include "ufshci.h" 218c2ecf20Sopenharmony_ci#include "unipro.h" 228c2ecf20Sopenharmony_ci 238c2ecf20Sopenharmony_ci#include "ufs-exynos.h" 248c2ecf20Sopenharmony_ci 258c2ecf20Sopenharmony_ci/* 268c2ecf20Sopenharmony_ci * Exynos's Vendor specific registers for UFSHCI 278c2ecf20Sopenharmony_ci */ 288c2ecf20Sopenharmony_ci#define HCI_TXPRDT_ENTRY_SIZE 0x00 298c2ecf20Sopenharmony_ci#define PRDT_PREFECT_EN BIT(31) 308c2ecf20Sopenharmony_ci#define PRDT_SET_SIZE(x) ((x) & 0x1F) 318c2ecf20Sopenharmony_ci#define HCI_RXPRDT_ENTRY_SIZE 0x04 328c2ecf20Sopenharmony_ci#define HCI_1US_TO_CNT_VAL 0x0C 338c2ecf20Sopenharmony_ci#define CNT_VAL_1US_MASK 0x3FF 348c2ecf20Sopenharmony_ci#define HCI_UTRL_NEXUS_TYPE 0x40 358c2ecf20Sopenharmony_ci#define HCI_UTMRL_NEXUS_TYPE 0x44 368c2ecf20Sopenharmony_ci#define HCI_SW_RST 0x50 378c2ecf20Sopenharmony_ci#define UFS_LINK_SW_RST BIT(0) 388c2ecf20Sopenharmony_ci#define UFS_UNIPRO_SW_RST BIT(1) 398c2ecf20Sopenharmony_ci#define UFS_SW_RST_MASK (UFS_UNIPRO_SW_RST | UFS_LINK_SW_RST) 408c2ecf20Sopenharmony_ci#define HCI_DATA_REORDER 0x60 418c2ecf20Sopenharmony_ci#define HCI_UNIPRO_APB_CLK_CTRL 0x68 428c2ecf20Sopenharmony_ci#define UNIPRO_APB_CLK(v, x) (((v) & ~0xF) | ((x) & 0xF)) 438c2ecf20Sopenharmony_ci#define HCI_AXIDMA_RWDATA_BURST_LEN 0x6C 448c2ecf20Sopenharmony_ci#define HCI_GPIO_OUT 0x70 458c2ecf20Sopenharmony_ci#define HCI_ERR_EN_PA_LAYER 0x78 468c2ecf20Sopenharmony_ci#define HCI_ERR_EN_DL_LAYER 0x7C 478c2ecf20Sopenharmony_ci#define HCI_ERR_EN_N_LAYER 0x80 488c2ecf20Sopenharmony_ci#define HCI_ERR_EN_T_LAYER 0x84 498c2ecf20Sopenharmony_ci#define HCI_ERR_EN_DME_LAYER 0x88 508c2ecf20Sopenharmony_ci#define HCI_CLKSTOP_CTRL 0xB0 518c2ecf20Sopenharmony_ci#define REFCLK_STOP BIT(2) 528c2ecf20Sopenharmony_ci#define UNIPRO_MCLK_STOP BIT(1) 538c2ecf20Sopenharmony_ci#define UNIPRO_PCLK_STOP BIT(0) 548c2ecf20Sopenharmony_ci#define CLK_STOP_MASK (REFCLK_STOP |\ 558c2ecf20Sopenharmony_ci UNIPRO_MCLK_STOP |\ 568c2ecf20Sopenharmony_ci UNIPRO_PCLK_STOP) 578c2ecf20Sopenharmony_ci#define HCI_MISC 0xB4 588c2ecf20Sopenharmony_ci#define REFCLK_CTRL_EN BIT(7) 598c2ecf20Sopenharmony_ci#define UNIPRO_PCLK_CTRL_EN BIT(6) 608c2ecf20Sopenharmony_ci#define UNIPRO_MCLK_CTRL_EN BIT(5) 618c2ecf20Sopenharmony_ci#define HCI_CORECLK_CTRL_EN BIT(4) 628c2ecf20Sopenharmony_ci#define CLK_CTRL_EN_MASK (REFCLK_CTRL_EN |\ 638c2ecf20Sopenharmony_ci UNIPRO_PCLK_CTRL_EN |\ 648c2ecf20Sopenharmony_ci UNIPRO_MCLK_CTRL_EN) 658c2ecf20Sopenharmony_ci/* Device fatal error */ 668c2ecf20Sopenharmony_ci#define DFES_ERR_EN BIT(31) 678c2ecf20Sopenharmony_ci#define DFES_DEF_L2_ERRS (UIC_DATA_LINK_LAYER_ERROR_RX_BUF_OF |\ 688c2ecf20Sopenharmony_ci UIC_DATA_LINK_LAYER_ERROR_PA_INIT) 698c2ecf20Sopenharmony_ci#define DFES_DEF_L3_ERRS (UIC_NETWORK_UNSUPPORTED_HEADER_TYPE |\ 708c2ecf20Sopenharmony_ci UIC_NETWORK_BAD_DEVICEID_ENC |\ 718c2ecf20Sopenharmony_ci UIC_NETWORK_LHDR_TRAP_PACKET_DROPPING) 728c2ecf20Sopenharmony_ci#define DFES_DEF_L4_ERRS (UIC_TRANSPORT_UNSUPPORTED_HEADER_TYPE |\ 738c2ecf20Sopenharmony_ci UIC_TRANSPORT_UNKNOWN_CPORTID |\ 748c2ecf20Sopenharmony_ci UIC_TRANSPORT_NO_CONNECTION_RX |\ 758c2ecf20Sopenharmony_ci UIC_TRANSPORT_BAD_TC) 768c2ecf20Sopenharmony_ci 778c2ecf20Sopenharmony_cienum { 788c2ecf20Sopenharmony_ci UNIPRO_L1_5 = 0,/* PHY Adapter */ 798c2ecf20Sopenharmony_ci UNIPRO_L2, /* Data Link */ 808c2ecf20Sopenharmony_ci UNIPRO_L3, /* Network */ 818c2ecf20Sopenharmony_ci UNIPRO_L4, /* Transport */ 828c2ecf20Sopenharmony_ci UNIPRO_DME, /* DME */ 838c2ecf20Sopenharmony_ci}; 848c2ecf20Sopenharmony_ci 858c2ecf20Sopenharmony_ci/* 868c2ecf20Sopenharmony_ci * UNIPRO registers 878c2ecf20Sopenharmony_ci */ 888c2ecf20Sopenharmony_ci#define UNIPRO_COMP_VERSION 0x000 898c2ecf20Sopenharmony_ci#define UNIPRO_DME_PWR_REQ 0x090 908c2ecf20Sopenharmony_ci#define UNIPRO_DME_PWR_REQ_POWERMODE 0x094 918c2ecf20Sopenharmony_ci#define UNIPRO_DME_PWR_REQ_LOCALL2TIMER0 0x098 928c2ecf20Sopenharmony_ci#define UNIPRO_DME_PWR_REQ_LOCALL2TIMER1 0x09C 938c2ecf20Sopenharmony_ci#define UNIPRO_DME_PWR_REQ_LOCALL2TIMER2 0x0A0 948c2ecf20Sopenharmony_ci#define UNIPRO_DME_PWR_REQ_REMOTEL2TIMER0 0x0A4 958c2ecf20Sopenharmony_ci#define UNIPRO_DME_PWR_REQ_REMOTEL2TIMER1 0x0A8 968c2ecf20Sopenharmony_ci#define UNIPRO_DME_PWR_REQ_REMOTEL2TIMER2 0x0AC 978c2ecf20Sopenharmony_ci 988c2ecf20Sopenharmony_ci/* 998c2ecf20Sopenharmony_ci * UFS Protector registers 1008c2ecf20Sopenharmony_ci */ 1018c2ecf20Sopenharmony_ci#define UFSPRSECURITY 0x010 1028c2ecf20Sopenharmony_ci#define NSSMU BIT(14) 1038c2ecf20Sopenharmony_ci#define UFSPSBEGIN0 0x200 1048c2ecf20Sopenharmony_ci#define UFSPSEND0 0x204 1058c2ecf20Sopenharmony_ci#define UFSPSLUN0 0x208 1068c2ecf20Sopenharmony_ci#define UFSPSCTRL0 0x20C 1078c2ecf20Sopenharmony_ci 1088c2ecf20Sopenharmony_ci#define CNTR_DIV_VAL 40 1098c2ecf20Sopenharmony_ci 1108c2ecf20Sopenharmony_cistatic void exynos_ufs_auto_ctrl_hcc(struct exynos_ufs *ufs, bool en); 1118c2ecf20Sopenharmony_cistatic void exynos_ufs_ctrl_clkstop(struct exynos_ufs *ufs, bool en); 1128c2ecf20Sopenharmony_ci 1138c2ecf20Sopenharmony_cistatic inline void exynos_ufs_enable_auto_ctrl_hcc(struct exynos_ufs *ufs) 1148c2ecf20Sopenharmony_ci{ 1158c2ecf20Sopenharmony_ci exynos_ufs_auto_ctrl_hcc(ufs, true); 1168c2ecf20Sopenharmony_ci} 1178c2ecf20Sopenharmony_ci 1188c2ecf20Sopenharmony_cistatic inline void exynos_ufs_disable_auto_ctrl_hcc(struct exynos_ufs *ufs) 1198c2ecf20Sopenharmony_ci{ 1208c2ecf20Sopenharmony_ci exynos_ufs_auto_ctrl_hcc(ufs, false); 1218c2ecf20Sopenharmony_ci} 1228c2ecf20Sopenharmony_ci 1238c2ecf20Sopenharmony_cistatic inline void exynos_ufs_disable_auto_ctrl_hcc_save( 1248c2ecf20Sopenharmony_ci struct exynos_ufs *ufs, u32 *val) 1258c2ecf20Sopenharmony_ci{ 1268c2ecf20Sopenharmony_ci *val = hci_readl(ufs, HCI_MISC); 1278c2ecf20Sopenharmony_ci exynos_ufs_auto_ctrl_hcc(ufs, false); 1288c2ecf20Sopenharmony_ci} 1298c2ecf20Sopenharmony_ci 1308c2ecf20Sopenharmony_cistatic inline void exynos_ufs_auto_ctrl_hcc_restore( 1318c2ecf20Sopenharmony_ci struct exynos_ufs *ufs, u32 *val) 1328c2ecf20Sopenharmony_ci{ 1338c2ecf20Sopenharmony_ci hci_writel(ufs, *val, HCI_MISC); 1348c2ecf20Sopenharmony_ci} 1358c2ecf20Sopenharmony_ci 1368c2ecf20Sopenharmony_cistatic inline void exynos_ufs_gate_clks(struct exynos_ufs *ufs) 1378c2ecf20Sopenharmony_ci{ 1388c2ecf20Sopenharmony_ci exynos_ufs_ctrl_clkstop(ufs, true); 1398c2ecf20Sopenharmony_ci} 1408c2ecf20Sopenharmony_ci 1418c2ecf20Sopenharmony_cistatic inline void exynos_ufs_ungate_clks(struct exynos_ufs *ufs) 1428c2ecf20Sopenharmony_ci{ 1438c2ecf20Sopenharmony_ci exynos_ufs_ctrl_clkstop(ufs, false); 1448c2ecf20Sopenharmony_ci} 1458c2ecf20Sopenharmony_ci 1468c2ecf20Sopenharmony_cistatic int exynos7_ufs_drv_init(struct device *dev, struct exynos_ufs *ufs) 1478c2ecf20Sopenharmony_ci{ 1488c2ecf20Sopenharmony_ci return 0; 1498c2ecf20Sopenharmony_ci} 1508c2ecf20Sopenharmony_ci 1518c2ecf20Sopenharmony_cistatic int exynos7_ufs_pre_link(struct exynos_ufs *ufs) 1528c2ecf20Sopenharmony_ci{ 1538c2ecf20Sopenharmony_ci struct ufs_hba *hba = ufs->hba; 1548c2ecf20Sopenharmony_ci u32 val = ufs->drv_data->uic_attr->pa_dbg_option_suite; 1558c2ecf20Sopenharmony_ci int i; 1568c2ecf20Sopenharmony_ci 1578c2ecf20Sopenharmony_ci exynos_ufs_enable_ov_tm(hba); 1588c2ecf20Sopenharmony_ci for_each_ufs_tx_lane(ufs, i) 1598c2ecf20Sopenharmony_ci ufshcd_dme_set(hba, UIC_ARG_MIB_SEL(0x297, i), 0x17); 1608c2ecf20Sopenharmony_ci for_each_ufs_rx_lane(ufs, i) { 1618c2ecf20Sopenharmony_ci ufshcd_dme_set(hba, UIC_ARG_MIB_SEL(0x362, i), 0xff); 1628c2ecf20Sopenharmony_ci ufshcd_dme_set(hba, UIC_ARG_MIB_SEL(0x363, i), 0x00); 1638c2ecf20Sopenharmony_ci } 1648c2ecf20Sopenharmony_ci exynos_ufs_disable_ov_tm(hba); 1658c2ecf20Sopenharmony_ci 1668c2ecf20Sopenharmony_ci for_each_ufs_tx_lane(ufs, i) 1678c2ecf20Sopenharmony_ci ufshcd_dme_set(hba, 1688c2ecf20Sopenharmony_ci UIC_ARG_MIB_SEL(TX_HIBERN8_CONTROL, i), 0x0); 1698c2ecf20Sopenharmony_ci ufshcd_dme_set(hba, UIC_ARG_MIB(PA_DBG_TXPHY_CFGUPDT), 0x1); 1708c2ecf20Sopenharmony_ci udelay(1); 1718c2ecf20Sopenharmony_ci ufshcd_dme_set(hba, UIC_ARG_MIB(PA_DBG_OPTION_SUITE), val | (1 << 12)); 1728c2ecf20Sopenharmony_ci ufshcd_dme_set(hba, UIC_ARG_MIB(PA_DBG_SKIP_RESET_PHY), 0x1); 1738c2ecf20Sopenharmony_ci ufshcd_dme_set(hba, UIC_ARG_MIB(PA_DBG_SKIP_LINE_RESET), 0x1); 1748c2ecf20Sopenharmony_ci ufshcd_dme_set(hba, UIC_ARG_MIB(PA_DBG_LINE_RESET_REQ), 0x1); 1758c2ecf20Sopenharmony_ci udelay(1600); 1768c2ecf20Sopenharmony_ci ufshcd_dme_set(hba, UIC_ARG_MIB(PA_DBG_OPTION_SUITE), val); 1778c2ecf20Sopenharmony_ci 1788c2ecf20Sopenharmony_ci return 0; 1798c2ecf20Sopenharmony_ci} 1808c2ecf20Sopenharmony_ci 1818c2ecf20Sopenharmony_cistatic int exynos7_ufs_post_link(struct exynos_ufs *ufs) 1828c2ecf20Sopenharmony_ci{ 1838c2ecf20Sopenharmony_ci struct ufs_hba *hba = ufs->hba; 1848c2ecf20Sopenharmony_ci int i; 1858c2ecf20Sopenharmony_ci 1868c2ecf20Sopenharmony_ci exynos_ufs_enable_ov_tm(hba); 1878c2ecf20Sopenharmony_ci for_each_ufs_tx_lane(ufs, i) { 1888c2ecf20Sopenharmony_ci ufshcd_dme_set(hba, UIC_ARG_MIB_SEL(0x28b, i), 0x83); 1898c2ecf20Sopenharmony_ci ufshcd_dme_set(hba, UIC_ARG_MIB_SEL(0x29a, i), 0x07); 1908c2ecf20Sopenharmony_ci ufshcd_dme_set(hba, UIC_ARG_MIB_SEL(0x277, i), 1918c2ecf20Sopenharmony_ci TX_LINERESET_N(exynos_ufs_calc_time_cntr(ufs, 200000))); 1928c2ecf20Sopenharmony_ci } 1938c2ecf20Sopenharmony_ci exynos_ufs_disable_ov_tm(hba); 1948c2ecf20Sopenharmony_ci 1958c2ecf20Sopenharmony_ci exynos_ufs_enable_dbg_mode(hba); 1968c2ecf20Sopenharmony_ci ufshcd_dme_set(hba, UIC_ARG_MIB(PA_SAVECONFIGTIME), 0xbb8); 1978c2ecf20Sopenharmony_ci exynos_ufs_disable_dbg_mode(hba); 1988c2ecf20Sopenharmony_ci 1998c2ecf20Sopenharmony_ci return 0; 2008c2ecf20Sopenharmony_ci} 2018c2ecf20Sopenharmony_ci 2028c2ecf20Sopenharmony_cistatic int exynos7_ufs_pre_pwr_change(struct exynos_ufs *ufs, 2038c2ecf20Sopenharmony_ci struct ufs_pa_layer_attr *pwr) 2048c2ecf20Sopenharmony_ci{ 2058c2ecf20Sopenharmony_ci unipro_writel(ufs, 0x22, UNIPRO_DBG_FORCE_DME_CTRL_STATE); 2068c2ecf20Sopenharmony_ci 2078c2ecf20Sopenharmony_ci return 0; 2088c2ecf20Sopenharmony_ci} 2098c2ecf20Sopenharmony_ci 2108c2ecf20Sopenharmony_cistatic int exynos7_ufs_post_pwr_change(struct exynos_ufs *ufs, 2118c2ecf20Sopenharmony_ci struct ufs_pa_layer_attr *pwr) 2128c2ecf20Sopenharmony_ci{ 2138c2ecf20Sopenharmony_ci struct ufs_hba *hba = ufs->hba; 2148c2ecf20Sopenharmony_ci int lanes = max_t(u32, pwr->lane_rx, pwr->lane_tx); 2158c2ecf20Sopenharmony_ci 2168c2ecf20Sopenharmony_ci ufshcd_dme_set(hba, UIC_ARG_MIB(PA_DBG_RXPHY_CFGUPDT), 0x1); 2178c2ecf20Sopenharmony_ci 2188c2ecf20Sopenharmony_ci if (lanes == 1) { 2198c2ecf20Sopenharmony_ci exynos_ufs_enable_dbg_mode(hba); 2208c2ecf20Sopenharmony_ci ufshcd_dme_set(hba, UIC_ARG_MIB(PA_CONNECTEDTXDATALANES), 0x1); 2218c2ecf20Sopenharmony_ci exynos_ufs_disable_dbg_mode(hba); 2228c2ecf20Sopenharmony_ci } 2238c2ecf20Sopenharmony_ci 2248c2ecf20Sopenharmony_ci return 0; 2258c2ecf20Sopenharmony_ci} 2268c2ecf20Sopenharmony_ci 2278c2ecf20Sopenharmony_ci/* 2288c2ecf20Sopenharmony_ci * exynos_ufs_auto_ctrl_hcc - HCI core clock control by h/w 2298c2ecf20Sopenharmony_ci * Control should be disabled in the below cases 2308c2ecf20Sopenharmony_ci * - Before host controller S/W reset 2318c2ecf20Sopenharmony_ci * - Access to UFS protector's register 2328c2ecf20Sopenharmony_ci */ 2338c2ecf20Sopenharmony_cistatic void exynos_ufs_auto_ctrl_hcc(struct exynos_ufs *ufs, bool en) 2348c2ecf20Sopenharmony_ci{ 2358c2ecf20Sopenharmony_ci u32 misc = hci_readl(ufs, HCI_MISC); 2368c2ecf20Sopenharmony_ci 2378c2ecf20Sopenharmony_ci if (en) 2388c2ecf20Sopenharmony_ci hci_writel(ufs, misc | HCI_CORECLK_CTRL_EN, HCI_MISC); 2398c2ecf20Sopenharmony_ci else 2408c2ecf20Sopenharmony_ci hci_writel(ufs, misc & ~HCI_CORECLK_CTRL_EN, HCI_MISC); 2418c2ecf20Sopenharmony_ci} 2428c2ecf20Sopenharmony_ci 2438c2ecf20Sopenharmony_cistatic void exynos_ufs_ctrl_clkstop(struct exynos_ufs *ufs, bool en) 2448c2ecf20Sopenharmony_ci{ 2458c2ecf20Sopenharmony_ci u32 ctrl = hci_readl(ufs, HCI_CLKSTOP_CTRL); 2468c2ecf20Sopenharmony_ci u32 misc = hci_readl(ufs, HCI_MISC); 2478c2ecf20Sopenharmony_ci 2488c2ecf20Sopenharmony_ci if (en) { 2498c2ecf20Sopenharmony_ci hci_writel(ufs, misc | CLK_CTRL_EN_MASK, HCI_MISC); 2508c2ecf20Sopenharmony_ci hci_writel(ufs, ctrl | CLK_STOP_MASK, HCI_CLKSTOP_CTRL); 2518c2ecf20Sopenharmony_ci } else { 2528c2ecf20Sopenharmony_ci hci_writel(ufs, ctrl & ~CLK_STOP_MASK, HCI_CLKSTOP_CTRL); 2538c2ecf20Sopenharmony_ci hci_writel(ufs, misc & ~CLK_CTRL_EN_MASK, HCI_MISC); 2548c2ecf20Sopenharmony_ci } 2558c2ecf20Sopenharmony_ci} 2568c2ecf20Sopenharmony_ci 2578c2ecf20Sopenharmony_cistatic int exynos_ufs_get_clk_info(struct exynos_ufs *ufs) 2588c2ecf20Sopenharmony_ci{ 2598c2ecf20Sopenharmony_ci struct ufs_hba *hba = ufs->hba; 2608c2ecf20Sopenharmony_ci struct list_head *head = &hba->clk_list_head; 2618c2ecf20Sopenharmony_ci struct ufs_clk_info *clki; 2628c2ecf20Sopenharmony_ci unsigned long pclk_rate; 2638c2ecf20Sopenharmony_ci u32 f_min, f_max; 2648c2ecf20Sopenharmony_ci u8 div = 0; 2658c2ecf20Sopenharmony_ci int ret = 0; 2668c2ecf20Sopenharmony_ci 2678c2ecf20Sopenharmony_ci if (list_empty(head)) 2688c2ecf20Sopenharmony_ci goto out; 2698c2ecf20Sopenharmony_ci 2708c2ecf20Sopenharmony_ci list_for_each_entry(clki, head, list) { 2718c2ecf20Sopenharmony_ci if (!IS_ERR(clki->clk)) { 2728c2ecf20Sopenharmony_ci if (!strcmp(clki->name, "core_clk")) 2738c2ecf20Sopenharmony_ci ufs->clk_hci_core = clki->clk; 2748c2ecf20Sopenharmony_ci else if (!strcmp(clki->name, "sclk_unipro_main")) 2758c2ecf20Sopenharmony_ci ufs->clk_unipro_main = clki->clk; 2768c2ecf20Sopenharmony_ci } 2778c2ecf20Sopenharmony_ci } 2788c2ecf20Sopenharmony_ci 2798c2ecf20Sopenharmony_ci if (!ufs->clk_hci_core || !ufs->clk_unipro_main) { 2808c2ecf20Sopenharmony_ci dev_err(hba->dev, "failed to get clk info\n"); 2818c2ecf20Sopenharmony_ci ret = -EINVAL; 2828c2ecf20Sopenharmony_ci goto out; 2838c2ecf20Sopenharmony_ci } 2848c2ecf20Sopenharmony_ci 2858c2ecf20Sopenharmony_ci ufs->mclk_rate = clk_get_rate(ufs->clk_unipro_main); 2868c2ecf20Sopenharmony_ci pclk_rate = clk_get_rate(ufs->clk_hci_core); 2878c2ecf20Sopenharmony_ci f_min = ufs->pclk_avail_min; 2888c2ecf20Sopenharmony_ci f_max = ufs->pclk_avail_max; 2898c2ecf20Sopenharmony_ci 2908c2ecf20Sopenharmony_ci if (ufs->opts & EXYNOS_UFS_OPT_HAS_APB_CLK_CTRL) { 2918c2ecf20Sopenharmony_ci do { 2928c2ecf20Sopenharmony_ci pclk_rate /= (div + 1); 2938c2ecf20Sopenharmony_ci 2948c2ecf20Sopenharmony_ci if (pclk_rate <= f_max) 2958c2ecf20Sopenharmony_ci break; 2968c2ecf20Sopenharmony_ci div++; 2978c2ecf20Sopenharmony_ci } while (pclk_rate >= f_min); 2988c2ecf20Sopenharmony_ci } 2998c2ecf20Sopenharmony_ci 3008c2ecf20Sopenharmony_ci if (unlikely(pclk_rate < f_min || pclk_rate > f_max)) { 3018c2ecf20Sopenharmony_ci dev_err(hba->dev, "not available pclk range %lu\n", pclk_rate); 3028c2ecf20Sopenharmony_ci ret = -EINVAL; 3038c2ecf20Sopenharmony_ci goto out; 3048c2ecf20Sopenharmony_ci } 3058c2ecf20Sopenharmony_ci 3068c2ecf20Sopenharmony_ci ufs->pclk_rate = pclk_rate; 3078c2ecf20Sopenharmony_ci ufs->pclk_div = div; 3088c2ecf20Sopenharmony_ci 3098c2ecf20Sopenharmony_ciout: 3108c2ecf20Sopenharmony_ci return ret; 3118c2ecf20Sopenharmony_ci} 3128c2ecf20Sopenharmony_ci 3138c2ecf20Sopenharmony_cistatic void exynos_ufs_set_unipro_pclk_div(struct exynos_ufs *ufs) 3148c2ecf20Sopenharmony_ci{ 3158c2ecf20Sopenharmony_ci if (ufs->opts & EXYNOS_UFS_OPT_HAS_APB_CLK_CTRL) { 3168c2ecf20Sopenharmony_ci u32 val; 3178c2ecf20Sopenharmony_ci 3188c2ecf20Sopenharmony_ci val = hci_readl(ufs, HCI_UNIPRO_APB_CLK_CTRL); 3198c2ecf20Sopenharmony_ci hci_writel(ufs, UNIPRO_APB_CLK(val, ufs->pclk_div), 3208c2ecf20Sopenharmony_ci HCI_UNIPRO_APB_CLK_CTRL); 3218c2ecf20Sopenharmony_ci } 3228c2ecf20Sopenharmony_ci} 3238c2ecf20Sopenharmony_ci 3248c2ecf20Sopenharmony_cistatic void exynos_ufs_set_pwm_clk_div(struct exynos_ufs *ufs) 3258c2ecf20Sopenharmony_ci{ 3268c2ecf20Sopenharmony_ci struct ufs_hba *hba = ufs->hba; 3278c2ecf20Sopenharmony_ci struct exynos_ufs_uic_attr *attr = ufs->drv_data->uic_attr; 3288c2ecf20Sopenharmony_ci 3298c2ecf20Sopenharmony_ci ufshcd_dme_set(hba, 3308c2ecf20Sopenharmony_ci UIC_ARG_MIB(CMN_PWM_CLK_CTRL), attr->cmn_pwm_clk_ctrl); 3318c2ecf20Sopenharmony_ci} 3328c2ecf20Sopenharmony_ci 3338c2ecf20Sopenharmony_cistatic void exynos_ufs_calc_pwm_clk_div(struct exynos_ufs *ufs) 3348c2ecf20Sopenharmony_ci{ 3358c2ecf20Sopenharmony_ci struct ufs_hba *hba = ufs->hba; 3368c2ecf20Sopenharmony_ci struct exynos_ufs_uic_attr *attr = ufs->drv_data->uic_attr; 3378c2ecf20Sopenharmony_ci const unsigned int div = 30, mult = 20; 3388c2ecf20Sopenharmony_ci const unsigned long pwm_min = 3 * 1000 * 1000; 3398c2ecf20Sopenharmony_ci const unsigned long pwm_max = 9 * 1000 * 1000; 3408c2ecf20Sopenharmony_ci const int divs[] = {32, 16, 8, 4}; 3418c2ecf20Sopenharmony_ci unsigned long clk = 0, _clk, clk_period; 3428c2ecf20Sopenharmony_ci int i = 0, clk_idx = -1; 3438c2ecf20Sopenharmony_ci 3448c2ecf20Sopenharmony_ci clk_period = UNIPRO_PCLK_PERIOD(ufs); 3458c2ecf20Sopenharmony_ci for (i = 0; i < ARRAY_SIZE(divs); i++) { 3468c2ecf20Sopenharmony_ci _clk = NSEC_PER_SEC * mult / (clk_period * divs[i] * div); 3478c2ecf20Sopenharmony_ci if (_clk >= pwm_min && _clk <= pwm_max) { 3488c2ecf20Sopenharmony_ci if (_clk > clk) { 3498c2ecf20Sopenharmony_ci clk_idx = i; 3508c2ecf20Sopenharmony_ci clk = _clk; 3518c2ecf20Sopenharmony_ci } 3528c2ecf20Sopenharmony_ci } 3538c2ecf20Sopenharmony_ci } 3548c2ecf20Sopenharmony_ci 3558c2ecf20Sopenharmony_ci if (clk_idx == -1) { 3568c2ecf20Sopenharmony_ci ufshcd_dme_get(hba, UIC_ARG_MIB(CMN_PWM_CLK_CTRL), &clk_idx); 3578c2ecf20Sopenharmony_ci dev_err(hba->dev, 3588c2ecf20Sopenharmony_ci "failed to decide pwm clock divider, will not change\n"); 3598c2ecf20Sopenharmony_ci } 3608c2ecf20Sopenharmony_ci 3618c2ecf20Sopenharmony_ci attr->cmn_pwm_clk_ctrl = clk_idx & PWM_CLK_CTRL_MASK; 3628c2ecf20Sopenharmony_ci} 3638c2ecf20Sopenharmony_ci 3648c2ecf20Sopenharmony_cilong exynos_ufs_calc_time_cntr(struct exynos_ufs *ufs, long period) 3658c2ecf20Sopenharmony_ci{ 3668c2ecf20Sopenharmony_ci const int precise = 10; 3678c2ecf20Sopenharmony_ci long pclk_rate = ufs->pclk_rate; 3688c2ecf20Sopenharmony_ci long clk_period, fraction; 3698c2ecf20Sopenharmony_ci 3708c2ecf20Sopenharmony_ci clk_period = UNIPRO_PCLK_PERIOD(ufs); 3718c2ecf20Sopenharmony_ci fraction = ((NSEC_PER_SEC % pclk_rate) * precise) / pclk_rate; 3728c2ecf20Sopenharmony_ci 3738c2ecf20Sopenharmony_ci return (period * precise) / ((clk_period * precise) + fraction); 3748c2ecf20Sopenharmony_ci} 3758c2ecf20Sopenharmony_ci 3768c2ecf20Sopenharmony_cistatic void exynos_ufs_specify_phy_time_attr(struct exynos_ufs *ufs) 3778c2ecf20Sopenharmony_ci{ 3788c2ecf20Sopenharmony_ci struct exynos_ufs_uic_attr *attr = ufs->drv_data->uic_attr; 3798c2ecf20Sopenharmony_ci struct ufs_phy_time_cfg *t_cfg = &ufs->t_cfg; 3808c2ecf20Sopenharmony_ci 3818c2ecf20Sopenharmony_ci t_cfg->tx_linereset_p = 3828c2ecf20Sopenharmony_ci exynos_ufs_calc_time_cntr(ufs, attr->tx_dif_p_nsec); 3838c2ecf20Sopenharmony_ci t_cfg->tx_linereset_n = 3848c2ecf20Sopenharmony_ci exynos_ufs_calc_time_cntr(ufs, attr->tx_dif_n_nsec); 3858c2ecf20Sopenharmony_ci t_cfg->tx_high_z_cnt = 3868c2ecf20Sopenharmony_ci exynos_ufs_calc_time_cntr(ufs, attr->tx_high_z_cnt_nsec); 3878c2ecf20Sopenharmony_ci t_cfg->tx_base_n_val = 3888c2ecf20Sopenharmony_ci exynos_ufs_calc_time_cntr(ufs, attr->tx_base_unit_nsec); 3898c2ecf20Sopenharmony_ci t_cfg->tx_gran_n_val = 3908c2ecf20Sopenharmony_ci exynos_ufs_calc_time_cntr(ufs, attr->tx_gran_unit_nsec); 3918c2ecf20Sopenharmony_ci t_cfg->tx_sleep_cnt = 3928c2ecf20Sopenharmony_ci exynos_ufs_calc_time_cntr(ufs, attr->tx_sleep_cnt); 3938c2ecf20Sopenharmony_ci 3948c2ecf20Sopenharmony_ci t_cfg->rx_linereset = 3958c2ecf20Sopenharmony_ci exynos_ufs_calc_time_cntr(ufs, attr->rx_dif_p_nsec); 3968c2ecf20Sopenharmony_ci t_cfg->rx_hibern8_wait = 3978c2ecf20Sopenharmony_ci exynos_ufs_calc_time_cntr(ufs, attr->rx_hibern8_wait_nsec); 3988c2ecf20Sopenharmony_ci t_cfg->rx_base_n_val = 3998c2ecf20Sopenharmony_ci exynos_ufs_calc_time_cntr(ufs, attr->rx_base_unit_nsec); 4008c2ecf20Sopenharmony_ci t_cfg->rx_gran_n_val = 4018c2ecf20Sopenharmony_ci exynos_ufs_calc_time_cntr(ufs, attr->rx_gran_unit_nsec); 4028c2ecf20Sopenharmony_ci t_cfg->rx_sleep_cnt = 4038c2ecf20Sopenharmony_ci exynos_ufs_calc_time_cntr(ufs, attr->rx_sleep_cnt); 4048c2ecf20Sopenharmony_ci t_cfg->rx_stall_cnt = 4058c2ecf20Sopenharmony_ci exynos_ufs_calc_time_cntr(ufs, attr->rx_stall_cnt); 4068c2ecf20Sopenharmony_ci} 4078c2ecf20Sopenharmony_ci 4088c2ecf20Sopenharmony_cistatic void exynos_ufs_config_phy_time_attr(struct exynos_ufs *ufs) 4098c2ecf20Sopenharmony_ci{ 4108c2ecf20Sopenharmony_ci struct ufs_hba *hba = ufs->hba; 4118c2ecf20Sopenharmony_ci struct ufs_phy_time_cfg *t_cfg = &ufs->t_cfg; 4128c2ecf20Sopenharmony_ci int i; 4138c2ecf20Sopenharmony_ci 4148c2ecf20Sopenharmony_ci exynos_ufs_set_pwm_clk_div(ufs); 4158c2ecf20Sopenharmony_ci 4168c2ecf20Sopenharmony_ci exynos_ufs_enable_ov_tm(hba); 4178c2ecf20Sopenharmony_ci 4188c2ecf20Sopenharmony_ci for_each_ufs_rx_lane(ufs, i) { 4198c2ecf20Sopenharmony_ci ufshcd_dme_set(hba, UIC_ARG_MIB_SEL(RX_FILLER_ENABLE, i), 4208c2ecf20Sopenharmony_ci ufs->drv_data->uic_attr->rx_filler_enable); 4218c2ecf20Sopenharmony_ci ufshcd_dme_set(hba, UIC_ARG_MIB_SEL(RX_LINERESET_VAL, i), 4228c2ecf20Sopenharmony_ci RX_LINERESET(t_cfg->rx_linereset)); 4238c2ecf20Sopenharmony_ci ufshcd_dme_set(hba, UIC_ARG_MIB_SEL(RX_BASE_NVAL_07_00, i), 4248c2ecf20Sopenharmony_ci RX_BASE_NVAL_L(t_cfg->rx_base_n_val)); 4258c2ecf20Sopenharmony_ci ufshcd_dme_set(hba, UIC_ARG_MIB_SEL(RX_BASE_NVAL_15_08, i), 4268c2ecf20Sopenharmony_ci RX_BASE_NVAL_H(t_cfg->rx_base_n_val)); 4278c2ecf20Sopenharmony_ci ufshcd_dme_set(hba, UIC_ARG_MIB_SEL(RX_GRAN_NVAL_07_00, i), 4288c2ecf20Sopenharmony_ci RX_GRAN_NVAL_L(t_cfg->rx_gran_n_val)); 4298c2ecf20Sopenharmony_ci ufshcd_dme_set(hba, UIC_ARG_MIB_SEL(RX_GRAN_NVAL_10_08, i), 4308c2ecf20Sopenharmony_ci RX_GRAN_NVAL_H(t_cfg->rx_gran_n_val)); 4318c2ecf20Sopenharmony_ci ufshcd_dme_set(hba, UIC_ARG_MIB_SEL(RX_OV_SLEEP_CNT_TIMER, i), 4328c2ecf20Sopenharmony_ci RX_OV_SLEEP_CNT(t_cfg->rx_sleep_cnt)); 4338c2ecf20Sopenharmony_ci ufshcd_dme_set(hba, UIC_ARG_MIB_SEL(RX_OV_STALL_CNT_TIMER, i), 4348c2ecf20Sopenharmony_ci RX_OV_STALL_CNT(t_cfg->rx_stall_cnt)); 4358c2ecf20Sopenharmony_ci } 4368c2ecf20Sopenharmony_ci 4378c2ecf20Sopenharmony_ci for_each_ufs_tx_lane(ufs, i) { 4388c2ecf20Sopenharmony_ci ufshcd_dme_set(hba, UIC_ARG_MIB_SEL(TX_LINERESET_P_VAL, i), 4398c2ecf20Sopenharmony_ci TX_LINERESET_P(t_cfg->tx_linereset_p)); 4408c2ecf20Sopenharmony_ci ufshcd_dme_set(hba, UIC_ARG_MIB_SEL(TX_HIGH_Z_CNT_07_00, i), 4418c2ecf20Sopenharmony_ci TX_HIGH_Z_CNT_L(t_cfg->tx_high_z_cnt)); 4428c2ecf20Sopenharmony_ci ufshcd_dme_set(hba, UIC_ARG_MIB_SEL(TX_HIGH_Z_CNT_11_08, i), 4438c2ecf20Sopenharmony_ci TX_HIGH_Z_CNT_H(t_cfg->tx_high_z_cnt)); 4448c2ecf20Sopenharmony_ci ufshcd_dme_set(hba, UIC_ARG_MIB_SEL(TX_BASE_NVAL_07_00, i), 4458c2ecf20Sopenharmony_ci TX_BASE_NVAL_L(t_cfg->tx_base_n_val)); 4468c2ecf20Sopenharmony_ci ufshcd_dme_set(hba, UIC_ARG_MIB_SEL(TX_BASE_NVAL_15_08, i), 4478c2ecf20Sopenharmony_ci TX_BASE_NVAL_H(t_cfg->tx_base_n_val)); 4488c2ecf20Sopenharmony_ci ufshcd_dme_set(hba, UIC_ARG_MIB_SEL(TX_GRAN_NVAL_07_00, i), 4498c2ecf20Sopenharmony_ci TX_GRAN_NVAL_L(t_cfg->tx_gran_n_val)); 4508c2ecf20Sopenharmony_ci ufshcd_dme_set(hba, UIC_ARG_MIB_SEL(TX_GRAN_NVAL_10_08, i), 4518c2ecf20Sopenharmony_ci TX_GRAN_NVAL_H(t_cfg->tx_gran_n_val)); 4528c2ecf20Sopenharmony_ci ufshcd_dme_set(hba, UIC_ARG_MIB_SEL(TX_OV_SLEEP_CNT_TIMER, i), 4538c2ecf20Sopenharmony_ci TX_OV_H8_ENTER_EN | 4548c2ecf20Sopenharmony_ci TX_OV_SLEEP_CNT(t_cfg->tx_sleep_cnt)); 4558c2ecf20Sopenharmony_ci ufshcd_dme_set(hba, UIC_ARG_MIB_SEL(TX_MIN_ACTIVATETIME, i), 4568c2ecf20Sopenharmony_ci ufs->drv_data->uic_attr->tx_min_activatetime); 4578c2ecf20Sopenharmony_ci } 4588c2ecf20Sopenharmony_ci 4598c2ecf20Sopenharmony_ci exynos_ufs_disable_ov_tm(hba); 4608c2ecf20Sopenharmony_ci} 4618c2ecf20Sopenharmony_ci 4628c2ecf20Sopenharmony_cistatic void exynos_ufs_config_phy_cap_attr(struct exynos_ufs *ufs) 4638c2ecf20Sopenharmony_ci{ 4648c2ecf20Sopenharmony_ci struct ufs_hba *hba = ufs->hba; 4658c2ecf20Sopenharmony_ci struct exynos_ufs_uic_attr *attr = ufs->drv_data->uic_attr; 4668c2ecf20Sopenharmony_ci int i; 4678c2ecf20Sopenharmony_ci 4688c2ecf20Sopenharmony_ci exynos_ufs_enable_ov_tm(hba); 4698c2ecf20Sopenharmony_ci 4708c2ecf20Sopenharmony_ci for_each_ufs_rx_lane(ufs, i) { 4718c2ecf20Sopenharmony_ci ufshcd_dme_set(hba, 4728c2ecf20Sopenharmony_ci UIC_ARG_MIB_SEL(RX_HS_G1_SYNC_LENGTH_CAP, i), 4738c2ecf20Sopenharmony_ci attr->rx_hs_g1_sync_len_cap); 4748c2ecf20Sopenharmony_ci ufshcd_dme_set(hba, 4758c2ecf20Sopenharmony_ci UIC_ARG_MIB_SEL(RX_HS_G2_SYNC_LENGTH_CAP, i), 4768c2ecf20Sopenharmony_ci attr->rx_hs_g2_sync_len_cap); 4778c2ecf20Sopenharmony_ci ufshcd_dme_set(hba, 4788c2ecf20Sopenharmony_ci UIC_ARG_MIB_SEL(RX_HS_G3_SYNC_LENGTH_CAP, i), 4798c2ecf20Sopenharmony_ci attr->rx_hs_g3_sync_len_cap); 4808c2ecf20Sopenharmony_ci ufshcd_dme_set(hba, 4818c2ecf20Sopenharmony_ci UIC_ARG_MIB_SEL(RX_HS_G1_PREP_LENGTH_CAP, i), 4828c2ecf20Sopenharmony_ci attr->rx_hs_g1_prep_sync_len_cap); 4838c2ecf20Sopenharmony_ci ufshcd_dme_set(hba, 4848c2ecf20Sopenharmony_ci UIC_ARG_MIB_SEL(RX_HS_G2_PREP_LENGTH_CAP, i), 4858c2ecf20Sopenharmony_ci attr->rx_hs_g2_prep_sync_len_cap); 4868c2ecf20Sopenharmony_ci ufshcd_dme_set(hba, 4878c2ecf20Sopenharmony_ci UIC_ARG_MIB_SEL(RX_HS_G3_PREP_LENGTH_CAP, i), 4888c2ecf20Sopenharmony_ci attr->rx_hs_g3_prep_sync_len_cap); 4898c2ecf20Sopenharmony_ci } 4908c2ecf20Sopenharmony_ci 4918c2ecf20Sopenharmony_ci if (attr->rx_adv_fine_gran_sup_en == 0) { 4928c2ecf20Sopenharmony_ci for_each_ufs_rx_lane(ufs, i) { 4938c2ecf20Sopenharmony_ci ufshcd_dme_set(hba, 4948c2ecf20Sopenharmony_ci UIC_ARG_MIB_SEL(RX_ADV_GRANULARITY_CAP, i), 0); 4958c2ecf20Sopenharmony_ci 4968c2ecf20Sopenharmony_ci if (attr->rx_min_actv_time_cap) 4978c2ecf20Sopenharmony_ci ufshcd_dme_set(hba, 4988c2ecf20Sopenharmony_ci UIC_ARG_MIB_SEL(RX_MIN_ACTIVATETIME_CAP, 4998c2ecf20Sopenharmony_ci i), attr->rx_min_actv_time_cap); 5008c2ecf20Sopenharmony_ci 5018c2ecf20Sopenharmony_ci if (attr->rx_hibern8_time_cap) 5028c2ecf20Sopenharmony_ci ufshcd_dme_set(hba, 5038c2ecf20Sopenharmony_ci UIC_ARG_MIB_SEL(RX_HIBERN8TIME_CAP, i), 5048c2ecf20Sopenharmony_ci attr->rx_hibern8_time_cap); 5058c2ecf20Sopenharmony_ci } 5068c2ecf20Sopenharmony_ci } else if (attr->rx_adv_fine_gran_sup_en == 1) { 5078c2ecf20Sopenharmony_ci for_each_ufs_rx_lane(ufs, i) { 5088c2ecf20Sopenharmony_ci if (attr->rx_adv_fine_gran_step) 5098c2ecf20Sopenharmony_ci ufshcd_dme_set(hba, 5108c2ecf20Sopenharmony_ci UIC_ARG_MIB_SEL(RX_ADV_GRANULARITY_CAP, 5118c2ecf20Sopenharmony_ci i), RX_ADV_FINE_GRAN_STEP( 5128c2ecf20Sopenharmony_ci attr->rx_adv_fine_gran_step)); 5138c2ecf20Sopenharmony_ci 5148c2ecf20Sopenharmony_ci if (attr->rx_adv_min_actv_time_cap) 5158c2ecf20Sopenharmony_ci ufshcd_dme_set(hba, 5168c2ecf20Sopenharmony_ci UIC_ARG_MIB_SEL( 5178c2ecf20Sopenharmony_ci RX_ADV_MIN_ACTIVATETIME_CAP, i), 5188c2ecf20Sopenharmony_ci attr->rx_adv_min_actv_time_cap); 5198c2ecf20Sopenharmony_ci 5208c2ecf20Sopenharmony_ci if (attr->rx_adv_hibern8_time_cap) 5218c2ecf20Sopenharmony_ci ufshcd_dme_set(hba, 5228c2ecf20Sopenharmony_ci UIC_ARG_MIB_SEL(RX_ADV_HIBERN8TIME_CAP, 5238c2ecf20Sopenharmony_ci i), 5248c2ecf20Sopenharmony_ci attr->rx_adv_hibern8_time_cap); 5258c2ecf20Sopenharmony_ci } 5268c2ecf20Sopenharmony_ci } 5278c2ecf20Sopenharmony_ci 5288c2ecf20Sopenharmony_ci exynos_ufs_disable_ov_tm(hba); 5298c2ecf20Sopenharmony_ci} 5308c2ecf20Sopenharmony_ci 5318c2ecf20Sopenharmony_cistatic void exynos_ufs_establish_connt(struct exynos_ufs *ufs) 5328c2ecf20Sopenharmony_ci{ 5338c2ecf20Sopenharmony_ci struct ufs_hba *hba = ufs->hba; 5348c2ecf20Sopenharmony_ci enum { 5358c2ecf20Sopenharmony_ci DEV_ID = 0x00, 5368c2ecf20Sopenharmony_ci PEER_DEV_ID = 0x01, 5378c2ecf20Sopenharmony_ci PEER_CPORT_ID = 0x00, 5388c2ecf20Sopenharmony_ci TRAFFIC_CLASS = 0x00, 5398c2ecf20Sopenharmony_ci }; 5408c2ecf20Sopenharmony_ci 5418c2ecf20Sopenharmony_ci /* allow cport attributes to be set */ 5428c2ecf20Sopenharmony_ci ufshcd_dme_set(hba, UIC_ARG_MIB(T_CONNECTIONSTATE), CPORT_IDLE); 5438c2ecf20Sopenharmony_ci 5448c2ecf20Sopenharmony_ci /* local unipro attributes */ 5458c2ecf20Sopenharmony_ci ufshcd_dme_set(hba, UIC_ARG_MIB(N_DEVICEID), DEV_ID); 5468c2ecf20Sopenharmony_ci ufshcd_dme_set(hba, UIC_ARG_MIB(N_DEVICEID_VALID), TRUE); 5478c2ecf20Sopenharmony_ci ufshcd_dme_set(hba, UIC_ARG_MIB(T_PEERDEVICEID), PEER_DEV_ID); 5488c2ecf20Sopenharmony_ci ufshcd_dme_set(hba, UIC_ARG_MIB(T_PEERCPORTID), PEER_CPORT_ID); 5498c2ecf20Sopenharmony_ci ufshcd_dme_set(hba, UIC_ARG_MIB(T_CPORTFLAGS), CPORT_DEF_FLAGS); 5508c2ecf20Sopenharmony_ci ufshcd_dme_set(hba, UIC_ARG_MIB(T_TRAFFICCLASS), TRAFFIC_CLASS); 5518c2ecf20Sopenharmony_ci ufshcd_dme_set(hba, UIC_ARG_MIB(T_CONNECTIONSTATE), CPORT_CONNECTED); 5528c2ecf20Sopenharmony_ci} 5538c2ecf20Sopenharmony_ci 5548c2ecf20Sopenharmony_cistatic void exynos_ufs_config_smu(struct exynos_ufs *ufs) 5558c2ecf20Sopenharmony_ci{ 5568c2ecf20Sopenharmony_ci u32 reg, val; 5578c2ecf20Sopenharmony_ci 5588c2ecf20Sopenharmony_ci exynos_ufs_disable_auto_ctrl_hcc_save(ufs, &val); 5598c2ecf20Sopenharmony_ci 5608c2ecf20Sopenharmony_ci /* make encryption disabled by default */ 5618c2ecf20Sopenharmony_ci reg = ufsp_readl(ufs, UFSPRSECURITY); 5628c2ecf20Sopenharmony_ci ufsp_writel(ufs, reg | NSSMU, UFSPRSECURITY); 5638c2ecf20Sopenharmony_ci ufsp_writel(ufs, 0x0, UFSPSBEGIN0); 5648c2ecf20Sopenharmony_ci ufsp_writel(ufs, 0xffffffff, UFSPSEND0); 5658c2ecf20Sopenharmony_ci ufsp_writel(ufs, 0xff, UFSPSLUN0); 5668c2ecf20Sopenharmony_ci ufsp_writel(ufs, 0xf1, UFSPSCTRL0); 5678c2ecf20Sopenharmony_ci 5688c2ecf20Sopenharmony_ci exynos_ufs_auto_ctrl_hcc_restore(ufs, &val); 5698c2ecf20Sopenharmony_ci} 5708c2ecf20Sopenharmony_ci 5718c2ecf20Sopenharmony_cistatic void exynos_ufs_config_sync_pattern_mask(struct exynos_ufs *ufs, 5728c2ecf20Sopenharmony_ci struct ufs_pa_layer_attr *pwr) 5738c2ecf20Sopenharmony_ci{ 5748c2ecf20Sopenharmony_ci struct ufs_hba *hba = ufs->hba; 5758c2ecf20Sopenharmony_ci u8 g = max_t(u32, pwr->gear_rx, pwr->gear_tx); 5768c2ecf20Sopenharmony_ci u32 mask, sync_len; 5778c2ecf20Sopenharmony_ci enum { 5788c2ecf20Sopenharmony_ci SYNC_LEN_G1 = 80 * 1000, /* 80us */ 5798c2ecf20Sopenharmony_ci SYNC_LEN_G2 = 40 * 1000, /* 44us */ 5808c2ecf20Sopenharmony_ci SYNC_LEN_G3 = 20 * 1000, /* 20us */ 5818c2ecf20Sopenharmony_ci }; 5828c2ecf20Sopenharmony_ci int i; 5838c2ecf20Sopenharmony_ci 5848c2ecf20Sopenharmony_ci if (g == 1) 5858c2ecf20Sopenharmony_ci sync_len = SYNC_LEN_G1; 5868c2ecf20Sopenharmony_ci else if (g == 2) 5878c2ecf20Sopenharmony_ci sync_len = SYNC_LEN_G2; 5888c2ecf20Sopenharmony_ci else if (g == 3) 5898c2ecf20Sopenharmony_ci sync_len = SYNC_LEN_G3; 5908c2ecf20Sopenharmony_ci else 5918c2ecf20Sopenharmony_ci return; 5928c2ecf20Sopenharmony_ci 5938c2ecf20Sopenharmony_ci mask = exynos_ufs_calc_time_cntr(ufs, sync_len); 5948c2ecf20Sopenharmony_ci mask = (mask >> 8) & 0xff; 5958c2ecf20Sopenharmony_ci 5968c2ecf20Sopenharmony_ci exynos_ufs_enable_ov_tm(hba); 5978c2ecf20Sopenharmony_ci 5988c2ecf20Sopenharmony_ci for_each_ufs_rx_lane(ufs, i) 5998c2ecf20Sopenharmony_ci ufshcd_dme_set(hba, 6008c2ecf20Sopenharmony_ci UIC_ARG_MIB_SEL(RX_SYNC_MASK_LENGTH, i), mask); 6018c2ecf20Sopenharmony_ci 6028c2ecf20Sopenharmony_ci exynos_ufs_disable_ov_tm(hba); 6038c2ecf20Sopenharmony_ci} 6048c2ecf20Sopenharmony_ci 6058c2ecf20Sopenharmony_cistatic int exynos_ufs_pre_pwr_mode(struct ufs_hba *hba, 6068c2ecf20Sopenharmony_ci struct ufs_pa_layer_attr *dev_max_params, 6078c2ecf20Sopenharmony_ci struct ufs_pa_layer_attr *dev_req_params) 6088c2ecf20Sopenharmony_ci{ 6098c2ecf20Sopenharmony_ci struct exynos_ufs *ufs = ufshcd_get_variant(hba); 6108c2ecf20Sopenharmony_ci struct phy *generic_phy = ufs->phy; 6118c2ecf20Sopenharmony_ci struct ufs_dev_params ufs_exynos_cap; 6128c2ecf20Sopenharmony_ci int ret; 6138c2ecf20Sopenharmony_ci 6148c2ecf20Sopenharmony_ci if (!dev_req_params) { 6158c2ecf20Sopenharmony_ci pr_err("%s: incoming dev_req_params is NULL\n", __func__); 6168c2ecf20Sopenharmony_ci ret = -EINVAL; 6178c2ecf20Sopenharmony_ci goto out; 6188c2ecf20Sopenharmony_ci } 6198c2ecf20Sopenharmony_ci 6208c2ecf20Sopenharmony_ci 6218c2ecf20Sopenharmony_ci ufs_exynos_cap.tx_lanes = UFS_EXYNOS_LIMIT_NUM_LANES_TX; 6228c2ecf20Sopenharmony_ci ufs_exynos_cap.rx_lanes = UFS_EXYNOS_LIMIT_NUM_LANES_RX; 6238c2ecf20Sopenharmony_ci ufs_exynos_cap.hs_rx_gear = UFS_EXYNOS_LIMIT_HSGEAR_RX; 6248c2ecf20Sopenharmony_ci ufs_exynos_cap.hs_tx_gear = UFS_EXYNOS_LIMIT_HSGEAR_TX; 6258c2ecf20Sopenharmony_ci ufs_exynos_cap.pwm_rx_gear = UFS_EXYNOS_LIMIT_PWMGEAR_RX; 6268c2ecf20Sopenharmony_ci ufs_exynos_cap.pwm_tx_gear = UFS_EXYNOS_LIMIT_PWMGEAR_TX; 6278c2ecf20Sopenharmony_ci ufs_exynos_cap.rx_pwr_pwm = UFS_EXYNOS_LIMIT_RX_PWR_PWM; 6288c2ecf20Sopenharmony_ci ufs_exynos_cap.tx_pwr_pwm = UFS_EXYNOS_LIMIT_TX_PWR_PWM; 6298c2ecf20Sopenharmony_ci ufs_exynos_cap.rx_pwr_hs = UFS_EXYNOS_LIMIT_RX_PWR_HS; 6308c2ecf20Sopenharmony_ci ufs_exynos_cap.tx_pwr_hs = UFS_EXYNOS_LIMIT_TX_PWR_HS; 6318c2ecf20Sopenharmony_ci ufs_exynos_cap.hs_rate = UFS_EXYNOS_LIMIT_HS_RATE; 6328c2ecf20Sopenharmony_ci ufs_exynos_cap.desired_working_mode = 6338c2ecf20Sopenharmony_ci UFS_EXYNOS_LIMIT_DESIRED_MODE; 6348c2ecf20Sopenharmony_ci 6358c2ecf20Sopenharmony_ci ret = ufshcd_get_pwr_dev_param(&ufs_exynos_cap, 6368c2ecf20Sopenharmony_ci dev_max_params, dev_req_params); 6378c2ecf20Sopenharmony_ci if (ret) { 6388c2ecf20Sopenharmony_ci pr_err("%s: failed to determine capabilities\n", __func__); 6398c2ecf20Sopenharmony_ci goto out; 6408c2ecf20Sopenharmony_ci } 6418c2ecf20Sopenharmony_ci 6428c2ecf20Sopenharmony_ci if (ufs->drv_data->pre_pwr_change) 6438c2ecf20Sopenharmony_ci ufs->drv_data->pre_pwr_change(ufs, dev_req_params); 6448c2ecf20Sopenharmony_ci 6458c2ecf20Sopenharmony_ci if (ufshcd_is_hs_mode(dev_req_params)) { 6468c2ecf20Sopenharmony_ci exynos_ufs_config_sync_pattern_mask(ufs, dev_req_params); 6478c2ecf20Sopenharmony_ci 6488c2ecf20Sopenharmony_ci switch (dev_req_params->hs_rate) { 6498c2ecf20Sopenharmony_ci case PA_HS_MODE_A: 6508c2ecf20Sopenharmony_ci case PA_HS_MODE_B: 6518c2ecf20Sopenharmony_ci phy_calibrate(generic_phy); 6528c2ecf20Sopenharmony_ci break; 6538c2ecf20Sopenharmony_ci } 6548c2ecf20Sopenharmony_ci } 6558c2ecf20Sopenharmony_ci 6568c2ecf20Sopenharmony_ci /* setting for three timeout values for traffic class #0 */ 6578c2ecf20Sopenharmony_ci ufshcd_dme_set(hba, UIC_ARG_MIB(DL_FC0PROTTIMEOUTVAL), 8064); 6588c2ecf20Sopenharmony_ci ufshcd_dme_set(hba, UIC_ARG_MIB(DL_TC0REPLAYTIMEOUTVAL), 28224); 6598c2ecf20Sopenharmony_ci ufshcd_dme_set(hba, UIC_ARG_MIB(DL_AFC0REQTIMEOUTVAL), 20160); 6608c2ecf20Sopenharmony_ci 6618c2ecf20Sopenharmony_ci return 0; 6628c2ecf20Sopenharmony_ciout: 6638c2ecf20Sopenharmony_ci return ret; 6648c2ecf20Sopenharmony_ci} 6658c2ecf20Sopenharmony_ci 6668c2ecf20Sopenharmony_ci#define PWR_MODE_STR_LEN 64 6678c2ecf20Sopenharmony_cistatic int exynos_ufs_post_pwr_mode(struct ufs_hba *hba, 6688c2ecf20Sopenharmony_ci struct ufs_pa_layer_attr *pwr_max, 6698c2ecf20Sopenharmony_ci struct ufs_pa_layer_attr *pwr_req) 6708c2ecf20Sopenharmony_ci{ 6718c2ecf20Sopenharmony_ci struct exynos_ufs *ufs = ufshcd_get_variant(hba); 6728c2ecf20Sopenharmony_ci struct phy *generic_phy = ufs->phy; 6738c2ecf20Sopenharmony_ci int gear = max_t(u32, pwr_req->gear_rx, pwr_req->gear_tx); 6748c2ecf20Sopenharmony_ci int lanes = max_t(u32, pwr_req->lane_rx, pwr_req->lane_tx); 6758c2ecf20Sopenharmony_ci char pwr_str[PWR_MODE_STR_LEN] = ""; 6768c2ecf20Sopenharmony_ci 6778c2ecf20Sopenharmony_ci /* let default be PWM Gear 1, Lane 1 */ 6788c2ecf20Sopenharmony_ci if (!gear) 6798c2ecf20Sopenharmony_ci gear = 1; 6808c2ecf20Sopenharmony_ci 6818c2ecf20Sopenharmony_ci if (!lanes) 6828c2ecf20Sopenharmony_ci lanes = 1; 6838c2ecf20Sopenharmony_ci 6848c2ecf20Sopenharmony_ci if (ufs->drv_data->post_pwr_change) 6858c2ecf20Sopenharmony_ci ufs->drv_data->post_pwr_change(ufs, pwr_req); 6868c2ecf20Sopenharmony_ci 6878c2ecf20Sopenharmony_ci if ((ufshcd_is_hs_mode(pwr_req))) { 6888c2ecf20Sopenharmony_ci switch (pwr_req->hs_rate) { 6898c2ecf20Sopenharmony_ci case PA_HS_MODE_A: 6908c2ecf20Sopenharmony_ci case PA_HS_MODE_B: 6918c2ecf20Sopenharmony_ci phy_calibrate(generic_phy); 6928c2ecf20Sopenharmony_ci break; 6938c2ecf20Sopenharmony_ci } 6948c2ecf20Sopenharmony_ci 6958c2ecf20Sopenharmony_ci snprintf(pwr_str, PWR_MODE_STR_LEN, "%s series_%s G_%d L_%d", 6968c2ecf20Sopenharmony_ci "FAST", pwr_req->hs_rate == PA_HS_MODE_A ? "A" : "B", 6978c2ecf20Sopenharmony_ci gear, lanes); 6988c2ecf20Sopenharmony_ci } else { 6998c2ecf20Sopenharmony_ci snprintf(pwr_str, PWR_MODE_STR_LEN, "%s G_%d L_%d", 7008c2ecf20Sopenharmony_ci "SLOW", gear, lanes); 7018c2ecf20Sopenharmony_ci } 7028c2ecf20Sopenharmony_ci 7038c2ecf20Sopenharmony_ci dev_info(hba->dev, "Power mode changed to : %s\n", pwr_str); 7048c2ecf20Sopenharmony_ci 7058c2ecf20Sopenharmony_ci return 0; 7068c2ecf20Sopenharmony_ci} 7078c2ecf20Sopenharmony_ci 7088c2ecf20Sopenharmony_cistatic void exynos_ufs_specify_nexus_t_xfer_req(struct ufs_hba *hba, 7098c2ecf20Sopenharmony_ci int tag, bool op) 7108c2ecf20Sopenharmony_ci{ 7118c2ecf20Sopenharmony_ci struct exynos_ufs *ufs = ufshcd_get_variant(hba); 7128c2ecf20Sopenharmony_ci u32 type; 7138c2ecf20Sopenharmony_ci 7148c2ecf20Sopenharmony_ci type = hci_readl(ufs, HCI_UTRL_NEXUS_TYPE); 7158c2ecf20Sopenharmony_ci 7168c2ecf20Sopenharmony_ci if (op) 7178c2ecf20Sopenharmony_ci hci_writel(ufs, type | (1 << tag), HCI_UTRL_NEXUS_TYPE); 7188c2ecf20Sopenharmony_ci else 7198c2ecf20Sopenharmony_ci hci_writel(ufs, type & ~(1 << tag), HCI_UTRL_NEXUS_TYPE); 7208c2ecf20Sopenharmony_ci} 7218c2ecf20Sopenharmony_ci 7228c2ecf20Sopenharmony_cistatic void exynos_ufs_specify_nexus_t_tm_req(struct ufs_hba *hba, 7238c2ecf20Sopenharmony_ci int tag, u8 func) 7248c2ecf20Sopenharmony_ci{ 7258c2ecf20Sopenharmony_ci struct exynos_ufs *ufs = ufshcd_get_variant(hba); 7268c2ecf20Sopenharmony_ci u32 type; 7278c2ecf20Sopenharmony_ci 7288c2ecf20Sopenharmony_ci type = hci_readl(ufs, HCI_UTMRL_NEXUS_TYPE); 7298c2ecf20Sopenharmony_ci 7308c2ecf20Sopenharmony_ci switch (func) { 7318c2ecf20Sopenharmony_ci case UFS_ABORT_TASK: 7328c2ecf20Sopenharmony_ci case UFS_QUERY_TASK: 7338c2ecf20Sopenharmony_ci hci_writel(ufs, type | (1 << tag), HCI_UTMRL_NEXUS_TYPE); 7348c2ecf20Sopenharmony_ci break; 7358c2ecf20Sopenharmony_ci case UFS_ABORT_TASK_SET: 7368c2ecf20Sopenharmony_ci case UFS_CLEAR_TASK_SET: 7378c2ecf20Sopenharmony_ci case UFS_LOGICAL_RESET: 7388c2ecf20Sopenharmony_ci case UFS_QUERY_TASK_SET: 7398c2ecf20Sopenharmony_ci hci_writel(ufs, type & ~(1 << tag), HCI_UTMRL_NEXUS_TYPE); 7408c2ecf20Sopenharmony_ci break; 7418c2ecf20Sopenharmony_ci } 7428c2ecf20Sopenharmony_ci} 7438c2ecf20Sopenharmony_ci 7448c2ecf20Sopenharmony_cistatic int exynos_ufs_phy_init(struct exynos_ufs *ufs) 7458c2ecf20Sopenharmony_ci{ 7468c2ecf20Sopenharmony_ci struct ufs_hba *hba = ufs->hba; 7478c2ecf20Sopenharmony_ci struct phy *generic_phy = ufs->phy; 7488c2ecf20Sopenharmony_ci int ret = 0; 7498c2ecf20Sopenharmony_ci 7508c2ecf20Sopenharmony_ci if (ufs->avail_ln_rx == 0 || ufs->avail_ln_tx == 0) { 7518c2ecf20Sopenharmony_ci ufshcd_dme_get(hba, UIC_ARG_MIB(PA_AVAILRXDATALANES), 7528c2ecf20Sopenharmony_ci &ufs->avail_ln_rx); 7538c2ecf20Sopenharmony_ci ufshcd_dme_get(hba, UIC_ARG_MIB(PA_AVAILTXDATALANES), 7548c2ecf20Sopenharmony_ci &ufs->avail_ln_tx); 7558c2ecf20Sopenharmony_ci WARN(ufs->avail_ln_rx != ufs->avail_ln_tx, 7568c2ecf20Sopenharmony_ci "available data lane is not equal(rx:%d, tx:%d)\n", 7578c2ecf20Sopenharmony_ci ufs->avail_ln_rx, ufs->avail_ln_tx); 7588c2ecf20Sopenharmony_ci } 7598c2ecf20Sopenharmony_ci 7608c2ecf20Sopenharmony_ci phy_set_bus_width(generic_phy, ufs->avail_ln_rx); 7618c2ecf20Sopenharmony_ci ret = phy_init(generic_phy); 7628c2ecf20Sopenharmony_ci if (ret) { 7638c2ecf20Sopenharmony_ci dev_err(hba->dev, "%s: phy init failed, ret = %d\n", 7648c2ecf20Sopenharmony_ci __func__, ret); 7658c2ecf20Sopenharmony_ci goto out_exit_phy; 7668c2ecf20Sopenharmony_ci } 7678c2ecf20Sopenharmony_ci 7688c2ecf20Sopenharmony_ci return 0; 7698c2ecf20Sopenharmony_ci 7708c2ecf20Sopenharmony_ciout_exit_phy: 7718c2ecf20Sopenharmony_ci phy_exit(generic_phy); 7728c2ecf20Sopenharmony_ci 7738c2ecf20Sopenharmony_ci return ret; 7748c2ecf20Sopenharmony_ci} 7758c2ecf20Sopenharmony_ci 7768c2ecf20Sopenharmony_cistatic void exynos_ufs_config_unipro(struct exynos_ufs *ufs) 7778c2ecf20Sopenharmony_ci{ 7788c2ecf20Sopenharmony_ci struct ufs_hba *hba = ufs->hba; 7798c2ecf20Sopenharmony_ci 7808c2ecf20Sopenharmony_ci ufshcd_dme_set(hba, UIC_ARG_MIB(PA_DBG_CLK_PERIOD), 7818c2ecf20Sopenharmony_ci DIV_ROUND_UP(NSEC_PER_SEC, ufs->mclk_rate)); 7828c2ecf20Sopenharmony_ci ufshcd_dme_set(hba, UIC_ARG_MIB(PA_TXTRAILINGCLOCKS), 7838c2ecf20Sopenharmony_ci ufs->drv_data->uic_attr->tx_trailingclks); 7848c2ecf20Sopenharmony_ci ufshcd_dme_set(hba, UIC_ARG_MIB(PA_DBG_OPTION_SUITE), 7858c2ecf20Sopenharmony_ci ufs->drv_data->uic_attr->pa_dbg_option_suite); 7868c2ecf20Sopenharmony_ci} 7878c2ecf20Sopenharmony_ci 7888c2ecf20Sopenharmony_cistatic void exynos_ufs_config_intr(struct exynos_ufs *ufs, u32 errs, u8 index) 7898c2ecf20Sopenharmony_ci{ 7908c2ecf20Sopenharmony_ci switch (index) { 7918c2ecf20Sopenharmony_ci case UNIPRO_L1_5: 7928c2ecf20Sopenharmony_ci hci_writel(ufs, DFES_ERR_EN | errs, HCI_ERR_EN_PA_LAYER); 7938c2ecf20Sopenharmony_ci break; 7948c2ecf20Sopenharmony_ci case UNIPRO_L2: 7958c2ecf20Sopenharmony_ci hci_writel(ufs, DFES_ERR_EN | errs, HCI_ERR_EN_DL_LAYER); 7968c2ecf20Sopenharmony_ci break; 7978c2ecf20Sopenharmony_ci case UNIPRO_L3: 7988c2ecf20Sopenharmony_ci hci_writel(ufs, DFES_ERR_EN | errs, HCI_ERR_EN_N_LAYER); 7998c2ecf20Sopenharmony_ci break; 8008c2ecf20Sopenharmony_ci case UNIPRO_L4: 8018c2ecf20Sopenharmony_ci hci_writel(ufs, DFES_ERR_EN | errs, HCI_ERR_EN_T_LAYER); 8028c2ecf20Sopenharmony_ci break; 8038c2ecf20Sopenharmony_ci case UNIPRO_DME: 8048c2ecf20Sopenharmony_ci hci_writel(ufs, DFES_ERR_EN | errs, HCI_ERR_EN_DME_LAYER); 8058c2ecf20Sopenharmony_ci break; 8068c2ecf20Sopenharmony_ci } 8078c2ecf20Sopenharmony_ci} 8088c2ecf20Sopenharmony_ci 8098c2ecf20Sopenharmony_cistatic int exynos_ufs_pre_link(struct ufs_hba *hba) 8108c2ecf20Sopenharmony_ci{ 8118c2ecf20Sopenharmony_ci struct exynos_ufs *ufs = ufshcd_get_variant(hba); 8128c2ecf20Sopenharmony_ci 8138c2ecf20Sopenharmony_ci /* hci */ 8148c2ecf20Sopenharmony_ci exynos_ufs_config_intr(ufs, DFES_DEF_L2_ERRS, UNIPRO_L2); 8158c2ecf20Sopenharmony_ci exynos_ufs_config_intr(ufs, DFES_DEF_L3_ERRS, UNIPRO_L3); 8168c2ecf20Sopenharmony_ci exynos_ufs_config_intr(ufs, DFES_DEF_L4_ERRS, UNIPRO_L4); 8178c2ecf20Sopenharmony_ci exynos_ufs_set_unipro_pclk_div(ufs); 8188c2ecf20Sopenharmony_ci 8198c2ecf20Sopenharmony_ci /* unipro */ 8208c2ecf20Sopenharmony_ci exynos_ufs_config_unipro(ufs); 8218c2ecf20Sopenharmony_ci 8228c2ecf20Sopenharmony_ci /* m-phy */ 8238c2ecf20Sopenharmony_ci exynos_ufs_phy_init(ufs); 8248c2ecf20Sopenharmony_ci exynos_ufs_config_phy_time_attr(ufs); 8258c2ecf20Sopenharmony_ci exynos_ufs_config_phy_cap_attr(ufs); 8268c2ecf20Sopenharmony_ci 8278c2ecf20Sopenharmony_ci if (ufs->drv_data->pre_link) 8288c2ecf20Sopenharmony_ci ufs->drv_data->pre_link(ufs); 8298c2ecf20Sopenharmony_ci 8308c2ecf20Sopenharmony_ci return 0; 8318c2ecf20Sopenharmony_ci} 8328c2ecf20Sopenharmony_ci 8338c2ecf20Sopenharmony_cistatic void exynos_ufs_fit_aggr_timeout(struct exynos_ufs *ufs) 8348c2ecf20Sopenharmony_ci{ 8358c2ecf20Sopenharmony_ci u32 val; 8368c2ecf20Sopenharmony_ci 8378c2ecf20Sopenharmony_ci val = exynos_ufs_calc_time_cntr(ufs, IATOVAL_NSEC / CNTR_DIV_VAL); 8388c2ecf20Sopenharmony_ci hci_writel(ufs, val & CNT_VAL_1US_MASK, HCI_1US_TO_CNT_VAL); 8398c2ecf20Sopenharmony_ci} 8408c2ecf20Sopenharmony_ci 8418c2ecf20Sopenharmony_cistatic int exynos_ufs_post_link(struct ufs_hba *hba) 8428c2ecf20Sopenharmony_ci{ 8438c2ecf20Sopenharmony_ci struct exynos_ufs *ufs = ufshcd_get_variant(hba); 8448c2ecf20Sopenharmony_ci struct phy *generic_phy = ufs->phy; 8458c2ecf20Sopenharmony_ci struct exynos_ufs_uic_attr *attr = ufs->drv_data->uic_attr; 8468c2ecf20Sopenharmony_ci 8478c2ecf20Sopenharmony_ci exynos_ufs_establish_connt(ufs); 8488c2ecf20Sopenharmony_ci exynos_ufs_fit_aggr_timeout(ufs); 8498c2ecf20Sopenharmony_ci 8508c2ecf20Sopenharmony_ci hci_writel(ufs, 0xa, HCI_DATA_REORDER); 8518c2ecf20Sopenharmony_ci hci_writel(ufs, PRDT_SET_SIZE(12), HCI_TXPRDT_ENTRY_SIZE); 8528c2ecf20Sopenharmony_ci hci_writel(ufs, PRDT_SET_SIZE(12), HCI_RXPRDT_ENTRY_SIZE); 8538c2ecf20Sopenharmony_ci hci_writel(ufs, (1 << hba->nutrs) - 1, HCI_UTRL_NEXUS_TYPE); 8548c2ecf20Sopenharmony_ci hci_writel(ufs, (1 << hba->nutmrs) - 1, HCI_UTMRL_NEXUS_TYPE); 8558c2ecf20Sopenharmony_ci hci_writel(ufs, 0xf, HCI_AXIDMA_RWDATA_BURST_LEN); 8568c2ecf20Sopenharmony_ci 8578c2ecf20Sopenharmony_ci if (ufs->opts & EXYNOS_UFS_OPT_SKIP_CONNECTION_ESTAB) 8588c2ecf20Sopenharmony_ci ufshcd_dme_set(hba, 8598c2ecf20Sopenharmony_ci UIC_ARG_MIB(T_DBG_SKIP_INIT_HIBERN8_EXIT), TRUE); 8608c2ecf20Sopenharmony_ci 8618c2ecf20Sopenharmony_ci if (attr->pa_granularity) { 8628c2ecf20Sopenharmony_ci exynos_ufs_enable_dbg_mode(hba); 8638c2ecf20Sopenharmony_ci ufshcd_dme_set(hba, UIC_ARG_MIB(PA_GRANULARITY), 8648c2ecf20Sopenharmony_ci attr->pa_granularity); 8658c2ecf20Sopenharmony_ci exynos_ufs_disable_dbg_mode(hba); 8668c2ecf20Sopenharmony_ci 8678c2ecf20Sopenharmony_ci if (attr->pa_tactivate) 8688c2ecf20Sopenharmony_ci ufshcd_dme_set(hba, UIC_ARG_MIB(PA_TACTIVATE), 8698c2ecf20Sopenharmony_ci attr->pa_tactivate); 8708c2ecf20Sopenharmony_ci if (attr->pa_hibern8time && 8718c2ecf20Sopenharmony_ci !(ufs->opts & EXYNOS_UFS_OPT_USE_SW_HIBERN8_TIMER)) 8728c2ecf20Sopenharmony_ci ufshcd_dme_set(hba, UIC_ARG_MIB(PA_HIBERN8TIME), 8738c2ecf20Sopenharmony_ci attr->pa_hibern8time); 8748c2ecf20Sopenharmony_ci } 8758c2ecf20Sopenharmony_ci 8768c2ecf20Sopenharmony_ci if (ufs->opts & EXYNOS_UFS_OPT_USE_SW_HIBERN8_TIMER) { 8778c2ecf20Sopenharmony_ci if (!attr->pa_granularity) 8788c2ecf20Sopenharmony_ci ufshcd_dme_get(hba, UIC_ARG_MIB(PA_GRANULARITY), 8798c2ecf20Sopenharmony_ci &attr->pa_granularity); 8808c2ecf20Sopenharmony_ci if (!attr->pa_hibern8time) 8818c2ecf20Sopenharmony_ci ufshcd_dme_get(hba, UIC_ARG_MIB(PA_HIBERN8TIME), 8828c2ecf20Sopenharmony_ci &attr->pa_hibern8time); 8838c2ecf20Sopenharmony_ci /* 8848c2ecf20Sopenharmony_ci * not wait for HIBERN8 time to exit hibernation 8858c2ecf20Sopenharmony_ci */ 8868c2ecf20Sopenharmony_ci ufshcd_dme_set(hba, UIC_ARG_MIB(PA_HIBERN8TIME), 0); 8878c2ecf20Sopenharmony_ci 8888c2ecf20Sopenharmony_ci if (attr->pa_granularity < 1 || attr->pa_granularity > 6) { 8898c2ecf20Sopenharmony_ci /* Valid range for granularity: 1 ~ 6 */ 8908c2ecf20Sopenharmony_ci dev_warn(hba->dev, 8918c2ecf20Sopenharmony_ci "%s: pa_granularity %d is invalid, assuming backwards compatibility\n", 8928c2ecf20Sopenharmony_ci __func__, 8938c2ecf20Sopenharmony_ci attr->pa_granularity); 8948c2ecf20Sopenharmony_ci attr->pa_granularity = 6; 8958c2ecf20Sopenharmony_ci } 8968c2ecf20Sopenharmony_ci } 8978c2ecf20Sopenharmony_ci 8988c2ecf20Sopenharmony_ci phy_calibrate(generic_phy); 8998c2ecf20Sopenharmony_ci 9008c2ecf20Sopenharmony_ci if (ufs->drv_data->post_link) 9018c2ecf20Sopenharmony_ci ufs->drv_data->post_link(ufs); 9028c2ecf20Sopenharmony_ci 9038c2ecf20Sopenharmony_ci return 0; 9048c2ecf20Sopenharmony_ci} 9058c2ecf20Sopenharmony_ci 9068c2ecf20Sopenharmony_cistatic int exynos_ufs_parse_dt(struct device *dev, struct exynos_ufs *ufs) 9078c2ecf20Sopenharmony_ci{ 9088c2ecf20Sopenharmony_ci struct device_node *np = dev->of_node; 9098c2ecf20Sopenharmony_ci struct exynos_ufs_drv_data *drv_data = &exynos_ufs_drvs; 9108c2ecf20Sopenharmony_ci struct exynos_ufs_uic_attr *attr; 9118c2ecf20Sopenharmony_ci int ret = 0; 9128c2ecf20Sopenharmony_ci 9138c2ecf20Sopenharmony_ci while (drv_data->compatible) { 9148c2ecf20Sopenharmony_ci if (of_device_is_compatible(np, drv_data->compatible)) { 9158c2ecf20Sopenharmony_ci ufs->drv_data = drv_data; 9168c2ecf20Sopenharmony_ci break; 9178c2ecf20Sopenharmony_ci } 9188c2ecf20Sopenharmony_ci drv_data++; 9198c2ecf20Sopenharmony_ci } 9208c2ecf20Sopenharmony_ci 9218c2ecf20Sopenharmony_ci if (ufs->drv_data && ufs->drv_data->uic_attr) { 9228c2ecf20Sopenharmony_ci attr = ufs->drv_data->uic_attr; 9238c2ecf20Sopenharmony_ci } else { 9248c2ecf20Sopenharmony_ci dev_err(dev, "failed to get uic attributes\n"); 9258c2ecf20Sopenharmony_ci ret = -EINVAL; 9268c2ecf20Sopenharmony_ci goto out; 9278c2ecf20Sopenharmony_ci } 9288c2ecf20Sopenharmony_ci 9298c2ecf20Sopenharmony_ci ufs->pclk_avail_min = PCLK_AVAIL_MIN; 9308c2ecf20Sopenharmony_ci ufs->pclk_avail_max = PCLK_AVAIL_MAX; 9318c2ecf20Sopenharmony_ci 9328c2ecf20Sopenharmony_ci attr->rx_adv_fine_gran_sup_en = RX_ADV_FINE_GRAN_SUP_EN; 9338c2ecf20Sopenharmony_ci attr->rx_adv_fine_gran_step = RX_ADV_FINE_GRAN_STEP_VAL; 9348c2ecf20Sopenharmony_ci attr->rx_adv_min_actv_time_cap = RX_ADV_MIN_ACTV_TIME_CAP; 9358c2ecf20Sopenharmony_ci attr->pa_granularity = PA_GRANULARITY_VAL; 9368c2ecf20Sopenharmony_ci attr->pa_tactivate = PA_TACTIVATE_VAL; 9378c2ecf20Sopenharmony_ci attr->pa_hibern8time = PA_HIBERN8TIME_VAL; 9388c2ecf20Sopenharmony_ci 9398c2ecf20Sopenharmony_ciout: 9408c2ecf20Sopenharmony_ci return ret; 9418c2ecf20Sopenharmony_ci} 9428c2ecf20Sopenharmony_ci 9438c2ecf20Sopenharmony_cistatic int exynos_ufs_init(struct ufs_hba *hba) 9448c2ecf20Sopenharmony_ci{ 9458c2ecf20Sopenharmony_ci struct device *dev = hba->dev; 9468c2ecf20Sopenharmony_ci struct platform_device *pdev = to_platform_device(dev); 9478c2ecf20Sopenharmony_ci struct exynos_ufs *ufs; 9488c2ecf20Sopenharmony_ci int ret; 9498c2ecf20Sopenharmony_ci 9508c2ecf20Sopenharmony_ci ufs = devm_kzalloc(dev, sizeof(*ufs), GFP_KERNEL); 9518c2ecf20Sopenharmony_ci if (!ufs) 9528c2ecf20Sopenharmony_ci return -ENOMEM; 9538c2ecf20Sopenharmony_ci 9548c2ecf20Sopenharmony_ci /* exynos-specific hci */ 9558c2ecf20Sopenharmony_ci ufs->reg_hci = devm_platform_ioremap_resource_byname(pdev, "vs_hci"); 9568c2ecf20Sopenharmony_ci if (IS_ERR(ufs->reg_hci)) { 9578c2ecf20Sopenharmony_ci dev_err(dev, "cannot ioremap for hci vendor register\n"); 9588c2ecf20Sopenharmony_ci return PTR_ERR(ufs->reg_hci); 9598c2ecf20Sopenharmony_ci } 9608c2ecf20Sopenharmony_ci 9618c2ecf20Sopenharmony_ci /* unipro */ 9628c2ecf20Sopenharmony_ci ufs->reg_unipro = devm_platform_ioremap_resource_byname(pdev, "unipro"); 9638c2ecf20Sopenharmony_ci if (IS_ERR(ufs->reg_unipro)) { 9648c2ecf20Sopenharmony_ci dev_err(dev, "cannot ioremap for unipro register\n"); 9658c2ecf20Sopenharmony_ci return PTR_ERR(ufs->reg_unipro); 9668c2ecf20Sopenharmony_ci } 9678c2ecf20Sopenharmony_ci 9688c2ecf20Sopenharmony_ci /* ufs protector */ 9698c2ecf20Sopenharmony_ci ufs->reg_ufsp = devm_platform_ioremap_resource_byname(pdev, "ufsp"); 9708c2ecf20Sopenharmony_ci if (IS_ERR(ufs->reg_ufsp)) { 9718c2ecf20Sopenharmony_ci dev_err(dev, "cannot ioremap for ufs protector register\n"); 9728c2ecf20Sopenharmony_ci return PTR_ERR(ufs->reg_ufsp); 9738c2ecf20Sopenharmony_ci } 9748c2ecf20Sopenharmony_ci 9758c2ecf20Sopenharmony_ci ret = exynos_ufs_parse_dt(dev, ufs); 9768c2ecf20Sopenharmony_ci if (ret) { 9778c2ecf20Sopenharmony_ci dev_err(dev, "failed to get dt info.\n"); 9788c2ecf20Sopenharmony_ci goto out; 9798c2ecf20Sopenharmony_ci } 9808c2ecf20Sopenharmony_ci 9818c2ecf20Sopenharmony_ci ufs->phy = devm_phy_get(dev, "ufs-phy"); 9828c2ecf20Sopenharmony_ci if (IS_ERR(ufs->phy)) { 9838c2ecf20Sopenharmony_ci ret = PTR_ERR(ufs->phy); 9848c2ecf20Sopenharmony_ci dev_err(dev, "failed to get ufs-phy\n"); 9858c2ecf20Sopenharmony_ci goto out; 9868c2ecf20Sopenharmony_ci } 9878c2ecf20Sopenharmony_ci 9888c2ecf20Sopenharmony_ci ret = phy_power_on(ufs->phy); 9898c2ecf20Sopenharmony_ci if (ret) 9908c2ecf20Sopenharmony_ci goto phy_off; 9918c2ecf20Sopenharmony_ci 9928c2ecf20Sopenharmony_ci ufs->hba = hba; 9938c2ecf20Sopenharmony_ci ufs->opts = ufs->drv_data->opts; 9948c2ecf20Sopenharmony_ci ufs->rx_sel_idx = PA_MAXDATALANES; 9958c2ecf20Sopenharmony_ci if (ufs->opts & EXYNOS_UFS_OPT_BROKEN_RX_SEL_IDX) 9968c2ecf20Sopenharmony_ci ufs->rx_sel_idx = 0; 9978c2ecf20Sopenharmony_ci hba->priv = (void *)ufs; 9988c2ecf20Sopenharmony_ci hba->quirks = ufs->drv_data->quirks; 9998c2ecf20Sopenharmony_ci if (ufs->drv_data->drv_init) { 10008c2ecf20Sopenharmony_ci ret = ufs->drv_data->drv_init(dev, ufs); 10018c2ecf20Sopenharmony_ci if (ret) { 10028c2ecf20Sopenharmony_ci dev_err(dev, "failed to init drv-data\n"); 10038c2ecf20Sopenharmony_ci goto out; 10048c2ecf20Sopenharmony_ci } 10058c2ecf20Sopenharmony_ci } 10068c2ecf20Sopenharmony_ci 10078c2ecf20Sopenharmony_ci ret = exynos_ufs_get_clk_info(ufs); 10088c2ecf20Sopenharmony_ci if (ret) 10098c2ecf20Sopenharmony_ci goto out; 10108c2ecf20Sopenharmony_ci exynos_ufs_specify_phy_time_attr(ufs); 10118c2ecf20Sopenharmony_ci exynos_ufs_config_smu(ufs); 10128c2ecf20Sopenharmony_ci return 0; 10138c2ecf20Sopenharmony_ci 10148c2ecf20Sopenharmony_ciphy_off: 10158c2ecf20Sopenharmony_ci phy_power_off(ufs->phy); 10168c2ecf20Sopenharmony_ciout: 10178c2ecf20Sopenharmony_ci hba->priv = NULL; 10188c2ecf20Sopenharmony_ci return ret; 10198c2ecf20Sopenharmony_ci} 10208c2ecf20Sopenharmony_ci 10218c2ecf20Sopenharmony_cistatic int exynos_ufs_host_reset(struct ufs_hba *hba) 10228c2ecf20Sopenharmony_ci{ 10238c2ecf20Sopenharmony_ci struct exynos_ufs *ufs = ufshcd_get_variant(hba); 10248c2ecf20Sopenharmony_ci unsigned long timeout = jiffies + msecs_to_jiffies(1); 10258c2ecf20Sopenharmony_ci u32 val; 10268c2ecf20Sopenharmony_ci int ret = 0; 10278c2ecf20Sopenharmony_ci 10288c2ecf20Sopenharmony_ci exynos_ufs_disable_auto_ctrl_hcc_save(ufs, &val); 10298c2ecf20Sopenharmony_ci 10308c2ecf20Sopenharmony_ci hci_writel(ufs, UFS_SW_RST_MASK, HCI_SW_RST); 10318c2ecf20Sopenharmony_ci 10328c2ecf20Sopenharmony_ci do { 10338c2ecf20Sopenharmony_ci if (!(hci_readl(ufs, HCI_SW_RST) & UFS_SW_RST_MASK)) 10348c2ecf20Sopenharmony_ci goto out; 10358c2ecf20Sopenharmony_ci } while (time_before(jiffies, timeout)); 10368c2ecf20Sopenharmony_ci 10378c2ecf20Sopenharmony_ci dev_err(hba->dev, "timeout host sw-reset\n"); 10388c2ecf20Sopenharmony_ci ret = -ETIMEDOUT; 10398c2ecf20Sopenharmony_ci 10408c2ecf20Sopenharmony_ciout: 10418c2ecf20Sopenharmony_ci exynos_ufs_auto_ctrl_hcc_restore(ufs, &val); 10428c2ecf20Sopenharmony_ci return ret; 10438c2ecf20Sopenharmony_ci} 10448c2ecf20Sopenharmony_ci 10458c2ecf20Sopenharmony_cistatic void exynos_ufs_dev_hw_reset(struct ufs_hba *hba) 10468c2ecf20Sopenharmony_ci{ 10478c2ecf20Sopenharmony_ci struct exynos_ufs *ufs = ufshcd_get_variant(hba); 10488c2ecf20Sopenharmony_ci 10498c2ecf20Sopenharmony_ci hci_writel(ufs, 0 << 0, HCI_GPIO_OUT); 10508c2ecf20Sopenharmony_ci udelay(5); 10518c2ecf20Sopenharmony_ci hci_writel(ufs, 1 << 0, HCI_GPIO_OUT); 10528c2ecf20Sopenharmony_ci} 10538c2ecf20Sopenharmony_ci 10548c2ecf20Sopenharmony_cistatic void exynos_ufs_pre_hibern8(struct ufs_hba *hba, u8 enter) 10558c2ecf20Sopenharmony_ci{ 10568c2ecf20Sopenharmony_ci struct exynos_ufs *ufs = ufshcd_get_variant(hba); 10578c2ecf20Sopenharmony_ci struct exynos_ufs_uic_attr *attr = ufs->drv_data->uic_attr; 10588c2ecf20Sopenharmony_ci 10598c2ecf20Sopenharmony_ci if (!enter) { 10608c2ecf20Sopenharmony_ci if (ufs->opts & EXYNOS_UFS_OPT_BROKEN_AUTO_CLK_CTRL) 10618c2ecf20Sopenharmony_ci exynos_ufs_disable_auto_ctrl_hcc(ufs); 10628c2ecf20Sopenharmony_ci exynos_ufs_ungate_clks(ufs); 10638c2ecf20Sopenharmony_ci 10648c2ecf20Sopenharmony_ci if (ufs->opts & EXYNOS_UFS_OPT_USE_SW_HIBERN8_TIMER) { 10658c2ecf20Sopenharmony_ci const unsigned int granularity_tbl[] = { 10668c2ecf20Sopenharmony_ci 1, 4, 8, 16, 32, 100 10678c2ecf20Sopenharmony_ci }; 10688c2ecf20Sopenharmony_ci int h8_time = attr->pa_hibern8time * 10698c2ecf20Sopenharmony_ci granularity_tbl[attr->pa_granularity - 1]; 10708c2ecf20Sopenharmony_ci unsigned long us; 10718c2ecf20Sopenharmony_ci s64 delta; 10728c2ecf20Sopenharmony_ci 10738c2ecf20Sopenharmony_ci do { 10748c2ecf20Sopenharmony_ci delta = h8_time - ktime_us_delta(ktime_get(), 10758c2ecf20Sopenharmony_ci ufs->entry_hibern8_t); 10768c2ecf20Sopenharmony_ci if (delta <= 0) 10778c2ecf20Sopenharmony_ci break; 10788c2ecf20Sopenharmony_ci 10798c2ecf20Sopenharmony_ci us = min_t(s64, delta, USEC_PER_MSEC); 10808c2ecf20Sopenharmony_ci if (us >= 10) 10818c2ecf20Sopenharmony_ci usleep_range(us, us + 10); 10828c2ecf20Sopenharmony_ci } while (1); 10838c2ecf20Sopenharmony_ci } 10848c2ecf20Sopenharmony_ci } 10858c2ecf20Sopenharmony_ci} 10868c2ecf20Sopenharmony_ci 10878c2ecf20Sopenharmony_cistatic void exynos_ufs_post_hibern8(struct ufs_hba *hba, u8 enter) 10888c2ecf20Sopenharmony_ci{ 10898c2ecf20Sopenharmony_ci struct exynos_ufs *ufs = ufshcd_get_variant(hba); 10908c2ecf20Sopenharmony_ci 10918c2ecf20Sopenharmony_ci if (!enter) { 10928c2ecf20Sopenharmony_ci u32 cur_mode = 0; 10938c2ecf20Sopenharmony_ci u32 pwrmode; 10948c2ecf20Sopenharmony_ci 10958c2ecf20Sopenharmony_ci if (ufshcd_is_hs_mode(&ufs->dev_req_params)) 10968c2ecf20Sopenharmony_ci pwrmode = FAST_MODE; 10978c2ecf20Sopenharmony_ci else 10988c2ecf20Sopenharmony_ci pwrmode = SLOW_MODE; 10998c2ecf20Sopenharmony_ci 11008c2ecf20Sopenharmony_ci ufshcd_dme_get(hba, UIC_ARG_MIB(PA_PWRMODE), &cur_mode); 11018c2ecf20Sopenharmony_ci if (cur_mode != (pwrmode << 4 | pwrmode)) { 11028c2ecf20Sopenharmony_ci dev_warn(hba->dev, "%s: power mode change\n", __func__); 11038c2ecf20Sopenharmony_ci hba->pwr_info.pwr_rx = (cur_mode >> 4) & 0xf; 11048c2ecf20Sopenharmony_ci hba->pwr_info.pwr_tx = cur_mode & 0xf; 11058c2ecf20Sopenharmony_ci ufshcd_config_pwr_mode(hba, &hba->max_pwr_info.info); 11068c2ecf20Sopenharmony_ci } 11078c2ecf20Sopenharmony_ci 11088c2ecf20Sopenharmony_ci if (!(ufs->opts & EXYNOS_UFS_OPT_SKIP_CONNECTION_ESTAB)) 11098c2ecf20Sopenharmony_ci exynos_ufs_establish_connt(ufs); 11108c2ecf20Sopenharmony_ci } else { 11118c2ecf20Sopenharmony_ci ufs->entry_hibern8_t = ktime_get(); 11128c2ecf20Sopenharmony_ci exynos_ufs_gate_clks(ufs); 11138c2ecf20Sopenharmony_ci if (ufs->opts & EXYNOS_UFS_OPT_BROKEN_AUTO_CLK_CTRL) 11148c2ecf20Sopenharmony_ci exynos_ufs_enable_auto_ctrl_hcc(ufs); 11158c2ecf20Sopenharmony_ci } 11168c2ecf20Sopenharmony_ci} 11178c2ecf20Sopenharmony_ci 11188c2ecf20Sopenharmony_cistatic int exynos_ufs_hce_enable_notify(struct ufs_hba *hba, 11198c2ecf20Sopenharmony_ci enum ufs_notify_change_status status) 11208c2ecf20Sopenharmony_ci{ 11218c2ecf20Sopenharmony_ci struct exynos_ufs *ufs = ufshcd_get_variant(hba); 11228c2ecf20Sopenharmony_ci int ret = 0; 11238c2ecf20Sopenharmony_ci 11248c2ecf20Sopenharmony_ci switch (status) { 11258c2ecf20Sopenharmony_ci case PRE_CHANGE: 11268c2ecf20Sopenharmony_ci ret = exynos_ufs_host_reset(hba); 11278c2ecf20Sopenharmony_ci if (ret) 11288c2ecf20Sopenharmony_ci return ret; 11298c2ecf20Sopenharmony_ci exynos_ufs_dev_hw_reset(hba); 11308c2ecf20Sopenharmony_ci break; 11318c2ecf20Sopenharmony_ci case POST_CHANGE: 11328c2ecf20Sopenharmony_ci exynos_ufs_calc_pwm_clk_div(ufs); 11338c2ecf20Sopenharmony_ci if (!(ufs->opts & EXYNOS_UFS_OPT_BROKEN_AUTO_CLK_CTRL)) 11348c2ecf20Sopenharmony_ci exynos_ufs_enable_auto_ctrl_hcc(ufs); 11358c2ecf20Sopenharmony_ci break; 11368c2ecf20Sopenharmony_ci } 11378c2ecf20Sopenharmony_ci 11388c2ecf20Sopenharmony_ci return ret; 11398c2ecf20Sopenharmony_ci} 11408c2ecf20Sopenharmony_ci 11418c2ecf20Sopenharmony_cistatic int exynos_ufs_link_startup_notify(struct ufs_hba *hba, 11428c2ecf20Sopenharmony_ci enum ufs_notify_change_status status) 11438c2ecf20Sopenharmony_ci{ 11448c2ecf20Sopenharmony_ci int ret = 0; 11458c2ecf20Sopenharmony_ci 11468c2ecf20Sopenharmony_ci switch (status) { 11478c2ecf20Sopenharmony_ci case PRE_CHANGE: 11488c2ecf20Sopenharmony_ci ret = exynos_ufs_pre_link(hba); 11498c2ecf20Sopenharmony_ci break; 11508c2ecf20Sopenharmony_ci case POST_CHANGE: 11518c2ecf20Sopenharmony_ci ret = exynos_ufs_post_link(hba); 11528c2ecf20Sopenharmony_ci break; 11538c2ecf20Sopenharmony_ci } 11548c2ecf20Sopenharmony_ci 11558c2ecf20Sopenharmony_ci return ret; 11568c2ecf20Sopenharmony_ci} 11578c2ecf20Sopenharmony_ci 11588c2ecf20Sopenharmony_cistatic int exynos_ufs_pwr_change_notify(struct ufs_hba *hba, 11598c2ecf20Sopenharmony_ci enum ufs_notify_change_status status, 11608c2ecf20Sopenharmony_ci struct ufs_pa_layer_attr *dev_max_params, 11618c2ecf20Sopenharmony_ci struct ufs_pa_layer_attr *dev_req_params) 11628c2ecf20Sopenharmony_ci{ 11638c2ecf20Sopenharmony_ci int ret = 0; 11648c2ecf20Sopenharmony_ci 11658c2ecf20Sopenharmony_ci switch (status) { 11668c2ecf20Sopenharmony_ci case PRE_CHANGE: 11678c2ecf20Sopenharmony_ci ret = exynos_ufs_pre_pwr_mode(hba, dev_max_params, 11688c2ecf20Sopenharmony_ci dev_req_params); 11698c2ecf20Sopenharmony_ci break; 11708c2ecf20Sopenharmony_ci case POST_CHANGE: 11718c2ecf20Sopenharmony_ci ret = exynos_ufs_post_pwr_mode(hba, NULL, dev_req_params); 11728c2ecf20Sopenharmony_ci break; 11738c2ecf20Sopenharmony_ci } 11748c2ecf20Sopenharmony_ci 11758c2ecf20Sopenharmony_ci return ret; 11768c2ecf20Sopenharmony_ci} 11778c2ecf20Sopenharmony_ci 11788c2ecf20Sopenharmony_cistatic void exynos_ufs_hibern8_notify(struct ufs_hba *hba, 11798c2ecf20Sopenharmony_ci enum uic_cmd_dme enter, 11808c2ecf20Sopenharmony_ci enum ufs_notify_change_status notify) 11818c2ecf20Sopenharmony_ci{ 11828c2ecf20Sopenharmony_ci switch ((u8)notify) { 11838c2ecf20Sopenharmony_ci case PRE_CHANGE: 11848c2ecf20Sopenharmony_ci exynos_ufs_pre_hibern8(hba, enter); 11858c2ecf20Sopenharmony_ci break; 11868c2ecf20Sopenharmony_ci case POST_CHANGE: 11878c2ecf20Sopenharmony_ci exynos_ufs_post_hibern8(hba, enter); 11888c2ecf20Sopenharmony_ci break; 11898c2ecf20Sopenharmony_ci } 11908c2ecf20Sopenharmony_ci} 11918c2ecf20Sopenharmony_ci 11928c2ecf20Sopenharmony_cistatic int exynos_ufs_suspend(struct ufs_hba *hba, enum ufs_pm_op pm_op) 11938c2ecf20Sopenharmony_ci{ 11948c2ecf20Sopenharmony_ci struct exynos_ufs *ufs = ufshcd_get_variant(hba); 11958c2ecf20Sopenharmony_ci 11968c2ecf20Sopenharmony_ci if (!ufshcd_is_link_active(hba)) 11978c2ecf20Sopenharmony_ci phy_power_off(ufs->phy); 11988c2ecf20Sopenharmony_ci 11998c2ecf20Sopenharmony_ci return 0; 12008c2ecf20Sopenharmony_ci} 12018c2ecf20Sopenharmony_ci 12028c2ecf20Sopenharmony_cistatic int exynos_ufs_resume(struct ufs_hba *hba, enum ufs_pm_op pm_op) 12038c2ecf20Sopenharmony_ci{ 12048c2ecf20Sopenharmony_ci struct exynos_ufs *ufs = ufshcd_get_variant(hba); 12058c2ecf20Sopenharmony_ci 12068c2ecf20Sopenharmony_ci if (!ufshcd_is_link_active(hba)) 12078c2ecf20Sopenharmony_ci phy_power_on(ufs->phy); 12088c2ecf20Sopenharmony_ci 12098c2ecf20Sopenharmony_ci exynos_ufs_config_smu(ufs); 12108c2ecf20Sopenharmony_ci 12118c2ecf20Sopenharmony_ci return 0; 12128c2ecf20Sopenharmony_ci} 12138c2ecf20Sopenharmony_ci 12148c2ecf20Sopenharmony_cistatic struct ufs_hba_variant_ops ufs_hba_exynos_ops = { 12158c2ecf20Sopenharmony_ci .name = "exynos_ufs", 12168c2ecf20Sopenharmony_ci .init = exynos_ufs_init, 12178c2ecf20Sopenharmony_ci .hce_enable_notify = exynos_ufs_hce_enable_notify, 12188c2ecf20Sopenharmony_ci .link_startup_notify = exynos_ufs_link_startup_notify, 12198c2ecf20Sopenharmony_ci .pwr_change_notify = exynos_ufs_pwr_change_notify, 12208c2ecf20Sopenharmony_ci .setup_xfer_req = exynos_ufs_specify_nexus_t_xfer_req, 12218c2ecf20Sopenharmony_ci .setup_task_mgmt = exynos_ufs_specify_nexus_t_tm_req, 12228c2ecf20Sopenharmony_ci .hibern8_notify = exynos_ufs_hibern8_notify, 12238c2ecf20Sopenharmony_ci .suspend = exynos_ufs_suspend, 12248c2ecf20Sopenharmony_ci .resume = exynos_ufs_resume, 12258c2ecf20Sopenharmony_ci}; 12268c2ecf20Sopenharmony_ci 12278c2ecf20Sopenharmony_cistatic int exynos_ufs_probe(struct platform_device *pdev) 12288c2ecf20Sopenharmony_ci{ 12298c2ecf20Sopenharmony_ci int err; 12308c2ecf20Sopenharmony_ci struct device *dev = &pdev->dev; 12318c2ecf20Sopenharmony_ci 12328c2ecf20Sopenharmony_ci err = ufshcd_pltfrm_init(pdev, &ufs_hba_exynos_ops); 12338c2ecf20Sopenharmony_ci if (err) 12348c2ecf20Sopenharmony_ci dev_err(dev, "ufshcd_pltfrm_init() failed %d\n", err); 12358c2ecf20Sopenharmony_ci 12368c2ecf20Sopenharmony_ci return err; 12378c2ecf20Sopenharmony_ci} 12388c2ecf20Sopenharmony_ci 12398c2ecf20Sopenharmony_cistatic int exynos_ufs_remove(struct platform_device *pdev) 12408c2ecf20Sopenharmony_ci{ 12418c2ecf20Sopenharmony_ci struct ufs_hba *hba = platform_get_drvdata(pdev); 12428c2ecf20Sopenharmony_ci 12438c2ecf20Sopenharmony_ci pm_runtime_get_sync(&(pdev)->dev); 12448c2ecf20Sopenharmony_ci ufshcd_remove(hba); 12458c2ecf20Sopenharmony_ci return 0; 12468c2ecf20Sopenharmony_ci} 12478c2ecf20Sopenharmony_ci 12488c2ecf20Sopenharmony_cistruct exynos_ufs_drv_data exynos_ufs_drvs = { 12498c2ecf20Sopenharmony_ci 12508c2ecf20Sopenharmony_ci .compatible = "samsung,exynos7-ufs", 12518c2ecf20Sopenharmony_ci .uic_attr = &exynos7_uic_attr, 12528c2ecf20Sopenharmony_ci .quirks = UFSHCD_QUIRK_PRDT_BYTE_GRAN | 12538c2ecf20Sopenharmony_ci UFSHCI_QUIRK_BROKEN_REQ_LIST_CLR | 12548c2ecf20Sopenharmony_ci UFSHCI_QUIRK_BROKEN_HCE | 12558c2ecf20Sopenharmony_ci UFSHCI_QUIRK_SKIP_RESET_INTR_AGGR | 12568c2ecf20Sopenharmony_ci UFSHCD_QUIRK_BROKEN_OCS_FATAL_ERROR | 12578c2ecf20Sopenharmony_ci UFSHCI_QUIRK_SKIP_MANUAL_WB_FLUSH_CTRL | 12588c2ecf20Sopenharmony_ci UFSHCD_QUIRK_SKIP_DEF_UNIPRO_TIMEOUT_SETTING | 12598c2ecf20Sopenharmony_ci UFSHCD_QUIRK_ALIGN_SG_WITH_PAGE_SIZE, 12608c2ecf20Sopenharmony_ci .opts = EXYNOS_UFS_OPT_HAS_APB_CLK_CTRL | 12618c2ecf20Sopenharmony_ci EXYNOS_UFS_OPT_BROKEN_AUTO_CLK_CTRL | 12628c2ecf20Sopenharmony_ci EXYNOS_UFS_OPT_BROKEN_RX_SEL_IDX | 12638c2ecf20Sopenharmony_ci EXYNOS_UFS_OPT_SKIP_CONNECTION_ESTAB | 12648c2ecf20Sopenharmony_ci EXYNOS_UFS_OPT_USE_SW_HIBERN8_TIMER, 12658c2ecf20Sopenharmony_ci .drv_init = exynos7_ufs_drv_init, 12668c2ecf20Sopenharmony_ci .pre_link = exynos7_ufs_pre_link, 12678c2ecf20Sopenharmony_ci .post_link = exynos7_ufs_post_link, 12688c2ecf20Sopenharmony_ci .pre_pwr_change = exynos7_ufs_pre_pwr_change, 12698c2ecf20Sopenharmony_ci .post_pwr_change = exynos7_ufs_post_pwr_change, 12708c2ecf20Sopenharmony_ci}; 12718c2ecf20Sopenharmony_ci 12728c2ecf20Sopenharmony_cistatic const struct of_device_id exynos_ufs_of_match[] = { 12738c2ecf20Sopenharmony_ci { .compatible = "samsung,exynos7-ufs", 12748c2ecf20Sopenharmony_ci .data = &exynos_ufs_drvs }, 12758c2ecf20Sopenharmony_ci {}, 12768c2ecf20Sopenharmony_ci}; 12778c2ecf20Sopenharmony_ci 12788c2ecf20Sopenharmony_cistatic const struct dev_pm_ops exynos_ufs_pm_ops = { 12798c2ecf20Sopenharmony_ci .suspend = ufshcd_pltfrm_suspend, 12808c2ecf20Sopenharmony_ci .resume = ufshcd_pltfrm_resume, 12818c2ecf20Sopenharmony_ci .runtime_suspend = ufshcd_pltfrm_runtime_suspend, 12828c2ecf20Sopenharmony_ci .runtime_resume = ufshcd_pltfrm_runtime_resume, 12838c2ecf20Sopenharmony_ci .runtime_idle = ufshcd_pltfrm_runtime_idle, 12848c2ecf20Sopenharmony_ci}; 12858c2ecf20Sopenharmony_ci 12868c2ecf20Sopenharmony_cistatic struct platform_driver exynos_ufs_pltform = { 12878c2ecf20Sopenharmony_ci .probe = exynos_ufs_probe, 12888c2ecf20Sopenharmony_ci .remove = exynos_ufs_remove, 12898c2ecf20Sopenharmony_ci .shutdown = ufshcd_pltfrm_shutdown, 12908c2ecf20Sopenharmony_ci .driver = { 12918c2ecf20Sopenharmony_ci .name = "exynos-ufshc", 12928c2ecf20Sopenharmony_ci .pm = &exynos_ufs_pm_ops, 12938c2ecf20Sopenharmony_ci .of_match_table = of_match_ptr(exynos_ufs_of_match), 12948c2ecf20Sopenharmony_ci }, 12958c2ecf20Sopenharmony_ci}; 12968c2ecf20Sopenharmony_cimodule_platform_driver(exynos_ufs_pltform); 12978c2ecf20Sopenharmony_ci 12988c2ecf20Sopenharmony_ciMODULE_AUTHOR("Alim Akhtar <alim.akhtar@samsung.com>"); 12998c2ecf20Sopenharmony_ciMODULE_AUTHOR("Seungwon Jeon <essuuj@gmail.com>"); 13008c2ecf20Sopenharmony_ciMODULE_DESCRIPTION("Exynos UFS HCI Driver"); 13018c2ecf20Sopenharmony_ciMODULE_LICENSE("GPL v2"); 1302