18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 28c2ecf20Sopenharmony_ci/* 38c2ecf20Sopenharmony_ci * QLogic Fibre Channel HBA Driver 48c2ecf20Sopenharmony_ci * Copyright (c) 2003-2014 QLogic Corporation 58c2ecf20Sopenharmony_ci */ 68c2ecf20Sopenharmony_ci#include "qla_def.h" 78c2ecf20Sopenharmony_ci#include <linux/delay.h> 88c2ecf20Sopenharmony_ci#include <linux/io-64-nonatomic-lo-hi.h> 98c2ecf20Sopenharmony_ci#include <linux/pci.h> 108c2ecf20Sopenharmony_ci#include <linux/ratelimit.h> 118c2ecf20Sopenharmony_ci#include <linux/vmalloc.h> 128c2ecf20Sopenharmony_ci#include <scsi/scsi_tcq.h> 138c2ecf20Sopenharmony_ci 148c2ecf20Sopenharmony_ci#define MASK(n) ((1ULL<<(n))-1) 158c2ecf20Sopenharmony_ci#define MN_WIN(addr) (((addr & 0x1fc0000) >> 1) | \ 168c2ecf20Sopenharmony_ci ((addr >> 25) & 0x3ff)) 178c2ecf20Sopenharmony_ci#define OCM_WIN(addr) (((addr & 0x1ff0000) >> 1) | \ 188c2ecf20Sopenharmony_ci ((addr >> 25) & 0x3ff)) 198c2ecf20Sopenharmony_ci#define MS_WIN(addr) (addr & 0x0ffc0000) 208c2ecf20Sopenharmony_ci#define QLA82XX_PCI_MN_2M (0) 218c2ecf20Sopenharmony_ci#define QLA82XX_PCI_MS_2M (0x80000) 228c2ecf20Sopenharmony_ci#define QLA82XX_PCI_OCM0_2M (0xc0000) 238c2ecf20Sopenharmony_ci#define VALID_OCM_ADDR(addr) (((addr) & 0x3f800) != 0x3f800) 248c2ecf20Sopenharmony_ci#define GET_MEM_OFFS_2M(addr) (addr & MASK(18)) 258c2ecf20Sopenharmony_ci#define BLOCK_PROTECT_BITS 0x0F 268c2ecf20Sopenharmony_ci 278c2ecf20Sopenharmony_ci/* CRB window related */ 288c2ecf20Sopenharmony_ci#define CRB_BLK(off) ((off >> 20) & 0x3f) 298c2ecf20Sopenharmony_ci#define CRB_SUBBLK(off) ((off >> 16) & 0xf) 308c2ecf20Sopenharmony_ci#define CRB_WINDOW_2M (0x130060) 318c2ecf20Sopenharmony_ci#define QLA82XX_PCI_CAMQM_2M_END (0x04800800UL) 328c2ecf20Sopenharmony_ci#define CRB_HI(off) ((qla82xx_crb_hub_agt[CRB_BLK(off)] << 20) | \ 338c2ecf20Sopenharmony_ci ((off) & 0xf0000)) 348c2ecf20Sopenharmony_ci#define QLA82XX_PCI_CAMQM_2M_BASE (0x000ff800UL) 358c2ecf20Sopenharmony_ci#define CRB_INDIRECT_2M (0x1e0000UL) 368c2ecf20Sopenharmony_ci 378c2ecf20Sopenharmony_ci#define MAX_CRB_XFORM 60 388c2ecf20Sopenharmony_cistatic unsigned long crb_addr_xform[MAX_CRB_XFORM]; 398c2ecf20Sopenharmony_cistatic int qla82xx_crb_table_initialized; 408c2ecf20Sopenharmony_ci 418c2ecf20Sopenharmony_ci#define qla82xx_crb_addr_transform(name) \ 428c2ecf20Sopenharmony_ci (crb_addr_xform[QLA82XX_HW_PX_MAP_CRB_##name] = \ 438c2ecf20Sopenharmony_ci QLA82XX_HW_CRB_HUB_AGT_ADR_##name << 20) 448c2ecf20Sopenharmony_ci 458c2ecf20Sopenharmony_ciconst int MD_MIU_TEST_AGT_RDDATA[] = { 468c2ecf20Sopenharmony_ci 0x410000A8, 0x410000AC, 478c2ecf20Sopenharmony_ci 0x410000B8, 0x410000BC 488c2ecf20Sopenharmony_ci}; 498c2ecf20Sopenharmony_ci 508c2ecf20Sopenharmony_cistatic void qla82xx_crb_addr_transform_setup(void) 518c2ecf20Sopenharmony_ci{ 528c2ecf20Sopenharmony_ci qla82xx_crb_addr_transform(XDMA); 538c2ecf20Sopenharmony_ci qla82xx_crb_addr_transform(TIMR); 548c2ecf20Sopenharmony_ci qla82xx_crb_addr_transform(SRE); 558c2ecf20Sopenharmony_ci qla82xx_crb_addr_transform(SQN3); 568c2ecf20Sopenharmony_ci qla82xx_crb_addr_transform(SQN2); 578c2ecf20Sopenharmony_ci qla82xx_crb_addr_transform(SQN1); 588c2ecf20Sopenharmony_ci qla82xx_crb_addr_transform(SQN0); 598c2ecf20Sopenharmony_ci qla82xx_crb_addr_transform(SQS3); 608c2ecf20Sopenharmony_ci qla82xx_crb_addr_transform(SQS2); 618c2ecf20Sopenharmony_ci qla82xx_crb_addr_transform(SQS1); 628c2ecf20Sopenharmony_ci qla82xx_crb_addr_transform(SQS0); 638c2ecf20Sopenharmony_ci qla82xx_crb_addr_transform(RPMX7); 648c2ecf20Sopenharmony_ci qla82xx_crb_addr_transform(RPMX6); 658c2ecf20Sopenharmony_ci qla82xx_crb_addr_transform(RPMX5); 668c2ecf20Sopenharmony_ci qla82xx_crb_addr_transform(RPMX4); 678c2ecf20Sopenharmony_ci qla82xx_crb_addr_transform(RPMX3); 688c2ecf20Sopenharmony_ci qla82xx_crb_addr_transform(RPMX2); 698c2ecf20Sopenharmony_ci qla82xx_crb_addr_transform(RPMX1); 708c2ecf20Sopenharmony_ci qla82xx_crb_addr_transform(RPMX0); 718c2ecf20Sopenharmony_ci qla82xx_crb_addr_transform(ROMUSB); 728c2ecf20Sopenharmony_ci qla82xx_crb_addr_transform(SN); 738c2ecf20Sopenharmony_ci qla82xx_crb_addr_transform(QMN); 748c2ecf20Sopenharmony_ci qla82xx_crb_addr_transform(QMS); 758c2ecf20Sopenharmony_ci qla82xx_crb_addr_transform(PGNI); 768c2ecf20Sopenharmony_ci qla82xx_crb_addr_transform(PGND); 778c2ecf20Sopenharmony_ci qla82xx_crb_addr_transform(PGN3); 788c2ecf20Sopenharmony_ci qla82xx_crb_addr_transform(PGN2); 798c2ecf20Sopenharmony_ci qla82xx_crb_addr_transform(PGN1); 808c2ecf20Sopenharmony_ci qla82xx_crb_addr_transform(PGN0); 818c2ecf20Sopenharmony_ci qla82xx_crb_addr_transform(PGSI); 828c2ecf20Sopenharmony_ci qla82xx_crb_addr_transform(PGSD); 838c2ecf20Sopenharmony_ci qla82xx_crb_addr_transform(PGS3); 848c2ecf20Sopenharmony_ci qla82xx_crb_addr_transform(PGS2); 858c2ecf20Sopenharmony_ci qla82xx_crb_addr_transform(PGS1); 868c2ecf20Sopenharmony_ci qla82xx_crb_addr_transform(PGS0); 878c2ecf20Sopenharmony_ci qla82xx_crb_addr_transform(PS); 888c2ecf20Sopenharmony_ci qla82xx_crb_addr_transform(PH); 898c2ecf20Sopenharmony_ci qla82xx_crb_addr_transform(NIU); 908c2ecf20Sopenharmony_ci qla82xx_crb_addr_transform(I2Q); 918c2ecf20Sopenharmony_ci qla82xx_crb_addr_transform(EG); 928c2ecf20Sopenharmony_ci qla82xx_crb_addr_transform(MN); 938c2ecf20Sopenharmony_ci qla82xx_crb_addr_transform(MS); 948c2ecf20Sopenharmony_ci qla82xx_crb_addr_transform(CAS2); 958c2ecf20Sopenharmony_ci qla82xx_crb_addr_transform(CAS1); 968c2ecf20Sopenharmony_ci qla82xx_crb_addr_transform(CAS0); 978c2ecf20Sopenharmony_ci qla82xx_crb_addr_transform(CAM); 988c2ecf20Sopenharmony_ci qla82xx_crb_addr_transform(C2C1); 998c2ecf20Sopenharmony_ci qla82xx_crb_addr_transform(C2C0); 1008c2ecf20Sopenharmony_ci qla82xx_crb_addr_transform(SMB); 1018c2ecf20Sopenharmony_ci qla82xx_crb_addr_transform(OCM0); 1028c2ecf20Sopenharmony_ci /* 1038c2ecf20Sopenharmony_ci * Used only in P3 just define it for P2 also. 1048c2ecf20Sopenharmony_ci */ 1058c2ecf20Sopenharmony_ci qla82xx_crb_addr_transform(I2C0); 1068c2ecf20Sopenharmony_ci 1078c2ecf20Sopenharmony_ci qla82xx_crb_table_initialized = 1; 1088c2ecf20Sopenharmony_ci} 1098c2ecf20Sopenharmony_ci 1108c2ecf20Sopenharmony_cistatic struct crb_128M_2M_block_map crb_128M_2M_map[64] = { 1118c2ecf20Sopenharmony_ci {{{0, 0, 0, 0} } }, 1128c2ecf20Sopenharmony_ci {{{1, 0x0100000, 0x0102000, 0x120000}, 1138c2ecf20Sopenharmony_ci {1, 0x0110000, 0x0120000, 0x130000}, 1148c2ecf20Sopenharmony_ci {1, 0x0120000, 0x0122000, 0x124000}, 1158c2ecf20Sopenharmony_ci {1, 0x0130000, 0x0132000, 0x126000}, 1168c2ecf20Sopenharmony_ci {1, 0x0140000, 0x0142000, 0x128000}, 1178c2ecf20Sopenharmony_ci {1, 0x0150000, 0x0152000, 0x12a000}, 1188c2ecf20Sopenharmony_ci {1, 0x0160000, 0x0170000, 0x110000}, 1198c2ecf20Sopenharmony_ci {1, 0x0170000, 0x0172000, 0x12e000}, 1208c2ecf20Sopenharmony_ci {0, 0x0000000, 0x0000000, 0x000000}, 1218c2ecf20Sopenharmony_ci {0, 0x0000000, 0x0000000, 0x000000}, 1228c2ecf20Sopenharmony_ci {0, 0x0000000, 0x0000000, 0x000000}, 1238c2ecf20Sopenharmony_ci {0, 0x0000000, 0x0000000, 0x000000}, 1248c2ecf20Sopenharmony_ci {0, 0x0000000, 0x0000000, 0x000000}, 1258c2ecf20Sopenharmony_ci {0, 0x0000000, 0x0000000, 0x000000}, 1268c2ecf20Sopenharmony_ci {1, 0x01e0000, 0x01e0800, 0x122000}, 1278c2ecf20Sopenharmony_ci {0, 0x0000000, 0x0000000, 0x000000} } } , 1288c2ecf20Sopenharmony_ci {{{1, 0x0200000, 0x0210000, 0x180000} } }, 1298c2ecf20Sopenharmony_ci {{{0, 0, 0, 0} } }, 1308c2ecf20Sopenharmony_ci {{{1, 0x0400000, 0x0401000, 0x169000} } }, 1318c2ecf20Sopenharmony_ci {{{1, 0x0500000, 0x0510000, 0x140000} } }, 1328c2ecf20Sopenharmony_ci {{{1, 0x0600000, 0x0610000, 0x1c0000} } }, 1338c2ecf20Sopenharmony_ci {{{1, 0x0700000, 0x0704000, 0x1b8000} } }, 1348c2ecf20Sopenharmony_ci {{{1, 0x0800000, 0x0802000, 0x170000}, 1358c2ecf20Sopenharmony_ci {0, 0x0000000, 0x0000000, 0x000000}, 1368c2ecf20Sopenharmony_ci {0, 0x0000000, 0x0000000, 0x000000}, 1378c2ecf20Sopenharmony_ci {0, 0x0000000, 0x0000000, 0x000000}, 1388c2ecf20Sopenharmony_ci {0, 0x0000000, 0x0000000, 0x000000}, 1398c2ecf20Sopenharmony_ci {0, 0x0000000, 0x0000000, 0x000000}, 1408c2ecf20Sopenharmony_ci {0, 0x0000000, 0x0000000, 0x000000}, 1418c2ecf20Sopenharmony_ci {0, 0x0000000, 0x0000000, 0x000000}, 1428c2ecf20Sopenharmony_ci {0, 0x0000000, 0x0000000, 0x000000}, 1438c2ecf20Sopenharmony_ci {0, 0x0000000, 0x0000000, 0x000000}, 1448c2ecf20Sopenharmony_ci {0, 0x0000000, 0x0000000, 0x000000}, 1458c2ecf20Sopenharmony_ci {0, 0x0000000, 0x0000000, 0x000000}, 1468c2ecf20Sopenharmony_ci {0, 0x0000000, 0x0000000, 0x000000}, 1478c2ecf20Sopenharmony_ci {0, 0x0000000, 0x0000000, 0x000000}, 1488c2ecf20Sopenharmony_ci {0, 0x0000000, 0x0000000, 0x000000}, 1498c2ecf20Sopenharmony_ci {1, 0x08f0000, 0x08f2000, 0x172000} } }, 1508c2ecf20Sopenharmony_ci {{{1, 0x0900000, 0x0902000, 0x174000}, 1518c2ecf20Sopenharmony_ci {0, 0x0000000, 0x0000000, 0x000000}, 1528c2ecf20Sopenharmony_ci {0, 0x0000000, 0x0000000, 0x000000}, 1538c2ecf20Sopenharmony_ci {0, 0x0000000, 0x0000000, 0x000000}, 1548c2ecf20Sopenharmony_ci {0, 0x0000000, 0x0000000, 0x000000}, 1558c2ecf20Sopenharmony_ci {0, 0x0000000, 0x0000000, 0x000000}, 1568c2ecf20Sopenharmony_ci {0, 0x0000000, 0x0000000, 0x000000}, 1578c2ecf20Sopenharmony_ci {0, 0x0000000, 0x0000000, 0x000000}, 1588c2ecf20Sopenharmony_ci {0, 0x0000000, 0x0000000, 0x000000}, 1598c2ecf20Sopenharmony_ci {0, 0x0000000, 0x0000000, 0x000000}, 1608c2ecf20Sopenharmony_ci {0, 0x0000000, 0x0000000, 0x000000}, 1618c2ecf20Sopenharmony_ci {0, 0x0000000, 0x0000000, 0x000000}, 1628c2ecf20Sopenharmony_ci {0, 0x0000000, 0x0000000, 0x000000}, 1638c2ecf20Sopenharmony_ci {0, 0x0000000, 0x0000000, 0x000000}, 1648c2ecf20Sopenharmony_ci {0, 0x0000000, 0x0000000, 0x000000}, 1658c2ecf20Sopenharmony_ci {1, 0x09f0000, 0x09f2000, 0x176000} } }, 1668c2ecf20Sopenharmony_ci {{{0, 0x0a00000, 0x0a02000, 0x178000}, 1678c2ecf20Sopenharmony_ci {0, 0x0000000, 0x0000000, 0x000000}, 1688c2ecf20Sopenharmony_ci {0, 0x0000000, 0x0000000, 0x000000}, 1698c2ecf20Sopenharmony_ci {0, 0x0000000, 0x0000000, 0x000000}, 1708c2ecf20Sopenharmony_ci {0, 0x0000000, 0x0000000, 0x000000}, 1718c2ecf20Sopenharmony_ci {0, 0x0000000, 0x0000000, 0x000000}, 1728c2ecf20Sopenharmony_ci {0, 0x0000000, 0x0000000, 0x000000}, 1738c2ecf20Sopenharmony_ci {0, 0x0000000, 0x0000000, 0x000000}, 1748c2ecf20Sopenharmony_ci {0, 0x0000000, 0x0000000, 0x000000}, 1758c2ecf20Sopenharmony_ci {0, 0x0000000, 0x0000000, 0x000000}, 1768c2ecf20Sopenharmony_ci {0, 0x0000000, 0x0000000, 0x000000}, 1778c2ecf20Sopenharmony_ci {0, 0x0000000, 0x0000000, 0x000000}, 1788c2ecf20Sopenharmony_ci {0, 0x0000000, 0x0000000, 0x000000}, 1798c2ecf20Sopenharmony_ci {0, 0x0000000, 0x0000000, 0x000000}, 1808c2ecf20Sopenharmony_ci {0, 0x0000000, 0x0000000, 0x000000}, 1818c2ecf20Sopenharmony_ci {1, 0x0af0000, 0x0af2000, 0x17a000} } }, 1828c2ecf20Sopenharmony_ci {{{0, 0x0b00000, 0x0b02000, 0x17c000}, 1838c2ecf20Sopenharmony_ci {0, 0x0000000, 0x0000000, 0x000000}, 1848c2ecf20Sopenharmony_ci {0, 0x0000000, 0x0000000, 0x000000}, 1858c2ecf20Sopenharmony_ci {0, 0x0000000, 0x0000000, 0x000000}, 1868c2ecf20Sopenharmony_ci {0, 0x0000000, 0x0000000, 0x000000}, 1878c2ecf20Sopenharmony_ci {0, 0x0000000, 0x0000000, 0x000000}, 1888c2ecf20Sopenharmony_ci {0, 0x0000000, 0x0000000, 0x000000}, 1898c2ecf20Sopenharmony_ci {0, 0x0000000, 0x0000000, 0x000000}, 1908c2ecf20Sopenharmony_ci {0, 0x0000000, 0x0000000, 0x000000}, 1918c2ecf20Sopenharmony_ci {0, 0x0000000, 0x0000000, 0x000000}, 1928c2ecf20Sopenharmony_ci {0, 0x0000000, 0x0000000, 0x000000}, 1938c2ecf20Sopenharmony_ci {0, 0x0000000, 0x0000000, 0x000000}, 1948c2ecf20Sopenharmony_ci {0, 0x0000000, 0x0000000, 0x000000}, 1958c2ecf20Sopenharmony_ci {0, 0x0000000, 0x0000000, 0x000000}, 1968c2ecf20Sopenharmony_ci {0, 0x0000000, 0x0000000, 0x000000}, 1978c2ecf20Sopenharmony_ci {1, 0x0bf0000, 0x0bf2000, 0x17e000} } }, 1988c2ecf20Sopenharmony_ci {{{1, 0x0c00000, 0x0c04000, 0x1d4000} } }, 1998c2ecf20Sopenharmony_ci {{{1, 0x0d00000, 0x0d04000, 0x1a4000} } }, 2008c2ecf20Sopenharmony_ci {{{1, 0x0e00000, 0x0e04000, 0x1a0000} } }, 2018c2ecf20Sopenharmony_ci {{{1, 0x0f00000, 0x0f01000, 0x164000} } }, 2028c2ecf20Sopenharmony_ci {{{0, 0x1000000, 0x1004000, 0x1a8000} } }, 2038c2ecf20Sopenharmony_ci {{{1, 0x1100000, 0x1101000, 0x160000} } }, 2048c2ecf20Sopenharmony_ci {{{1, 0x1200000, 0x1201000, 0x161000} } }, 2058c2ecf20Sopenharmony_ci {{{1, 0x1300000, 0x1301000, 0x162000} } }, 2068c2ecf20Sopenharmony_ci {{{1, 0x1400000, 0x1401000, 0x163000} } }, 2078c2ecf20Sopenharmony_ci {{{1, 0x1500000, 0x1501000, 0x165000} } }, 2088c2ecf20Sopenharmony_ci {{{1, 0x1600000, 0x1601000, 0x166000} } }, 2098c2ecf20Sopenharmony_ci {{{0, 0, 0, 0} } }, 2108c2ecf20Sopenharmony_ci {{{0, 0, 0, 0} } }, 2118c2ecf20Sopenharmony_ci {{{0, 0, 0, 0} } }, 2128c2ecf20Sopenharmony_ci {{{0, 0, 0, 0} } }, 2138c2ecf20Sopenharmony_ci {{{0, 0, 0, 0} } }, 2148c2ecf20Sopenharmony_ci {{{0, 0, 0, 0} } }, 2158c2ecf20Sopenharmony_ci {{{1, 0x1d00000, 0x1d10000, 0x190000} } }, 2168c2ecf20Sopenharmony_ci {{{1, 0x1e00000, 0x1e01000, 0x16a000} } }, 2178c2ecf20Sopenharmony_ci {{{1, 0x1f00000, 0x1f10000, 0x150000} } }, 2188c2ecf20Sopenharmony_ci {{{0} } }, 2198c2ecf20Sopenharmony_ci {{{1, 0x2100000, 0x2102000, 0x120000}, 2208c2ecf20Sopenharmony_ci {1, 0x2110000, 0x2120000, 0x130000}, 2218c2ecf20Sopenharmony_ci {1, 0x2120000, 0x2122000, 0x124000}, 2228c2ecf20Sopenharmony_ci {1, 0x2130000, 0x2132000, 0x126000}, 2238c2ecf20Sopenharmony_ci {1, 0x2140000, 0x2142000, 0x128000}, 2248c2ecf20Sopenharmony_ci {1, 0x2150000, 0x2152000, 0x12a000}, 2258c2ecf20Sopenharmony_ci {1, 0x2160000, 0x2170000, 0x110000}, 2268c2ecf20Sopenharmony_ci {1, 0x2170000, 0x2172000, 0x12e000}, 2278c2ecf20Sopenharmony_ci {0, 0x0000000, 0x0000000, 0x000000}, 2288c2ecf20Sopenharmony_ci {0, 0x0000000, 0x0000000, 0x000000}, 2298c2ecf20Sopenharmony_ci {0, 0x0000000, 0x0000000, 0x000000}, 2308c2ecf20Sopenharmony_ci {0, 0x0000000, 0x0000000, 0x000000}, 2318c2ecf20Sopenharmony_ci {0, 0x0000000, 0x0000000, 0x000000}, 2328c2ecf20Sopenharmony_ci {0, 0x0000000, 0x0000000, 0x000000}, 2338c2ecf20Sopenharmony_ci {0, 0x0000000, 0x0000000, 0x000000}, 2348c2ecf20Sopenharmony_ci {0, 0x0000000, 0x0000000, 0x000000} } }, 2358c2ecf20Sopenharmony_ci {{{1, 0x2200000, 0x2204000, 0x1b0000} } }, 2368c2ecf20Sopenharmony_ci {{{0} } }, 2378c2ecf20Sopenharmony_ci {{{0} } }, 2388c2ecf20Sopenharmony_ci {{{0} } }, 2398c2ecf20Sopenharmony_ci {{{0} } }, 2408c2ecf20Sopenharmony_ci {{{0} } }, 2418c2ecf20Sopenharmony_ci {{{1, 0x2800000, 0x2804000, 0x1a4000} } }, 2428c2ecf20Sopenharmony_ci {{{1, 0x2900000, 0x2901000, 0x16b000} } }, 2438c2ecf20Sopenharmony_ci {{{1, 0x2a00000, 0x2a00400, 0x1ac400} } }, 2448c2ecf20Sopenharmony_ci {{{1, 0x2b00000, 0x2b00400, 0x1ac800} } }, 2458c2ecf20Sopenharmony_ci {{{1, 0x2c00000, 0x2c00400, 0x1acc00} } }, 2468c2ecf20Sopenharmony_ci {{{1, 0x2d00000, 0x2d00400, 0x1ad000} } }, 2478c2ecf20Sopenharmony_ci {{{1, 0x2e00000, 0x2e00400, 0x1ad400} } }, 2488c2ecf20Sopenharmony_ci {{{1, 0x2f00000, 0x2f00400, 0x1ad800} } }, 2498c2ecf20Sopenharmony_ci {{{1, 0x3000000, 0x3000400, 0x1adc00} } }, 2508c2ecf20Sopenharmony_ci {{{0, 0x3100000, 0x3104000, 0x1a8000} } }, 2518c2ecf20Sopenharmony_ci {{{1, 0x3200000, 0x3204000, 0x1d4000} } }, 2528c2ecf20Sopenharmony_ci {{{1, 0x3300000, 0x3304000, 0x1a0000} } }, 2538c2ecf20Sopenharmony_ci {{{0} } }, 2548c2ecf20Sopenharmony_ci {{{1, 0x3500000, 0x3500400, 0x1ac000} } }, 2558c2ecf20Sopenharmony_ci {{{1, 0x3600000, 0x3600400, 0x1ae000} } }, 2568c2ecf20Sopenharmony_ci {{{1, 0x3700000, 0x3700400, 0x1ae400} } }, 2578c2ecf20Sopenharmony_ci {{{1, 0x3800000, 0x3804000, 0x1d0000} } }, 2588c2ecf20Sopenharmony_ci {{{1, 0x3900000, 0x3904000, 0x1b4000} } }, 2598c2ecf20Sopenharmony_ci {{{1, 0x3a00000, 0x3a04000, 0x1d8000} } }, 2608c2ecf20Sopenharmony_ci {{{0} } }, 2618c2ecf20Sopenharmony_ci {{{0} } }, 2628c2ecf20Sopenharmony_ci {{{1, 0x3d00000, 0x3d04000, 0x1dc000} } }, 2638c2ecf20Sopenharmony_ci {{{1, 0x3e00000, 0x3e01000, 0x167000} } }, 2648c2ecf20Sopenharmony_ci {{{1, 0x3f00000, 0x3f01000, 0x168000} } } 2658c2ecf20Sopenharmony_ci}; 2668c2ecf20Sopenharmony_ci 2678c2ecf20Sopenharmony_ci/* 2688c2ecf20Sopenharmony_ci * top 12 bits of crb internal address (hub, agent) 2698c2ecf20Sopenharmony_ci */ 2708c2ecf20Sopenharmony_cistatic unsigned qla82xx_crb_hub_agt[64] = { 2718c2ecf20Sopenharmony_ci 0, 2728c2ecf20Sopenharmony_ci QLA82XX_HW_CRB_HUB_AGT_ADR_PS, 2738c2ecf20Sopenharmony_ci QLA82XX_HW_CRB_HUB_AGT_ADR_MN, 2748c2ecf20Sopenharmony_ci QLA82XX_HW_CRB_HUB_AGT_ADR_MS, 2758c2ecf20Sopenharmony_ci 0, 2768c2ecf20Sopenharmony_ci QLA82XX_HW_CRB_HUB_AGT_ADR_SRE, 2778c2ecf20Sopenharmony_ci QLA82XX_HW_CRB_HUB_AGT_ADR_NIU, 2788c2ecf20Sopenharmony_ci QLA82XX_HW_CRB_HUB_AGT_ADR_QMN, 2798c2ecf20Sopenharmony_ci QLA82XX_HW_CRB_HUB_AGT_ADR_SQN0, 2808c2ecf20Sopenharmony_ci QLA82XX_HW_CRB_HUB_AGT_ADR_SQN1, 2818c2ecf20Sopenharmony_ci QLA82XX_HW_CRB_HUB_AGT_ADR_SQN2, 2828c2ecf20Sopenharmony_ci QLA82XX_HW_CRB_HUB_AGT_ADR_SQN3, 2838c2ecf20Sopenharmony_ci QLA82XX_HW_CRB_HUB_AGT_ADR_I2Q, 2848c2ecf20Sopenharmony_ci QLA82XX_HW_CRB_HUB_AGT_ADR_TIMR, 2858c2ecf20Sopenharmony_ci QLA82XX_HW_CRB_HUB_AGT_ADR_ROMUSB, 2868c2ecf20Sopenharmony_ci QLA82XX_HW_CRB_HUB_AGT_ADR_PGN4, 2878c2ecf20Sopenharmony_ci QLA82XX_HW_CRB_HUB_AGT_ADR_XDMA, 2888c2ecf20Sopenharmony_ci QLA82XX_HW_CRB_HUB_AGT_ADR_PGN0, 2898c2ecf20Sopenharmony_ci QLA82XX_HW_CRB_HUB_AGT_ADR_PGN1, 2908c2ecf20Sopenharmony_ci QLA82XX_HW_CRB_HUB_AGT_ADR_PGN2, 2918c2ecf20Sopenharmony_ci QLA82XX_HW_CRB_HUB_AGT_ADR_PGN3, 2928c2ecf20Sopenharmony_ci QLA82XX_HW_CRB_HUB_AGT_ADR_PGND, 2938c2ecf20Sopenharmony_ci QLA82XX_HW_CRB_HUB_AGT_ADR_PGNI, 2948c2ecf20Sopenharmony_ci QLA82XX_HW_CRB_HUB_AGT_ADR_PGS0, 2958c2ecf20Sopenharmony_ci QLA82XX_HW_CRB_HUB_AGT_ADR_PGS1, 2968c2ecf20Sopenharmony_ci QLA82XX_HW_CRB_HUB_AGT_ADR_PGS2, 2978c2ecf20Sopenharmony_ci QLA82XX_HW_CRB_HUB_AGT_ADR_PGS3, 2988c2ecf20Sopenharmony_ci 0, 2998c2ecf20Sopenharmony_ci QLA82XX_HW_CRB_HUB_AGT_ADR_PGSI, 3008c2ecf20Sopenharmony_ci QLA82XX_HW_CRB_HUB_AGT_ADR_SN, 3018c2ecf20Sopenharmony_ci 0, 3028c2ecf20Sopenharmony_ci QLA82XX_HW_CRB_HUB_AGT_ADR_EG, 3038c2ecf20Sopenharmony_ci 0, 3048c2ecf20Sopenharmony_ci QLA82XX_HW_CRB_HUB_AGT_ADR_PS, 3058c2ecf20Sopenharmony_ci QLA82XX_HW_CRB_HUB_AGT_ADR_CAM, 3068c2ecf20Sopenharmony_ci 0, 3078c2ecf20Sopenharmony_ci 0, 3088c2ecf20Sopenharmony_ci 0, 3098c2ecf20Sopenharmony_ci 0, 3108c2ecf20Sopenharmony_ci 0, 3118c2ecf20Sopenharmony_ci QLA82XX_HW_CRB_HUB_AGT_ADR_TIMR, 3128c2ecf20Sopenharmony_ci 0, 3138c2ecf20Sopenharmony_ci QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX1, 3148c2ecf20Sopenharmony_ci QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX2, 3158c2ecf20Sopenharmony_ci QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX3, 3168c2ecf20Sopenharmony_ci QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX4, 3178c2ecf20Sopenharmony_ci QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX5, 3188c2ecf20Sopenharmony_ci QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX6, 3198c2ecf20Sopenharmony_ci QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX7, 3208c2ecf20Sopenharmony_ci QLA82XX_HW_CRB_HUB_AGT_ADR_XDMA, 3218c2ecf20Sopenharmony_ci QLA82XX_HW_CRB_HUB_AGT_ADR_I2Q, 3228c2ecf20Sopenharmony_ci QLA82XX_HW_CRB_HUB_AGT_ADR_ROMUSB, 3238c2ecf20Sopenharmony_ci 0, 3248c2ecf20Sopenharmony_ci QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX0, 3258c2ecf20Sopenharmony_ci QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX8, 3268c2ecf20Sopenharmony_ci QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX9, 3278c2ecf20Sopenharmony_ci QLA82XX_HW_CRB_HUB_AGT_ADR_OCM0, 3288c2ecf20Sopenharmony_ci 0, 3298c2ecf20Sopenharmony_ci QLA82XX_HW_CRB_HUB_AGT_ADR_SMB, 3308c2ecf20Sopenharmony_ci QLA82XX_HW_CRB_HUB_AGT_ADR_I2C0, 3318c2ecf20Sopenharmony_ci QLA82XX_HW_CRB_HUB_AGT_ADR_I2C1, 3328c2ecf20Sopenharmony_ci 0, 3338c2ecf20Sopenharmony_ci QLA82XX_HW_CRB_HUB_AGT_ADR_PGNC, 3348c2ecf20Sopenharmony_ci 0, 3358c2ecf20Sopenharmony_ci}; 3368c2ecf20Sopenharmony_ci 3378c2ecf20Sopenharmony_ci/* Device states */ 3388c2ecf20Sopenharmony_cistatic char *q_dev_state[] = { 3398c2ecf20Sopenharmony_ci "Unknown", 3408c2ecf20Sopenharmony_ci "Cold", 3418c2ecf20Sopenharmony_ci "Initializing", 3428c2ecf20Sopenharmony_ci "Ready", 3438c2ecf20Sopenharmony_ci "Need Reset", 3448c2ecf20Sopenharmony_ci "Need Quiescent", 3458c2ecf20Sopenharmony_ci "Failed", 3468c2ecf20Sopenharmony_ci "Quiescent", 3478c2ecf20Sopenharmony_ci}; 3488c2ecf20Sopenharmony_ci 3498c2ecf20Sopenharmony_cichar *qdev_state(uint32_t dev_state) 3508c2ecf20Sopenharmony_ci{ 3518c2ecf20Sopenharmony_ci return q_dev_state[dev_state]; 3528c2ecf20Sopenharmony_ci} 3538c2ecf20Sopenharmony_ci 3548c2ecf20Sopenharmony_ci/* 3558c2ecf20Sopenharmony_ci * In: 'off_in' is offset from CRB space in 128M pci map 3568c2ecf20Sopenharmony_ci * Out: 'off_out' is 2M pci map addr 3578c2ecf20Sopenharmony_ci * side effect: lock crb window 3588c2ecf20Sopenharmony_ci */ 3598c2ecf20Sopenharmony_cistatic void 3608c2ecf20Sopenharmony_ciqla82xx_pci_set_crbwindow_2M(struct qla_hw_data *ha, ulong off_in, 3618c2ecf20Sopenharmony_ci void __iomem **off_out) 3628c2ecf20Sopenharmony_ci{ 3638c2ecf20Sopenharmony_ci u32 win_read; 3648c2ecf20Sopenharmony_ci scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev); 3658c2ecf20Sopenharmony_ci 3668c2ecf20Sopenharmony_ci ha->crb_win = CRB_HI(off_in); 3678c2ecf20Sopenharmony_ci writel(ha->crb_win, CRB_WINDOW_2M + ha->nx_pcibase); 3688c2ecf20Sopenharmony_ci 3698c2ecf20Sopenharmony_ci /* Read back value to make sure write has gone through before trying 3708c2ecf20Sopenharmony_ci * to use it. 3718c2ecf20Sopenharmony_ci */ 3728c2ecf20Sopenharmony_ci win_read = rd_reg_dword(CRB_WINDOW_2M + ha->nx_pcibase); 3738c2ecf20Sopenharmony_ci if (win_read != ha->crb_win) { 3748c2ecf20Sopenharmony_ci ql_dbg(ql_dbg_p3p, vha, 0xb000, 3758c2ecf20Sopenharmony_ci "%s: Written crbwin (0x%x) " 3768c2ecf20Sopenharmony_ci "!= Read crbwin (0x%x), off=0x%lx.\n", 3778c2ecf20Sopenharmony_ci __func__, ha->crb_win, win_read, off_in); 3788c2ecf20Sopenharmony_ci } 3798c2ecf20Sopenharmony_ci *off_out = (off_in & MASK(16)) + CRB_INDIRECT_2M + ha->nx_pcibase; 3808c2ecf20Sopenharmony_ci} 3818c2ecf20Sopenharmony_ci 3828c2ecf20Sopenharmony_cistatic int 3838c2ecf20Sopenharmony_ciqla82xx_pci_get_crb_addr_2M(struct qla_hw_data *ha, ulong off_in, 3848c2ecf20Sopenharmony_ci void __iomem **off_out) 3858c2ecf20Sopenharmony_ci{ 3868c2ecf20Sopenharmony_ci struct crb_128M_2M_sub_block_map *m; 3878c2ecf20Sopenharmony_ci 3888c2ecf20Sopenharmony_ci if (off_in >= QLA82XX_CRB_MAX) 3898c2ecf20Sopenharmony_ci return -1; 3908c2ecf20Sopenharmony_ci 3918c2ecf20Sopenharmony_ci if (off_in >= QLA82XX_PCI_CAMQM && off_in < QLA82XX_PCI_CAMQM_2M_END) { 3928c2ecf20Sopenharmony_ci *off_out = (off_in - QLA82XX_PCI_CAMQM) + 3938c2ecf20Sopenharmony_ci QLA82XX_PCI_CAMQM_2M_BASE + ha->nx_pcibase; 3948c2ecf20Sopenharmony_ci return 0; 3958c2ecf20Sopenharmony_ci } 3968c2ecf20Sopenharmony_ci 3978c2ecf20Sopenharmony_ci if (off_in < QLA82XX_PCI_CRBSPACE) 3988c2ecf20Sopenharmony_ci return -1; 3998c2ecf20Sopenharmony_ci 4008c2ecf20Sopenharmony_ci off_in -= QLA82XX_PCI_CRBSPACE; 4018c2ecf20Sopenharmony_ci 4028c2ecf20Sopenharmony_ci /* Try direct map */ 4038c2ecf20Sopenharmony_ci m = &crb_128M_2M_map[CRB_BLK(off_in)].sub_block[CRB_SUBBLK(off_in)]; 4048c2ecf20Sopenharmony_ci 4058c2ecf20Sopenharmony_ci if (m->valid && (m->start_128M <= off_in) && (m->end_128M > off_in)) { 4068c2ecf20Sopenharmony_ci *off_out = off_in + m->start_2M - m->start_128M + ha->nx_pcibase; 4078c2ecf20Sopenharmony_ci return 0; 4088c2ecf20Sopenharmony_ci } 4098c2ecf20Sopenharmony_ci /* Not in direct map, use crb window */ 4108c2ecf20Sopenharmony_ci *off_out = (void __iomem *)off_in; 4118c2ecf20Sopenharmony_ci return 1; 4128c2ecf20Sopenharmony_ci} 4138c2ecf20Sopenharmony_ci 4148c2ecf20Sopenharmony_ci#define CRB_WIN_LOCK_TIMEOUT 100000000 4158c2ecf20Sopenharmony_cistatic int qla82xx_crb_win_lock(struct qla_hw_data *ha) 4168c2ecf20Sopenharmony_ci{ 4178c2ecf20Sopenharmony_ci int done = 0, timeout = 0; 4188c2ecf20Sopenharmony_ci 4198c2ecf20Sopenharmony_ci while (!done) { 4208c2ecf20Sopenharmony_ci /* acquire semaphore3 from PCI HW block */ 4218c2ecf20Sopenharmony_ci done = qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM7_LOCK)); 4228c2ecf20Sopenharmony_ci if (done == 1) 4238c2ecf20Sopenharmony_ci break; 4248c2ecf20Sopenharmony_ci if (timeout >= CRB_WIN_LOCK_TIMEOUT) 4258c2ecf20Sopenharmony_ci return -1; 4268c2ecf20Sopenharmony_ci timeout++; 4278c2ecf20Sopenharmony_ci } 4288c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, QLA82XX_CRB_WIN_LOCK_ID, ha->portnum); 4298c2ecf20Sopenharmony_ci return 0; 4308c2ecf20Sopenharmony_ci} 4318c2ecf20Sopenharmony_ci 4328c2ecf20Sopenharmony_ciint 4338c2ecf20Sopenharmony_ciqla82xx_wr_32(struct qla_hw_data *ha, ulong off_in, u32 data) 4348c2ecf20Sopenharmony_ci{ 4358c2ecf20Sopenharmony_ci void __iomem *off; 4368c2ecf20Sopenharmony_ci unsigned long flags = 0; 4378c2ecf20Sopenharmony_ci int rv; 4388c2ecf20Sopenharmony_ci 4398c2ecf20Sopenharmony_ci rv = qla82xx_pci_get_crb_addr_2M(ha, off_in, &off); 4408c2ecf20Sopenharmony_ci 4418c2ecf20Sopenharmony_ci BUG_ON(rv == -1); 4428c2ecf20Sopenharmony_ci 4438c2ecf20Sopenharmony_ci if (rv == 1) { 4448c2ecf20Sopenharmony_ci#ifndef __CHECKER__ 4458c2ecf20Sopenharmony_ci write_lock_irqsave(&ha->hw_lock, flags); 4468c2ecf20Sopenharmony_ci#endif 4478c2ecf20Sopenharmony_ci qla82xx_crb_win_lock(ha); 4488c2ecf20Sopenharmony_ci qla82xx_pci_set_crbwindow_2M(ha, off_in, &off); 4498c2ecf20Sopenharmony_ci } 4508c2ecf20Sopenharmony_ci 4518c2ecf20Sopenharmony_ci writel(data, (void __iomem *)off); 4528c2ecf20Sopenharmony_ci 4538c2ecf20Sopenharmony_ci if (rv == 1) { 4548c2ecf20Sopenharmony_ci qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM7_UNLOCK)); 4558c2ecf20Sopenharmony_ci#ifndef __CHECKER__ 4568c2ecf20Sopenharmony_ci write_unlock_irqrestore(&ha->hw_lock, flags); 4578c2ecf20Sopenharmony_ci#endif 4588c2ecf20Sopenharmony_ci } 4598c2ecf20Sopenharmony_ci return 0; 4608c2ecf20Sopenharmony_ci} 4618c2ecf20Sopenharmony_ci 4628c2ecf20Sopenharmony_ciint 4638c2ecf20Sopenharmony_ciqla82xx_rd_32(struct qla_hw_data *ha, ulong off_in) 4648c2ecf20Sopenharmony_ci{ 4658c2ecf20Sopenharmony_ci void __iomem *off; 4668c2ecf20Sopenharmony_ci unsigned long flags = 0; 4678c2ecf20Sopenharmony_ci int rv; 4688c2ecf20Sopenharmony_ci u32 data; 4698c2ecf20Sopenharmony_ci 4708c2ecf20Sopenharmony_ci rv = qla82xx_pci_get_crb_addr_2M(ha, off_in, &off); 4718c2ecf20Sopenharmony_ci 4728c2ecf20Sopenharmony_ci BUG_ON(rv == -1); 4738c2ecf20Sopenharmony_ci 4748c2ecf20Sopenharmony_ci if (rv == 1) { 4758c2ecf20Sopenharmony_ci#ifndef __CHECKER__ 4768c2ecf20Sopenharmony_ci write_lock_irqsave(&ha->hw_lock, flags); 4778c2ecf20Sopenharmony_ci#endif 4788c2ecf20Sopenharmony_ci qla82xx_crb_win_lock(ha); 4798c2ecf20Sopenharmony_ci qla82xx_pci_set_crbwindow_2M(ha, off_in, &off); 4808c2ecf20Sopenharmony_ci } 4818c2ecf20Sopenharmony_ci data = rd_reg_dword(off); 4828c2ecf20Sopenharmony_ci 4838c2ecf20Sopenharmony_ci if (rv == 1) { 4848c2ecf20Sopenharmony_ci qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM7_UNLOCK)); 4858c2ecf20Sopenharmony_ci#ifndef __CHECKER__ 4868c2ecf20Sopenharmony_ci write_unlock_irqrestore(&ha->hw_lock, flags); 4878c2ecf20Sopenharmony_ci#endif 4888c2ecf20Sopenharmony_ci } 4898c2ecf20Sopenharmony_ci return data; 4908c2ecf20Sopenharmony_ci} 4918c2ecf20Sopenharmony_ci 4928c2ecf20Sopenharmony_ci#define IDC_LOCK_TIMEOUT 100000000 4938c2ecf20Sopenharmony_ciint qla82xx_idc_lock(struct qla_hw_data *ha) 4948c2ecf20Sopenharmony_ci{ 4958c2ecf20Sopenharmony_ci int i; 4968c2ecf20Sopenharmony_ci int done = 0, timeout = 0; 4978c2ecf20Sopenharmony_ci 4988c2ecf20Sopenharmony_ci while (!done) { 4998c2ecf20Sopenharmony_ci /* acquire semaphore5 from PCI HW block */ 5008c2ecf20Sopenharmony_ci done = qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM5_LOCK)); 5018c2ecf20Sopenharmony_ci if (done == 1) 5028c2ecf20Sopenharmony_ci break; 5038c2ecf20Sopenharmony_ci if (timeout >= IDC_LOCK_TIMEOUT) 5048c2ecf20Sopenharmony_ci return -1; 5058c2ecf20Sopenharmony_ci 5068c2ecf20Sopenharmony_ci timeout++; 5078c2ecf20Sopenharmony_ci 5088c2ecf20Sopenharmony_ci /* Yield CPU */ 5098c2ecf20Sopenharmony_ci if (!in_interrupt()) 5108c2ecf20Sopenharmony_ci schedule(); 5118c2ecf20Sopenharmony_ci else { 5128c2ecf20Sopenharmony_ci for (i = 0; i < 20; i++) 5138c2ecf20Sopenharmony_ci cpu_relax(); 5148c2ecf20Sopenharmony_ci } 5158c2ecf20Sopenharmony_ci } 5168c2ecf20Sopenharmony_ci 5178c2ecf20Sopenharmony_ci return 0; 5188c2ecf20Sopenharmony_ci} 5198c2ecf20Sopenharmony_ci 5208c2ecf20Sopenharmony_civoid qla82xx_idc_unlock(struct qla_hw_data *ha) 5218c2ecf20Sopenharmony_ci{ 5228c2ecf20Sopenharmony_ci qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM5_UNLOCK)); 5238c2ecf20Sopenharmony_ci} 5248c2ecf20Sopenharmony_ci 5258c2ecf20Sopenharmony_ci/* 5268c2ecf20Sopenharmony_ci * check memory access boundary. 5278c2ecf20Sopenharmony_ci * used by test agent. support ddr access only for now 5288c2ecf20Sopenharmony_ci */ 5298c2ecf20Sopenharmony_cistatic unsigned long 5308c2ecf20Sopenharmony_ciqla82xx_pci_mem_bound_check(struct qla_hw_data *ha, 5318c2ecf20Sopenharmony_ci unsigned long long addr, int size) 5328c2ecf20Sopenharmony_ci{ 5338c2ecf20Sopenharmony_ci if (!addr_in_range(addr, QLA82XX_ADDR_DDR_NET, 5348c2ecf20Sopenharmony_ci QLA82XX_ADDR_DDR_NET_MAX) || 5358c2ecf20Sopenharmony_ci !addr_in_range(addr + size - 1, QLA82XX_ADDR_DDR_NET, 5368c2ecf20Sopenharmony_ci QLA82XX_ADDR_DDR_NET_MAX) || 5378c2ecf20Sopenharmony_ci ((size != 1) && (size != 2) && (size != 4) && (size != 8))) 5388c2ecf20Sopenharmony_ci return 0; 5398c2ecf20Sopenharmony_ci else 5408c2ecf20Sopenharmony_ci return 1; 5418c2ecf20Sopenharmony_ci} 5428c2ecf20Sopenharmony_ci 5438c2ecf20Sopenharmony_cistatic int qla82xx_pci_set_window_warning_count; 5448c2ecf20Sopenharmony_ci 5458c2ecf20Sopenharmony_cistatic unsigned long 5468c2ecf20Sopenharmony_ciqla82xx_pci_set_window(struct qla_hw_data *ha, unsigned long long addr) 5478c2ecf20Sopenharmony_ci{ 5488c2ecf20Sopenharmony_ci int window; 5498c2ecf20Sopenharmony_ci u32 win_read; 5508c2ecf20Sopenharmony_ci scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev); 5518c2ecf20Sopenharmony_ci 5528c2ecf20Sopenharmony_ci if (addr_in_range(addr, QLA82XX_ADDR_DDR_NET, 5538c2ecf20Sopenharmony_ci QLA82XX_ADDR_DDR_NET_MAX)) { 5548c2ecf20Sopenharmony_ci /* DDR network side */ 5558c2ecf20Sopenharmony_ci window = MN_WIN(addr); 5568c2ecf20Sopenharmony_ci ha->ddr_mn_window = window; 5578c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, 5588c2ecf20Sopenharmony_ci ha->mn_win_crb | QLA82XX_PCI_CRBSPACE, window); 5598c2ecf20Sopenharmony_ci win_read = qla82xx_rd_32(ha, 5608c2ecf20Sopenharmony_ci ha->mn_win_crb | QLA82XX_PCI_CRBSPACE); 5618c2ecf20Sopenharmony_ci if ((win_read << 17) != window) { 5628c2ecf20Sopenharmony_ci ql_dbg(ql_dbg_p3p, vha, 0xb003, 5638c2ecf20Sopenharmony_ci "%s: Written MNwin (0x%x) != Read MNwin (0x%x).\n", 5648c2ecf20Sopenharmony_ci __func__, window, win_read); 5658c2ecf20Sopenharmony_ci } 5668c2ecf20Sopenharmony_ci addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_DDR_NET; 5678c2ecf20Sopenharmony_ci } else if (addr_in_range(addr, QLA82XX_ADDR_OCM0, 5688c2ecf20Sopenharmony_ci QLA82XX_ADDR_OCM0_MAX)) { 5698c2ecf20Sopenharmony_ci unsigned int temp1; 5708c2ecf20Sopenharmony_ci 5718c2ecf20Sopenharmony_ci if ((addr & 0x00ff800) == 0xff800) { 5728c2ecf20Sopenharmony_ci ql_log(ql_log_warn, vha, 0xb004, 5738c2ecf20Sopenharmony_ci "%s: QM access not handled.\n", __func__); 5748c2ecf20Sopenharmony_ci addr = -1UL; 5758c2ecf20Sopenharmony_ci } 5768c2ecf20Sopenharmony_ci window = OCM_WIN(addr); 5778c2ecf20Sopenharmony_ci ha->ddr_mn_window = window; 5788c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, 5798c2ecf20Sopenharmony_ci ha->mn_win_crb | QLA82XX_PCI_CRBSPACE, window); 5808c2ecf20Sopenharmony_ci win_read = qla82xx_rd_32(ha, 5818c2ecf20Sopenharmony_ci ha->mn_win_crb | QLA82XX_PCI_CRBSPACE); 5828c2ecf20Sopenharmony_ci temp1 = ((window & 0x1FF) << 7) | 5838c2ecf20Sopenharmony_ci ((window & 0x0FFFE0000) >> 17); 5848c2ecf20Sopenharmony_ci if (win_read != temp1) { 5858c2ecf20Sopenharmony_ci ql_log(ql_log_warn, vha, 0xb005, 5868c2ecf20Sopenharmony_ci "%s: Written OCMwin (0x%x) != Read OCMwin (0x%x).\n", 5878c2ecf20Sopenharmony_ci __func__, temp1, win_read); 5888c2ecf20Sopenharmony_ci } 5898c2ecf20Sopenharmony_ci addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_OCM0_2M; 5908c2ecf20Sopenharmony_ci 5918c2ecf20Sopenharmony_ci } else if (addr_in_range(addr, QLA82XX_ADDR_QDR_NET, 5928c2ecf20Sopenharmony_ci QLA82XX_P3_ADDR_QDR_NET_MAX)) { 5938c2ecf20Sopenharmony_ci /* QDR network side */ 5948c2ecf20Sopenharmony_ci window = MS_WIN(addr); 5958c2ecf20Sopenharmony_ci ha->qdr_sn_window = window; 5968c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, 5978c2ecf20Sopenharmony_ci ha->ms_win_crb | QLA82XX_PCI_CRBSPACE, window); 5988c2ecf20Sopenharmony_ci win_read = qla82xx_rd_32(ha, 5998c2ecf20Sopenharmony_ci ha->ms_win_crb | QLA82XX_PCI_CRBSPACE); 6008c2ecf20Sopenharmony_ci if (win_read != window) { 6018c2ecf20Sopenharmony_ci ql_log(ql_log_warn, vha, 0xb006, 6028c2ecf20Sopenharmony_ci "%s: Written MSwin (0x%x) != Read MSwin (0x%x).\n", 6038c2ecf20Sopenharmony_ci __func__, window, win_read); 6048c2ecf20Sopenharmony_ci } 6058c2ecf20Sopenharmony_ci addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_QDR_NET; 6068c2ecf20Sopenharmony_ci } else { 6078c2ecf20Sopenharmony_ci /* 6088c2ecf20Sopenharmony_ci * peg gdb frequently accesses memory that doesn't exist, 6098c2ecf20Sopenharmony_ci * this limits the chit chat so debugging isn't slowed down. 6108c2ecf20Sopenharmony_ci */ 6118c2ecf20Sopenharmony_ci if ((qla82xx_pci_set_window_warning_count++ < 8) || 6128c2ecf20Sopenharmony_ci (qla82xx_pci_set_window_warning_count%64 == 0)) { 6138c2ecf20Sopenharmony_ci ql_log(ql_log_warn, vha, 0xb007, 6148c2ecf20Sopenharmony_ci "%s: Warning:%s Unknown address range!.\n", 6158c2ecf20Sopenharmony_ci __func__, QLA2XXX_DRIVER_NAME); 6168c2ecf20Sopenharmony_ci } 6178c2ecf20Sopenharmony_ci addr = -1UL; 6188c2ecf20Sopenharmony_ci } 6198c2ecf20Sopenharmony_ci return addr; 6208c2ecf20Sopenharmony_ci} 6218c2ecf20Sopenharmony_ci 6228c2ecf20Sopenharmony_ci/* check if address is in the same windows as the previous access */ 6238c2ecf20Sopenharmony_cistatic int qla82xx_pci_is_same_window(struct qla_hw_data *ha, 6248c2ecf20Sopenharmony_ci unsigned long long addr) 6258c2ecf20Sopenharmony_ci{ 6268c2ecf20Sopenharmony_ci int window; 6278c2ecf20Sopenharmony_ci unsigned long long qdr_max; 6288c2ecf20Sopenharmony_ci 6298c2ecf20Sopenharmony_ci qdr_max = QLA82XX_P3_ADDR_QDR_NET_MAX; 6308c2ecf20Sopenharmony_ci 6318c2ecf20Sopenharmony_ci /* DDR network side */ 6328c2ecf20Sopenharmony_ci if (addr_in_range(addr, QLA82XX_ADDR_DDR_NET, 6338c2ecf20Sopenharmony_ci QLA82XX_ADDR_DDR_NET_MAX)) 6348c2ecf20Sopenharmony_ci BUG(); 6358c2ecf20Sopenharmony_ci else if (addr_in_range(addr, QLA82XX_ADDR_OCM0, 6368c2ecf20Sopenharmony_ci QLA82XX_ADDR_OCM0_MAX)) 6378c2ecf20Sopenharmony_ci return 1; 6388c2ecf20Sopenharmony_ci else if (addr_in_range(addr, QLA82XX_ADDR_OCM1, 6398c2ecf20Sopenharmony_ci QLA82XX_ADDR_OCM1_MAX)) 6408c2ecf20Sopenharmony_ci return 1; 6418c2ecf20Sopenharmony_ci else if (addr_in_range(addr, QLA82XX_ADDR_QDR_NET, qdr_max)) { 6428c2ecf20Sopenharmony_ci /* QDR network side */ 6438c2ecf20Sopenharmony_ci window = ((addr - QLA82XX_ADDR_QDR_NET) >> 22) & 0x3f; 6448c2ecf20Sopenharmony_ci if (ha->qdr_sn_window == window) 6458c2ecf20Sopenharmony_ci return 1; 6468c2ecf20Sopenharmony_ci } 6478c2ecf20Sopenharmony_ci return 0; 6488c2ecf20Sopenharmony_ci} 6498c2ecf20Sopenharmony_ci 6508c2ecf20Sopenharmony_cistatic int qla82xx_pci_mem_read_direct(struct qla_hw_data *ha, 6518c2ecf20Sopenharmony_ci u64 off, void *data, int size) 6528c2ecf20Sopenharmony_ci{ 6538c2ecf20Sopenharmony_ci unsigned long flags; 6548c2ecf20Sopenharmony_ci void __iomem *addr = NULL; 6558c2ecf20Sopenharmony_ci int ret = 0; 6568c2ecf20Sopenharmony_ci u64 start; 6578c2ecf20Sopenharmony_ci uint8_t __iomem *mem_ptr = NULL; 6588c2ecf20Sopenharmony_ci unsigned long mem_base; 6598c2ecf20Sopenharmony_ci unsigned long mem_page; 6608c2ecf20Sopenharmony_ci scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev); 6618c2ecf20Sopenharmony_ci 6628c2ecf20Sopenharmony_ci write_lock_irqsave(&ha->hw_lock, flags); 6638c2ecf20Sopenharmony_ci 6648c2ecf20Sopenharmony_ci /* 6658c2ecf20Sopenharmony_ci * If attempting to access unknown address or straddle hw windows, 6668c2ecf20Sopenharmony_ci * do not access. 6678c2ecf20Sopenharmony_ci */ 6688c2ecf20Sopenharmony_ci start = qla82xx_pci_set_window(ha, off); 6698c2ecf20Sopenharmony_ci if ((start == -1UL) || 6708c2ecf20Sopenharmony_ci (qla82xx_pci_is_same_window(ha, off + size - 1) == 0)) { 6718c2ecf20Sopenharmony_ci write_unlock_irqrestore(&ha->hw_lock, flags); 6728c2ecf20Sopenharmony_ci ql_log(ql_log_fatal, vha, 0xb008, 6738c2ecf20Sopenharmony_ci "%s out of bound pci memory " 6748c2ecf20Sopenharmony_ci "access, offset is 0x%llx.\n", 6758c2ecf20Sopenharmony_ci QLA2XXX_DRIVER_NAME, off); 6768c2ecf20Sopenharmony_ci return -1; 6778c2ecf20Sopenharmony_ci } 6788c2ecf20Sopenharmony_ci 6798c2ecf20Sopenharmony_ci write_unlock_irqrestore(&ha->hw_lock, flags); 6808c2ecf20Sopenharmony_ci mem_base = pci_resource_start(ha->pdev, 0); 6818c2ecf20Sopenharmony_ci mem_page = start & PAGE_MASK; 6828c2ecf20Sopenharmony_ci /* Map two pages whenever user tries to access addresses in two 6838c2ecf20Sopenharmony_ci * consecutive pages. 6848c2ecf20Sopenharmony_ci */ 6858c2ecf20Sopenharmony_ci if (mem_page != ((start + size - 1) & PAGE_MASK)) 6868c2ecf20Sopenharmony_ci mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE * 2); 6878c2ecf20Sopenharmony_ci else 6888c2ecf20Sopenharmony_ci mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE); 6898c2ecf20Sopenharmony_ci if (mem_ptr == NULL) { 6908c2ecf20Sopenharmony_ci *(u8 *)data = 0; 6918c2ecf20Sopenharmony_ci return -1; 6928c2ecf20Sopenharmony_ci } 6938c2ecf20Sopenharmony_ci addr = mem_ptr; 6948c2ecf20Sopenharmony_ci addr += start & (PAGE_SIZE - 1); 6958c2ecf20Sopenharmony_ci write_lock_irqsave(&ha->hw_lock, flags); 6968c2ecf20Sopenharmony_ci 6978c2ecf20Sopenharmony_ci switch (size) { 6988c2ecf20Sopenharmony_ci case 1: 6998c2ecf20Sopenharmony_ci *(u8 *)data = readb(addr); 7008c2ecf20Sopenharmony_ci break; 7018c2ecf20Sopenharmony_ci case 2: 7028c2ecf20Sopenharmony_ci *(u16 *)data = readw(addr); 7038c2ecf20Sopenharmony_ci break; 7048c2ecf20Sopenharmony_ci case 4: 7058c2ecf20Sopenharmony_ci *(u32 *)data = readl(addr); 7068c2ecf20Sopenharmony_ci break; 7078c2ecf20Sopenharmony_ci case 8: 7088c2ecf20Sopenharmony_ci *(u64 *)data = readq(addr); 7098c2ecf20Sopenharmony_ci break; 7108c2ecf20Sopenharmony_ci default: 7118c2ecf20Sopenharmony_ci ret = -1; 7128c2ecf20Sopenharmony_ci break; 7138c2ecf20Sopenharmony_ci } 7148c2ecf20Sopenharmony_ci write_unlock_irqrestore(&ha->hw_lock, flags); 7158c2ecf20Sopenharmony_ci 7168c2ecf20Sopenharmony_ci if (mem_ptr) 7178c2ecf20Sopenharmony_ci iounmap(mem_ptr); 7188c2ecf20Sopenharmony_ci return ret; 7198c2ecf20Sopenharmony_ci} 7208c2ecf20Sopenharmony_ci 7218c2ecf20Sopenharmony_cistatic int 7228c2ecf20Sopenharmony_ciqla82xx_pci_mem_write_direct(struct qla_hw_data *ha, 7238c2ecf20Sopenharmony_ci u64 off, void *data, int size) 7248c2ecf20Sopenharmony_ci{ 7258c2ecf20Sopenharmony_ci unsigned long flags; 7268c2ecf20Sopenharmony_ci void __iomem *addr = NULL; 7278c2ecf20Sopenharmony_ci int ret = 0; 7288c2ecf20Sopenharmony_ci u64 start; 7298c2ecf20Sopenharmony_ci uint8_t __iomem *mem_ptr = NULL; 7308c2ecf20Sopenharmony_ci unsigned long mem_base; 7318c2ecf20Sopenharmony_ci unsigned long mem_page; 7328c2ecf20Sopenharmony_ci scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev); 7338c2ecf20Sopenharmony_ci 7348c2ecf20Sopenharmony_ci write_lock_irqsave(&ha->hw_lock, flags); 7358c2ecf20Sopenharmony_ci 7368c2ecf20Sopenharmony_ci /* 7378c2ecf20Sopenharmony_ci * If attempting to access unknown address or straddle hw windows, 7388c2ecf20Sopenharmony_ci * do not access. 7398c2ecf20Sopenharmony_ci */ 7408c2ecf20Sopenharmony_ci start = qla82xx_pci_set_window(ha, off); 7418c2ecf20Sopenharmony_ci if ((start == -1UL) || 7428c2ecf20Sopenharmony_ci (qla82xx_pci_is_same_window(ha, off + size - 1) == 0)) { 7438c2ecf20Sopenharmony_ci write_unlock_irqrestore(&ha->hw_lock, flags); 7448c2ecf20Sopenharmony_ci ql_log(ql_log_fatal, vha, 0xb009, 7458c2ecf20Sopenharmony_ci "%s out of bound memory " 7468c2ecf20Sopenharmony_ci "access, offset is 0x%llx.\n", 7478c2ecf20Sopenharmony_ci QLA2XXX_DRIVER_NAME, off); 7488c2ecf20Sopenharmony_ci return -1; 7498c2ecf20Sopenharmony_ci } 7508c2ecf20Sopenharmony_ci 7518c2ecf20Sopenharmony_ci write_unlock_irqrestore(&ha->hw_lock, flags); 7528c2ecf20Sopenharmony_ci mem_base = pci_resource_start(ha->pdev, 0); 7538c2ecf20Sopenharmony_ci mem_page = start & PAGE_MASK; 7548c2ecf20Sopenharmony_ci /* Map two pages whenever user tries to access addresses in two 7558c2ecf20Sopenharmony_ci * consecutive pages. 7568c2ecf20Sopenharmony_ci */ 7578c2ecf20Sopenharmony_ci if (mem_page != ((start + size - 1) & PAGE_MASK)) 7588c2ecf20Sopenharmony_ci mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE*2); 7598c2ecf20Sopenharmony_ci else 7608c2ecf20Sopenharmony_ci mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE); 7618c2ecf20Sopenharmony_ci if (mem_ptr == NULL) 7628c2ecf20Sopenharmony_ci return -1; 7638c2ecf20Sopenharmony_ci 7648c2ecf20Sopenharmony_ci addr = mem_ptr; 7658c2ecf20Sopenharmony_ci addr += start & (PAGE_SIZE - 1); 7668c2ecf20Sopenharmony_ci write_lock_irqsave(&ha->hw_lock, flags); 7678c2ecf20Sopenharmony_ci 7688c2ecf20Sopenharmony_ci switch (size) { 7698c2ecf20Sopenharmony_ci case 1: 7708c2ecf20Sopenharmony_ci writeb(*(u8 *)data, addr); 7718c2ecf20Sopenharmony_ci break; 7728c2ecf20Sopenharmony_ci case 2: 7738c2ecf20Sopenharmony_ci writew(*(u16 *)data, addr); 7748c2ecf20Sopenharmony_ci break; 7758c2ecf20Sopenharmony_ci case 4: 7768c2ecf20Sopenharmony_ci writel(*(u32 *)data, addr); 7778c2ecf20Sopenharmony_ci break; 7788c2ecf20Sopenharmony_ci case 8: 7798c2ecf20Sopenharmony_ci writeq(*(u64 *)data, addr); 7808c2ecf20Sopenharmony_ci break; 7818c2ecf20Sopenharmony_ci default: 7828c2ecf20Sopenharmony_ci ret = -1; 7838c2ecf20Sopenharmony_ci break; 7848c2ecf20Sopenharmony_ci } 7858c2ecf20Sopenharmony_ci write_unlock_irqrestore(&ha->hw_lock, flags); 7868c2ecf20Sopenharmony_ci if (mem_ptr) 7878c2ecf20Sopenharmony_ci iounmap(mem_ptr); 7888c2ecf20Sopenharmony_ci return ret; 7898c2ecf20Sopenharmony_ci} 7908c2ecf20Sopenharmony_ci 7918c2ecf20Sopenharmony_ci#define MTU_FUDGE_FACTOR 100 7928c2ecf20Sopenharmony_cistatic unsigned long 7938c2ecf20Sopenharmony_ciqla82xx_decode_crb_addr(unsigned long addr) 7948c2ecf20Sopenharmony_ci{ 7958c2ecf20Sopenharmony_ci int i; 7968c2ecf20Sopenharmony_ci unsigned long base_addr, offset, pci_base; 7978c2ecf20Sopenharmony_ci 7988c2ecf20Sopenharmony_ci if (!qla82xx_crb_table_initialized) 7998c2ecf20Sopenharmony_ci qla82xx_crb_addr_transform_setup(); 8008c2ecf20Sopenharmony_ci 8018c2ecf20Sopenharmony_ci pci_base = ADDR_ERROR; 8028c2ecf20Sopenharmony_ci base_addr = addr & 0xfff00000; 8038c2ecf20Sopenharmony_ci offset = addr & 0x000fffff; 8048c2ecf20Sopenharmony_ci 8058c2ecf20Sopenharmony_ci for (i = 0; i < MAX_CRB_XFORM; i++) { 8068c2ecf20Sopenharmony_ci if (crb_addr_xform[i] == base_addr) { 8078c2ecf20Sopenharmony_ci pci_base = i << 20; 8088c2ecf20Sopenharmony_ci break; 8098c2ecf20Sopenharmony_ci } 8108c2ecf20Sopenharmony_ci } 8118c2ecf20Sopenharmony_ci if (pci_base == ADDR_ERROR) 8128c2ecf20Sopenharmony_ci return pci_base; 8138c2ecf20Sopenharmony_ci return pci_base + offset; 8148c2ecf20Sopenharmony_ci} 8158c2ecf20Sopenharmony_ci 8168c2ecf20Sopenharmony_cistatic long rom_max_timeout = 100; 8178c2ecf20Sopenharmony_cistatic long qla82xx_rom_lock_timeout = 100; 8188c2ecf20Sopenharmony_ci 8198c2ecf20Sopenharmony_cistatic int 8208c2ecf20Sopenharmony_ciqla82xx_rom_lock(struct qla_hw_data *ha) 8218c2ecf20Sopenharmony_ci{ 8228c2ecf20Sopenharmony_ci int done = 0, timeout = 0; 8238c2ecf20Sopenharmony_ci uint32_t lock_owner = 0; 8248c2ecf20Sopenharmony_ci scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev); 8258c2ecf20Sopenharmony_ci 8268c2ecf20Sopenharmony_ci while (!done) { 8278c2ecf20Sopenharmony_ci /* acquire semaphore2 from PCI HW block */ 8288c2ecf20Sopenharmony_ci done = qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_LOCK)); 8298c2ecf20Sopenharmony_ci if (done == 1) 8308c2ecf20Sopenharmony_ci break; 8318c2ecf20Sopenharmony_ci if (timeout >= qla82xx_rom_lock_timeout) { 8328c2ecf20Sopenharmony_ci lock_owner = qla82xx_rd_32(ha, QLA82XX_ROM_LOCK_ID); 8338c2ecf20Sopenharmony_ci ql_dbg(ql_dbg_p3p, vha, 0xb157, 8348c2ecf20Sopenharmony_ci "%s: Simultaneous flash access by following ports, active port = %d: accessing port = %d", 8358c2ecf20Sopenharmony_ci __func__, ha->portnum, lock_owner); 8368c2ecf20Sopenharmony_ci return -1; 8378c2ecf20Sopenharmony_ci } 8388c2ecf20Sopenharmony_ci timeout++; 8398c2ecf20Sopenharmony_ci } 8408c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, QLA82XX_ROM_LOCK_ID, ha->portnum); 8418c2ecf20Sopenharmony_ci return 0; 8428c2ecf20Sopenharmony_ci} 8438c2ecf20Sopenharmony_ci 8448c2ecf20Sopenharmony_cistatic void 8458c2ecf20Sopenharmony_ciqla82xx_rom_unlock(struct qla_hw_data *ha) 8468c2ecf20Sopenharmony_ci{ 8478c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, QLA82XX_ROM_LOCK_ID, 0xffffffff); 8488c2ecf20Sopenharmony_ci qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_UNLOCK)); 8498c2ecf20Sopenharmony_ci} 8508c2ecf20Sopenharmony_ci 8518c2ecf20Sopenharmony_cistatic int 8528c2ecf20Sopenharmony_ciqla82xx_wait_rom_busy(struct qla_hw_data *ha) 8538c2ecf20Sopenharmony_ci{ 8548c2ecf20Sopenharmony_ci long timeout = 0; 8558c2ecf20Sopenharmony_ci long done = 0 ; 8568c2ecf20Sopenharmony_ci scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev); 8578c2ecf20Sopenharmony_ci 8588c2ecf20Sopenharmony_ci while (done == 0) { 8598c2ecf20Sopenharmony_ci done = qla82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_STATUS); 8608c2ecf20Sopenharmony_ci done &= 4; 8618c2ecf20Sopenharmony_ci timeout++; 8628c2ecf20Sopenharmony_ci if (timeout >= rom_max_timeout) { 8638c2ecf20Sopenharmony_ci ql_dbg(ql_dbg_p3p, vha, 0xb00a, 8648c2ecf20Sopenharmony_ci "%s: Timeout reached waiting for rom busy.\n", 8658c2ecf20Sopenharmony_ci QLA2XXX_DRIVER_NAME); 8668c2ecf20Sopenharmony_ci return -1; 8678c2ecf20Sopenharmony_ci } 8688c2ecf20Sopenharmony_ci } 8698c2ecf20Sopenharmony_ci return 0; 8708c2ecf20Sopenharmony_ci} 8718c2ecf20Sopenharmony_ci 8728c2ecf20Sopenharmony_cistatic int 8738c2ecf20Sopenharmony_ciqla82xx_wait_rom_done(struct qla_hw_data *ha) 8748c2ecf20Sopenharmony_ci{ 8758c2ecf20Sopenharmony_ci long timeout = 0; 8768c2ecf20Sopenharmony_ci long done = 0 ; 8778c2ecf20Sopenharmony_ci scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev); 8788c2ecf20Sopenharmony_ci 8798c2ecf20Sopenharmony_ci while (done == 0) { 8808c2ecf20Sopenharmony_ci done = qla82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_STATUS); 8818c2ecf20Sopenharmony_ci done &= 2; 8828c2ecf20Sopenharmony_ci timeout++; 8838c2ecf20Sopenharmony_ci if (timeout >= rom_max_timeout) { 8848c2ecf20Sopenharmony_ci ql_dbg(ql_dbg_p3p, vha, 0xb00b, 8858c2ecf20Sopenharmony_ci "%s: Timeout reached waiting for rom done.\n", 8868c2ecf20Sopenharmony_ci QLA2XXX_DRIVER_NAME); 8878c2ecf20Sopenharmony_ci return -1; 8888c2ecf20Sopenharmony_ci } 8898c2ecf20Sopenharmony_ci } 8908c2ecf20Sopenharmony_ci return 0; 8918c2ecf20Sopenharmony_ci} 8928c2ecf20Sopenharmony_ci 8938c2ecf20Sopenharmony_cistatic int 8948c2ecf20Sopenharmony_ciqla82xx_md_rw_32(struct qla_hw_data *ha, uint32_t off, u32 data, uint8_t flag) 8958c2ecf20Sopenharmony_ci{ 8968c2ecf20Sopenharmony_ci uint32_t off_value, rval = 0; 8978c2ecf20Sopenharmony_ci 8988c2ecf20Sopenharmony_ci wrt_reg_dword(CRB_WINDOW_2M + ha->nx_pcibase, off & 0xFFFF0000); 8998c2ecf20Sopenharmony_ci 9008c2ecf20Sopenharmony_ci /* Read back value to make sure write has gone through */ 9018c2ecf20Sopenharmony_ci rd_reg_dword(CRB_WINDOW_2M + ha->nx_pcibase); 9028c2ecf20Sopenharmony_ci off_value = (off & 0x0000FFFF); 9038c2ecf20Sopenharmony_ci 9048c2ecf20Sopenharmony_ci if (flag) 9058c2ecf20Sopenharmony_ci wrt_reg_dword(off_value + CRB_INDIRECT_2M + ha->nx_pcibase, 9068c2ecf20Sopenharmony_ci data); 9078c2ecf20Sopenharmony_ci else 9088c2ecf20Sopenharmony_ci rval = rd_reg_dword(off_value + CRB_INDIRECT_2M + 9098c2ecf20Sopenharmony_ci ha->nx_pcibase); 9108c2ecf20Sopenharmony_ci 9118c2ecf20Sopenharmony_ci return rval; 9128c2ecf20Sopenharmony_ci} 9138c2ecf20Sopenharmony_ci 9148c2ecf20Sopenharmony_cistatic int 9158c2ecf20Sopenharmony_ciqla82xx_do_rom_fast_read(struct qla_hw_data *ha, int addr, int *valp) 9168c2ecf20Sopenharmony_ci{ 9178c2ecf20Sopenharmony_ci /* Dword reads to flash. */ 9188c2ecf20Sopenharmony_ci qla82xx_md_rw_32(ha, MD_DIRECT_ROM_WINDOW, (addr & 0xFFFF0000), 1); 9198c2ecf20Sopenharmony_ci *valp = qla82xx_md_rw_32(ha, MD_DIRECT_ROM_READ_BASE + 9208c2ecf20Sopenharmony_ci (addr & 0x0000FFFF), 0, 0); 9218c2ecf20Sopenharmony_ci 9228c2ecf20Sopenharmony_ci return 0; 9238c2ecf20Sopenharmony_ci} 9248c2ecf20Sopenharmony_ci 9258c2ecf20Sopenharmony_cistatic int 9268c2ecf20Sopenharmony_ciqla82xx_rom_fast_read(struct qla_hw_data *ha, int addr, int *valp) 9278c2ecf20Sopenharmony_ci{ 9288c2ecf20Sopenharmony_ci int ret, loops = 0; 9298c2ecf20Sopenharmony_ci uint32_t lock_owner = 0; 9308c2ecf20Sopenharmony_ci scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev); 9318c2ecf20Sopenharmony_ci 9328c2ecf20Sopenharmony_ci while ((qla82xx_rom_lock(ha) != 0) && (loops < 50000)) { 9338c2ecf20Sopenharmony_ci udelay(100); 9348c2ecf20Sopenharmony_ci schedule(); 9358c2ecf20Sopenharmony_ci loops++; 9368c2ecf20Sopenharmony_ci } 9378c2ecf20Sopenharmony_ci if (loops >= 50000) { 9388c2ecf20Sopenharmony_ci lock_owner = qla82xx_rd_32(ha, QLA82XX_ROM_LOCK_ID); 9398c2ecf20Sopenharmony_ci ql_log(ql_log_fatal, vha, 0x00b9, 9408c2ecf20Sopenharmony_ci "Failed to acquire SEM2 lock, Lock Owner %u.\n", 9418c2ecf20Sopenharmony_ci lock_owner); 9428c2ecf20Sopenharmony_ci return -1; 9438c2ecf20Sopenharmony_ci } 9448c2ecf20Sopenharmony_ci ret = qla82xx_do_rom_fast_read(ha, addr, valp); 9458c2ecf20Sopenharmony_ci qla82xx_rom_unlock(ha); 9468c2ecf20Sopenharmony_ci return ret; 9478c2ecf20Sopenharmony_ci} 9488c2ecf20Sopenharmony_ci 9498c2ecf20Sopenharmony_cistatic int 9508c2ecf20Sopenharmony_ciqla82xx_read_status_reg(struct qla_hw_data *ha, uint32_t *val) 9518c2ecf20Sopenharmony_ci{ 9528c2ecf20Sopenharmony_ci scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev); 9538c2ecf20Sopenharmony_ci 9548c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_RDSR); 9558c2ecf20Sopenharmony_ci qla82xx_wait_rom_busy(ha); 9568c2ecf20Sopenharmony_ci if (qla82xx_wait_rom_done(ha)) { 9578c2ecf20Sopenharmony_ci ql_log(ql_log_warn, vha, 0xb00c, 9588c2ecf20Sopenharmony_ci "Error waiting for rom done.\n"); 9598c2ecf20Sopenharmony_ci return -1; 9608c2ecf20Sopenharmony_ci } 9618c2ecf20Sopenharmony_ci *val = qla82xx_rd_32(ha, QLA82XX_ROMUSB_ROM_RDATA); 9628c2ecf20Sopenharmony_ci return 0; 9638c2ecf20Sopenharmony_ci} 9648c2ecf20Sopenharmony_ci 9658c2ecf20Sopenharmony_cistatic int 9668c2ecf20Sopenharmony_ciqla82xx_flash_wait_write_finish(struct qla_hw_data *ha) 9678c2ecf20Sopenharmony_ci{ 9688c2ecf20Sopenharmony_ci uint32_t val; 9698c2ecf20Sopenharmony_ci int i, ret; 9708c2ecf20Sopenharmony_ci scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev); 9718c2ecf20Sopenharmony_ci 9728c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 0); 9738c2ecf20Sopenharmony_ci for (i = 0; i < 50000; i++) { 9748c2ecf20Sopenharmony_ci ret = qla82xx_read_status_reg(ha, &val); 9758c2ecf20Sopenharmony_ci if (ret < 0 || (val & 1) == 0) 9768c2ecf20Sopenharmony_ci return ret; 9778c2ecf20Sopenharmony_ci udelay(10); 9788c2ecf20Sopenharmony_ci cond_resched(); 9798c2ecf20Sopenharmony_ci } 9808c2ecf20Sopenharmony_ci ql_log(ql_log_warn, vha, 0xb00d, 9818c2ecf20Sopenharmony_ci "Timeout reached waiting for write finish.\n"); 9828c2ecf20Sopenharmony_ci return -1; 9838c2ecf20Sopenharmony_ci} 9848c2ecf20Sopenharmony_ci 9858c2ecf20Sopenharmony_cistatic int 9868c2ecf20Sopenharmony_ciqla82xx_flash_set_write_enable(struct qla_hw_data *ha) 9878c2ecf20Sopenharmony_ci{ 9888c2ecf20Sopenharmony_ci uint32_t val; 9898c2ecf20Sopenharmony_ci 9908c2ecf20Sopenharmony_ci qla82xx_wait_rom_busy(ha); 9918c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 0); 9928c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_WREN); 9938c2ecf20Sopenharmony_ci qla82xx_wait_rom_busy(ha); 9948c2ecf20Sopenharmony_ci if (qla82xx_wait_rom_done(ha)) 9958c2ecf20Sopenharmony_ci return -1; 9968c2ecf20Sopenharmony_ci if (qla82xx_read_status_reg(ha, &val) != 0) 9978c2ecf20Sopenharmony_ci return -1; 9988c2ecf20Sopenharmony_ci if ((val & 2) != 2) 9998c2ecf20Sopenharmony_ci return -1; 10008c2ecf20Sopenharmony_ci return 0; 10018c2ecf20Sopenharmony_ci} 10028c2ecf20Sopenharmony_ci 10038c2ecf20Sopenharmony_cistatic int 10048c2ecf20Sopenharmony_ciqla82xx_write_status_reg(struct qla_hw_data *ha, uint32_t val) 10058c2ecf20Sopenharmony_ci{ 10068c2ecf20Sopenharmony_ci scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev); 10078c2ecf20Sopenharmony_ci 10088c2ecf20Sopenharmony_ci if (qla82xx_flash_set_write_enable(ha)) 10098c2ecf20Sopenharmony_ci return -1; 10108c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_WDATA, val); 10118c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, 0x1); 10128c2ecf20Sopenharmony_ci if (qla82xx_wait_rom_done(ha)) { 10138c2ecf20Sopenharmony_ci ql_log(ql_log_warn, vha, 0xb00e, 10148c2ecf20Sopenharmony_ci "Error waiting for rom done.\n"); 10158c2ecf20Sopenharmony_ci return -1; 10168c2ecf20Sopenharmony_ci } 10178c2ecf20Sopenharmony_ci return qla82xx_flash_wait_write_finish(ha); 10188c2ecf20Sopenharmony_ci} 10198c2ecf20Sopenharmony_ci 10208c2ecf20Sopenharmony_cistatic int 10218c2ecf20Sopenharmony_ciqla82xx_write_disable_flash(struct qla_hw_data *ha) 10228c2ecf20Sopenharmony_ci{ 10238c2ecf20Sopenharmony_ci scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev); 10248c2ecf20Sopenharmony_ci 10258c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_WRDI); 10268c2ecf20Sopenharmony_ci if (qla82xx_wait_rom_done(ha)) { 10278c2ecf20Sopenharmony_ci ql_log(ql_log_warn, vha, 0xb00f, 10288c2ecf20Sopenharmony_ci "Error waiting for rom done.\n"); 10298c2ecf20Sopenharmony_ci return -1; 10308c2ecf20Sopenharmony_ci } 10318c2ecf20Sopenharmony_ci return 0; 10328c2ecf20Sopenharmony_ci} 10338c2ecf20Sopenharmony_ci 10348c2ecf20Sopenharmony_cistatic int 10358c2ecf20Sopenharmony_ciql82xx_rom_lock_d(struct qla_hw_data *ha) 10368c2ecf20Sopenharmony_ci{ 10378c2ecf20Sopenharmony_ci int loops = 0; 10388c2ecf20Sopenharmony_ci uint32_t lock_owner = 0; 10398c2ecf20Sopenharmony_ci scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev); 10408c2ecf20Sopenharmony_ci 10418c2ecf20Sopenharmony_ci while ((qla82xx_rom_lock(ha) != 0) && (loops < 50000)) { 10428c2ecf20Sopenharmony_ci udelay(100); 10438c2ecf20Sopenharmony_ci cond_resched(); 10448c2ecf20Sopenharmony_ci loops++; 10458c2ecf20Sopenharmony_ci } 10468c2ecf20Sopenharmony_ci if (loops >= 50000) { 10478c2ecf20Sopenharmony_ci lock_owner = qla82xx_rd_32(ha, QLA82XX_ROM_LOCK_ID); 10488c2ecf20Sopenharmony_ci ql_log(ql_log_warn, vha, 0xb010, 10498c2ecf20Sopenharmony_ci "ROM lock failed, Lock Owner %u.\n", lock_owner); 10508c2ecf20Sopenharmony_ci return -1; 10518c2ecf20Sopenharmony_ci } 10528c2ecf20Sopenharmony_ci return 0; 10538c2ecf20Sopenharmony_ci} 10548c2ecf20Sopenharmony_ci 10558c2ecf20Sopenharmony_cistatic int 10568c2ecf20Sopenharmony_ciqla82xx_write_flash_dword(struct qla_hw_data *ha, uint32_t flashaddr, 10578c2ecf20Sopenharmony_ci uint32_t data) 10588c2ecf20Sopenharmony_ci{ 10598c2ecf20Sopenharmony_ci int ret = 0; 10608c2ecf20Sopenharmony_ci scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev); 10618c2ecf20Sopenharmony_ci 10628c2ecf20Sopenharmony_ci ret = ql82xx_rom_lock_d(ha); 10638c2ecf20Sopenharmony_ci if (ret < 0) { 10648c2ecf20Sopenharmony_ci ql_log(ql_log_warn, vha, 0xb011, 10658c2ecf20Sopenharmony_ci "ROM lock failed.\n"); 10668c2ecf20Sopenharmony_ci return ret; 10678c2ecf20Sopenharmony_ci } 10688c2ecf20Sopenharmony_ci 10698c2ecf20Sopenharmony_ci ret = qla82xx_flash_set_write_enable(ha); 10708c2ecf20Sopenharmony_ci if (ret < 0) 10718c2ecf20Sopenharmony_ci goto done_write; 10728c2ecf20Sopenharmony_ci 10738c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_WDATA, data); 10748c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ADDRESS, flashaddr); 10758c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 3); 10768c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_PP); 10778c2ecf20Sopenharmony_ci qla82xx_wait_rom_busy(ha); 10788c2ecf20Sopenharmony_ci if (qla82xx_wait_rom_done(ha)) { 10798c2ecf20Sopenharmony_ci ql_log(ql_log_warn, vha, 0xb012, 10808c2ecf20Sopenharmony_ci "Error waiting for rom done.\n"); 10818c2ecf20Sopenharmony_ci ret = -1; 10828c2ecf20Sopenharmony_ci goto done_write; 10838c2ecf20Sopenharmony_ci } 10848c2ecf20Sopenharmony_ci 10858c2ecf20Sopenharmony_ci ret = qla82xx_flash_wait_write_finish(ha); 10868c2ecf20Sopenharmony_ci 10878c2ecf20Sopenharmony_cidone_write: 10888c2ecf20Sopenharmony_ci qla82xx_rom_unlock(ha); 10898c2ecf20Sopenharmony_ci return ret; 10908c2ecf20Sopenharmony_ci} 10918c2ecf20Sopenharmony_ci 10928c2ecf20Sopenharmony_ci/* This routine does CRB initialize sequence 10938c2ecf20Sopenharmony_ci * to put the ISP into operational state 10948c2ecf20Sopenharmony_ci */ 10958c2ecf20Sopenharmony_cistatic int 10968c2ecf20Sopenharmony_ciqla82xx_pinit_from_rom(scsi_qla_host_t *vha) 10978c2ecf20Sopenharmony_ci{ 10988c2ecf20Sopenharmony_ci int addr, val; 10998c2ecf20Sopenharmony_ci int i ; 11008c2ecf20Sopenharmony_ci struct crb_addr_pair *buf; 11018c2ecf20Sopenharmony_ci unsigned long off; 11028c2ecf20Sopenharmony_ci unsigned offset, n; 11038c2ecf20Sopenharmony_ci struct qla_hw_data *ha = vha->hw; 11048c2ecf20Sopenharmony_ci 11058c2ecf20Sopenharmony_ci struct crb_addr_pair { 11068c2ecf20Sopenharmony_ci long addr; 11078c2ecf20Sopenharmony_ci long data; 11088c2ecf20Sopenharmony_ci }; 11098c2ecf20Sopenharmony_ci 11108c2ecf20Sopenharmony_ci /* Halt all the individual PEGs and other blocks of the ISP */ 11118c2ecf20Sopenharmony_ci qla82xx_rom_lock(ha); 11128c2ecf20Sopenharmony_ci 11138c2ecf20Sopenharmony_ci /* disable all I2Q */ 11148c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x10, 0x0); 11158c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x14, 0x0); 11168c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x18, 0x0); 11178c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x1c, 0x0); 11188c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x20, 0x0); 11198c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x24, 0x0); 11208c2ecf20Sopenharmony_ci 11218c2ecf20Sopenharmony_ci /* disable all niu interrupts */ 11228c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x40, 0xff); 11238c2ecf20Sopenharmony_ci /* disable xge rx/tx */ 11248c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x70000, 0x00); 11258c2ecf20Sopenharmony_ci /* disable xg1 rx/tx */ 11268c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x80000, 0x00); 11278c2ecf20Sopenharmony_ci /* disable sideband mac */ 11288c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x90000, 0x00); 11298c2ecf20Sopenharmony_ci /* disable ap0 mac */ 11308c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0xa0000, 0x00); 11318c2ecf20Sopenharmony_ci /* disable ap1 mac */ 11328c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0xb0000, 0x00); 11338c2ecf20Sopenharmony_ci 11348c2ecf20Sopenharmony_ci /* halt sre */ 11358c2ecf20Sopenharmony_ci val = qla82xx_rd_32(ha, QLA82XX_CRB_SRE + 0x1000); 11368c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, QLA82XX_CRB_SRE + 0x1000, val & (~(0x1))); 11378c2ecf20Sopenharmony_ci 11388c2ecf20Sopenharmony_ci /* halt epg */ 11398c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, QLA82XX_CRB_EPG + 0x1300, 0x1); 11408c2ecf20Sopenharmony_ci 11418c2ecf20Sopenharmony_ci /* halt timers */ 11428c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x0, 0x0); 11438c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x8, 0x0); 11448c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x10, 0x0); 11458c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x18, 0x0); 11468c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x100, 0x0); 11478c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x200, 0x0); 11488c2ecf20Sopenharmony_ci 11498c2ecf20Sopenharmony_ci /* halt pegs */ 11508c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0 + 0x3c, 1); 11518c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_1 + 0x3c, 1); 11528c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_2 + 0x3c, 1); 11538c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_3 + 0x3c, 1); 11548c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_4 + 0x3c, 1); 11558c2ecf20Sopenharmony_ci msleep(20); 11568c2ecf20Sopenharmony_ci 11578c2ecf20Sopenharmony_ci /* big hammer */ 11588c2ecf20Sopenharmony_ci if (test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags)) 11598c2ecf20Sopenharmony_ci /* don't reset CAM block on reset */ 11608c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0xfeffffff); 11618c2ecf20Sopenharmony_ci else 11628c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0xffffffff); 11638c2ecf20Sopenharmony_ci qla82xx_rom_unlock(ha); 11648c2ecf20Sopenharmony_ci 11658c2ecf20Sopenharmony_ci /* Read the signature value from the flash. 11668c2ecf20Sopenharmony_ci * Offset 0: Contain signature (0xcafecafe) 11678c2ecf20Sopenharmony_ci * Offset 4: Offset and number of addr/value pairs 11688c2ecf20Sopenharmony_ci * that present in CRB initialize sequence 11698c2ecf20Sopenharmony_ci */ 11708c2ecf20Sopenharmony_ci n = 0; 11718c2ecf20Sopenharmony_ci if (qla82xx_rom_fast_read(ha, 0, &n) != 0 || n != 0xcafecafeUL || 11728c2ecf20Sopenharmony_ci qla82xx_rom_fast_read(ha, 4, &n) != 0) { 11738c2ecf20Sopenharmony_ci ql_log(ql_log_fatal, vha, 0x006e, 11748c2ecf20Sopenharmony_ci "Error Reading crb_init area: n: %08x.\n", n); 11758c2ecf20Sopenharmony_ci return -1; 11768c2ecf20Sopenharmony_ci } 11778c2ecf20Sopenharmony_ci 11788c2ecf20Sopenharmony_ci /* Offset in flash = lower 16 bits 11798c2ecf20Sopenharmony_ci * Number of entries = upper 16 bits 11808c2ecf20Sopenharmony_ci */ 11818c2ecf20Sopenharmony_ci offset = n & 0xffffU; 11828c2ecf20Sopenharmony_ci n = (n >> 16) & 0xffffU; 11838c2ecf20Sopenharmony_ci 11848c2ecf20Sopenharmony_ci /* number of addr/value pair should not exceed 1024 entries */ 11858c2ecf20Sopenharmony_ci if (n >= 1024) { 11868c2ecf20Sopenharmony_ci ql_log(ql_log_fatal, vha, 0x0071, 11878c2ecf20Sopenharmony_ci "Card flash not initialized:n=0x%x.\n", n); 11888c2ecf20Sopenharmony_ci return -1; 11898c2ecf20Sopenharmony_ci } 11908c2ecf20Sopenharmony_ci 11918c2ecf20Sopenharmony_ci ql_log(ql_log_info, vha, 0x0072, 11928c2ecf20Sopenharmony_ci "%d CRB init values found in ROM.\n", n); 11938c2ecf20Sopenharmony_ci 11948c2ecf20Sopenharmony_ci buf = kmalloc_array(n, sizeof(struct crb_addr_pair), GFP_KERNEL); 11958c2ecf20Sopenharmony_ci if (buf == NULL) { 11968c2ecf20Sopenharmony_ci ql_log(ql_log_fatal, vha, 0x010c, 11978c2ecf20Sopenharmony_ci "Unable to allocate memory.\n"); 11988c2ecf20Sopenharmony_ci return -ENOMEM; 11998c2ecf20Sopenharmony_ci } 12008c2ecf20Sopenharmony_ci 12018c2ecf20Sopenharmony_ci for (i = 0; i < n; i++) { 12028c2ecf20Sopenharmony_ci if (qla82xx_rom_fast_read(ha, 8*i + 4*offset, &val) != 0 || 12038c2ecf20Sopenharmony_ci qla82xx_rom_fast_read(ha, 8*i + 4*offset + 4, &addr) != 0) { 12048c2ecf20Sopenharmony_ci kfree(buf); 12058c2ecf20Sopenharmony_ci return -1; 12068c2ecf20Sopenharmony_ci } 12078c2ecf20Sopenharmony_ci 12088c2ecf20Sopenharmony_ci buf[i].addr = addr; 12098c2ecf20Sopenharmony_ci buf[i].data = val; 12108c2ecf20Sopenharmony_ci } 12118c2ecf20Sopenharmony_ci 12128c2ecf20Sopenharmony_ci for (i = 0; i < n; i++) { 12138c2ecf20Sopenharmony_ci /* Translate internal CRB initialization 12148c2ecf20Sopenharmony_ci * address to PCI bus address 12158c2ecf20Sopenharmony_ci */ 12168c2ecf20Sopenharmony_ci off = qla82xx_decode_crb_addr((unsigned long)buf[i].addr) + 12178c2ecf20Sopenharmony_ci QLA82XX_PCI_CRBSPACE; 12188c2ecf20Sopenharmony_ci /* Not all CRB addr/value pair to be written, 12198c2ecf20Sopenharmony_ci * some of them are skipped 12208c2ecf20Sopenharmony_ci */ 12218c2ecf20Sopenharmony_ci 12228c2ecf20Sopenharmony_ci /* skipping cold reboot MAGIC */ 12238c2ecf20Sopenharmony_ci if (off == QLA82XX_CAM_RAM(0x1fc)) 12248c2ecf20Sopenharmony_ci continue; 12258c2ecf20Sopenharmony_ci 12268c2ecf20Sopenharmony_ci /* do not reset PCI */ 12278c2ecf20Sopenharmony_ci if (off == (ROMUSB_GLB + 0xbc)) 12288c2ecf20Sopenharmony_ci continue; 12298c2ecf20Sopenharmony_ci 12308c2ecf20Sopenharmony_ci /* skip core clock, so that firmware can increase the clock */ 12318c2ecf20Sopenharmony_ci if (off == (ROMUSB_GLB + 0xc8)) 12328c2ecf20Sopenharmony_ci continue; 12338c2ecf20Sopenharmony_ci 12348c2ecf20Sopenharmony_ci /* skip the function enable register */ 12358c2ecf20Sopenharmony_ci if (off == QLA82XX_PCIE_REG(PCIE_SETUP_FUNCTION)) 12368c2ecf20Sopenharmony_ci continue; 12378c2ecf20Sopenharmony_ci 12388c2ecf20Sopenharmony_ci if (off == QLA82XX_PCIE_REG(PCIE_SETUP_FUNCTION2)) 12398c2ecf20Sopenharmony_ci continue; 12408c2ecf20Sopenharmony_ci 12418c2ecf20Sopenharmony_ci if ((off & 0x0ff00000) == QLA82XX_CRB_SMB) 12428c2ecf20Sopenharmony_ci continue; 12438c2ecf20Sopenharmony_ci 12448c2ecf20Sopenharmony_ci if ((off & 0x0ff00000) == QLA82XX_CRB_DDR_NET) 12458c2ecf20Sopenharmony_ci continue; 12468c2ecf20Sopenharmony_ci 12478c2ecf20Sopenharmony_ci if (off == ADDR_ERROR) { 12488c2ecf20Sopenharmony_ci ql_log(ql_log_fatal, vha, 0x0116, 12498c2ecf20Sopenharmony_ci "Unknown addr: 0x%08lx.\n", buf[i].addr); 12508c2ecf20Sopenharmony_ci continue; 12518c2ecf20Sopenharmony_ci } 12528c2ecf20Sopenharmony_ci 12538c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, off, buf[i].data); 12548c2ecf20Sopenharmony_ci 12558c2ecf20Sopenharmony_ci /* ISP requires much bigger delay to settle down, 12568c2ecf20Sopenharmony_ci * else crb_window returns 0xffffffff 12578c2ecf20Sopenharmony_ci */ 12588c2ecf20Sopenharmony_ci if (off == QLA82XX_ROMUSB_GLB_SW_RESET) 12598c2ecf20Sopenharmony_ci msleep(1000); 12608c2ecf20Sopenharmony_ci 12618c2ecf20Sopenharmony_ci /* ISP requires millisec delay between 12628c2ecf20Sopenharmony_ci * successive CRB register updation 12638c2ecf20Sopenharmony_ci */ 12648c2ecf20Sopenharmony_ci msleep(1); 12658c2ecf20Sopenharmony_ci } 12668c2ecf20Sopenharmony_ci 12678c2ecf20Sopenharmony_ci kfree(buf); 12688c2ecf20Sopenharmony_ci 12698c2ecf20Sopenharmony_ci /* Resetting the data and instruction cache */ 12708c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_D+0xec, 0x1e); 12718c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_D+0x4c, 8); 12728c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_I+0x4c, 8); 12738c2ecf20Sopenharmony_ci 12748c2ecf20Sopenharmony_ci /* Clear all protocol processing engines */ 12758c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0+0x8, 0); 12768c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0+0xc, 0); 12778c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_1+0x8, 0); 12788c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_1+0xc, 0); 12798c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_2+0x8, 0); 12808c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_2+0xc, 0); 12818c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_3+0x8, 0); 12828c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_3+0xc, 0); 12838c2ecf20Sopenharmony_ci return 0; 12848c2ecf20Sopenharmony_ci} 12858c2ecf20Sopenharmony_ci 12868c2ecf20Sopenharmony_cistatic int 12878c2ecf20Sopenharmony_ciqla82xx_pci_mem_write_2M(struct qla_hw_data *ha, 12888c2ecf20Sopenharmony_ci u64 off, void *data, int size) 12898c2ecf20Sopenharmony_ci{ 12908c2ecf20Sopenharmony_ci int i, j, ret = 0, loop, sz[2], off0; 12918c2ecf20Sopenharmony_ci int scale, shift_amount, startword; 12928c2ecf20Sopenharmony_ci uint32_t temp; 12938c2ecf20Sopenharmony_ci uint64_t off8, mem_crb, tmpw, word[2] = {0, 0}; 12948c2ecf20Sopenharmony_ci 12958c2ecf20Sopenharmony_ci /* 12968c2ecf20Sopenharmony_ci * If not MN, go check for MS or invalid. 12978c2ecf20Sopenharmony_ci */ 12988c2ecf20Sopenharmony_ci if (off >= QLA82XX_ADDR_QDR_NET && off <= QLA82XX_P3_ADDR_QDR_NET_MAX) 12998c2ecf20Sopenharmony_ci mem_crb = QLA82XX_CRB_QDR_NET; 13008c2ecf20Sopenharmony_ci else { 13018c2ecf20Sopenharmony_ci mem_crb = QLA82XX_CRB_DDR_NET; 13028c2ecf20Sopenharmony_ci if (qla82xx_pci_mem_bound_check(ha, off, size) == 0) 13038c2ecf20Sopenharmony_ci return qla82xx_pci_mem_write_direct(ha, 13048c2ecf20Sopenharmony_ci off, data, size); 13058c2ecf20Sopenharmony_ci } 13068c2ecf20Sopenharmony_ci 13078c2ecf20Sopenharmony_ci off0 = off & 0x7; 13088c2ecf20Sopenharmony_ci sz[0] = (size < (8 - off0)) ? size : (8 - off0); 13098c2ecf20Sopenharmony_ci sz[1] = size - sz[0]; 13108c2ecf20Sopenharmony_ci 13118c2ecf20Sopenharmony_ci off8 = off & 0xfffffff0; 13128c2ecf20Sopenharmony_ci loop = (((off & 0xf) + size - 1) >> 4) + 1; 13138c2ecf20Sopenharmony_ci shift_amount = 4; 13148c2ecf20Sopenharmony_ci scale = 2; 13158c2ecf20Sopenharmony_ci startword = (off & 0xf)/8; 13168c2ecf20Sopenharmony_ci 13178c2ecf20Sopenharmony_ci for (i = 0; i < loop; i++) { 13188c2ecf20Sopenharmony_ci if (qla82xx_pci_mem_read_2M(ha, off8 + 13198c2ecf20Sopenharmony_ci (i << shift_amount), &word[i * scale], 8)) 13208c2ecf20Sopenharmony_ci return -1; 13218c2ecf20Sopenharmony_ci } 13228c2ecf20Sopenharmony_ci 13238c2ecf20Sopenharmony_ci switch (size) { 13248c2ecf20Sopenharmony_ci case 1: 13258c2ecf20Sopenharmony_ci tmpw = *((uint8_t *)data); 13268c2ecf20Sopenharmony_ci break; 13278c2ecf20Sopenharmony_ci case 2: 13288c2ecf20Sopenharmony_ci tmpw = *((uint16_t *)data); 13298c2ecf20Sopenharmony_ci break; 13308c2ecf20Sopenharmony_ci case 4: 13318c2ecf20Sopenharmony_ci tmpw = *((uint32_t *)data); 13328c2ecf20Sopenharmony_ci break; 13338c2ecf20Sopenharmony_ci case 8: 13348c2ecf20Sopenharmony_ci default: 13358c2ecf20Sopenharmony_ci tmpw = *((uint64_t *)data); 13368c2ecf20Sopenharmony_ci break; 13378c2ecf20Sopenharmony_ci } 13388c2ecf20Sopenharmony_ci 13398c2ecf20Sopenharmony_ci if (sz[0] == 8) { 13408c2ecf20Sopenharmony_ci word[startword] = tmpw; 13418c2ecf20Sopenharmony_ci } else { 13428c2ecf20Sopenharmony_ci word[startword] &= 13438c2ecf20Sopenharmony_ci ~((~(~0ULL << (sz[0] * 8))) << (off0 * 8)); 13448c2ecf20Sopenharmony_ci word[startword] |= tmpw << (off0 * 8); 13458c2ecf20Sopenharmony_ci } 13468c2ecf20Sopenharmony_ci if (sz[1] != 0) { 13478c2ecf20Sopenharmony_ci word[startword+1] &= ~(~0ULL << (sz[1] * 8)); 13488c2ecf20Sopenharmony_ci word[startword+1] |= tmpw >> (sz[0] * 8); 13498c2ecf20Sopenharmony_ci } 13508c2ecf20Sopenharmony_ci 13518c2ecf20Sopenharmony_ci for (i = 0; i < loop; i++) { 13528c2ecf20Sopenharmony_ci temp = off8 + (i << shift_amount); 13538c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_ADDR_LO, temp); 13548c2ecf20Sopenharmony_ci temp = 0; 13558c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_ADDR_HI, temp); 13568c2ecf20Sopenharmony_ci temp = word[i * scale] & 0xffffffff; 13578c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_WRDATA_LO, temp); 13588c2ecf20Sopenharmony_ci temp = (word[i * scale] >> 32) & 0xffffffff; 13598c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_WRDATA_HI, temp); 13608c2ecf20Sopenharmony_ci temp = word[i*scale + 1] & 0xffffffff; 13618c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, mem_crb + 13628c2ecf20Sopenharmony_ci MIU_TEST_AGT_WRDATA_UPPER_LO, temp); 13638c2ecf20Sopenharmony_ci temp = (word[i*scale + 1] >> 32) & 0xffffffff; 13648c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, mem_crb + 13658c2ecf20Sopenharmony_ci MIU_TEST_AGT_WRDATA_UPPER_HI, temp); 13668c2ecf20Sopenharmony_ci 13678c2ecf20Sopenharmony_ci temp = MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE; 13688c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp); 13698c2ecf20Sopenharmony_ci temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE; 13708c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp); 13718c2ecf20Sopenharmony_ci 13728c2ecf20Sopenharmony_ci for (j = 0; j < MAX_CTL_CHECK; j++) { 13738c2ecf20Sopenharmony_ci temp = qla82xx_rd_32(ha, mem_crb + MIU_TEST_AGT_CTRL); 13748c2ecf20Sopenharmony_ci if ((temp & MIU_TA_CTL_BUSY) == 0) 13758c2ecf20Sopenharmony_ci break; 13768c2ecf20Sopenharmony_ci } 13778c2ecf20Sopenharmony_ci 13788c2ecf20Sopenharmony_ci if (j >= MAX_CTL_CHECK) { 13798c2ecf20Sopenharmony_ci if (printk_ratelimit()) 13808c2ecf20Sopenharmony_ci dev_err(&ha->pdev->dev, 13818c2ecf20Sopenharmony_ci "failed to write through agent.\n"); 13828c2ecf20Sopenharmony_ci ret = -1; 13838c2ecf20Sopenharmony_ci break; 13848c2ecf20Sopenharmony_ci } 13858c2ecf20Sopenharmony_ci } 13868c2ecf20Sopenharmony_ci 13878c2ecf20Sopenharmony_ci return ret; 13888c2ecf20Sopenharmony_ci} 13898c2ecf20Sopenharmony_ci 13908c2ecf20Sopenharmony_cistatic int 13918c2ecf20Sopenharmony_ciqla82xx_fw_load_from_flash(struct qla_hw_data *ha) 13928c2ecf20Sopenharmony_ci{ 13938c2ecf20Sopenharmony_ci int i; 13948c2ecf20Sopenharmony_ci long size = 0; 13958c2ecf20Sopenharmony_ci long flashaddr = ha->flt_region_bootload << 2; 13968c2ecf20Sopenharmony_ci long memaddr = BOOTLD_START; 13978c2ecf20Sopenharmony_ci u64 data; 13988c2ecf20Sopenharmony_ci u32 high, low; 13998c2ecf20Sopenharmony_ci 14008c2ecf20Sopenharmony_ci size = (IMAGE_START - BOOTLD_START) / 8; 14018c2ecf20Sopenharmony_ci 14028c2ecf20Sopenharmony_ci for (i = 0; i < size; i++) { 14038c2ecf20Sopenharmony_ci if ((qla82xx_rom_fast_read(ha, flashaddr, (int *)&low)) || 14048c2ecf20Sopenharmony_ci (qla82xx_rom_fast_read(ha, flashaddr + 4, (int *)&high))) { 14058c2ecf20Sopenharmony_ci return -1; 14068c2ecf20Sopenharmony_ci } 14078c2ecf20Sopenharmony_ci data = ((u64)high << 32) | low ; 14088c2ecf20Sopenharmony_ci qla82xx_pci_mem_write_2M(ha, memaddr, &data, 8); 14098c2ecf20Sopenharmony_ci flashaddr += 8; 14108c2ecf20Sopenharmony_ci memaddr += 8; 14118c2ecf20Sopenharmony_ci 14128c2ecf20Sopenharmony_ci if (i % 0x1000 == 0) 14138c2ecf20Sopenharmony_ci msleep(1); 14148c2ecf20Sopenharmony_ci } 14158c2ecf20Sopenharmony_ci udelay(100); 14168c2ecf20Sopenharmony_ci read_lock(&ha->hw_lock); 14178c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0 + 0x18, 0x1020); 14188c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0x80001e); 14198c2ecf20Sopenharmony_ci read_unlock(&ha->hw_lock); 14208c2ecf20Sopenharmony_ci return 0; 14218c2ecf20Sopenharmony_ci} 14228c2ecf20Sopenharmony_ci 14238c2ecf20Sopenharmony_ciint 14248c2ecf20Sopenharmony_ciqla82xx_pci_mem_read_2M(struct qla_hw_data *ha, 14258c2ecf20Sopenharmony_ci u64 off, void *data, int size) 14268c2ecf20Sopenharmony_ci{ 14278c2ecf20Sopenharmony_ci int i, j = 0, k, start, end, loop, sz[2], off0[2]; 14288c2ecf20Sopenharmony_ci int shift_amount; 14298c2ecf20Sopenharmony_ci uint32_t temp; 14308c2ecf20Sopenharmony_ci uint64_t off8, val, mem_crb, word[2] = {0, 0}; 14318c2ecf20Sopenharmony_ci 14328c2ecf20Sopenharmony_ci /* 14338c2ecf20Sopenharmony_ci * If not MN, go check for MS or invalid. 14348c2ecf20Sopenharmony_ci */ 14358c2ecf20Sopenharmony_ci 14368c2ecf20Sopenharmony_ci if (off >= QLA82XX_ADDR_QDR_NET && off <= QLA82XX_P3_ADDR_QDR_NET_MAX) 14378c2ecf20Sopenharmony_ci mem_crb = QLA82XX_CRB_QDR_NET; 14388c2ecf20Sopenharmony_ci else { 14398c2ecf20Sopenharmony_ci mem_crb = QLA82XX_CRB_DDR_NET; 14408c2ecf20Sopenharmony_ci if (qla82xx_pci_mem_bound_check(ha, off, size) == 0) 14418c2ecf20Sopenharmony_ci return qla82xx_pci_mem_read_direct(ha, 14428c2ecf20Sopenharmony_ci off, data, size); 14438c2ecf20Sopenharmony_ci } 14448c2ecf20Sopenharmony_ci 14458c2ecf20Sopenharmony_ci off8 = off & 0xfffffff0; 14468c2ecf20Sopenharmony_ci off0[0] = off & 0xf; 14478c2ecf20Sopenharmony_ci sz[0] = (size < (16 - off0[0])) ? size : (16 - off0[0]); 14488c2ecf20Sopenharmony_ci shift_amount = 4; 14498c2ecf20Sopenharmony_ci loop = ((off0[0] + size - 1) >> shift_amount) + 1; 14508c2ecf20Sopenharmony_ci off0[1] = 0; 14518c2ecf20Sopenharmony_ci sz[1] = size - sz[0]; 14528c2ecf20Sopenharmony_ci 14538c2ecf20Sopenharmony_ci for (i = 0; i < loop; i++) { 14548c2ecf20Sopenharmony_ci temp = off8 + (i << shift_amount); 14558c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_ADDR_LO, temp); 14568c2ecf20Sopenharmony_ci temp = 0; 14578c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_ADDR_HI, temp); 14588c2ecf20Sopenharmony_ci temp = MIU_TA_CTL_ENABLE; 14598c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp); 14608c2ecf20Sopenharmony_ci temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE; 14618c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp); 14628c2ecf20Sopenharmony_ci 14638c2ecf20Sopenharmony_ci for (j = 0; j < MAX_CTL_CHECK; j++) { 14648c2ecf20Sopenharmony_ci temp = qla82xx_rd_32(ha, mem_crb + MIU_TEST_AGT_CTRL); 14658c2ecf20Sopenharmony_ci if ((temp & MIU_TA_CTL_BUSY) == 0) 14668c2ecf20Sopenharmony_ci break; 14678c2ecf20Sopenharmony_ci } 14688c2ecf20Sopenharmony_ci 14698c2ecf20Sopenharmony_ci if (j >= MAX_CTL_CHECK) { 14708c2ecf20Sopenharmony_ci if (printk_ratelimit()) 14718c2ecf20Sopenharmony_ci dev_err(&ha->pdev->dev, 14728c2ecf20Sopenharmony_ci "failed to read through agent.\n"); 14738c2ecf20Sopenharmony_ci break; 14748c2ecf20Sopenharmony_ci } 14758c2ecf20Sopenharmony_ci 14768c2ecf20Sopenharmony_ci start = off0[i] >> 2; 14778c2ecf20Sopenharmony_ci end = (off0[i] + sz[i] - 1) >> 2; 14788c2ecf20Sopenharmony_ci for (k = start; k <= end; k++) { 14798c2ecf20Sopenharmony_ci temp = qla82xx_rd_32(ha, 14808c2ecf20Sopenharmony_ci mem_crb + MIU_TEST_AGT_RDDATA(k)); 14818c2ecf20Sopenharmony_ci word[i] |= ((uint64_t)temp << (32 * (k & 1))); 14828c2ecf20Sopenharmony_ci } 14838c2ecf20Sopenharmony_ci } 14848c2ecf20Sopenharmony_ci 14858c2ecf20Sopenharmony_ci if (j >= MAX_CTL_CHECK) 14868c2ecf20Sopenharmony_ci return -1; 14878c2ecf20Sopenharmony_ci 14888c2ecf20Sopenharmony_ci if ((off0[0] & 7) == 0) { 14898c2ecf20Sopenharmony_ci val = word[0]; 14908c2ecf20Sopenharmony_ci } else { 14918c2ecf20Sopenharmony_ci val = ((word[0] >> (off0[0] * 8)) & (~(~0ULL << (sz[0] * 8)))) | 14928c2ecf20Sopenharmony_ci ((word[1] & (~(~0ULL << (sz[1] * 8)))) << (sz[0] * 8)); 14938c2ecf20Sopenharmony_ci } 14948c2ecf20Sopenharmony_ci 14958c2ecf20Sopenharmony_ci switch (size) { 14968c2ecf20Sopenharmony_ci case 1: 14978c2ecf20Sopenharmony_ci *(uint8_t *)data = val; 14988c2ecf20Sopenharmony_ci break; 14998c2ecf20Sopenharmony_ci case 2: 15008c2ecf20Sopenharmony_ci *(uint16_t *)data = val; 15018c2ecf20Sopenharmony_ci break; 15028c2ecf20Sopenharmony_ci case 4: 15038c2ecf20Sopenharmony_ci *(uint32_t *)data = val; 15048c2ecf20Sopenharmony_ci break; 15058c2ecf20Sopenharmony_ci case 8: 15068c2ecf20Sopenharmony_ci *(uint64_t *)data = val; 15078c2ecf20Sopenharmony_ci break; 15088c2ecf20Sopenharmony_ci } 15098c2ecf20Sopenharmony_ci return 0; 15108c2ecf20Sopenharmony_ci} 15118c2ecf20Sopenharmony_ci 15128c2ecf20Sopenharmony_ci 15138c2ecf20Sopenharmony_cistatic struct qla82xx_uri_table_desc * 15148c2ecf20Sopenharmony_ciqla82xx_get_table_desc(const u8 *unirom, int section) 15158c2ecf20Sopenharmony_ci{ 15168c2ecf20Sopenharmony_ci uint32_t i; 15178c2ecf20Sopenharmony_ci struct qla82xx_uri_table_desc *directory = 15188c2ecf20Sopenharmony_ci (struct qla82xx_uri_table_desc *)&unirom[0]; 15198c2ecf20Sopenharmony_ci uint32_t offset; 15208c2ecf20Sopenharmony_ci uint32_t tab_type; 15218c2ecf20Sopenharmony_ci uint32_t entries = le32_to_cpu(directory->num_entries); 15228c2ecf20Sopenharmony_ci 15238c2ecf20Sopenharmony_ci for (i = 0; i < entries; i++) { 15248c2ecf20Sopenharmony_ci offset = le32_to_cpu(directory->findex) + 15258c2ecf20Sopenharmony_ci (i * le32_to_cpu(directory->entry_size)); 15268c2ecf20Sopenharmony_ci tab_type = get_unaligned_le32((u32 *)&unirom[offset] + 8); 15278c2ecf20Sopenharmony_ci 15288c2ecf20Sopenharmony_ci if (tab_type == section) 15298c2ecf20Sopenharmony_ci return (struct qla82xx_uri_table_desc *)&unirom[offset]; 15308c2ecf20Sopenharmony_ci } 15318c2ecf20Sopenharmony_ci 15328c2ecf20Sopenharmony_ci return NULL; 15338c2ecf20Sopenharmony_ci} 15348c2ecf20Sopenharmony_ci 15358c2ecf20Sopenharmony_cistatic struct qla82xx_uri_data_desc * 15368c2ecf20Sopenharmony_ciqla82xx_get_data_desc(struct qla_hw_data *ha, 15378c2ecf20Sopenharmony_ci u32 section, u32 idx_offset) 15388c2ecf20Sopenharmony_ci{ 15398c2ecf20Sopenharmony_ci const u8 *unirom = ha->hablob->fw->data; 15408c2ecf20Sopenharmony_ci int idx = get_unaligned_le32((u32 *)&unirom[ha->file_prd_off] + 15418c2ecf20Sopenharmony_ci idx_offset); 15428c2ecf20Sopenharmony_ci struct qla82xx_uri_table_desc *tab_desc = NULL; 15438c2ecf20Sopenharmony_ci uint32_t offset; 15448c2ecf20Sopenharmony_ci 15458c2ecf20Sopenharmony_ci tab_desc = qla82xx_get_table_desc(unirom, section); 15468c2ecf20Sopenharmony_ci if (!tab_desc) 15478c2ecf20Sopenharmony_ci return NULL; 15488c2ecf20Sopenharmony_ci 15498c2ecf20Sopenharmony_ci offset = le32_to_cpu(tab_desc->findex) + 15508c2ecf20Sopenharmony_ci (le32_to_cpu(tab_desc->entry_size) * idx); 15518c2ecf20Sopenharmony_ci 15528c2ecf20Sopenharmony_ci return (struct qla82xx_uri_data_desc *)&unirom[offset]; 15538c2ecf20Sopenharmony_ci} 15548c2ecf20Sopenharmony_ci 15558c2ecf20Sopenharmony_cistatic u8 * 15568c2ecf20Sopenharmony_ciqla82xx_get_bootld_offset(struct qla_hw_data *ha) 15578c2ecf20Sopenharmony_ci{ 15588c2ecf20Sopenharmony_ci u32 offset = BOOTLD_START; 15598c2ecf20Sopenharmony_ci struct qla82xx_uri_data_desc *uri_desc = NULL; 15608c2ecf20Sopenharmony_ci 15618c2ecf20Sopenharmony_ci if (ha->fw_type == QLA82XX_UNIFIED_ROMIMAGE) { 15628c2ecf20Sopenharmony_ci uri_desc = qla82xx_get_data_desc(ha, 15638c2ecf20Sopenharmony_ci QLA82XX_URI_DIR_SECT_BOOTLD, QLA82XX_URI_BOOTLD_IDX_OFF); 15648c2ecf20Sopenharmony_ci if (uri_desc) 15658c2ecf20Sopenharmony_ci offset = le32_to_cpu(uri_desc->findex); 15668c2ecf20Sopenharmony_ci } 15678c2ecf20Sopenharmony_ci 15688c2ecf20Sopenharmony_ci return (u8 *)&ha->hablob->fw->data[offset]; 15698c2ecf20Sopenharmony_ci} 15708c2ecf20Sopenharmony_ci 15718c2ecf20Sopenharmony_cistatic u32 qla82xx_get_fw_size(struct qla_hw_data *ha) 15728c2ecf20Sopenharmony_ci{ 15738c2ecf20Sopenharmony_ci struct qla82xx_uri_data_desc *uri_desc = NULL; 15748c2ecf20Sopenharmony_ci 15758c2ecf20Sopenharmony_ci if (ha->fw_type == QLA82XX_UNIFIED_ROMIMAGE) { 15768c2ecf20Sopenharmony_ci uri_desc = qla82xx_get_data_desc(ha, QLA82XX_URI_DIR_SECT_FW, 15778c2ecf20Sopenharmony_ci QLA82XX_URI_FIRMWARE_IDX_OFF); 15788c2ecf20Sopenharmony_ci if (uri_desc) 15798c2ecf20Sopenharmony_ci return le32_to_cpu(uri_desc->size); 15808c2ecf20Sopenharmony_ci } 15818c2ecf20Sopenharmony_ci 15828c2ecf20Sopenharmony_ci return get_unaligned_le32(&ha->hablob->fw->data[FW_SIZE_OFFSET]); 15838c2ecf20Sopenharmony_ci} 15848c2ecf20Sopenharmony_ci 15858c2ecf20Sopenharmony_cistatic u8 * 15868c2ecf20Sopenharmony_ciqla82xx_get_fw_offs(struct qla_hw_data *ha) 15878c2ecf20Sopenharmony_ci{ 15888c2ecf20Sopenharmony_ci u32 offset = IMAGE_START; 15898c2ecf20Sopenharmony_ci struct qla82xx_uri_data_desc *uri_desc = NULL; 15908c2ecf20Sopenharmony_ci 15918c2ecf20Sopenharmony_ci if (ha->fw_type == QLA82XX_UNIFIED_ROMIMAGE) { 15928c2ecf20Sopenharmony_ci uri_desc = qla82xx_get_data_desc(ha, QLA82XX_URI_DIR_SECT_FW, 15938c2ecf20Sopenharmony_ci QLA82XX_URI_FIRMWARE_IDX_OFF); 15948c2ecf20Sopenharmony_ci if (uri_desc) 15958c2ecf20Sopenharmony_ci offset = le32_to_cpu(uri_desc->findex); 15968c2ecf20Sopenharmony_ci } 15978c2ecf20Sopenharmony_ci 15988c2ecf20Sopenharmony_ci return (u8 *)&ha->hablob->fw->data[offset]; 15998c2ecf20Sopenharmony_ci} 16008c2ecf20Sopenharmony_ci 16018c2ecf20Sopenharmony_ci/* PCI related functions */ 16028c2ecf20Sopenharmony_ciint qla82xx_pci_region_offset(struct pci_dev *pdev, int region) 16038c2ecf20Sopenharmony_ci{ 16048c2ecf20Sopenharmony_ci unsigned long val = 0; 16058c2ecf20Sopenharmony_ci u32 control; 16068c2ecf20Sopenharmony_ci 16078c2ecf20Sopenharmony_ci switch (region) { 16088c2ecf20Sopenharmony_ci case 0: 16098c2ecf20Sopenharmony_ci val = 0; 16108c2ecf20Sopenharmony_ci break; 16118c2ecf20Sopenharmony_ci case 1: 16128c2ecf20Sopenharmony_ci pci_read_config_dword(pdev, QLA82XX_PCI_REG_MSIX_TBL, &control); 16138c2ecf20Sopenharmony_ci val = control + QLA82XX_MSIX_TBL_SPACE; 16148c2ecf20Sopenharmony_ci break; 16158c2ecf20Sopenharmony_ci } 16168c2ecf20Sopenharmony_ci return val; 16178c2ecf20Sopenharmony_ci} 16188c2ecf20Sopenharmony_ci 16198c2ecf20Sopenharmony_ci 16208c2ecf20Sopenharmony_ciint 16218c2ecf20Sopenharmony_ciqla82xx_iospace_config(struct qla_hw_data *ha) 16228c2ecf20Sopenharmony_ci{ 16238c2ecf20Sopenharmony_ci uint32_t len = 0; 16248c2ecf20Sopenharmony_ci 16258c2ecf20Sopenharmony_ci if (pci_request_regions(ha->pdev, QLA2XXX_DRIVER_NAME)) { 16268c2ecf20Sopenharmony_ci ql_log_pci(ql_log_fatal, ha->pdev, 0x000c, 16278c2ecf20Sopenharmony_ci "Failed to reserver selected regions.\n"); 16288c2ecf20Sopenharmony_ci goto iospace_error_exit; 16298c2ecf20Sopenharmony_ci } 16308c2ecf20Sopenharmony_ci 16318c2ecf20Sopenharmony_ci /* Use MMIO operations for all accesses. */ 16328c2ecf20Sopenharmony_ci if (!(pci_resource_flags(ha->pdev, 0) & IORESOURCE_MEM)) { 16338c2ecf20Sopenharmony_ci ql_log_pci(ql_log_fatal, ha->pdev, 0x000d, 16348c2ecf20Sopenharmony_ci "Region #0 not an MMIO resource, aborting.\n"); 16358c2ecf20Sopenharmony_ci goto iospace_error_exit; 16368c2ecf20Sopenharmony_ci } 16378c2ecf20Sopenharmony_ci 16388c2ecf20Sopenharmony_ci len = pci_resource_len(ha->pdev, 0); 16398c2ecf20Sopenharmony_ci ha->nx_pcibase = ioremap(pci_resource_start(ha->pdev, 0), len); 16408c2ecf20Sopenharmony_ci if (!ha->nx_pcibase) { 16418c2ecf20Sopenharmony_ci ql_log_pci(ql_log_fatal, ha->pdev, 0x000e, 16428c2ecf20Sopenharmony_ci "Cannot remap pcibase MMIO, aborting.\n"); 16438c2ecf20Sopenharmony_ci goto iospace_error_exit; 16448c2ecf20Sopenharmony_ci } 16458c2ecf20Sopenharmony_ci 16468c2ecf20Sopenharmony_ci /* Mapping of IO base pointer */ 16478c2ecf20Sopenharmony_ci if (IS_QLA8044(ha)) { 16488c2ecf20Sopenharmony_ci ha->iobase = ha->nx_pcibase; 16498c2ecf20Sopenharmony_ci } else if (IS_QLA82XX(ha)) { 16508c2ecf20Sopenharmony_ci ha->iobase = ha->nx_pcibase + 0xbc000 + (ha->pdev->devfn << 11); 16518c2ecf20Sopenharmony_ci } 16528c2ecf20Sopenharmony_ci 16538c2ecf20Sopenharmony_ci if (!ql2xdbwr) { 16548c2ecf20Sopenharmony_ci ha->nxdb_wr_ptr = ioremap((pci_resource_start(ha->pdev, 4) + 16558c2ecf20Sopenharmony_ci (ha->pdev->devfn << 12)), 4); 16568c2ecf20Sopenharmony_ci if (!ha->nxdb_wr_ptr) { 16578c2ecf20Sopenharmony_ci ql_log_pci(ql_log_fatal, ha->pdev, 0x000f, 16588c2ecf20Sopenharmony_ci "Cannot remap MMIO, aborting.\n"); 16598c2ecf20Sopenharmony_ci goto iospace_error_exit; 16608c2ecf20Sopenharmony_ci } 16618c2ecf20Sopenharmony_ci 16628c2ecf20Sopenharmony_ci /* Mapping of IO base pointer, 16638c2ecf20Sopenharmony_ci * door bell read and write pointer 16648c2ecf20Sopenharmony_ci */ 16658c2ecf20Sopenharmony_ci ha->nxdb_rd_ptr = ha->nx_pcibase + (512 * 1024) + 16668c2ecf20Sopenharmony_ci (ha->pdev->devfn * 8); 16678c2ecf20Sopenharmony_ci } else { 16688c2ecf20Sopenharmony_ci ha->nxdb_wr_ptr = (void __iomem *)(ha->pdev->devfn == 6 ? 16698c2ecf20Sopenharmony_ci QLA82XX_CAMRAM_DB1 : 16708c2ecf20Sopenharmony_ci QLA82XX_CAMRAM_DB2); 16718c2ecf20Sopenharmony_ci } 16728c2ecf20Sopenharmony_ci 16738c2ecf20Sopenharmony_ci ha->max_req_queues = ha->max_rsp_queues = 1; 16748c2ecf20Sopenharmony_ci ha->msix_count = ha->max_rsp_queues + 1; 16758c2ecf20Sopenharmony_ci ql_dbg_pci(ql_dbg_multiq, ha->pdev, 0xc006, 16768c2ecf20Sopenharmony_ci "nx_pci_base=%p iobase=%p " 16778c2ecf20Sopenharmony_ci "max_req_queues=%d msix_count=%d.\n", 16788c2ecf20Sopenharmony_ci ha->nx_pcibase, ha->iobase, 16798c2ecf20Sopenharmony_ci ha->max_req_queues, ha->msix_count); 16808c2ecf20Sopenharmony_ci ql_dbg_pci(ql_dbg_init, ha->pdev, 0x0010, 16818c2ecf20Sopenharmony_ci "nx_pci_base=%p iobase=%p " 16828c2ecf20Sopenharmony_ci "max_req_queues=%d msix_count=%d.\n", 16838c2ecf20Sopenharmony_ci ha->nx_pcibase, ha->iobase, 16848c2ecf20Sopenharmony_ci ha->max_req_queues, ha->msix_count); 16858c2ecf20Sopenharmony_ci return 0; 16868c2ecf20Sopenharmony_ci 16878c2ecf20Sopenharmony_ciiospace_error_exit: 16888c2ecf20Sopenharmony_ci return -ENOMEM; 16898c2ecf20Sopenharmony_ci} 16908c2ecf20Sopenharmony_ci 16918c2ecf20Sopenharmony_ci/* GS related functions */ 16928c2ecf20Sopenharmony_ci 16938c2ecf20Sopenharmony_ci/* Initialization related functions */ 16948c2ecf20Sopenharmony_ci 16958c2ecf20Sopenharmony_ci/** 16968c2ecf20Sopenharmony_ci * qla82xx_pci_config() - Setup ISP82xx PCI configuration registers. 16978c2ecf20Sopenharmony_ci * @vha: HA context 16988c2ecf20Sopenharmony_ci * 16998c2ecf20Sopenharmony_ci * Returns 0 on success. 17008c2ecf20Sopenharmony_ci*/ 17018c2ecf20Sopenharmony_ciint 17028c2ecf20Sopenharmony_ciqla82xx_pci_config(scsi_qla_host_t *vha) 17038c2ecf20Sopenharmony_ci{ 17048c2ecf20Sopenharmony_ci struct qla_hw_data *ha = vha->hw; 17058c2ecf20Sopenharmony_ci int ret; 17068c2ecf20Sopenharmony_ci 17078c2ecf20Sopenharmony_ci pci_set_master(ha->pdev); 17088c2ecf20Sopenharmony_ci ret = pci_set_mwi(ha->pdev); 17098c2ecf20Sopenharmony_ci ha->chip_revision = ha->pdev->revision; 17108c2ecf20Sopenharmony_ci ql_dbg(ql_dbg_init, vha, 0x0043, 17118c2ecf20Sopenharmony_ci "Chip revision:%d; pci_set_mwi() returned %d.\n", 17128c2ecf20Sopenharmony_ci ha->chip_revision, ret); 17138c2ecf20Sopenharmony_ci return 0; 17148c2ecf20Sopenharmony_ci} 17158c2ecf20Sopenharmony_ci 17168c2ecf20Sopenharmony_ci/** 17178c2ecf20Sopenharmony_ci * qla82xx_reset_chip() - Setup ISP82xx PCI configuration registers. 17188c2ecf20Sopenharmony_ci * @vha: HA context 17198c2ecf20Sopenharmony_ci * 17208c2ecf20Sopenharmony_ci * Returns 0 on success. 17218c2ecf20Sopenharmony_ci */ 17228c2ecf20Sopenharmony_ciint 17238c2ecf20Sopenharmony_ciqla82xx_reset_chip(scsi_qla_host_t *vha) 17248c2ecf20Sopenharmony_ci{ 17258c2ecf20Sopenharmony_ci struct qla_hw_data *ha = vha->hw; 17268c2ecf20Sopenharmony_ci 17278c2ecf20Sopenharmony_ci ha->isp_ops->disable_intrs(ha); 17288c2ecf20Sopenharmony_ci 17298c2ecf20Sopenharmony_ci return QLA_SUCCESS; 17308c2ecf20Sopenharmony_ci} 17318c2ecf20Sopenharmony_ci 17328c2ecf20Sopenharmony_civoid qla82xx_config_rings(struct scsi_qla_host *vha) 17338c2ecf20Sopenharmony_ci{ 17348c2ecf20Sopenharmony_ci struct qla_hw_data *ha = vha->hw; 17358c2ecf20Sopenharmony_ci struct device_reg_82xx __iomem *reg = &ha->iobase->isp82; 17368c2ecf20Sopenharmony_ci struct init_cb_81xx *icb; 17378c2ecf20Sopenharmony_ci struct req_que *req = ha->req_q_map[0]; 17388c2ecf20Sopenharmony_ci struct rsp_que *rsp = ha->rsp_q_map[0]; 17398c2ecf20Sopenharmony_ci 17408c2ecf20Sopenharmony_ci /* Setup ring parameters in initialization control block. */ 17418c2ecf20Sopenharmony_ci icb = (struct init_cb_81xx *)ha->init_cb; 17428c2ecf20Sopenharmony_ci icb->request_q_outpointer = cpu_to_le16(0); 17438c2ecf20Sopenharmony_ci icb->response_q_inpointer = cpu_to_le16(0); 17448c2ecf20Sopenharmony_ci icb->request_q_length = cpu_to_le16(req->length); 17458c2ecf20Sopenharmony_ci icb->response_q_length = cpu_to_le16(rsp->length); 17468c2ecf20Sopenharmony_ci put_unaligned_le64(req->dma, &icb->request_q_address); 17478c2ecf20Sopenharmony_ci put_unaligned_le64(rsp->dma, &icb->response_q_address); 17488c2ecf20Sopenharmony_ci 17498c2ecf20Sopenharmony_ci wrt_reg_dword(®->req_q_out[0], 0); 17508c2ecf20Sopenharmony_ci wrt_reg_dword(®->rsp_q_in[0], 0); 17518c2ecf20Sopenharmony_ci wrt_reg_dword(®->rsp_q_out[0], 0); 17528c2ecf20Sopenharmony_ci} 17538c2ecf20Sopenharmony_ci 17548c2ecf20Sopenharmony_cistatic int 17558c2ecf20Sopenharmony_ciqla82xx_fw_load_from_blob(struct qla_hw_data *ha) 17568c2ecf20Sopenharmony_ci{ 17578c2ecf20Sopenharmony_ci u64 *ptr64; 17588c2ecf20Sopenharmony_ci u32 i, flashaddr, size; 17598c2ecf20Sopenharmony_ci __le64 data; 17608c2ecf20Sopenharmony_ci 17618c2ecf20Sopenharmony_ci size = (IMAGE_START - BOOTLD_START) / 8; 17628c2ecf20Sopenharmony_ci 17638c2ecf20Sopenharmony_ci ptr64 = (u64 *)qla82xx_get_bootld_offset(ha); 17648c2ecf20Sopenharmony_ci flashaddr = BOOTLD_START; 17658c2ecf20Sopenharmony_ci 17668c2ecf20Sopenharmony_ci for (i = 0; i < size; i++) { 17678c2ecf20Sopenharmony_ci data = cpu_to_le64(ptr64[i]); 17688c2ecf20Sopenharmony_ci if (qla82xx_pci_mem_write_2M(ha, flashaddr, &data, 8)) 17698c2ecf20Sopenharmony_ci return -EIO; 17708c2ecf20Sopenharmony_ci flashaddr += 8; 17718c2ecf20Sopenharmony_ci } 17728c2ecf20Sopenharmony_ci 17738c2ecf20Sopenharmony_ci flashaddr = FLASH_ADDR_START; 17748c2ecf20Sopenharmony_ci size = qla82xx_get_fw_size(ha) / 8; 17758c2ecf20Sopenharmony_ci ptr64 = (u64 *)qla82xx_get_fw_offs(ha); 17768c2ecf20Sopenharmony_ci 17778c2ecf20Sopenharmony_ci for (i = 0; i < size; i++) { 17788c2ecf20Sopenharmony_ci data = cpu_to_le64(ptr64[i]); 17798c2ecf20Sopenharmony_ci 17808c2ecf20Sopenharmony_ci if (qla82xx_pci_mem_write_2M(ha, flashaddr, &data, 8)) 17818c2ecf20Sopenharmony_ci return -EIO; 17828c2ecf20Sopenharmony_ci flashaddr += 8; 17838c2ecf20Sopenharmony_ci } 17848c2ecf20Sopenharmony_ci udelay(100); 17858c2ecf20Sopenharmony_ci 17868c2ecf20Sopenharmony_ci /* Write a magic value to CAMRAM register 17878c2ecf20Sopenharmony_ci * at a specified offset to indicate 17888c2ecf20Sopenharmony_ci * that all data is written and 17898c2ecf20Sopenharmony_ci * ready for firmware to initialize. 17908c2ecf20Sopenharmony_ci */ 17918c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, QLA82XX_CAM_RAM(0x1fc), QLA82XX_BDINFO_MAGIC); 17928c2ecf20Sopenharmony_ci 17938c2ecf20Sopenharmony_ci read_lock(&ha->hw_lock); 17948c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0 + 0x18, 0x1020); 17958c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0x80001e); 17968c2ecf20Sopenharmony_ci read_unlock(&ha->hw_lock); 17978c2ecf20Sopenharmony_ci return 0; 17988c2ecf20Sopenharmony_ci} 17998c2ecf20Sopenharmony_ci 18008c2ecf20Sopenharmony_cistatic int 18018c2ecf20Sopenharmony_ciqla82xx_set_product_offset(struct qla_hw_data *ha) 18028c2ecf20Sopenharmony_ci{ 18038c2ecf20Sopenharmony_ci struct qla82xx_uri_table_desc *ptab_desc = NULL; 18048c2ecf20Sopenharmony_ci const uint8_t *unirom = ha->hablob->fw->data; 18058c2ecf20Sopenharmony_ci uint32_t i; 18068c2ecf20Sopenharmony_ci uint32_t entries; 18078c2ecf20Sopenharmony_ci uint32_t flags, file_chiprev, offset; 18088c2ecf20Sopenharmony_ci uint8_t chiprev = ha->chip_revision; 18098c2ecf20Sopenharmony_ci /* Hardcoding mn_present flag for P3P */ 18108c2ecf20Sopenharmony_ci int mn_present = 0; 18118c2ecf20Sopenharmony_ci uint32_t flagbit; 18128c2ecf20Sopenharmony_ci 18138c2ecf20Sopenharmony_ci ptab_desc = qla82xx_get_table_desc(unirom, 18148c2ecf20Sopenharmony_ci QLA82XX_URI_DIR_SECT_PRODUCT_TBL); 18158c2ecf20Sopenharmony_ci if (!ptab_desc) 18168c2ecf20Sopenharmony_ci return -1; 18178c2ecf20Sopenharmony_ci 18188c2ecf20Sopenharmony_ci entries = le32_to_cpu(ptab_desc->num_entries); 18198c2ecf20Sopenharmony_ci 18208c2ecf20Sopenharmony_ci for (i = 0; i < entries; i++) { 18218c2ecf20Sopenharmony_ci offset = le32_to_cpu(ptab_desc->findex) + 18228c2ecf20Sopenharmony_ci (i * le32_to_cpu(ptab_desc->entry_size)); 18238c2ecf20Sopenharmony_ci flags = le32_to_cpu(*((__le32 *)&unirom[offset] + 18248c2ecf20Sopenharmony_ci QLA82XX_URI_FLAGS_OFF)); 18258c2ecf20Sopenharmony_ci file_chiprev = le32_to_cpu(*((__le32 *)&unirom[offset] + 18268c2ecf20Sopenharmony_ci QLA82XX_URI_CHIP_REV_OFF)); 18278c2ecf20Sopenharmony_ci 18288c2ecf20Sopenharmony_ci flagbit = mn_present ? 1 : 2; 18298c2ecf20Sopenharmony_ci 18308c2ecf20Sopenharmony_ci if ((chiprev == file_chiprev) && ((1ULL << flagbit) & flags)) { 18318c2ecf20Sopenharmony_ci ha->file_prd_off = offset; 18328c2ecf20Sopenharmony_ci return 0; 18338c2ecf20Sopenharmony_ci } 18348c2ecf20Sopenharmony_ci } 18358c2ecf20Sopenharmony_ci return -1; 18368c2ecf20Sopenharmony_ci} 18378c2ecf20Sopenharmony_ci 18388c2ecf20Sopenharmony_cistatic int 18398c2ecf20Sopenharmony_ciqla82xx_validate_firmware_blob(scsi_qla_host_t *vha, uint8_t fw_type) 18408c2ecf20Sopenharmony_ci{ 18418c2ecf20Sopenharmony_ci uint32_t val; 18428c2ecf20Sopenharmony_ci uint32_t min_size; 18438c2ecf20Sopenharmony_ci struct qla_hw_data *ha = vha->hw; 18448c2ecf20Sopenharmony_ci const struct firmware *fw = ha->hablob->fw; 18458c2ecf20Sopenharmony_ci 18468c2ecf20Sopenharmony_ci ha->fw_type = fw_type; 18478c2ecf20Sopenharmony_ci 18488c2ecf20Sopenharmony_ci if (fw_type == QLA82XX_UNIFIED_ROMIMAGE) { 18498c2ecf20Sopenharmony_ci if (qla82xx_set_product_offset(ha)) 18508c2ecf20Sopenharmony_ci return -EINVAL; 18518c2ecf20Sopenharmony_ci 18528c2ecf20Sopenharmony_ci min_size = QLA82XX_URI_FW_MIN_SIZE; 18538c2ecf20Sopenharmony_ci } else { 18548c2ecf20Sopenharmony_ci val = get_unaligned_le32(&fw->data[QLA82XX_FW_MAGIC_OFFSET]); 18558c2ecf20Sopenharmony_ci if (val != QLA82XX_BDINFO_MAGIC) 18568c2ecf20Sopenharmony_ci return -EINVAL; 18578c2ecf20Sopenharmony_ci 18588c2ecf20Sopenharmony_ci min_size = QLA82XX_FW_MIN_SIZE; 18598c2ecf20Sopenharmony_ci } 18608c2ecf20Sopenharmony_ci 18618c2ecf20Sopenharmony_ci if (fw->size < min_size) 18628c2ecf20Sopenharmony_ci return -EINVAL; 18638c2ecf20Sopenharmony_ci return 0; 18648c2ecf20Sopenharmony_ci} 18658c2ecf20Sopenharmony_ci 18668c2ecf20Sopenharmony_cistatic int 18678c2ecf20Sopenharmony_ciqla82xx_check_cmdpeg_state(struct qla_hw_data *ha) 18688c2ecf20Sopenharmony_ci{ 18698c2ecf20Sopenharmony_ci u32 val = 0; 18708c2ecf20Sopenharmony_ci int retries = 60; 18718c2ecf20Sopenharmony_ci scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev); 18728c2ecf20Sopenharmony_ci 18738c2ecf20Sopenharmony_ci do { 18748c2ecf20Sopenharmony_ci read_lock(&ha->hw_lock); 18758c2ecf20Sopenharmony_ci val = qla82xx_rd_32(ha, CRB_CMDPEG_STATE); 18768c2ecf20Sopenharmony_ci read_unlock(&ha->hw_lock); 18778c2ecf20Sopenharmony_ci 18788c2ecf20Sopenharmony_ci switch (val) { 18798c2ecf20Sopenharmony_ci case PHAN_INITIALIZE_COMPLETE: 18808c2ecf20Sopenharmony_ci case PHAN_INITIALIZE_ACK: 18818c2ecf20Sopenharmony_ci return QLA_SUCCESS; 18828c2ecf20Sopenharmony_ci case PHAN_INITIALIZE_FAILED: 18838c2ecf20Sopenharmony_ci break; 18848c2ecf20Sopenharmony_ci default: 18858c2ecf20Sopenharmony_ci break; 18868c2ecf20Sopenharmony_ci } 18878c2ecf20Sopenharmony_ci ql_log(ql_log_info, vha, 0x00a8, 18888c2ecf20Sopenharmony_ci "CRB_CMDPEG_STATE: 0x%x and retries:0x%x.\n", 18898c2ecf20Sopenharmony_ci val, retries); 18908c2ecf20Sopenharmony_ci 18918c2ecf20Sopenharmony_ci msleep(500); 18928c2ecf20Sopenharmony_ci 18938c2ecf20Sopenharmony_ci } while (--retries); 18948c2ecf20Sopenharmony_ci 18958c2ecf20Sopenharmony_ci ql_log(ql_log_fatal, vha, 0x00a9, 18968c2ecf20Sopenharmony_ci "Cmd Peg initialization failed: 0x%x.\n", val); 18978c2ecf20Sopenharmony_ci 18988c2ecf20Sopenharmony_ci val = qla82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_PEGTUNE_DONE); 18998c2ecf20Sopenharmony_ci read_lock(&ha->hw_lock); 19008c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, CRB_CMDPEG_STATE, PHAN_INITIALIZE_FAILED); 19018c2ecf20Sopenharmony_ci read_unlock(&ha->hw_lock); 19028c2ecf20Sopenharmony_ci return QLA_FUNCTION_FAILED; 19038c2ecf20Sopenharmony_ci} 19048c2ecf20Sopenharmony_ci 19058c2ecf20Sopenharmony_cistatic int 19068c2ecf20Sopenharmony_ciqla82xx_check_rcvpeg_state(struct qla_hw_data *ha) 19078c2ecf20Sopenharmony_ci{ 19088c2ecf20Sopenharmony_ci u32 val = 0; 19098c2ecf20Sopenharmony_ci int retries = 60; 19108c2ecf20Sopenharmony_ci scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev); 19118c2ecf20Sopenharmony_ci 19128c2ecf20Sopenharmony_ci do { 19138c2ecf20Sopenharmony_ci read_lock(&ha->hw_lock); 19148c2ecf20Sopenharmony_ci val = qla82xx_rd_32(ha, CRB_RCVPEG_STATE); 19158c2ecf20Sopenharmony_ci read_unlock(&ha->hw_lock); 19168c2ecf20Sopenharmony_ci 19178c2ecf20Sopenharmony_ci switch (val) { 19188c2ecf20Sopenharmony_ci case PHAN_INITIALIZE_COMPLETE: 19198c2ecf20Sopenharmony_ci case PHAN_INITIALIZE_ACK: 19208c2ecf20Sopenharmony_ci return QLA_SUCCESS; 19218c2ecf20Sopenharmony_ci case PHAN_INITIALIZE_FAILED: 19228c2ecf20Sopenharmony_ci break; 19238c2ecf20Sopenharmony_ci default: 19248c2ecf20Sopenharmony_ci break; 19258c2ecf20Sopenharmony_ci } 19268c2ecf20Sopenharmony_ci ql_log(ql_log_info, vha, 0x00ab, 19278c2ecf20Sopenharmony_ci "CRB_RCVPEG_STATE: 0x%x and retries: 0x%x.\n", 19288c2ecf20Sopenharmony_ci val, retries); 19298c2ecf20Sopenharmony_ci 19308c2ecf20Sopenharmony_ci msleep(500); 19318c2ecf20Sopenharmony_ci 19328c2ecf20Sopenharmony_ci } while (--retries); 19338c2ecf20Sopenharmony_ci 19348c2ecf20Sopenharmony_ci ql_log(ql_log_fatal, vha, 0x00ac, 19358c2ecf20Sopenharmony_ci "Rcv Peg initialization failed: 0x%x.\n", val); 19368c2ecf20Sopenharmony_ci read_lock(&ha->hw_lock); 19378c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, CRB_RCVPEG_STATE, PHAN_INITIALIZE_FAILED); 19388c2ecf20Sopenharmony_ci read_unlock(&ha->hw_lock); 19398c2ecf20Sopenharmony_ci return QLA_FUNCTION_FAILED; 19408c2ecf20Sopenharmony_ci} 19418c2ecf20Sopenharmony_ci 19428c2ecf20Sopenharmony_ci/* ISR related functions */ 19438c2ecf20Sopenharmony_cistatic struct qla82xx_legacy_intr_set legacy_intr[] = 19448c2ecf20Sopenharmony_ci QLA82XX_LEGACY_INTR_CONFIG; 19458c2ecf20Sopenharmony_ci 19468c2ecf20Sopenharmony_ci/* 19478c2ecf20Sopenharmony_ci * qla82xx_mbx_completion() - Process mailbox command completions. 19488c2ecf20Sopenharmony_ci * @ha: SCSI driver HA context 19498c2ecf20Sopenharmony_ci * @mb0: Mailbox0 register 19508c2ecf20Sopenharmony_ci */ 19518c2ecf20Sopenharmony_civoid 19528c2ecf20Sopenharmony_ciqla82xx_mbx_completion(scsi_qla_host_t *vha, uint16_t mb0) 19538c2ecf20Sopenharmony_ci{ 19548c2ecf20Sopenharmony_ci uint16_t cnt; 19558c2ecf20Sopenharmony_ci __le16 __iomem *wptr; 19568c2ecf20Sopenharmony_ci struct qla_hw_data *ha = vha->hw; 19578c2ecf20Sopenharmony_ci struct device_reg_82xx __iomem *reg = &ha->iobase->isp82; 19588c2ecf20Sopenharmony_ci 19598c2ecf20Sopenharmony_ci wptr = ®->mailbox_out[1]; 19608c2ecf20Sopenharmony_ci 19618c2ecf20Sopenharmony_ci /* Load return mailbox registers. */ 19628c2ecf20Sopenharmony_ci ha->flags.mbox_int = 1; 19638c2ecf20Sopenharmony_ci ha->mailbox_out[0] = mb0; 19648c2ecf20Sopenharmony_ci 19658c2ecf20Sopenharmony_ci for (cnt = 1; cnt < ha->mbx_count; cnt++) { 19668c2ecf20Sopenharmony_ci ha->mailbox_out[cnt] = rd_reg_word(wptr); 19678c2ecf20Sopenharmony_ci wptr++; 19688c2ecf20Sopenharmony_ci } 19698c2ecf20Sopenharmony_ci 19708c2ecf20Sopenharmony_ci if (!ha->mcp) 19718c2ecf20Sopenharmony_ci ql_dbg(ql_dbg_async, vha, 0x5053, 19728c2ecf20Sopenharmony_ci "MBX pointer ERROR.\n"); 19738c2ecf20Sopenharmony_ci} 19748c2ecf20Sopenharmony_ci 19758c2ecf20Sopenharmony_ci/** 19768c2ecf20Sopenharmony_ci * qla82xx_intr_handler() - Process interrupts for the ISP23xx and ISP63xx. 19778c2ecf20Sopenharmony_ci * @irq: interrupt number 19788c2ecf20Sopenharmony_ci * @dev_id: SCSI driver HA context 19798c2ecf20Sopenharmony_ci * 19808c2ecf20Sopenharmony_ci * Called by system whenever the host adapter generates an interrupt. 19818c2ecf20Sopenharmony_ci * 19828c2ecf20Sopenharmony_ci * Returns handled flag. 19838c2ecf20Sopenharmony_ci */ 19848c2ecf20Sopenharmony_ciirqreturn_t 19858c2ecf20Sopenharmony_ciqla82xx_intr_handler(int irq, void *dev_id) 19868c2ecf20Sopenharmony_ci{ 19878c2ecf20Sopenharmony_ci scsi_qla_host_t *vha; 19888c2ecf20Sopenharmony_ci struct qla_hw_data *ha; 19898c2ecf20Sopenharmony_ci struct rsp_que *rsp; 19908c2ecf20Sopenharmony_ci struct device_reg_82xx __iomem *reg; 19918c2ecf20Sopenharmony_ci int status = 0, status1 = 0; 19928c2ecf20Sopenharmony_ci unsigned long flags; 19938c2ecf20Sopenharmony_ci unsigned long iter; 19948c2ecf20Sopenharmony_ci uint32_t stat = 0; 19958c2ecf20Sopenharmony_ci uint16_t mb[8]; 19968c2ecf20Sopenharmony_ci 19978c2ecf20Sopenharmony_ci rsp = (struct rsp_que *) dev_id; 19988c2ecf20Sopenharmony_ci if (!rsp) { 19998c2ecf20Sopenharmony_ci ql_log(ql_log_info, NULL, 0xb053, 20008c2ecf20Sopenharmony_ci "%s: NULL response queue pointer.\n", __func__); 20018c2ecf20Sopenharmony_ci return IRQ_NONE; 20028c2ecf20Sopenharmony_ci } 20038c2ecf20Sopenharmony_ci ha = rsp->hw; 20048c2ecf20Sopenharmony_ci 20058c2ecf20Sopenharmony_ci if (!ha->flags.msi_enabled) { 20068c2ecf20Sopenharmony_ci status = qla82xx_rd_32(ha, ISR_INT_VECTOR); 20078c2ecf20Sopenharmony_ci if (!(status & ha->nx_legacy_intr.int_vec_bit)) 20088c2ecf20Sopenharmony_ci return IRQ_NONE; 20098c2ecf20Sopenharmony_ci 20108c2ecf20Sopenharmony_ci status1 = qla82xx_rd_32(ha, ISR_INT_STATE_REG); 20118c2ecf20Sopenharmony_ci if (!ISR_IS_LEGACY_INTR_TRIGGERED(status1)) 20128c2ecf20Sopenharmony_ci return IRQ_NONE; 20138c2ecf20Sopenharmony_ci } 20148c2ecf20Sopenharmony_ci 20158c2ecf20Sopenharmony_ci /* clear the interrupt */ 20168c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, ha->nx_legacy_intr.tgt_status_reg, 0xffffffff); 20178c2ecf20Sopenharmony_ci 20188c2ecf20Sopenharmony_ci /* read twice to ensure write is flushed */ 20198c2ecf20Sopenharmony_ci qla82xx_rd_32(ha, ISR_INT_VECTOR); 20208c2ecf20Sopenharmony_ci qla82xx_rd_32(ha, ISR_INT_VECTOR); 20218c2ecf20Sopenharmony_ci 20228c2ecf20Sopenharmony_ci reg = &ha->iobase->isp82; 20238c2ecf20Sopenharmony_ci 20248c2ecf20Sopenharmony_ci spin_lock_irqsave(&ha->hardware_lock, flags); 20258c2ecf20Sopenharmony_ci vha = pci_get_drvdata(ha->pdev); 20268c2ecf20Sopenharmony_ci for (iter = 1; iter--; ) { 20278c2ecf20Sopenharmony_ci 20288c2ecf20Sopenharmony_ci if (rd_reg_dword(®->host_int)) { 20298c2ecf20Sopenharmony_ci stat = rd_reg_dword(®->host_status); 20308c2ecf20Sopenharmony_ci 20318c2ecf20Sopenharmony_ci switch (stat & 0xff) { 20328c2ecf20Sopenharmony_ci case 0x1: 20338c2ecf20Sopenharmony_ci case 0x2: 20348c2ecf20Sopenharmony_ci case 0x10: 20358c2ecf20Sopenharmony_ci case 0x11: 20368c2ecf20Sopenharmony_ci qla82xx_mbx_completion(vha, MSW(stat)); 20378c2ecf20Sopenharmony_ci status |= MBX_INTERRUPT; 20388c2ecf20Sopenharmony_ci break; 20398c2ecf20Sopenharmony_ci case 0x12: 20408c2ecf20Sopenharmony_ci mb[0] = MSW(stat); 20418c2ecf20Sopenharmony_ci mb[1] = rd_reg_word(®->mailbox_out[1]); 20428c2ecf20Sopenharmony_ci mb[2] = rd_reg_word(®->mailbox_out[2]); 20438c2ecf20Sopenharmony_ci mb[3] = rd_reg_word(®->mailbox_out[3]); 20448c2ecf20Sopenharmony_ci qla2x00_async_event(vha, rsp, mb); 20458c2ecf20Sopenharmony_ci break; 20468c2ecf20Sopenharmony_ci case 0x13: 20478c2ecf20Sopenharmony_ci qla24xx_process_response_queue(vha, rsp); 20488c2ecf20Sopenharmony_ci break; 20498c2ecf20Sopenharmony_ci default: 20508c2ecf20Sopenharmony_ci ql_dbg(ql_dbg_async, vha, 0x5054, 20518c2ecf20Sopenharmony_ci "Unrecognized interrupt type (%d).\n", 20528c2ecf20Sopenharmony_ci stat & 0xff); 20538c2ecf20Sopenharmony_ci break; 20548c2ecf20Sopenharmony_ci } 20558c2ecf20Sopenharmony_ci } 20568c2ecf20Sopenharmony_ci wrt_reg_dword(®->host_int, 0); 20578c2ecf20Sopenharmony_ci } 20588c2ecf20Sopenharmony_ci 20598c2ecf20Sopenharmony_ci qla2x00_handle_mbx_completion(ha, status); 20608c2ecf20Sopenharmony_ci spin_unlock_irqrestore(&ha->hardware_lock, flags); 20618c2ecf20Sopenharmony_ci 20628c2ecf20Sopenharmony_ci if (!ha->flags.msi_enabled) 20638c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, ha->nx_legacy_intr.tgt_mask_reg, 0xfbff); 20648c2ecf20Sopenharmony_ci 20658c2ecf20Sopenharmony_ci return IRQ_HANDLED; 20668c2ecf20Sopenharmony_ci} 20678c2ecf20Sopenharmony_ci 20688c2ecf20Sopenharmony_ciirqreturn_t 20698c2ecf20Sopenharmony_ciqla82xx_msix_default(int irq, void *dev_id) 20708c2ecf20Sopenharmony_ci{ 20718c2ecf20Sopenharmony_ci scsi_qla_host_t *vha; 20728c2ecf20Sopenharmony_ci struct qla_hw_data *ha; 20738c2ecf20Sopenharmony_ci struct rsp_que *rsp; 20748c2ecf20Sopenharmony_ci struct device_reg_82xx __iomem *reg; 20758c2ecf20Sopenharmony_ci int status = 0; 20768c2ecf20Sopenharmony_ci unsigned long flags; 20778c2ecf20Sopenharmony_ci uint32_t stat = 0; 20788c2ecf20Sopenharmony_ci uint32_t host_int = 0; 20798c2ecf20Sopenharmony_ci uint16_t mb[8]; 20808c2ecf20Sopenharmony_ci 20818c2ecf20Sopenharmony_ci rsp = (struct rsp_que *) dev_id; 20828c2ecf20Sopenharmony_ci if (!rsp) { 20838c2ecf20Sopenharmony_ci printk(KERN_INFO 20848c2ecf20Sopenharmony_ci "%s(): NULL response queue pointer.\n", __func__); 20858c2ecf20Sopenharmony_ci return IRQ_NONE; 20868c2ecf20Sopenharmony_ci } 20878c2ecf20Sopenharmony_ci ha = rsp->hw; 20888c2ecf20Sopenharmony_ci 20898c2ecf20Sopenharmony_ci reg = &ha->iobase->isp82; 20908c2ecf20Sopenharmony_ci 20918c2ecf20Sopenharmony_ci spin_lock_irqsave(&ha->hardware_lock, flags); 20928c2ecf20Sopenharmony_ci vha = pci_get_drvdata(ha->pdev); 20938c2ecf20Sopenharmony_ci do { 20948c2ecf20Sopenharmony_ci host_int = rd_reg_dword(®->host_int); 20958c2ecf20Sopenharmony_ci if (qla2x00_check_reg32_for_disconnect(vha, host_int)) 20968c2ecf20Sopenharmony_ci break; 20978c2ecf20Sopenharmony_ci if (host_int) { 20988c2ecf20Sopenharmony_ci stat = rd_reg_dword(®->host_status); 20998c2ecf20Sopenharmony_ci 21008c2ecf20Sopenharmony_ci switch (stat & 0xff) { 21018c2ecf20Sopenharmony_ci case 0x1: 21028c2ecf20Sopenharmony_ci case 0x2: 21038c2ecf20Sopenharmony_ci case 0x10: 21048c2ecf20Sopenharmony_ci case 0x11: 21058c2ecf20Sopenharmony_ci qla82xx_mbx_completion(vha, MSW(stat)); 21068c2ecf20Sopenharmony_ci status |= MBX_INTERRUPT; 21078c2ecf20Sopenharmony_ci break; 21088c2ecf20Sopenharmony_ci case 0x12: 21098c2ecf20Sopenharmony_ci mb[0] = MSW(stat); 21108c2ecf20Sopenharmony_ci mb[1] = rd_reg_word(®->mailbox_out[1]); 21118c2ecf20Sopenharmony_ci mb[2] = rd_reg_word(®->mailbox_out[2]); 21128c2ecf20Sopenharmony_ci mb[3] = rd_reg_word(®->mailbox_out[3]); 21138c2ecf20Sopenharmony_ci qla2x00_async_event(vha, rsp, mb); 21148c2ecf20Sopenharmony_ci break; 21158c2ecf20Sopenharmony_ci case 0x13: 21168c2ecf20Sopenharmony_ci qla24xx_process_response_queue(vha, rsp); 21178c2ecf20Sopenharmony_ci break; 21188c2ecf20Sopenharmony_ci default: 21198c2ecf20Sopenharmony_ci ql_dbg(ql_dbg_async, vha, 0x5041, 21208c2ecf20Sopenharmony_ci "Unrecognized interrupt type (%d).\n", 21218c2ecf20Sopenharmony_ci stat & 0xff); 21228c2ecf20Sopenharmony_ci break; 21238c2ecf20Sopenharmony_ci } 21248c2ecf20Sopenharmony_ci } 21258c2ecf20Sopenharmony_ci wrt_reg_dword(®->host_int, 0); 21268c2ecf20Sopenharmony_ci } while (0); 21278c2ecf20Sopenharmony_ci 21288c2ecf20Sopenharmony_ci qla2x00_handle_mbx_completion(ha, status); 21298c2ecf20Sopenharmony_ci spin_unlock_irqrestore(&ha->hardware_lock, flags); 21308c2ecf20Sopenharmony_ci 21318c2ecf20Sopenharmony_ci return IRQ_HANDLED; 21328c2ecf20Sopenharmony_ci} 21338c2ecf20Sopenharmony_ci 21348c2ecf20Sopenharmony_ciirqreturn_t 21358c2ecf20Sopenharmony_ciqla82xx_msix_rsp_q(int irq, void *dev_id) 21368c2ecf20Sopenharmony_ci{ 21378c2ecf20Sopenharmony_ci scsi_qla_host_t *vha; 21388c2ecf20Sopenharmony_ci struct qla_hw_data *ha; 21398c2ecf20Sopenharmony_ci struct rsp_que *rsp; 21408c2ecf20Sopenharmony_ci struct device_reg_82xx __iomem *reg; 21418c2ecf20Sopenharmony_ci unsigned long flags; 21428c2ecf20Sopenharmony_ci uint32_t host_int = 0; 21438c2ecf20Sopenharmony_ci 21448c2ecf20Sopenharmony_ci rsp = (struct rsp_que *) dev_id; 21458c2ecf20Sopenharmony_ci if (!rsp) { 21468c2ecf20Sopenharmony_ci printk(KERN_INFO 21478c2ecf20Sopenharmony_ci "%s(): NULL response queue pointer.\n", __func__); 21488c2ecf20Sopenharmony_ci return IRQ_NONE; 21498c2ecf20Sopenharmony_ci } 21508c2ecf20Sopenharmony_ci 21518c2ecf20Sopenharmony_ci ha = rsp->hw; 21528c2ecf20Sopenharmony_ci reg = &ha->iobase->isp82; 21538c2ecf20Sopenharmony_ci spin_lock_irqsave(&ha->hardware_lock, flags); 21548c2ecf20Sopenharmony_ci vha = pci_get_drvdata(ha->pdev); 21558c2ecf20Sopenharmony_ci host_int = rd_reg_dword(®->host_int); 21568c2ecf20Sopenharmony_ci if (qla2x00_check_reg32_for_disconnect(vha, host_int)) 21578c2ecf20Sopenharmony_ci goto out; 21588c2ecf20Sopenharmony_ci qla24xx_process_response_queue(vha, rsp); 21598c2ecf20Sopenharmony_ci wrt_reg_dword(®->host_int, 0); 21608c2ecf20Sopenharmony_ciout: 21618c2ecf20Sopenharmony_ci spin_unlock_irqrestore(&ha->hardware_lock, flags); 21628c2ecf20Sopenharmony_ci return IRQ_HANDLED; 21638c2ecf20Sopenharmony_ci} 21648c2ecf20Sopenharmony_ci 21658c2ecf20Sopenharmony_civoid 21668c2ecf20Sopenharmony_ciqla82xx_poll(int irq, void *dev_id) 21678c2ecf20Sopenharmony_ci{ 21688c2ecf20Sopenharmony_ci scsi_qla_host_t *vha; 21698c2ecf20Sopenharmony_ci struct qla_hw_data *ha; 21708c2ecf20Sopenharmony_ci struct rsp_que *rsp; 21718c2ecf20Sopenharmony_ci struct device_reg_82xx __iomem *reg; 21728c2ecf20Sopenharmony_ci int status = 0; 21738c2ecf20Sopenharmony_ci uint32_t stat; 21748c2ecf20Sopenharmony_ci uint32_t host_int = 0; 21758c2ecf20Sopenharmony_ci uint16_t mb[8]; 21768c2ecf20Sopenharmony_ci unsigned long flags; 21778c2ecf20Sopenharmony_ci 21788c2ecf20Sopenharmony_ci rsp = (struct rsp_que *) dev_id; 21798c2ecf20Sopenharmony_ci if (!rsp) { 21808c2ecf20Sopenharmony_ci printk(KERN_INFO 21818c2ecf20Sopenharmony_ci "%s(): NULL response queue pointer.\n", __func__); 21828c2ecf20Sopenharmony_ci return; 21838c2ecf20Sopenharmony_ci } 21848c2ecf20Sopenharmony_ci ha = rsp->hw; 21858c2ecf20Sopenharmony_ci 21868c2ecf20Sopenharmony_ci reg = &ha->iobase->isp82; 21878c2ecf20Sopenharmony_ci spin_lock_irqsave(&ha->hardware_lock, flags); 21888c2ecf20Sopenharmony_ci vha = pci_get_drvdata(ha->pdev); 21898c2ecf20Sopenharmony_ci 21908c2ecf20Sopenharmony_ci host_int = rd_reg_dword(®->host_int); 21918c2ecf20Sopenharmony_ci if (qla2x00_check_reg32_for_disconnect(vha, host_int)) 21928c2ecf20Sopenharmony_ci goto out; 21938c2ecf20Sopenharmony_ci if (host_int) { 21948c2ecf20Sopenharmony_ci stat = rd_reg_dword(®->host_status); 21958c2ecf20Sopenharmony_ci switch (stat & 0xff) { 21968c2ecf20Sopenharmony_ci case 0x1: 21978c2ecf20Sopenharmony_ci case 0x2: 21988c2ecf20Sopenharmony_ci case 0x10: 21998c2ecf20Sopenharmony_ci case 0x11: 22008c2ecf20Sopenharmony_ci qla82xx_mbx_completion(vha, MSW(stat)); 22018c2ecf20Sopenharmony_ci status |= MBX_INTERRUPT; 22028c2ecf20Sopenharmony_ci break; 22038c2ecf20Sopenharmony_ci case 0x12: 22048c2ecf20Sopenharmony_ci mb[0] = MSW(stat); 22058c2ecf20Sopenharmony_ci mb[1] = rd_reg_word(®->mailbox_out[1]); 22068c2ecf20Sopenharmony_ci mb[2] = rd_reg_word(®->mailbox_out[2]); 22078c2ecf20Sopenharmony_ci mb[3] = rd_reg_word(®->mailbox_out[3]); 22088c2ecf20Sopenharmony_ci qla2x00_async_event(vha, rsp, mb); 22098c2ecf20Sopenharmony_ci break; 22108c2ecf20Sopenharmony_ci case 0x13: 22118c2ecf20Sopenharmony_ci qla24xx_process_response_queue(vha, rsp); 22128c2ecf20Sopenharmony_ci break; 22138c2ecf20Sopenharmony_ci default: 22148c2ecf20Sopenharmony_ci ql_dbg(ql_dbg_p3p, vha, 0xb013, 22158c2ecf20Sopenharmony_ci "Unrecognized interrupt type (%d).\n", 22168c2ecf20Sopenharmony_ci stat * 0xff); 22178c2ecf20Sopenharmony_ci break; 22188c2ecf20Sopenharmony_ci } 22198c2ecf20Sopenharmony_ci wrt_reg_dword(®->host_int, 0); 22208c2ecf20Sopenharmony_ci } 22218c2ecf20Sopenharmony_ciout: 22228c2ecf20Sopenharmony_ci spin_unlock_irqrestore(&ha->hardware_lock, flags); 22238c2ecf20Sopenharmony_ci} 22248c2ecf20Sopenharmony_ci 22258c2ecf20Sopenharmony_civoid 22268c2ecf20Sopenharmony_ciqla82xx_enable_intrs(struct qla_hw_data *ha) 22278c2ecf20Sopenharmony_ci{ 22288c2ecf20Sopenharmony_ci scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev); 22298c2ecf20Sopenharmony_ci 22308c2ecf20Sopenharmony_ci qla82xx_mbx_intr_enable(vha); 22318c2ecf20Sopenharmony_ci spin_lock_irq(&ha->hardware_lock); 22328c2ecf20Sopenharmony_ci if (IS_QLA8044(ha)) 22338c2ecf20Sopenharmony_ci qla8044_wr_reg(ha, LEG_INTR_MASK_OFFSET, 0); 22348c2ecf20Sopenharmony_ci else 22358c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, ha->nx_legacy_intr.tgt_mask_reg, 0xfbff); 22368c2ecf20Sopenharmony_ci spin_unlock_irq(&ha->hardware_lock); 22378c2ecf20Sopenharmony_ci ha->interrupts_on = 1; 22388c2ecf20Sopenharmony_ci} 22398c2ecf20Sopenharmony_ci 22408c2ecf20Sopenharmony_civoid 22418c2ecf20Sopenharmony_ciqla82xx_disable_intrs(struct qla_hw_data *ha) 22428c2ecf20Sopenharmony_ci{ 22438c2ecf20Sopenharmony_ci scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev); 22448c2ecf20Sopenharmony_ci 22458c2ecf20Sopenharmony_ci if (ha->interrupts_on) 22468c2ecf20Sopenharmony_ci qla82xx_mbx_intr_disable(vha); 22478c2ecf20Sopenharmony_ci 22488c2ecf20Sopenharmony_ci spin_lock_irq(&ha->hardware_lock); 22498c2ecf20Sopenharmony_ci if (IS_QLA8044(ha)) 22508c2ecf20Sopenharmony_ci qla8044_wr_reg(ha, LEG_INTR_MASK_OFFSET, 1); 22518c2ecf20Sopenharmony_ci else 22528c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, ha->nx_legacy_intr.tgt_mask_reg, 0x0400); 22538c2ecf20Sopenharmony_ci spin_unlock_irq(&ha->hardware_lock); 22548c2ecf20Sopenharmony_ci ha->interrupts_on = 0; 22558c2ecf20Sopenharmony_ci} 22568c2ecf20Sopenharmony_ci 22578c2ecf20Sopenharmony_civoid qla82xx_init_flags(struct qla_hw_data *ha) 22588c2ecf20Sopenharmony_ci{ 22598c2ecf20Sopenharmony_ci struct qla82xx_legacy_intr_set *nx_legacy_intr; 22608c2ecf20Sopenharmony_ci 22618c2ecf20Sopenharmony_ci /* ISP 8021 initializations */ 22628c2ecf20Sopenharmony_ci rwlock_init(&ha->hw_lock); 22638c2ecf20Sopenharmony_ci ha->qdr_sn_window = -1; 22648c2ecf20Sopenharmony_ci ha->ddr_mn_window = -1; 22658c2ecf20Sopenharmony_ci ha->curr_window = 255; 22668c2ecf20Sopenharmony_ci ha->portnum = PCI_FUNC(ha->pdev->devfn); 22678c2ecf20Sopenharmony_ci nx_legacy_intr = &legacy_intr[ha->portnum]; 22688c2ecf20Sopenharmony_ci ha->nx_legacy_intr.int_vec_bit = nx_legacy_intr->int_vec_bit; 22698c2ecf20Sopenharmony_ci ha->nx_legacy_intr.tgt_status_reg = nx_legacy_intr->tgt_status_reg; 22708c2ecf20Sopenharmony_ci ha->nx_legacy_intr.tgt_mask_reg = nx_legacy_intr->tgt_mask_reg; 22718c2ecf20Sopenharmony_ci ha->nx_legacy_intr.pci_int_reg = nx_legacy_intr->pci_int_reg; 22728c2ecf20Sopenharmony_ci} 22738c2ecf20Sopenharmony_ci 22748c2ecf20Sopenharmony_cistatic inline void 22758c2ecf20Sopenharmony_ciqla82xx_set_idc_version(scsi_qla_host_t *vha) 22768c2ecf20Sopenharmony_ci{ 22778c2ecf20Sopenharmony_ci int idc_ver; 22788c2ecf20Sopenharmony_ci uint32_t drv_active; 22798c2ecf20Sopenharmony_ci struct qla_hw_data *ha = vha->hw; 22808c2ecf20Sopenharmony_ci 22818c2ecf20Sopenharmony_ci drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE); 22828c2ecf20Sopenharmony_ci if (drv_active == (QLA82XX_DRV_ACTIVE << (ha->portnum * 4))) { 22838c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, QLA82XX_CRB_DRV_IDC_VERSION, 22848c2ecf20Sopenharmony_ci QLA82XX_IDC_VERSION); 22858c2ecf20Sopenharmony_ci ql_log(ql_log_info, vha, 0xb082, 22868c2ecf20Sopenharmony_ci "IDC version updated to %d\n", QLA82XX_IDC_VERSION); 22878c2ecf20Sopenharmony_ci } else { 22888c2ecf20Sopenharmony_ci idc_ver = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_IDC_VERSION); 22898c2ecf20Sopenharmony_ci if (idc_ver != QLA82XX_IDC_VERSION) 22908c2ecf20Sopenharmony_ci ql_log(ql_log_info, vha, 0xb083, 22918c2ecf20Sopenharmony_ci "qla2xxx driver IDC version %d is not compatible " 22928c2ecf20Sopenharmony_ci "with IDC version %d of the other drivers\n", 22938c2ecf20Sopenharmony_ci QLA82XX_IDC_VERSION, idc_ver); 22948c2ecf20Sopenharmony_ci } 22958c2ecf20Sopenharmony_ci} 22968c2ecf20Sopenharmony_ci 22978c2ecf20Sopenharmony_ciinline void 22988c2ecf20Sopenharmony_ciqla82xx_set_drv_active(scsi_qla_host_t *vha) 22998c2ecf20Sopenharmony_ci{ 23008c2ecf20Sopenharmony_ci uint32_t drv_active; 23018c2ecf20Sopenharmony_ci struct qla_hw_data *ha = vha->hw; 23028c2ecf20Sopenharmony_ci 23038c2ecf20Sopenharmony_ci drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE); 23048c2ecf20Sopenharmony_ci 23058c2ecf20Sopenharmony_ci /* If reset value is all FF's, initialize DRV_ACTIVE */ 23068c2ecf20Sopenharmony_ci if (drv_active == 0xffffffff) { 23078c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, QLA82XX_CRB_DRV_ACTIVE, 23088c2ecf20Sopenharmony_ci QLA82XX_DRV_NOT_ACTIVE); 23098c2ecf20Sopenharmony_ci drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE); 23108c2ecf20Sopenharmony_ci } 23118c2ecf20Sopenharmony_ci drv_active |= (QLA82XX_DRV_ACTIVE << (ha->portnum * 4)); 23128c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, QLA82XX_CRB_DRV_ACTIVE, drv_active); 23138c2ecf20Sopenharmony_ci} 23148c2ecf20Sopenharmony_ci 23158c2ecf20Sopenharmony_ciinline void 23168c2ecf20Sopenharmony_ciqla82xx_clear_drv_active(struct qla_hw_data *ha) 23178c2ecf20Sopenharmony_ci{ 23188c2ecf20Sopenharmony_ci uint32_t drv_active; 23198c2ecf20Sopenharmony_ci 23208c2ecf20Sopenharmony_ci drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE); 23218c2ecf20Sopenharmony_ci drv_active &= ~(QLA82XX_DRV_ACTIVE << (ha->portnum * 4)); 23228c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, QLA82XX_CRB_DRV_ACTIVE, drv_active); 23238c2ecf20Sopenharmony_ci} 23248c2ecf20Sopenharmony_ci 23258c2ecf20Sopenharmony_cistatic inline int 23268c2ecf20Sopenharmony_ciqla82xx_need_reset(struct qla_hw_data *ha) 23278c2ecf20Sopenharmony_ci{ 23288c2ecf20Sopenharmony_ci uint32_t drv_state; 23298c2ecf20Sopenharmony_ci int rval; 23308c2ecf20Sopenharmony_ci 23318c2ecf20Sopenharmony_ci if (ha->flags.nic_core_reset_owner) 23328c2ecf20Sopenharmony_ci return 1; 23338c2ecf20Sopenharmony_ci else { 23348c2ecf20Sopenharmony_ci drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE); 23358c2ecf20Sopenharmony_ci rval = drv_state & (QLA82XX_DRVST_RST_RDY << (ha->portnum * 4)); 23368c2ecf20Sopenharmony_ci return rval; 23378c2ecf20Sopenharmony_ci } 23388c2ecf20Sopenharmony_ci} 23398c2ecf20Sopenharmony_ci 23408c2ecf20Sopenharmony_cistatic inline void 23418c2ecf20Sopenharmony_ciqla82xx_set_rst_ready(struct qla_hw_data *ha) 23428c2ecf20Sopenharmony_ci{ 23438c2ecf20Sopenharmony_ci uint32_t drv_state; 23448c2ecf20Sopenharmony_ci scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev); 23458c2ecf20Sopenharmony_ci 23468c2ecf20Sopenharmony_ci drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE); 23478c2ecf20Sopenharmony_ci 23488c2ecf20Sopenharmony_ci /* If reset value is all FF's, initialize DRV_STATE */ 23498c2ecf20Sopenharmony_ci if (drv_state == 0xffffffff) { 23508c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, QLA82XX_DRVST_NOT_RDY); 23518c2ecf20Sopenharmony_ci drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE); 23528c2ecf20Sopenharmony_ci } 23538c2ecf20Sopenharmony_ci drv_state |= (QLA82XX_DRVST_RST_RDY << (ha->portnum * 4)); 23548c2ecf20Sopenharmony_ci ql_dbg(ql_dbg_init, vha, 0x00bb, 23558c2ecf20Sopenharmony_ci "drv_state = 0x%08x.\n", drv_state); 23568c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, drv_state); 23578c2ecf20Sopenharmony_ci} 23588c2ecf20Sopenharmony_ci 23598c2ecf20Sopenharmony_cistatic inline void 23608c2ecf20Sopenharmony_ciqla82xx_clear_rst_ready(struct qla_hw_data *ha) 23618c2ecf20Sopenharmony_ci{ 23628c2ecf20Sopenharmony_ci uint32_t drv_state; 23638c2ecf20Sopenharmony_ci 23648c2ecf20Sopenharmony_ci drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE); 23658c2ecf20Sopenharmony_ci drv_state &= ~(QLA82XX_DRVST_RST_RDY << (ha->portnum * 4)); 23668c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, drv_state); 23678c2ecf20Sopenharmony_ci} 23688c2ecf20Sopenharmony_ci 23698c2ecf20Sopenharmony_cistatic inline void 23708c2ecf20Sopenharmony_ciqla82xx_set_qsnt_ready(struct qla_hw_data *ha) 23718c2ecf20Sopenharmony_ci{ 23728c2ecf20Sopenharmony_ci uint32_t qsnt_state; 23738c2ecf20Sopenharmony_ci 23748c2ecf20Sopenharmony_ci qsnt_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE); 23758c2ecf20Sopenharmony_ci qsnt_state |= (QLA82XX_DRVST_QSNT_RDY << (ha->portnum * 4)); 23768c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, qsnt_state); 23778c2ecf20Sopenharmony_ci} 23788c2ecf20Sopenharmony_ci 23798c2ecf20Sopenharmony_civoid 23808c2ecf20Sopenharmony_ciqla82xx_clear_qsnt_ready(scsi_qla_host_t *vha) 23818c2ecf20Sopenharmony_ci{ 23828c2ecf20Sopenharmony_ci struct qla_hw_data *ha = vha->hw; 23838c2ecf20Sopenharmony_ci uint32_t qsnt_state; 23848c2ecf20Sopenharmony_ci 23858c2ecf20Sopenharmony_ci qsnt_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE); 23868c2ecf20Sopenharmony_ci qsnt_state &= ~(QLA82XX_DRVST_QSNT_RDY << (ha->portnum * 4)); 23878c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, qsnt_state); 23888c2ecf20Sopenharmony_ci} 23898c2ecf20Sopenharmony_ci 23908c2ecf20Sopenharmony_cistatic int 23918c2ecf20Sopenharmony_ciqla82xx_load_fw(scsi_qla_host_t *vha) 23928c2ecf20Sopenharmony_ci{ 23938c2ecf20Sopenharmony_ci int rst; 23948c2ecf20Sopenharmony_ci struct fw_blob *blob; 23958c2ecf20Sopenharmony_ci struct qla_hw_data *ha = vha->hw; 23968c2ecf20Sopenharmony_ci 23978c2ecf20Sopenharmony_ci if (qla82xx_pinit_from_rom(vha) != QLA_SUCCESS) { 23988c2ecf20Sopenharmony_ci ql_log(ql_log_fatal, vha, 0x009f, 23998c2ecf20Sopenharmony_ci "Error during CRB initialization.\n"); 24008c2ecf20Sopenharmony_ci return QLA_FUNCTION_FAILED; 24018c2ecf20Sopenharmony_ci } 24028c2ecf20Sopenharmony_ci udelay(500); 24038c2ecf20Sopenharmony_ci 24048c2ecf20Sopenharmony_ci /* Bring QM and CAMRAM out of reset */ 24058c2ecf20Sopenharmony_ci rst = qla82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET); 24068c2ecf20Sopenharmony_ci rst &= ~((1 << 28) | (1 << 24)); 24078c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, rst); 24088c2ecf20Sopenharmony_ci 24098c2ecf20Sopenharmony_ci /* 24108c2ecf20Sopenharmony_ci * FW Load priority: 24118c2ecf20Sopenharmony_ci * 1) Operational firmware residing in flash. 24128c2ecf20Sopenharmony_ci * 2) Firmware via request-firmware interface (.bin file). 24138c2ecf20Sopenharmony_ci */ 24148c2ecf20Sopenharmony_ci if (ql2xfwloadbin == 2) 24158c2ecf20Sopenharmony_ci goto try_blob_fw; 24168c2ecf20Sopenharmony_ci 24178c2ecf20Sopenharmony_ci ql_log(ql_log_info, vha, 0x00a0, 24188c2ecf20Sopenharmony_ci "Attempting to load firmware from flash.\n"); 24198c2ecf20Sopenharmony_ci 24208c2ecf20Sopenharmony_ci if (qla82xx_fw_load_from_flash(ha) == QLA_SUCCESS) { 24218c2ecf20Sopenharmony_ci ql_log(ql_log_info, vha, 0x00a1, 24228c2ecf20Sopenharmony_ci "Firmware loaded successfully from flash.\n"); 24238c2ecf20Sopenharmony_ci return QLA_SUCCESS; 24248c2ecf20Sopenharmony_ci } else { 24258c2ecf20Sopenharmony_ci ql_log(ql_log_warn, vha, 0x0108, 24268c2ecf20Sopenharmony_ci "Firmware load from flash failed.\n"); 24278c2ecf20Sopenharmony_ci } 24288c2ecf20Sopenharmony_ci 24298c2ecf20Sopenharmony_citry_blob_fw: 24308c2ecf20Sopenharmony_ci ql_log(ql_log_info, vha, 0x00a2, 24318c2ecf20Sopenharmony_ci "Attempting to load firmware from blob.\n"); 24328c2ecf20Sopenharmony_ci 24338c2ecf20Sopenharmony_ci /* Load firmware blob. */ 24348c2ecf20Sopenharmony_ci blob = ha->hablob = qla2x00_request_firmware(vha); 24358c2ecf20Sopenharmony_ci if (!blob) { 24368c2ecf20Sopenharmony_ci ql_log(ql_log_fatal, vha, 0x00a3, 24378c2ecf20Sopenharmony_ci "Firmware image not present.\n"); 24388c2ecf20Sopenharmony_ci goto fw_load_failed; 24398c2ecf20Sopenharmony_ci } 24408c2ecf20Sopenharmony_ci 24418c2ecf20Sopenharmony_ci /* Validating firmware blob */ 24428c2ecf20Sopenharmony_ci if (qla82xx_validate_firmware_blob(vha, 24438c2ecf20Sopenharmony_ci QLA82XX_FLASH_ROMIMAGE)) { 24448c2ecf20Sopenharmony_ci /* Fallback to URI format */ 24458c2ecf20Sopenharmony_ci if (qla82xx_validate_firmware_blob(vha, 24468c2ecf20Sopenharmony_ci QLA82XX_UNIFIED_ROMIMAGE)) { 24478c2ecf20Sopenharmony_ci ql_log(ql_log_fatal, vha, 0x00a4, 24488c2ecf20Sopenharmony_ci "No valid firmware image found.\n"); 24498c2ecf20Sopenharmony_ci return QLA_FUNCTION_FAILED; 24508c2ecf20Sopenharmony_ci } 24518c2ecf20Sopenharmony_ci } 24528c2ecf20Sopenharmony_ci 24538c2ecf20Sopenharmony_ci if (qla82xx_fw_load_from_blob(ha) == QLA_SUCCESS) { 24548c2ecf20Sopenharmony_ci ql_log(ql_log_info, vha, 0x00a5, 24558c2ecf20Sopenharmony_ci "Firmware loaded successfully from binary blob.\n"); 24568c2ecf20Sopenharmony_ci return QLA_SUCCESS; 24578c2ecf20Sopenharmony_ci } 24588c2ecf20Sopenharmony_ci 24598c2ecf20Sopenharmony_ci ql_log(ql_log_fatal, vha, 0x00a6, 24608c2ecf20Sopenharmony_ci "Firmware load failed for binary blob.\n"); 24618c2ecf20Sopenharmony_ci blob->fw = NULL; 24628c2ecf20Sopenharmony_ci blob = NULL; 24638c2ecf20Sopenharmony_ci 24648c2ecf20Sopenharmony_cifw_load_failed: 24658c2ecf20Sopenharmony_ci return QLA_FUNCTION_FAILED; 24668c2ecf20Sopenharmony_ci} 24678c2ecf20Sopenharmony_ci 24688c2ecf20Sopenharmony_ciint 24698c2ecf20Sopenharmony_ciqla82xx_start_firmware(scsi_qla_host_t *vha) 24708c2ecf20Sopenharmony_ci{ 24718c2ecf20Sopenharmony_ci uint16_t lnk; 24728c2ecf20Sopenharmony_ci struct qla_hw_data *ha = vha->hw; 24738c2ecf20Sopenharmony_ci 24748c2ecf20Sopenharmony_ci /* scrub dma mask expansion register */ 24758c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, CRB_DMA_SHIFT, QLA82XX_DMA_SHIFT_VALUE); 24768c2ecf20Sopenharmony_ci 24778c2ecf20Sopenharmony_ci /* Put both the PEG CMD and RCV PEG to default state 24788c2ecf20Sopenharmony_ci * of 0 before resetting the hardware 24798c2ecf20Sopenharmony_ci */ 24808c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, CRB_CMDPEG_STATE, 0); 24818c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, CRB_RCVPEG_STATE, 0); 24828c2ecf20Sopenharmony_ci 24838c2ecf20Sopenharmony_ci /* Overwrite stale initialization register values */ 24848c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, QLA82XX_PEG_HALT_STATUS1, 0); 24858c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, QLA82XX_PEG_HALT_STATUS2, 0); 24868c2ecf20Sopenharmony_ci 24878c2ecf20Sopenharmony_ci if (qla82xx_load_fw(vha) != QLA_SUCCESS) { 24888c2ecf20Sopenharmony_ci ql_log(ql_log_fatal, vha, 0x00a7, 24898c2ecf20Sopenharmony_ci "Error trying to start fw.\n"); 24908c2ecf20Sopenharmony_ci return QLA_FUNCTION_FAILED; 24918c2ecf20Sopenharmony_ci } 24928c2ecf20Sopenharmony_ci 24938c2ecf20Sopenharmony_ci /* Handshake with the card before we register the devices. */ 24948c2ecf20Sopenharmony_ci if (qla82xx_check_cmdpeg_state(ha) != QLA_SUCCESS) { 24958c2ecf20Sopenharmony_ci ql_log(ql_log_fatal, vha, 0x00aa, 24968c2ecf20Sopenharmony_ci "Error during card handshake.\n"); 24978c2ecf20Sopenharmony_ci return QLA_FUNCTION_FAILED; 24988c2ecf20Sopenharmony_ci } 24998c2ecf20Sopenharmony_ci 25008c2ecf20Sopenharmony_ci /* Negotiated Link width */ 25018c2ecf20Sopenharmony_ci pcie_capability_read_word(ha->pdev, PCI_EXP_LNKSTA, &lnk); 25028c2ecf20Sopenharmony_ci ha->link_width = (lnk >> 4) & 0x3f; 25038c2ecf20Sopenharmony_ci 25048c2ecf20Sopenharmony_ci /* Synchronize with Receive peg */ 25058c2ecf20Sopenharmony_ci return qla82xx_check_rcvpeg_state(ha); 25068c2ecf20Sopenharmony_ci} 25078c2ecf20Sopenharmony_ci 25088c2ecf20Sopenharmony_cistatic __le32 * 25098c2ecf20Sopenharmony_ciqla82xx_read_flash_data(scsi_qla_host_t *vha, __le32 *dwptr, uint32_t faddr, 25108c2ecf20Sopenharmony_ci uint32_t length) 25118c2ecf20Sopenharmony_ci{ 25128c2ecf20Sopenharmony_ci uint32_t i; 25138c2ecf20Sopenharmony_ci uint32_t val; 25148c2ecf20Sopenharmony_ci struct qla_hw_data *ha = vha->hw; 25158c2ecf20Sopenharmony_ci 25168c2ecf20Sopenharmony_ci /* Dword reads to flash. */ 25178c2ecf20Sopenharmony_ci for (i = 0; i < length/4; i++, faddr += 4) { 25188c2ecf20Sopenharmony_ci if (qla82xx_rom_fast_read(ha, faddr, &val)) { 25198c2ecf20Sopenharmony_ci ql_log(ql_log_warn, vha, 0x0106, 25208c2ecf20Sopenharmony_ci "Do ROM fast read failed.\n"); 25218c2ecf20Sopenharmony_ci goto done_read; 25228c2ecf20Sopenharmony_ci } 25238c2ecf20Sopenharmony_ci dwptr[i] = cpu_to_le32(val); 25248c2ecf20Sopenharmony_ci } 25258c2ecf20Sopenharmony_cidone_read: 25268c2ecf20Sopenharmony_ci return dwptr; 25278c2ecf20Sopenharmony_ci} 25288c2ecf20Sopenharmony_ci 25298c2ecf20Sopenharmony_cistatic int 25308c2ecf20Sopenharmony_ciqla82xx_unprotect_flash(struct qla_hw_data *ha) 25318c2ecf20Sopenharmony_ci{ 25328c2ecf20Sopenharmony_ci int ret; 25338c2ecf20Sopenharmony_ci uint32_t val; 25348c2ecf20Sopenharmony_ci scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev); 25358c2ecf20Sopenharmony_ci 25368c2ecf20Sopenharmony_ci ret = ql82xx_rom_lock_d(ha); 25378c2ecf20Sopenharmony_ci if (ret < 0) { 25388c2ecf20Sopenharmony_ci ql_log(ql_log_warn, vha, 0xb014, 25398c2ecf20Sopenharmony_ci "ROM Lock failed.\n"); 25408c2ecf20Sopenharmony_ci return ret; 25418c2ecf20Sopenharmony_ci } 25428c2ecf20Sopenharmony_ci 25438c2ecf20Sopenharmony_ci ret = qla82xx_read_status_reg(ha, &val); 25448c2ecf20Sopenharmony_ci if (ret < 0) 25458c2ecf20Sopenharmony_ci goto done_unprotect; 25468c2ecf20Sopenharmony_ci 25478c2ecf20Sopenharmony_ci val &= ~(BLOCK_PROTECT_BITS << 2); 25488c2ecf20Sopenharmony_ci ret = qla82xx_write_status_reg(ha, val); 25498c2ecf20Sopenharmony_ci if (ret < 0) { 25508c2ecf20Sopenharmony_ci val |= (BLOCK_PROTECT_BITS << 2); 25518c2ecf20Sopenharmony_ci qla82xx_write_status_reg(ha, val); 25528c2ecf20Sopenharmony_ci } 25538c2ecf20Sopenharmony_ci 25548c2ecf20Sopenharmony_ci if (qla82xx_write_disable_flash(ha) != 0) 25558c2ecf20Sopenharmony_ci ql_log(ql_log_warn, vha, 0xb015, 25568c2ecf20Sopenharmony_ci "Write disable failed.\n"); 25578c2ecf20Sopenharmony_ci 25588c2ecf20Sopenharmony_cidone_unprotect: 25598c2ecf20Sopenharmony_ci qla82xx_rom_unlock(ha); 25608c2ecf20Sopenharmony_ci return ret; 25618c2ecf20Sopenharmony_ci} 25628c2ecf20Sopenharmony_ci 25638c2ecf20Sopenharmony_cistatic int 25648c2ecf20Sopenharmony_ciqla82xx_protect_flash(struct qla_hw_data *ha) 25658c2ecf20Sopenharmony_ci{ 25668c2ecf20Sopenharmony_ci int ret; 25678c2ecf20Sopenharmony_ci uint32_t val; 25688c2ecf20Sopenharmony_ci scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev); 25698c2ecf20Sopenharmony_ci 25708c2ecf20Sopenharmony_ci ret = ql82xx_rom_lock_d(ha); 25718c2ecf20Sopenharmony_ci if (ret < 0) { 25728c2ecf20Sopenharmony_ci ql_log(ql_log_warn, vha, 0xb016, 25738c2ecf20Sopenharmony_ci "ROM Lock failed.\n"); 25748c2ecf20Sopenharmony_ci return ret; 25758c2ecf20Sopenharmony_ci } 25768c2ecf20Sopenharmony_ci 25778c2ecf20Sopenharmony_ci ret = qla82xx_read_status_reg(ha, &val); 25788c2ecf20Sopenharmony_ci if (ret < 0) 25798c2ecf20Sopenharmony_ci goto done_protect; 25808c2ecf20Sopenharmony_ci 25818c2ecf20Sopenharmony_ci val |= (BLOCK_PROTECT_BITS << 2); 25828c2ecf20Sopenharmony_ci /* LOCK all sectors */ 25838c2ecf20Sopenharmony_ci ret = qla82xx_write_status_reg(ha, val); 25848c2ecf20Sopenharmony_ci if (ret < 0) 25858c2ecf20Sopenharmony_ci ql_log(ql_log_warn, vha, 0xb017, 25868c2ecf20Sopenharmony_ci "Write status register failed.\n"); 25878c2ecf20Sopenharmony_ci 25888c2ecf20Sopenharmony_ci if (qla82xx_write_disable_flash(ha) != 0) 25898c2ecf20Sopenharmony_ci ql_log(ql_log_warn, vha, 0xb018, 25908c2ecf20Sopenharmony_ci "Write disable failed.\n"); 25918c2ecf20Sopenharmony_cidone_protect: 25928c2ecf20Sopenharmony_ci qla82xx_rom_unlock(ha); 25938c2ecf20Sopenharmony_ci return ret; 25948c2ecf20Sopenharmony_ci} 25958c2ecf20Sopenharmony_ci 25968c2ecf20Sopenharmony_cistatic int 25978c2ecf20Sopenharmony_ciqla82xx_erase_sector(struct qla_hw_data *ha, int addr) 25988c2ecf20Sopenharmony_ci{ 25998c2ecf20Sopenharmony_ci int ret = 0; 26008c2ecf20Sopenharmony_ci scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev); 26018c2ecf20Sopenharmony_ci 26028c2ecf20Sopenharmony_ci ret = ql82xx_rom_lock_d(ha); 26038c2ecf20Sopenharmony_ci if (ret < 0) { 26048c2ecf20Sopenharmony_ci ql_log(ql_log_warn, vha, 0xb019, 26058c2ecf20Sopenharmony_ci "ROM Lock failed.\n"); 26068c2ecf20Sopenharmony_ci return ret; 26078c2ecf20Sopenharmony_ci } 26088c2ecf20Sopenharmony_ci 26098c2ecf20Sopenharmony_ci qla82xx_flash_set_write_enable(ha); 26108c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ADDRESS, addr); 26118c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 3); 26128c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_SE); 26138c2ecf20Sopenharmony_ci 26148c2ecf20Sopenharmony_ci if (qla82xx_wait_rom_done(ha)) { 26158c2ecf20Sopenharmony_ci ql_log(ql_log_warn, vha, 0xb01a, 26168c2ecf20Sopenharmony_ci "Error waiting for rom done.\n"); 26178c2ecf20Sopenharmony_ci ret = -1; 26188c2ecf20Sopenharmony_ci goto done; 26198c2ecf20Sopenharmony_ci } 26208c2ecf20Sopenharmony_ci ret = qla82xx_flash_wait_write_finish(ha); 26218c2ecf20Sopenharmony_cidone: 26228c2ecf20Sopenharmony_ci qla82xx_rom_unlock(ha); 26238c2ecf20Sopenharmony_ci return ret; 26248c2ecf20Sopenharmony_ci} 26258c2ecf20Sopenharmony_ci 26268c2ecf20Sopenharmony_ci/* 26278c2ecf20Sopenharmony_ci * Address and length are byte address 26288c2ecf20Sopenharmony_ci */ 26298c2ecf20Sopenharmony_civoid * 26308c2ecf20Sopenharmony_ciqla82xx_read_optrom_data(struct scsi_qla_host *vha, void *buf, 26318c2ecf20Sopenharmony_ci uint32_t offset, uint32_t length) 26328c2ecf20Sopenharmony_ci{ 26338c2ecf20Sopenharmony_ci scsi_block_requests(vha->host); 26348c2ecf20Sopenharmony_ci qla82xx_read_flash_data(vha, buf, offset, length); 26358c2ecf20Sopenharmony_ci scsi_unblock_requests(vha->host); 26368c2ecf20Sopenharmony_ci return buf; 26378c2ecf20Sopenharmony_ci} 26388c2ecf20Sopenharmony_ci 26398c2ecf20Sopenharmony_cistatic int 26408c2ecf20Sopenharmony_ciqla82xx_write_flash_data(struct scsi_qla_host *vha, __le32 *dwptr, 26418c2ecf20Sopenharmony_ci uint32_t faddr, uint32_t dwords) 26428c2ecf20Sopenharmony_ci{ 26438c2ecf20Sopenharmony_ci int ret; 26448c2ecf20Sopenharmony_ci uint32_t liter; 26458c2ecf20Sopenharmony_ci uint32_t rest_addr; 26468c2ecf20Sopenharmony_ci dma_addr_t optrom_dma; 26478c2ecf20Sopenharmony_ci void *optrom = NULL; 26488c2ecf20Sopenharmony_ci int page_mode = 0; 26498c2ecf20Sopenharmony_ci struct qla_hw_data *ha = vha->hw; 26508c2ecf20Sopenharmony_ci 26518c2ecf20Sopenharmony_ci ret = -1; 26528c2ecf20Sopenharmony_ci 26538c2ecf20Sopenharmony_ci /* Prepare burst-capable write on supported ISPs. */ 26548c2ecf20Sopenharmony_ci if (page_mode && !(faddr & 0xfff) && 26558c2ecf20Sopenharmony_ci dwords > OPTROM_BURST_DWORDS) { 26568c2ecf20Sopenharmony_ci optrom = dma_alloc_coherent(&ha->pdev->dev, OPTROM_BURST_SIZE, 26578c2ecf20Sopenharmony_ci &optrom_dma, GFP_KERNEL); 26588c2ecf20Sopenharmony_ci if (!optrom) { 26598c2ecf20Sopenharmony_ci ql_log(ql_log_warn, vha, 0xb01b, 26608c2ecf20Sopenharmony_ci "Unable to allocate memory " 26618c2ecf20Sopenharmony_ci "for optrom burst write (%x KB).\n", 26628c2ecf20Sopenharmony_ci OPTROM_BURST_SIZE / 1024); 26638c2ecf20Sopenharmony_ci } 26648c2ecf20Sopenharmony_ci } 26658c2ecf20Sopenharmony_ci 26668c2ecf20Sopenharmony_ci rest_addr = ha->fdt_block_size - 1; 26678c2ecf20Sopenharmony_ci 26688c2ecf20Sopenharmony_ci ret = qla82xx_unprotect_flash(ha); 26698c2ecf20Sopenharmony_ci if (ret) { 26708c2ecf20Sopenharmony_ci ql_log(ql_log_warn, vha, 0xb01c, 26718c2ecf20Sopenharmony_ci "Unable to unprotect flash for update.\n"); 26728c2ecf20Sopenharmony_ci goto write_done; 26738c2ecf20Sopenharmony_ci } 26748c2ecf20Sopenharmony_ci 26758c2ecf20Sopenharmony_ci for (liter = 0; liter < dwords; liter++, faddr += 4, dwptr++) { 26768c2ecf20Sopenharmony_ci /* Are we at the beginning of a sector? */ 26778c2ecf20Sopenharmony_ci if ((faddr & rest_addr) == 0) { 26788c2ecf20Sopenharmony_ci 26798c2ecf20Sopenharmony_ci ret = qla82xx_erase_sector(ha, faddr); 26808c2ecf20Sopenharmony_ci if (ret) { 26818c2ecf20Sopenharmony_ci ql_log(ql_log_warn, vha, 0xb01d, 26828c2ecf20Sopenharmony_ci "Unable to erase sector: address=%x.\n", 26838c2ecf20Sopenharmony_ci faddr); 26848c2ecf20Sopenharmony_ci break; 26858c2ecf20Sopenharmony_ci } 26868c2ecf20Sopenharmony_ci } 26878c2ecf20Sopenharmony_ci 26888c2ecf20Sopenharmony_ci /* Go with burst-write. */ 26898c2ecf20Sopenharmony_ci if (optrom && (liter + OPTROM_BURST_DWORDS) <= dwords) { 26908c2ecf20Sopenharmony_ci /* Copy data to DMA'ble buffer. */ 26918c2ecf20Sopenharmony_ci memcpy(optrom, dwptr, OPTROM_BURST_SIZE); 26928c2ecf20Sopenharmony_ci 26938c2ecf20Sopenharmony_ci ret = qla2x00_load_ram(vha, optrom_dma, 26948c2ecf20Sopenharmony_ci (ha->flash_data_off | faddr), 26958c2ecf20Sopenharmony_ci OPTROM_BURST_DWORDS); 26968c2ecf20Sopenharmony_ci if (ret != QLA_SUCCESS) { 26978c2ecf20Sopenharmony_ci ql_log(ql_log_warn, vha, 0xb01e, 26988c2ecf20Sopenharmony_ci "Unable to burst-write optrom segment " 26998c2ecf20Sopenharmony_ci "(%x/%x/%llx).\n", ret, 27008c2ecf20Sopenharmony_ci (ha->flash_data_off | faddr), 27018c2ecf20Sopenharmony_ci (unsigned long long)optrom_dma); 27028c2ecf20Sopenharmony_ci ql_log(ql_log_warn, vha, 0xb01f, 27038c2ecf20Sopenharmony_ci "Reverting to slow-write.\n"); 27048c2ecf20Sopenharmony_ci 27058c2ecf20Sopenharmony_ci dma_free_coherent(&ha->pdev->dev, 27068c2ecf20Sopenharmony_ci OPTROM_BURST_SIZE, optrom, optrom_dma); 27078c2ecf20Sopenharmony_ci optrom = NULL; 27088c2ecf20Sopenharmony_ci } else { 27098c2ecf20Sopenharmony_ci liter += OPTROM_BURST_DWORDS - 1; 27108c2ecf20Sopenharmony_ci faddr += OPTROM_BURST_DWORDS - 1; 27118c2ecf20Sopenharmony_ci dwptr += OPTROM_BURST_DWORDS - 1; 27128c2ecf20Sopenharmony_ci continue; 27138c2ecf20Sopenharmony_ci } 27148c2ecf20Sopenharmony_ci } 27158c2ecf20Sopenharmony_ci 27168c2ecf20Sopenharmony_ci ret = qla82xx_write_flash_dword(ha, faddr, 27178c2ecf20Sopenharmony_ci le32_to_cpu(*dwptr)); 27188c2ecf20Sopenharmony_ci if (ret) { 27198c2ecf20Sopenharmony_ci ql_dbg(ql_dbg_p3p, vha, 0xb020, 27208c2ecf20Sopenharmony_ci "Unable to program flash address=%x data=%x.\n", 27218c2ecf20Sopenharmony_ci faddr, *dwptr); 27228c2ecf20Sopenharmony_ci break; 27238c2ecf20Sopenharmony_ci } 27248c2ecf20Sopenharmony_ci } 27258c2ecf20Sopenharmony_ci 27268c2ecf20Sopenharmony_ci ret = qla82xx_protect_flash(ha); 27278c2ecf20Sopenharmony_ci if (ret) 27288c2ecf20Sopenharmony_ci ql_log(ql_log_warn, vha, 0xb021, 27298c2ecf20Sopenharmony_ci "Unable to protect flash after update.\n"); 27308c2ecf20Sopenharmony_ciwrite_done: 27318c2ecf20Sopenharmony_ci if (optrom) 27328c2ecf20Sopenharmony_ci dma_free_coherent(&ha->pdev->dev, 27338c2ecf20Sopenharmony_ci OPTROM_BURST_SIZE, optrom, optrom_dma); 27348c2ecf20Sopenharmony_ci return ret; 27358c2ecf20Sopenharmony_ci} 27368c2ecf20Sopenharmony_ci 27378c2ecf20Sopenharmony_ciint 27388c2ecf20Sopenharmony_ciqla82xx_write_optrom_data(struct scsi_qla_host *vha, void *buf, 27398c2ecf20Sopenharmony_ci uint32_t offset, uint32_t length) 27408c2ecf20Sopenharmony_ci{ 27418c2ecf20Sopenharmony_ci int rval; 27428c2ecf20Sopenharmony_ci 27438c2ecf20Sopenharmony_ci /* Suspend HBA. */ 27448c2ecf20Sopenharmony_ci scsi_block_requests(vha->host); 27458c2ecf20Sopenharmony_ci rval = qla82xx_write_flash_data(vha, buf, offset, length >> 2); 27468c2ecf20Sopenharmony_ci scsi_unblock_requests(vha->host); 27478c2ecf20Sopenharmony_ci 27488c2ecf20Sopenharmony_ci /* Convert return ISP82xx to generic */ 27498c2ecf20Sopenharmony_ci if (rval) 27508c2ecf20Sopenharmony_ci rval = QLA_FUNCTION_FAILED; 27518c2ecf20Sopenharmony_ci else 27528c2ecf20Sopenharmony_ci rval = QLA_SUCCESS; 27538c2ecf20Sopenharmony_ci return rval; 27548c2ecf20Sopenharmony_ci} 27558c2ecf20Sopenharmony_ci 27568c2ecf20Sopenharmony_civoid 27578c2ecf20Sopenharmony_ciqla82xx_start_iocbs(scsi_qla_host_t *vha) 27588c2ecf20Sopenharmony_ci{ 27598c2ecf20Sopenharmony_ci struct qla_hw_data *ha = vha->hw; 27608c2ecf20Sopenharmony_ci struct req_que *req = ha->req_q_map[0]; 27618c2ecf20Sopenharmony_ci uint32_t dbval; 27628c2ecf20Sopenharmony_ci 27638c2ecf20Sopenharmony_ci /* Adjust ring index. */ 27648c2ecf20Sopenharmony_ci req->ring_index++; 27658c2ecf20Sopenharmony_ci if (req->ring_index == req->length) { 27668c2ecf20Sopenharmony_ci req->ring_index = 0; 27678c2ecf20Sopenharmony_ci req->ring_ptr = req->ring; 27688c2ecf20Sopenharmony_ci } else 27698c2ecf20Sopenharmony_ci req->ring_ptr++; 27708c2ecf20Sopenharmony_ci 27718c2ecf20Sopenharmony_ci dbval = 0x04 | (ha->portnum << 5); 27728c2ecf20Sopenharmony_ci 27738c2ecf20Sopenharmony_ci dbval = dbval | (req->id << 8) | (req->ring_index << 16); 27748c2ecf20Sopenharmony_ci if (ql2xdbwr) 27758c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, (unsigned long)ha->nxdb_wr_ptr, dbval); 27768c2ecf20Sopenharmony_ci else { 27778c2ecf20Sopenharmony_ci wrt_reg_dword(ha->nxdb_wr_ptr, dbval); 27788c2ecf20Sopenharmony_ci wmb(); 27798c2ecf20Sopenharmony_ci while (rd_reg_dword(ha->nxdb_rd_ptr) != dbval) { 27808c2ecf20Sopenharmony_ci wrt_reg_dword(ha->nxdb_wr_ptr, dbval); 27818c2ecf20Sopenharmony_ci wmb(); 27828c2ecf20Sopenharmony_ci } 27838c2ecf20Sopenharmony_ci } 27848c2ecf20Sopenharmony_ci} 27858c2ecf20Sopenharmony_ci 27868c2ecf20Sopenharmony_cistatic void 27878c2ecf20Sopenharmony_ciqla82xx_rom_lock_recovery(struct qla_hw_data *ha) 27888c2ecf20Sopenharmony_ci{ 27898c2ecf20Sopenharmony_ci scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev); 27908c2ecf20Sopenharmony_ci uint32_t lock_owner = 0; 27918c2ecf20Sopenharmony_ci 27928c2ecf20Sopenharmony_ci if (qla82xx_rom_lock(ha)) { 27938c2ecf20Sopenharmony_ci lock_owner = qla82xx_rd_32(ha, QLA82XX_ROM_LOCK_ID); 27948c2ecf20Sopenharmony_ci /* Someone else is holding the lock. */ 27958c2ecf20Sopenharmony_ci ql_log(ql_log_info, vha, 0xb022, 27968c2ecf20Sopenharmony_ci "Resetting rom_lock, Lock Owner %u.\n", lock_owner); 27978c2ecf20Sopenharmony_ci } 27988c2ecf20Sopenharmony_ci /* 27998c2ecf20Sopenharmony_ci * Either we got the lock, or someone 28008c2ecf20Sopenharmony_ci * else died while holding it. 28018c2ecf20Sopenharmony_ci * In either case, unlock. 28028c2ecf20Sopenharmony_ci */ 28038c2ecf20Sopenharmony_ci qla82xx_rom_unlock(ha); 28048c2ecf20Sopenharmony_ci} 28058c2ecf20Sopenharmony_ci 28068c2ecf20Sopenharmony_ci/* 28078c2ecf20Sopenharmony_ci * qla82xx_device_bootstrap 28088c2ecf20Sopenharmony_ci * Initialize device, set DEV_READY, start fw 28098c2ecf20Sopenharmony_ci * 28108c2ecf20Sopenharmony_ci * Note: 28118c2ecf20Sopenharmony_ci * IDC lock must be held upon entry 28128c2ecf20Sopenharmony_ci * 28138c2ecf20Sopenharmony_ci * Return: 28148c2ecf20Sopenharmony_ci * Success : 0 28158c2ecf20Sopenharmony_ci * Failed : 1 28168c2ecf20Sopenharmony_ci */ 28178c2ecf20Sopenharmony_cistatic int 28188c2ecf20Sopenharmony_ciqla82xx_device_bootstrap(scsi_qla_host_t *vha) 28198c2ecf20Sopenharmony_ci{ 28208c2ecf20Sopenharmony_ci int rval = QLA_SUCCESS; 28218c2ecf20Sopenharmony_ci int i; 28228c2ecf20Sopenharmony_ci uint32_t old_count, count; 28238c2ecf20Sopenharmony_ci struct qla_hw_data *ha = vha->hw; 28248c2ecf20Sopenharmony_ci int need_reset = 0; 28258c2ecf20Sopenharmony_ci 28268c2ecf20Sopenharmony_ci need_reset = qla82xx_need_reset(ha); 28278c2ecf20Sopenharmony_ci 28288c2ecf20Sopenharmony_ci if (need_reset) { 28298c2ecf20Sopenharmony_ci /* We are trying to perform a recovery here. */ 28308c2ecf20Sopenharmony_ci if (ha->flags.isp82xx_fw_hung) 28318c2ecf20Sopenharmony_ci qla82xx_rom_lock_recovery(ha); 28328c2ecf20Sopenharmony_ci } else { 28338c2ecf20Sopenharmony_ci old_count = qla82xx_rd_32(ha, QLA82XX_PEG_ALIVE_COUNTER); 28348c2ecf20Sopenharmony_ci for (i = 0; i < 10; i++) { 28358c2ecf20Sopenharmony_ci msleep(200); 28368c2ecf20Sopenharmony_ci count = qla82xx_rd_32(ha, QLA82XX_PEG_ALIVE_COUNTER); 28378c2ecf20Sopenharmony_ci if (count != old_count) { 28388c2ecf20Sopenharmony_ci rval = QLA_SUCCESS; 28398c2ecf20Sopenharmony_ci goto dev_ready; 28408c2ecf20Sopenharmony_ci } 28418c2ecf20Sopenharmony_ci } 28428c2ecf20Sopenharmony_ci qla82xx_rom_lock_recovery(ha); 28438c2ecf20Sopenharmony_ci } 28448c2ecf20Sopenharmony_ci 28458c2ecf20Sopenharmony_ci /* set to DEV_INITIALIZING */ 28468c2ecf20Sopenharmony_ci ql_log(ql_log_info, vha, 0x009e, 28478c2ecf20Sopenharmony_ci "HW State: INITIALIZING.\n"); 28488c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA8XXX_DEV_INITIALIZING); 28498c2ecf20Sopenharmony_ci 28508c2ecf20Sopenharmony_ci qla82xx_idc_unlock(ha); 28518c2ecf20Sopenharmony_ci rval = qla82xx_start_firmware(vha); 28528c2ecf20Sopenharmony_ci qla82xx_idc_lock(ha); 28538c2ecf20Sopenharmony_ci 28548c2ecf20Sopenharmony_ci if (rval != QLA_SUCCESS) { 28558c2ecf20Sopenharmony_ci ql_log(ql_log_fatal, vha, 0x00ad, 28568c2ecf20Sopenharmony_ci "HW State: FAILED.\n"); 28578c2ecf20Sopenharmony_ci qla82xx_clear_drv_active(ha); 28588c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA8XXX_DEV_FAILED); 28598c2ecf20Sopenharmony_ci return rval; 28608c2ecf20Sopenharmony_ci } 28618c2ecf20Sopenharmony_ci 28628c2ecf20Sopenharmony_cidev_ready: 28638c2ecf20Sopenharmony_ci ql_log(ql_log_info, vha, 0x00ae, 28648c2ecf20Sopenharmony_ci "HW State: READY.\n"); 28658c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA8XXX_DEV_READY); 28668c2ecf20Sopenharmony_ci 28678c2ecf20Sopenharmony_ci return QLA_SUCCESS; 28688c2ecf20Sopenharmony_ci} 28698c2ecf20Sopenharmony_ci 28708c2ecf20Sopenharmony_ci/* 28718c2ecf20Sopenharmony_ci* qla82xx_need_qsnt_handler 28728c2ecf20Sopenharmony_ci* Code to start quiescence sequence 28738c2ecf20Sopenharmony_ci* 28748c2ecf20Sopenharmony_ci* Note: 28758c2ecf20Sopenharmony_ci* IDC lock must be held upon entry 28768c2ecf20Sopenharmony_ci* 28778c2ecf20Sopenharmony_ci* Return: void 28788c2ecf20Sopenharmony_ci*/ 28798c2ecf20Sopenharmony_ci 28808c2ecf20Sopenharmony_cistatic void 28818c2ecf20Sopenharmony_ciqla82xx_need_qsnt_handler(scsi_qla_host_t *vha) 28828c2ecf20Sopenharmony_ci{ 28838c2ecf20Sopenharmony_ci struct qla_hw_data *ha = vha->hw; 28848c2ecf20Sopenharmony_ci uint32_t dev_state, drv_state, drv_active; 28858c2ecf20Sopenharmony_ci unsigned long reset_timeout; 28868c2ecf20Sopenharmony_ci 28878c2ecf20Sopenharmony_ci if (vha->flags.online) { 28888c2ecf20Sopenharmony_ci /*Block any further I/O and wait for pending cmnds to complete*/ 28898c2ecf20Sopenharmony_ci qla2x00_quiesce_io(vha); 28908c2ecf20Sopenharmony_ci } 28918c2ecf20Sopenharmony_ci 28928c2ecf20Sopenharmony_ci /* Set the quiescence ready bit */ 28938c2ecf20Sopenharmony_ci qla82xx_set_qsnt_ready(ha); 28948c2ecf20Sopenharmony_ci 28958c2ecf20Sopenharmony_ci /*wait for 30 secs for other functions to ack */ 28968c2ecf20Sopenharmony_ci reset_timeout = jiffies + (30 * HZ); 28978c2ecf20Sopenharmony_ci 28988c2ecf20Sopenharmony_ci drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE); 28998c2ecf20Sopenharmony_ci drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE); 29008c2ecf20Sopenharmony_ci /* Its 2 that is written when qsnt is acked, moving one bit */ 29018c2ecf20Sopenharmony_ci drv_active = drv_active << 0x01; 29028c2ecf20Sopenharmony_ci 29038c2ecf20Sopenharmony_ci while (drv_state != drv_active) { 29048c2ecf20Sopenharmony_ci 29058c2ecf20Sopenharmony_ci if (time_after_eq(jiffies, reset_timeout)) { 29068c2ecf20Sopenharmony_ci /* quiescence timeout, other functions didn't ack 29078c2ecf20Sopenharmony_ci * changing the state to DEV_READY 29088c2ecf20Sopenharmony_ci */ 29098c2ecf20Sopenharmony_ci ql_log(ql_log_info, vha, 0xb023, 29108c2ecf20Sopenharmony_ci "%s : QUIESCENT TIMEOUT DRV_ACTIVE:%d " 29118c2ecf20Sopenharmony_ci "DRV_STATE:%d.\n", QLA2XXX_DRIVER_NAME, 29128c2ecf20Sopenharmony_ci drv_active, drv_state); 29138c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, 29148c2ecf20Sopenharmony_ci QLA8XXX_DEV_READY); 29158c2ecf20Sopenharmony_ci ql_log(ql_log_info, vha, 0xb025, 29168c2ecf20Sopenharmony_ci "HW State: DEV_READY.\n"); 29178c2ecf20Sopenharmony_ci qla82xx_idc_unlock(ha); 29188c2ecf20Sopenharmony_ci qla2x00_perform_loop_resync(vha); 29198c2ecf20Sopenharmony_ci qla82xx_idc_lock(ha); 29208c2ecf20Sopenharmony_ci 29218c2ecf20Sopenharmony_ci qla82xx_clear_qsnt_ready(vha); 29228c2ecf20Sopenharmony_ci return; 29238c2ecf20Sopenharmony_ci } 29248c2ecf20Sopenharmony_ci 29258c2ecf20Sopenharmony_ci qla82xx_idc_unlock(ha); 29268c2ecf20Sopenharmony_ci msleep(1000); 29278c2ecf20Sopenharmony_ci qla82xx_idc_lock(ha); 29288c2ecf20Sopenharmony_ci 29298c2ecf20Sopenharmony_ci drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE); 29308c2ecf20Sopenharmony_ci drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE); 29318c2ecf20Sopenharmony_ci drv_active = drv_active << 0x01; 29328c2ecf20Sopenharmony_ci } 29338c2ecf20Sopenharmony_ci dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE); 29348c2ecf20Sopenharmony_ci /* everyone acked so set the state to DEV_QUIESCENCE */ 29358c2ecf20Sopenharmony_ci if (dev_state == QLA8XXX_DEV_NEED_QUIESCENT) { 29368c2ecf20Sopenharmony_ci ql_log(ql_log_info, vha, 0xb026, 29378c2ecf20Sopenharmony_ci "HW State: DEV_QUIESCENT.\n"); 29388c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA8XXX_DEV_QUIESCENT); 29398c2ecf20Sopenharmony_ci } 29408c2ecf20Sopenharmony_ci} 29418c2ecf20Sopenharmony_ci 29428c2ecf20Sopenharmony_ci/* 29438c2ecf20Sopenharmony_ci* qla82xx_wait_for_state_change 29448c2ecf20Sopenharmony_ci* Wait for device state to change from given current state 29458c2ecf20Sopenharmony_ci* 29468c2ecf20Sopenharmony_ci* Note: 29478c2ecf20Sopenharmony_ci* IDC lock must not be held upon entry 29488c2ecf20Sopenharmony_ci* 29498c2ecf20Sopenharmony_ci* Return: 29508c2ecf20Sopenharmony_ci* Changed device state. 29518c2ecf20Sopenharmony_ci*/ 29528c2ecf20Sopenharmony_ciuint32_t 29538c2ecf20Sopenharmony_ciqla82xx_wait_for_state_change(scsi_qla_host_t *vha, uint32_t curr_state) 29548c2ecf20Sopenharmony_ci{ 29558c2ecf20Sopenharmony_ci struct qla_hw_data *ha = vha->hw; 29568c2ecf20Sopenharmony_ci uint32_t dev_state; 29578c2ecf20Sopenharmony_ci 29588c2ecf20Sopenharmony_ci do { 29598c2ecf20Sopenharmony_ci msleep(1000); 29608c2ecf20Sopenharmony_ci qla82xx_idc_lock(ha); 29618c2ecf20Sopenharmony_ci dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE); 29628c2ecf20Sopenharmony_ci qla82xx_idc_unlock(ha); 29638c2ecf20Sopenharmony_ci } while (dev_state == curr_state); 29648c2ecf20Sopenharmony_ci 29658c2ecf20Sopenharmony_ci return dev_state; 29668c2ecf20Sopenharmony_ci} 29678c2ecf20Sopenharmony_ci 29688c2ecf20Sopenharmony_civoid 29698c2ecf20Sopenharmony_ciqla8xxx_dev_failed_handler(scsi_qla_host_t *vha) 29708c2ecf20Sopenharmony_ci{ 29718c2ecf20Sopenharmony_ci struct qla_hw_data *ha = vha->hw; 29728c2ecf20Sopenharmony_ci 29738c2ecf20Sopenharmony_ci /* Disable the board */ 29748c2ecf20Sopenharmony_ci ql_log(ql_log_fatal, vha, 0x00b8, 29758c2ecf20Sopenharmony_ci "Disabling the board.\n"); 29768c2ecf20Sopenharmony_ci 29778c2ecf20Sopenharmony_ci if (IS_QLA82XX(ha)) { 29788c2ecf20Sopenharmony_ci qla82xx_clear_drv_active(ha); 29798c2ecf20Sopenharmony_ci qla82xx_idc_unlock(ha); 29808c2ecf20Sopenharmony_ci } else if (IS_QLA8044(ha)) { 29818c2ecf20Sopenharmony_ci qla8044_clear_drv_active(ha); 29828c2ecf20Sopenharmony_ci qla8044_idc_unlock(ha); 29838c2ecf20Sopenharmony_ci } 29848c2ecf20Sopenharmony_ci 29858c2ecf20Sopenharmony_ci /* Set DEV_FAILED flag to disable timer */ 29868c2ecf20Sopenharmony_ci vha->device_flags |= DFLG_DEV_FAILED; 29878c2ecf20Sopenharmony_ci qla2x00_abort_all_cmds(vha, DID_NO_CONNECT << 16); 29888c2ecf20Sopenharmony_ci qla2x00_mark_all_devices_lost(vha); 29898c2ecf20Sopenharmony_ci vha->flags.online = 0; 29908c2ecf20Sopenharmony_ci vha->flags.init_done = 0; 29918c2ecf20Sopenharmony_ci} 29928c2ecf20Sopenharmony_ci 29938c2ecf20Sopenharmony_ci/* 29948c2ecf20Sopenharmony_ci * qla82xx_need_reset_handler 29958c2ecf20Sopenharmony_ci * Code to start reset sequence 29968c2ecf20Sopenharmony_ci * 29978c2ecf20Sopenharmony_ci * Note: 29988c2ecf20Sopenharmony_ci * IDC lock must be held upon entry 29998c2ecf20Sopenharmony_ci * 30008c2ecf20Sopenharmony_ci * Return: 30018c2ecf20Sopenharmony_ci * Success : 0 30028c2ecf20Sopenharmony_ci * Failed : 1 30038c2ecf20Sopenharmony_ci */ 30048c2ecf20Sopenharmony_cistatic void 30058c2ecf20Sopenharmony_ciqla82xx_need_reset_handler(scsi_qla_host_t *vha) 30068c2ecf20Sopenharmony_ci{ 30078c2ecf20Sopenharmony_ci uint32_t dev_state, drv_state, drv_active; 30088c2ecf20Sopenharmony_ci uint32_t active_mask = 0; 30098c2ecf20Sopenharmony_ci unsigned long reset_timeout; 30108c2ecf20Sopenharmony_ci struct qla_hw_data *ha = vha->hw; 30118c2ecf20Sopenharmony_ci struct req_que *req = ha->req_q_map[0]; 30128c2ecf20Sopenharmony_ci 30138c2ecf20Sopenharmony_ci if (vha->flags.online) { 30148c2ecf20Sopenharmony_ci qla82xx_idc_unlock(ha); 30158c2ecf20Sopenharmony_ci qla2x00_abort_isp_cleanup(vha); 30168c2ecf20Sopenharmony_ci ha->isp_ops->get_flash_version(vha, req->ring); 30178c2ecf20Sopenharmony_ci ha->isp_ops->nvram_config(vha); 30188c2ecf20Sopenharmony_ci qla82xx_idc_lock(ha); 30198c2ecf20Sopenharmony_ci } 30208c2ecf20Sopenharmony_ci 30218c2ecf20Sopenharmony_ci drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE); 30228c2ecf20Sopenharmony_ci if (!ha->flags.nic_core_reset_owner) { 30238c2ecf20Sopenharmony_ci ql_dbg(ql_dbg_p3p, vha, 0xb028, 30248c2ecf20Sopenharmony_ci "reset_acknowledged by 0x%x\n", ha->portnum); 30258c2ecf20Sopenharmony_ci qla82xx_set_rst_ready(ha); 30268c2ecf20Sopenharmony_ci } else { 30278c2ecf20Sopenharmony_ci active_mask = ~(QLA82XX_DRV_ACTIVE << (ha->portnum * 4)); 30288c2ecf20Sopenharmony_ci drv_active &= active_mask; 30298c2ecf20Sopenharmony_ci ql_dbg(ql_dbg_p3p, vha, 0xb029, 30308c2ecf20Sopenharmony_ci "active_mask: 0x%08x\n", active_mask); 30318c2ecf20Sopenharmony_ci } 30328c2ecf20Sopenharmony_ci 30338c2ecf20Sopenharmony_ci /* wait for 10 seconds for reset ack from all functions */ 30348c2ecf20Sopenharmony_ci reset_timeout = jiffies + (ha->fcoe_reset_timeout * HZ); 30358c2ecf20Sopenharmony_ci 30368c2ecf20Sopenharmony_ci drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE); 30378c2ecf20Sopenharmony_ci drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE); 30388c2ecf20Sopenharmony_ci dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE); 30398c2ecf20Sopenharmony_ci 30408c2ecf20Sopenharmony_ci ql_dbg(ql_dbg_p3p, vha, 0xb02a, 30418c2ecf20Sopenharmony_ci "drv_state: 0x%08x, drv_active: 0x%08x, " 30428c2ecf20Sopenharmony_ci "dev_state: 0x%08x, active_mask: 0x%08x\n", 30438c2ecf20Sopenharmony_ci drv_state, drv_active, dev_state, active_mask); 30448c2ecf20Sopenharmony_ci 30458c2ecf20Sopenharmony_ci while (drv_state != drv_active && 30468c2ecf20Sopenharmony_ci dev_state != QLA8XXX_DEV_INITIALIZING) { 30478c2ecf20Sopenharmony_ci if (time_after_eq(jiffies, reset_timeout)) { 30488c2ecf20Sopenharmony_ci ql_log(ql_log_warn, vha, 0x00b5, 30498c2ecf20Sopenharmony_ci "Reset timeout.\n"); 30508c2ecf20Sopenharmony_ci break; 30518c2ecf20Sopenharmony_ci } 30528c2ecf20Sopenharmony_ci qla82xx_idc_unlock(ha); 30538c2ecf20Sopenharmony_ci msleep(1000); 30548c2ecf20Sopenharmony_ci qla82xx_idc_lock(ha); 30558c2ecf20Sopenharmony_ci drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE); 30568c2ecf20Sopenharmony_ci drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE); 30578c2ecf20Sopenharmony_ci if (ha->flags.nic_core_reset_owner) 30588c2ecf20Sopenharmony_ci drv_active &= active_mask; 30598c2ecf20Sopenharmony_ci dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE); 30608c2ecf20Sopenharmony_ci } 30618c2ecf20Sopenharmony_ci 30628c2ecf20Sopenharmony_ci ql_dbg(ql_dbg_p3p, vha, 0xb02b, 30638c2ecf20Sopenharmony_ci "drv_state: 0x%08x, drv_active: 0x%08x, " 30648c2ecf20Sopenharmony_ci "dev_state: 0x%08x, active_mask: 0x%08x\n", 30658c2ecf20Sopenharmony_ci drv_state, drv_active, dev_state, active_mask); 30668c2ecf20Sopenharmony_ci 30678c2ecf20Sopenharmony_ci ql_log(ql_log_info, vha, 0x00b6, 30688c2ecf20Sopenharmony_ci "Device state is 0x%x = %s.\n", 30698c2ecf20Sopenharmony_ci dev_state, 30708c2ecf20Sopenharmony_ci dev_state < MAX_STATES ? qdev_state(dev_state) : "Unknown"); 30718c2ecf20Sopenharmony_ci 30728c2ecf20Sopenharmony_ci /* Force to DEV_COLD unless someone else is starting a reset */ 30738c2ecf20Sopenharmony_ci if (dev_state != QLA8XXX_DEV_INITIALIZING && 30748c2ecf20Sopenharmony_ci dev_state != QLA8XXX_DEV_COLD) { 30758c2ecf20Sopenharmony_ci ql_log(ql_log_info, vha, 0x00b7, 30768c2ecf20Sopenharmony_ci "HW State: COLD/RE-INIT.\n"); 30778c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA8XXX_DEV_COLD); 30788c2ecf20Sopenharmony_ci qla82xx_set_rst_ready(ha); 30798c2ecf20Sopenharmony_ci if (ql2xmdenable) { 30808c2ecf20Sopenharmony_ci if (qla82xx_md_collect(vha)) 30818c2ecf20Sopenharmony_ci ql_log(ql_log_warn, vha, 0xb02c, 30828c2ecf20Sopenharmony_ci "Minidump not collected.\n"); 30838c2ecf20Sopenharmony_ci } else 30848c2ecf20Sopenharmony_ci ql_log(ql_log_warn, vha, 0xb04f, 30858c2ecf20Sopenharmony_ci "Minidump disabled.\n"); 30868c2ecf20Sopenharmony_ci } 30878c2ecf20Sopenharmony_ci} 30888c2ecf20Sopenharmony_ci 30898c2ecf20Sopenharmony_ciint 30908c2ecf20Sopenharmony_ciqla82xx_check_md_needed(scsi_qla_host_t *vha) 30918c2ecf20Sopenharmony_ci{ 30928c2ecf20Sopenharmony_ci struct qla_hw_data *ha = vha->hw; 30938c2ecf20Sopenharmony_ci uint16_t fw_major_version, fw_minor_version, fw_subminor_version; 30948c2ecf20Sopenharmony_ci int rval = QLA_SUCCESS; 30958c2ecf20Sopenharmony_ci 30968c2ecf20Sopenharmony_ci fw_major_version = ha->fw_major_version; 30978c2ecf20Sopenharmony_ci fw_minor_version = ha->fw_minor_version; 30988c2ecf20Sopenharmony_ci fw_subminor_version = ha->fw_subminor_version; 30998c2ecf20Sopenharmony_ci 31008c2ecf20Sopenharmony_ci rval = qla2x00_get_fw_version(vha); 31018c2ecf20Sopenharmony_ci if (rval != QLA_SUCCESS) 31028c2ecf20Sopenharmony_ci return rval; 31038c2ecf20Sopenharmony_ci 31048c2ecf20Sopenharmony_ci if (ql2xmdenable) { 31058c2ecf20Sopenharmony_ci if (!ha->fw_dumped) { 31068c2ecf20Sopenharmony_ci if ((fw_major_version != ha->fw_major_version || 31078c2ecf20Sopenharmony_ci fw_minor_version != ha->fw_minor_version || 31088c2ecf20Sopenharmony_ci fw_subminor_version != ha->fw_subminor_version) || 31098c2ecf20Sopenharmony_ci (ha->prev_minidump_failed)) { 31108c2ecf20Sopenharmony_ci ql_dbg(ql_dbg_p3p, vha, 0xb02d, 31118c2ecf20Sopenharmony_ci "Firmware version differs Previous version: %d:%d:%d - New version: %d:%d:%d, prev_minidump_failed: %d.\n", 31128c2ecf20Sopenharmony_ci fw_major_version, fw_minor_version, 31138c2ecf20Sopenharmony_ci fw_subminor_version, 31148c2ecf20Sopenharmony_ci ha->fw_major_version, 31158c2ecf20Sopenharmony_ci ha->fw_minor_version, 31168c2ecf20Sopenharmony_ci ha->fw_subminor_version, 31178c2ecf20Sopenharmony_ci ha->prev_minidump_failed); 31188c2ecf20Sopenharmony_ci /* Release MiniDump resources */ 31198c2ecf20Sopenharmony_ci qla82xx_md_free(vha); 31208c2ecf20Sopenharmony_ci /* ALlocate MiniDump resources */ 31218c2ecf20Sopenharmony_ci qla82xx_md_prep(vha); 31228c2ecf20Sopenharmony_ci } 31238c2ecf20Sopenharmony_ci } else 31248c2ecf20Sopenharmony_ci ql_log(ql_log_info, vha, 0xb02e, 31258c2ecf20Sopenharmony_ci "Firmware dump available to retrieve\n"); 31268c2ecf20Sopenharmony_ci } 31278c2ecf20Sopenharmony_ci return rval; 31288c2ecf20Sopenharmony_ci} 31298c2ecf20Sopenharmony_ci 31308c2ecf20Sopenharmony_ci 31318c2ecf20Sopenharmony_cistatic int 31328c2ecf20Sopenharmony_ciqla82xx_check_fw_alive(scsi_qla_host_t *vha) 31338c2ecf20Sopenharmony_ci{ 31348c2ecf20Sopenharmony_ci uint32_t fw_heartbeat_counter; 31358c2ecf20Sopenharmony_ci int status = 0; 31368c2ecf20Sopenharmony_ci 31378c2ecf20Sopenharmony_ci fw_heartbeat_counter = qla82xx_rd_32(vha->hw, 31388c2ecf20Sopenharmony_ci QLA82XX_PEG_ALIVE_COUNTER); 31398c2ecf20Sopenharmony_ci /* all 0xff, assume AER/EEH in progress, ignore */ 31408c2ecf20Sopenharmony_ci if (fw_heartbeat_counter == 0xffffffff) { 31418c2ecf20Sopenharmony_ci ql_dbg(ql_dbg_timer, vha, 0x6003, 31428c2ecf20Sopenharmony_ci "FW heartbeat counter is 0xffffffff, " 31438c2ecf20Sopenharmony_ci "returning status=%d.\n", status); 31448c2ecf20Sopenharmony_ci return status; 31458c2ecf20Sopenharmony_ci } 31468c2ecf20Sopenharmony_ci if (vha->fw_heartbeat_counter == fw_heartbeat_counter) { 31478c2ecf20Sopenharmony_ci vha->seconds_since_last_heartbeat++; 31488c2ecf20Sopenharmony_ci /* FW not alive after 2 seconds */ 31498c2ecf20Sopenharmony_ci if (vha->seconds_since_last_heartbeat == 2) { 31508c2ecf20Sopenharmony_ci vha->seconds_since_last_heartbeat = 0; 31518c2ecf20Sopenharmony_ci status = 1; 31528c2ecf20Sopenharmony_ci } 31538c2ecf20Sopenharmony_ci } else 31548c2ecf20Sopenharmony_ci vha->seconds_since_last_heartbeat = 0; 31558c2ecf20Sopenharmony_ci vha->fw_heartbeat_counter = fw_heartbeat_counter; 31568c2ecf20Sopenharmony_ci if (status) 31578c2ecf20Sopenharmony_ci ql_dbg(ql_dbg_timer, vha, 0x6004, 31588c2ecf20Sopenharmony_ci "Returning status=%d.\n", status); 31598c2ecf20Sopenharmony_ci return status; 31608c2ecf20Sopenharmony_ci} 31618c2ecf20Sopenharmony_ci 31628c2ecf20Sopenharmony_ci/* 31638c2ecf20Sopenharmony_ci * qla82xx_device_state_handler 31648c2ecf20Sopenharmony_ci * Main state handler 31658c2ecf20Sopenharmony_ci * 31668c2ecf20Sopenharmony_ci * Note: 31678c2ecf20Sopenharmony_ci * IDC lock must be held upon entry 31688c2ecf20Sopenharmony_ci * 31698c2ecf20Sopenharmony_ci * Return: 31708c2ecf20Sopenharmony_ci * Success : 0 31718c2ecf20Sopenharmony_ci * Failed : 1 31728c2ecf20Sopenharmony_ci */ 31738c2ecf20Sopenharmony_ciint 31748c2ecf20Sopenharmony_ciqla82xx_device_state_handler(scsi_qla_host_t *vha) 31758c2ecf20Sopenharmony_ci{ 31768c2ecf20Sopenharmony_ci uint32_t dev_state; 31778c2ecf20Sopenharmony_ci uint32_t old_dev_state; 31788c2ecf20Sopenharmony_ci int rval = QLA_SUCCESS; 31798c2ecf20Sopenharmony_ci unsigned long dev_init_timeout; 31808c2ecf20Sopenharmony_ci struct qla_hw_data *ha = vha->hw; 31818c2ecf20Sopenharmony_ci int loopcount = 0; 31828c2ecf20Sopenharmony_ci 31838c2ecf20Sopenharmony_ci qla82xx_idc_lock(ha); 31848c2ecf20Sopenharmony_ci if (!vha->flags.init_done) { 31858c2ecf20Sopenharmony_ci qla82xx_set_drv_active(vha); 31868c2ecf20Sopenharmony_ci qla82xx_set_idc_version(vha); 31878c2ecf20Sopenharmony_ci } 31888c2ecf20Sopenharmony_ci 31898c2ecf20Sopenharmony_ci dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE); 31908c2ecf20Sopenharmony_ci old_dev_state = dev_state; 31918c2ecf20Sopenharmony_ci ql_log(ql_log_info, vha, 0x009b, 31928c2ecf20Sopenharmony_ci "Device state is 0x%x = %s.\n", 31938c2ecf20Sopenharmony_ci dev_state, 31948c2ecf20Sopenharmony_ci dev_state < MAX_STATES ? qdev_state(dev_state) : "Unknown"); 31958c2ecf20Sopenharmony_ci 31968c2ecf20Sopenharmony_ci /* wait for 30 seconds for device to go ready */ 31978c2ecf20Sopenharmony_ci dev_init_timeout = jiffies + (ha->fcoe_dev_init_timeout * HZ); 31988c2ecf20Sopenharmony_ci 31998c2ecf20Sopenharmony_ci while (1) { 32008c2ecf20Sopenharmony_ci 32018c2ecf20Sopenharmony_ci if (time_after_eq(jiffies, dev_init_timeout)) { 32028c2ecf20Sopenharmony_ci ql_log(ql_log_fatal, vha, 0x009c, 32038c2ecf20Sopenharmony_ci "Device init failed.\n"); 32048c2ecf20Sopenharmony_ci rval = QLA_FUNCTION_FAILED; 32058c2ecf20Sopenharmony_ci break; 32068c2ecf20Sopenharmony_ci } 32078c2ecf20Sopenharmony_ci dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE); 32088c2ecf20Sopenharmony_ci if (old_dev_state != dev_state) { 32098c2ecf20Sopenharmony_ci loopcount = 0; 32108c2ecf20Sopenharmony_ci old_dev_state = dev_state; 32118c2ecf20Sopenharmony_ci } 32128c2ecf20Sopenharmony_ci if (loopcount < 5) { 32138c2ecf20Sopenharmony_ci ql_log(ql_log_info, vha, 0x009d, 32148c2ecf20Sopenharmony_ci "Device state is 0x%x = %s.\n", 32158c2ecf20Sopenharmony_ci dev_state, 32168c2ecf20Sopenharmony_ci dev_state < MAX_STATES ? qdev_state(dev_state) : 32178c2ecf20Sopenharmony_ci "Unknown"); 32188c2ecf20Sopenharmony_ci } 32198c2ecf20Sopenharmony_ci 32208c2ecf20Sopenharmony_ci switch (dev_state) { 32218c2ecf20Sopenharmony_ci case QLA8XXX_DEV_READY: 32228c2ecf20Sopenharmony_ci ha->flags.nic_core_reset_owner = 0; 32238c2ecf20Sopenharmony_ci goto rel_lock; 32248c2ecf20Sopenharmony_ci case QLA8XXX_DEV_COLD: 32258c2ecf20Sopenharmony_ci rval = qla82xx_device_bootstrap(vha); 32268c2ecf20Sopenharmony_ci break; 32278c2ecf20Sopenharmony_ci case QLA8XXX_DEV_INITIALIZING: 32288c2ecf20Sopenharmony_ci qla82xx_idc_unlock(ha); 32298c2ecf20Sopenharmony_ci msleep(1000); 32308c2ecf20Sopenharmony_ci qla82xx_idc_lock(ha); 32318c2ecf20Sopenharmony_ci break; 32328c2ecf20Sopenharmony_ci case QLA8XXX_DEV_NEED_RESET: 32338c2ecf20Sopenharmony_ci if (!ql2xdontresethba) 32348c2ecf20Sopenharmony_ci qla82xx_need_reset_handler(vha); 32358c2ecf20Sopenharmony_ci else { 32368c2ecf20Sopenharmony_ci qla82xx_idc_unlock(ha); 32378c2ecf20Sopenharmony_ci msleep(1000); 32388c2ecf20Sopenharmony_ci qla82xx_idc_lock(ha); 32398c2ecf20Sopenharmony_ci } 32408c2ecf20Sopenharmony_ci dev_init_timeout = jiffies + 32418c2ecf20Sopenharmony_ci (ha->fcoe_dev_init_timeout * HZ); 32428c2ecf20Sopenharmony_ci break; 32438c2ecf20Sopenharmony_ci case QLA8XXX_DEV_NEED_QUIESCENT: 32448c2ecf20Sopenharmony_ci qla82xx_need_qsnt_handler(vha); 32458c2ecf20Sopenharmony_ci /* Reset timeout value after quiescence handler */ 32468c2ecf20Sopenharmony_ci dev_init_timeout = jiffies + (ha->fcoe_dev_init_timeout 32478c2ecf20Sopenharmony_ci * HZ); 32488c2ecf20Sopenharmony_ci break; 32498c2ecf20Sopenharmony_ci case QLA8XXX_DEV_QUIESCENT: 32508c2ecf20Sopenharmony_ci /* Owner will exit and other will wait for the state 32518c2ecf20Sopenharmony_ci * to get changed 32528c2ecf20Sopenharmony_ci */ 32538c2ecf20Sopenharmony_ci if (ha->flags.quiesce_owner) 32548c2ecf20Sopenharmony_ci goto rel_lock; 32558c2ecf20Sopenharmony_ci 32568c2ecf20Sopenharmony_ci qla82xx_idc_unlock(ha); 32578c2ecf20Sopenharmony_ci msleep(1000); 32588c2ecf20Sopenharmony_ci qla82xx_idc_lock(ha); 32598c2ecf20Sopenharmony_ci 32608c2ecf20Sopenharmony_ci /* Reset timeout value after quiescence handler */ 32618c2ecf20Sopenharmony_ci dev_init_timeout = jiffies + (ha->fcoe_dev_init_timeout 32628c2ecf20Sopenharmony_ci * HZ); 32638c2ecf20Sopenharmony_ci break; 32648c2ecf20Sopenharmony_ci case QLA8XXX_DEV_FAILED: 32658c2ecf20Sopenharmony_ci qla8xxx_dev_failed_handler(vha); 32668c2ecf20Sopenharmony_ci rval = QLA_FUNCTION_FAILED; 32678c2ecf20Sopenharmony_ci goto exit; 32688c2ecf20Sopenharmony_ci default: 32698c2ecf20Sopenharmony_ci qla82xx_idc_unlock(ha); 32708c2ecf20Sopenharmony_ci msleep(1000); 32718c2ecf20Sopenharmony_ci qla82xx_idc_lock(ha); 32728c2ecf20Sopenharmony_ci } 32738c2ecf20Sopenharmony_ci loopcount++; 32748c2ecf20Sopenharmony_ci } 32758c2ecf20Sopenharmony_cirel_lock: 32768c2ecf20Sopenharmony_ci qla82xx_idc_unlock(ha); 32778c2ecf20Sopenharmony_ciexit: 32788c2ecf20Sopenharmony_ci return rval; 32798c2ecf20Sopenharmony_ci} 32808c2ecf20Sopenharmony_ci 32818c2ecf20Sopenharmony_cistatic int qla82xx_check_temp(scsi_qla_host_t *vha) 32828c2ecf20Sopenharmony_ci{ 32838c2ecf20Sopenharmony_ci uint32_t temp, temp_state, temp_val; 32848c2ecf20Sopenharmony_ci struct qla_hw_data *ha = vha->hw; 32858c2ecf20Sopenharmony_ci 32868c2ecf20Sopenharmony_ci temp = qla82xx_rd_32(ha, CRB_TEMP_STATE); 32878c2ecf20Sopenharmony_ci temp_state = qla82xx_get_temp_state(temp); 32888c2ecf20Sopenharmony_ci temp_val = qla82xx_get_temp_val(temp); 32898c2ecf20Sopenharmony_ci 32908c2ecf20Sopenharmony_ci if (temp_state == QLA82XX_TEMP_PANIC) { 32918c2ecf20Sopenharmony_ci ql_log(ql_log_warn, vha, 0x600e, 32928c2ecf20Sopenharmony_ci "Device temperature %d degrees C exceeds " 32938c2ecf20Sopenharmony_ci " maximum allowed. Hardware has been shut down.\n", 32948c2ecf20Sopenharmony_ci temp_val); 32958c2ecf20Sopenharmony_ci return 1; 32968c2ecf20Sopenharmony_ci } else if (temp_state == QLA82XX_TEMP_WARN) { 32978c2ecf20Sopenharmony_ci ql_log(ql_log_warn, vha, 0x600f, 32988c2ecf20Sopenharmony_ci "Device temperature %d degrees C exceeds " 32998c2ecf20Sopenharmony_ci "operating range. Immediate action needed.\n", 33008c2ecf20Sopenharmony_ci temp_val); 33018c2ecf20Sopenharmony_ci } 33028c2ecf20Sopenharmony_ci return 0; 33038c2ecf20Sopenharmony_ci} 33048c2ecf20Sopenharmony_ci 33058c2ecf20Sopenharmony_ciint qla82xx_read_temperature(scsi_qla_host_t *vha) 33068c2ecf20Sopenharmony_ci{ 33078c2ecf20Sopenharmony_ci uint32_t temp; 33088c2ecf20Sopenharmony_ci 33098c2ecf20Sopenharmony_ci temp = qla82xx_rd_32(vha->hw, CRB_TEMP_STATE); 33108c2ecf20Sopenharmony_ci return qla82xx_get_temp_val(temp); 33118c2ecf20Sopenharmony_ci} 33128c2ecf20Sopenharmony_ci 33138c2ecf20Sopenharmony_civoid qla82xx_clear_pending_mbx(scsi_qla_host_t *vha) 33148c2ecf20Sopenharmony_ci{ 33158c2ecf20Sopenharmony_ci struct qla_hw_data *ha = vha->hw; 33168c2ecf20Sopenharmony_ci 33178c2ecf20Sopenharmony_ci if (ha->flags.mbox_busy) { 33188c2ecf20Sopenharmony_ci ha->flags.mbox_int = 1; 33198c2ecf20Sopenharmony_ci ha->flags.mbox_busy = 0; 33208c2ecf20Sopenharmony_ci ql_log(ql_log_warn, vha, 0x6010, 33218c2ecf20Sopenharmony_ci "Doing premature completion of mbx command.\n"); 33228c2ecf20Sopenharmony_ci if (test_and_clear_bit(MBX_INTR_WAIT, &ha->mbx_cmd_flags)) 33238c2ecf20Sopenharmony_ci complete(&ha->mbx_intr_comp); 33248c2ecf20Sopenharmony_ci } 33258c2ecf20Sopenharmony_ci} 33268c2ecf20Sopenharmony_ci 33278c2ecf20Sopenharmony_civoid qla82xx_watchdog(scsi_qla_host_t *vha) 33288c2ecf20Sopenharmony_ci{ 33298c2ecf20Sopenharmony_ci uint32_t dev_state, halt_status; 33308c2ecf20Sopenharmony_ci struct qla_hw_data *ha = vha->hw; 33318c2ecf20Sopenharmony_ci 33328c2ecf20Sopenharmony_ci /* don't poll if reset is going on */ 33338c2ecf20Sopenharmony_ci if (!ha->flags.nic_core_reset_hdlr_active) { 33348c2ecf20Sopenharmony_ci dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE); 33358c2ecf20Sopenharmony_ci if (qla82xx_check_temp(vha)) { 33368c2ecf20Sopenharmony_ci set_bit(ISP_UNRECOVERABLE, &vha->dpc_flags); 33378c2ecf20Sopenharmony_ci ha->flags.isp82xx_fw_hung = 1; 33388c2ecf20Sopenharmony_ci qla82xx_clear_pending_mbx(vha); 33398c2ecf20Sopenharmony_ci } else if (dev_state == QLA8XXX_DEV_NEED_RESET && 33408c2ecf20Sopenharmony_ci !test_bit(ISP_ABORT_NEEDED, &vha->dpc_flags)) { 33418c2ecf20Sopenharmony_ci ql_log(ql_log_warn, vha, 0x6001, 33428c2ecf20Sopenharmony_ci "Adapter reset needed.\n"); 33438c2ecf20Sopenharmony_ci set_bit(ISP_ABORT_NEEDED, &vha->dpc_flags); 33448c2ecf20Sopenharmony_ci } else if (dev_state == QLA8XXX_DEV_NEED_QUIESCENT && 33458c2ecf20Sopenharmony_ci !test_bit(ISP_QUIESCE_NEEDED, &vha->dpc_flags)) { 33468c2ecf20Sopenharmony_ci ql_log(ql_log_warn, vha, 0x6002, 33478c2ecf20Sopenharmony_ci "Quiescent needed.\n"); 33488c2ecf20Sopenharmony_ci set_bit(ISP_QUIESCE_NEEDED, &vha->dpc_flags); 33498c2ecf20Sopenharmony_ci } else if (dev_state == QLA8XXX_DEV_FAILED && 33508c2ecf20Sopenharmony_ci !test_bit(ISP_UNRECOVERABLE, &vha->dpc_flags) && 33518c2ecf20Sopenharmony_ci vha->flags.online == 1) { 33528c2ecf20Sopenharmony_ci ql_log(ql_log_warn, vha, 0xb055, 33538c2ecf20Sopenharmony_ci "Adapter state is failed. Offlining.\n"); 33548c2ecf20Sopenharmony_ci set_bit(ISP_UNRECOVERABLE, &vha->dpc_flags); 33558c2ecf20Sopenharmony_ci ha->flags.isp82xx_fw_hung = 1; 33568c2ecf20Sopenharmony_ci qla82xx_clear_pending_mbx(vha); 33578c2ecf20Sopenharmony_ci } else { 33588c2ecf20Sopenharmony_ci if (qla82xx_check_fw_alive(vha)) { 33598c2ecf20Sopenharmony_ci ql_dbg(ql_dbg_timer, vha, 0x6011, 33608c2ecf20Sopenharmony_ci "disabling pause transmit on port 0 & 1.\n"); 33618c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x98, 33628c2ecf20Sopenharmony_ci CRB_NIU_XG_PAUSE_CTL_P0|CRB_NIU_XG_PAUSE_CTL_P1); 33638c2ecf20Sopenharmony_ci halt_status = qla82xx_rd_32(ha, 33648c2ecf20Sopenharmony_ci QLA82XX_PEG_HALT_STATUS1); 33658c2ecf20Sopenharmony_ci ql_log(ql_log_info, vha, 0x6005, 33668c2ecf20Sopenharmony_ci "dumping hw/fw registers:.\n " 33678c2ecf20Sopenharmony_ci " PEG_HALT_STATUS1: 0x%x, PEG_HALT_STATUS2: 0x%x,.\n " 33688c2ecf20Sopenharmony_ci " PEG_NET_0_PC: 0x%x, PEG_NET_1_PC: 0x%x,.\n " 33698c2ecf20Sopenharmony_ci " PEG_NET_2_PC: 0x%x, PEG_NET_3_PC: 0x%x,.\n " 33708c2ecf20Sopenharmony_ci " PEG_NET_4_PC: 0x%x.\n", halt_status, 33718c2ecf20Sopenharmony_ci qla82xx_rd_32(ha, QLA82XX_PEG_HALT_STATUS2), 33728c2ecf20Sopenharmony_ci qla82xx_rd_32(ha, 33738c2ecf20Sopenharmony_ci QLA82XX_CRB_PEG_NET_0 + 0x3c), 33748c2ecf20Sopenharmony_ci qla82xx_rd_32(ha, 33758c2ecf20Sopenharmony_ci QLA82XX_CRB_PEG_NET_1 + 0x3c), 33768c2ecf20Sopenharmony_ci qla82xx_rd_32(ha, 33778c2ecf20Sopenharmony_ci QLA82XX_CRB_PEG_NET_2 + 0x3c), 33788c2ecf20Sopenharmony_ci qla82xx_rd_32(ha, 33798c2ecf20Sopenharmony_ci QLA82XX_CRB_PEG_NET_3 + 0x3c), 33808c2ecf20Sopenharmony_ci qla82xx_rd_32(ha, 33818c2ecf20Sopenharmony_ci QLA82XX_CRB_PEG_NET_4 + 0x3c)); 33828c2ecf20Sopenharmony_ci if (((halt_status & 0x1fffff00) >> 8) == 0x67) 33838c2ecf20Sopenharmony_ci ql_log(ql_log_warn, vha, 0xb052, 33848c2ecf20Sopenharmony_ci "Firmware aborted with " 33858c2ecf20Sopenharmony_ci "error code 0x00006700. Device is " 33868c2ecf20Sopenharmony_ci "being reset.\n"); 33878c2ecf20Sopenharmony_ci if (halt_status & HALT_STATUS_UNRECOVERABLE) { 33888c2ecf20Sopenharmony_ci set_bit(ISP_UNRECOVERABLE, 33898c2ecf20Sopenharmony_ci &vha->dpc_flags); 33908c2ecf20Sopenharmony_ci } else { 33918c2ecf20Sopenharmony_ci ql_log(ql_log_info, vha, 0x6006, 33928c2ecf20Sopenharmony_ci "Detect abort needed.\n"); 33938c2ecf20Sopenharmony_ci set_bit(ISP_ABORT_NEEDED, 33948c2ecf20Sopenharmony_ci &vha->dpc_flags); 33958c2ecf20Sopenharmony_ci } 33968c2ecf20Sopenharmony_ci ha->flags.isp82xx_fw_hung = 1; 33978c2ecf20Sopenharmony_ci ql_log(ql_log_warn, vha, 0x6007, "Firmware hung.\n"); 33988c2ecf20Sopenharmony_ci qla82xx_clear_pending_mbx(vha); 33998c2ecf20Sopenharmony_ci } 34008c2ecf20Sopenharmony_ci } 34018c2ecf20Sopenharmony_ci } 34028c2ecf20Sopenharmony_ci} 34038c2ecf20Sopenharmony_ci 34048c2ecf20Sopenharmony_ciint qla82xx_load_risc(scsi_qla_host_t *vha, uint32_t *srisc_addr) 34058c2ecf20Sopenharmony_ci{ 34068c2ecf20Sopenharmony_ci int rval = -1; 34078c2ecf20Sopenharmony_ci struct qla_hw_data *ha = vha->hw; 34088c2ecf20Sopenharmony_ci 34098c2ecf20Sopenharmony_ci if (IS_QLA82XX(ha)) 34108c2ecf20Sopenharmony_ci rval = qla82xx_device_state_handler(vha); 34118c2ecf20Sopenharmony_ci else if (IS_QLA8044(ha)) { 34128c2ecf20Sopenharmony_ci qla8044_idc_lock(ha); 34138c2ecf20Sopenharmony_ci /* Decide the reset ownership */ 34148c2ecf20Sopenharmony_ci qla83xx_reset_ownership(vha); 34158c2ecf20Sopenharmony_ci qla8044_idc_unlock(ha); 34168c2ecf20Sopenharmony_ci rval = qla8044_device_state_handler(vha); 34178c2ecf20Sopenharmony_ci } 34188c2ecf20Sopenharmony_ci return rval; 34198c2ecf20Sopenharmony_ci} 34208c2ecf20Sopenharmony_ci 34218c2ecf20Sopenharmony_civoid 34228c2ecf20Sopenharmony_ciqla82xx_set_reset_owner(scsi_qla_host_t *vha) 34238c2ecf20Sopenharmony_ci{ 34248c2ecf20Sopenharmony_ci struct qla_hw_data *ha = vha->hw; 34258c2ecf20Sopenharmony_ci uint32_t dev_state = 0; 34268c2ecf20Sopenharmony_ci 34278c2ecf20Sopenharmony_ci if (IS_QLA82XX(ha)) 34288c2ecf20Sopenharmony_ci dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE); 34298c2ecf20Sopenharmony_ci else if (IS_QLA8044(ha)) 34308c2ecf20Sopenharmony_ci dev_state = qla8044_rd_direct(vha, QLA8044_CRB_DEV_STATE_INDEX); 34318c2ecf20Sopenharmony_ci 34328c2ecf20Sopenharmony_ci if (dev_state == QLA8XXX_DEV_READY) { 34338c2ecf20Sopenharmony_ci ql_log(ql_log_info, vha, 0xb02f, 34348c2ecf20Sopenharmony_ci "HW State: NEED RESET\n"); 34358c2ecf20Sopenharmony_ci if (IS_QLA82XX(ha)) { 34368c2ecf20Sopenharmony_ci qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, 34378c2ecf20Sopenharmony_ci QLA8XXX_DEV_NEED_RESET); 34388c2ecf20Sopenharmony_ci ha->flags.nic_core_reset_owner = 1; 34398c2ecf20Sopenharmony_ci ql_dbg(ql_dbg_p3p, vha, 0xb030, 34408c2ecf20Sopenharmony_ci "reset_owner is 0x%x\n", ha->portnum); 34418c2ecf20Sopenharmony_ci } else if (IS_QLA8044(ha)) 34428c2ecf20Sopenharmony_ci qla8044_wr_direct(vha, QLA8044_CRB_DEV_STATE_INDEX, 34438c2ecf20Sopenharmony_ci QLA8XXX_DEV_NEED_RESET); 34448c2ecf20Sopenharmony_ci } else 34458c2ecf20Sopenharmony_ci ql_log(ql_log_info, vha, 0xb031, 34468c2ecf20Sopenharmony_ci "Device state is 0x%x = %s.\n", 34478c2ecf20Sopenharmony_ci dev_state, 34488c2ecf20Sopenharmony_ci dev_state < MAX_STATES ? qdev_state(dev_state) : "Unknown"); 34498c2ecf20Sopenharmony_ci} 34508c2ecf20Sopenharmony_ci 34518c2ecf20Sopenharmony_ci/* 34528c2ecf20Sopenharmony_ci * qla82xx_abort_isp 34538c2ecf20Sopenharmony_ci * Resets ISP and aborts all outstanding commands. 34548c2ecf20Sopenharmony_ci * 34558c2ecf20Sopenharmony_ci * Input: 34568c2ecf20Sopenharmony_ci * ha = adapter block pointer. 34578c2ecf20Sopenharmony_ci * 34588c2ecf20Sopenharmony_ci * Returns: 34598c2ecf20Sopenharmony_ci * 0 = success 34608c2ecf20Sopenharmony_ci */ 34618c2ecf20Sopenharmony_ciint 34628c2ecf20Sopenharmony_ciqla82xx_abort_isp(scsi_qla_host_t *vha) 34638c2ecf20Sopenharmony_ci{ 34648c2ecf20Sopenharmony_ci int rval = -1; 34658c2ecf20Sopenharmony_ci struct qla_hw_data *ha = vha->hw; 34668c2ecf20Sopenharmony_ci 34678c2ecf20Sopenharmony_ci if (vha->device_flags & DFLG_DEV_FAILED) { 34688c2ecf20Sopenharmony_ci ql_log(ql_log_warn, vha, 0x8024, 34698c2ecf20Sopenharmony_ci "Device in failed state, exiting.\n"); 34708c2ecf20Sopenharmony_ci return QLA_SUCCESS; 34718c2ecf20Sopenharmony_ci } 34728c2ecf20Sopenharmony_ci ha->flags.nic_core_reset_hdlr_active = 1; 34738c2ecf20Sopenharmony_ci 34748c2ecf20Sopenharmony_ci qla82xx_idc_lock(ha); 34758c2ecf20Sopenharmony_ci qla82xx_set_reset_owner(vha); 34768c2ecf20Sopenharmony_ci qla82xx_idc_unlock(ha); 34778c2ecf20Sopenharmony_ci 34788c2ecf20Sopenharmony_ci if (IS_QLA82XX(ha)) 34798c2ecf20Sopenharmony_ci rval = qla82xx_device_state_handler(vha); 34808c2ecf20Sopenharmony_ci else if (IS_QLA8044(ha)) { 34818c2ecf20Sopenharmony_ci qla8044_idc_lock(ha); 34828c2ecf20Sopenharmony_ci /* Decide the reset ownership */ 34838c2ecf20Sopenharmony_ci qla83xx_reset_ownership(vha); 34848c2ecf20Sopenharmony_ci qla8044_idc_unlock(ha); 34858c2ecf20Sopenharmony_ci rval = qla8044_device_state_handler(vha); 34868c2ecf20Sopenharmony_ci } 34878c2ecf20Sopenharmony_ci 34888c2ecf20Sopenharmony_ci qla82xx_idc_lock(ha); 34898c2ecf20Sopenharmony_ci qla82xx_clear_rst_ready(ha); 34908c2ecf20Sopenharmony_ci qla82xx_idc_unlock(ha); 34918c2ecf20Sopenharmony_ci 34928c2ecf20Sopenharmony_ci if (rval == QLA_SUCCESS) { 34938c2ecf20Sopenharmony_ci ha->flags.isp82xx_fw_hung = 0; 34948c2ecf20Sopenharmony_ci ha->flags.nic_core_reset_hdlr_active = 0; 34958c2ecf20Sopenharmony_ci qla82xx_restart_isp(vha); 34968c2ecf20Sopenharmony_ci } 34978c2ecf20Sopenharmony_ci 34988c2ecf20Sopenharmony_ci if (rval) { 34998c2ecf20Sopenharmony_ci vha->flags.online = 1; 35008c2ecf20Sopenharmony_ci if (test_bit(ISP_ABORT_RETRY, &vha->dpc_flags)) { 35018c2ecf20Sopenharmony_ci if (ha->isp_abort_cnt == 0) { 35028c2ecf20Sopenharmony_ci ql_log(ql_log_warn, vha, 0x8027, 35038c2ecf20Sopenharmony_ci "ISP error recover failed - board " 35048c2ecf20Sopenharmony_ci "disabled.\n"); 35058c2ecf20Sopenharmony_ci /* 35068c2ecf20Sopenharmony_ci * The next call disables the board 35078c2ecf20Sopenharmony_ci * completely. 35088c2ecf20Sopenharmony_ci */ 35098c2ecf20Sopenharmony_ci ha->isp_ops->reset_adapter(vha); 35108c2ecf20Sopenharmony_ci vha->flags.online = 0; 35118c2ecf20Sopenharmony_ci clear_bit(ISP_ABORT_RETRY, 35128c2ecf20Sopenharmony_ci &vha->dpc_flags); 35138c2ecf20Sopenharmony_ci rval = QLA_SUCCESS; 35148c2ecf20Sopenharmony_ci } else { /* schedule another ISP abort */ 35158c2ecf20Sopenharmony_ci ha->isp_abort_cnt--; 35168c2ecf20Sopenharmony_ci ql_log(ql_log_warn, vha, 0x8036, 35178c2ecf20Sopenharmony_ci "ISP abort - retry remaining %d.\n", 35188c2ecf20Sopenharmony_ci ha->isp_abort_cnt); 35198c2ecf20Sopenharmony_ci rval = QLA_FUNCTION_FAILED; 35208c2ecf20Sopenharmony_ci } 35218c2ecf20Sopenharmony_ci } else { 35228c2ecf20Sopenharmony_ci ha->isp_abort_cnt = MAX_RETRIES_OF_ISP_ABORT; 35238c2ecf20Sopenharmony_ci ql_dbg(ql_dbg_taskm, vha, 0x8029, 35248c2ecf20Sopenharmony_ci "ISP error recovery - retrying (%d) more times.\n", 35258c2ecf20Sopenharmony_ci ha->isp_abort_cnt); 35268c2ecf20Sopenharmony_ci set_bit(ISP_ABORT_RETRY, &vha->dpc_flags); 35278c2ecf20Sopenharmony_ci rval = QLA_FUNCTION_FAILED; 35288c2ecf20Sopenharmony_ci } 35298c2ecf20Sopenharmony_ci } 35308c2ecf20Sopenharmony_ci return rval; 35318c2ecf20Sopenharmony_ci} 35328c2ecf20Sopenharmony_ci 35338c2ecf20Sopenharmony_ci/* 35348c2ecf20Sopenharmony_ci * qla82xx_fcoe_ctx_reset 35358c2ecf20Sopenharmony_ci * Perform a quick reset and aborts all outstanding commands. 35368c2ecf20Sopenharmony_ci * This will only perform an FCoE context reset and avoids a full blown 35378c2ecf20Sopenharmony_ci * chip reset. 35388c2ecf20Sopenharmony_ci * 35398c2ecf20Sopenharmony_ci * Input: 35408c2ecf20Sopenharmony_ci * ha = adapter block pointer. 35418c2ecf20Sopenharmony_ci * is_reset_path = flag for identifying the reset path. 35428c2ecf20Sopenharmony_ci * 35438c2ecf20Sopenharmony_ci * Returns: 35448c2ecf20Sopenharmony_ci * 0 = success 35458c2ecf20Sopenharmony_ci */ 35468c2ecf20Sopenharmony_ciint qla82xx_fcoe_ctx_reset(scsi_qla_host_t *vha) 35478c2ecf20Sopenharmony_ci{ 35488c2ecf20Sopenharmony_ci int rval = QLA_FUNCTION_FAILED; 35498c2ecf20Sopenharmony_ci 35508c2ecf20Sopenharmony_ci if (vha->flags.online) { 35518c2ecf20Sopenharmony_ci /* Abort all outstanding commands, so as to be requeued later */ 35528c2ecf20Sopenharmony_ci qla2x00_abort_isp_cleanup(vha); 35538c2ecf20Sopenharmony_ci } 35548c2ecf20Sopenharmony_ci 35558c2ecf20Sopenharmony_ci /* Stop currently executing firmware. 35568c2ecf20Sopenharmony_ci * This will destroy existing FCoE context at the F/W end. 35578c2ecf20Sopenharmony_ci */ 35588c2ecf20Sopenharmony_ci qla2x00_try_to_stop_firmware(vha); 35598c2ecf20Sopenharmony_ci 35608c2ecf20Sopenharmony_ci /* Restart. Creates a new FCoE context on INIT_FIRMWARE. */ 35618c2ecf20Sopenharmony_ci rval = qla82xx_restart_isp(vha); 35628c2ecf20Sopenharmony_ci 35638c2ecf20Sopenharmony_ci return rval; 35648c2ecf20Sopenharmony_ci} 35658c2ecf20Sopenharmony_ci 35668c2ecf20Sopenharmony_ci/* 35678c2ecf20Sopenharmony_ci * qla2x00_wait_for_fcoe_ctx_reset 35688c2ecf20Sopenharmony_ci * Wait till the FCoE context is reset. 35698c2ecf20Sopenharmony_ci * 35708c2ecf20Sopenharmony_ci * Note: 35718c2ecf20Sopenharmony_ci * Does context switching here. 35728c2ecf20Sopenharmony_ci * Release SPIN_LOCK (if any) before calling this routine. 35738c2ecf20Sopenharmony_ci * 35748c2ecf20Sopenharmony_ci * Return: 35758c2ecf20Sopenharmony_ci * Success (fcoe_ctx reset is done) : 0 35768c2ecf20Sopenharmony_ci * Failed (fcoe_ctx reset not completed within max loop timout ) : 1 35778c2ecf20Sopenharmony_ci */ 35788c2ecf20Sopenharmony_ciint qla2x00_wait_for_fcoe_ctx_reset(scsi_qla_host_t *vha) 35798c2ecf20Sopenharmony_ci{ 35808c2ecf20Sopenharmony_ci int status = QLA_FUNCTION_FAILED; 35818c2ecf20Sopenharmony_ci unsigned long wait_reset; 35828c2ecf20Sopenharmony_ci 35838c2ecf20Sopenharmony_ci wait_reset = jiffies + (MAX_LOOP_TIMEOUT * HZ); 35848c2ecf20Sopenharmony_ci while ((test_bit(FCOE_CTX_RESET_NEEDED, &vha->dpc_flags) || 35858c2ecf20Sopenharmony_ci test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags)) 35868c2ecf20Sopenharmony_ci && time_before(jiffies, wait_reset)) { 35878c2ecf20Sopenharmony_ci 35888c2ecf20Sopenharmony_ci set_current_state(TASK_UNINTERRUPTIBLE); 35898c2ecf20Sopenharmony_ci schedule_timeout(HZ); 35908c2ecf20Sopenharmony_ci 35918c2ecf20Sopenharmony_ci if (!test_bit(FCOE_CTX_RESET_NEEDED, &vha->dpc_flags) && 35928c2ecf20Sopenharmony_ci !test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags)) { 35938c2ecf20Sopenharmony_ci status = QLA_SUCCESS; 35948c2ecf20Sopenharmony_ci break; 35958c2ecf20Sopenharmony_ci } 35968c2ecf20Sopenharmony_ci } 35978c2ecf20Sopenharmony_ci ql_dbg(ql_dbg_p3p, vha, 0xb027, 35988c2ecf20Sopenharmony_ci "%s: status=%d.\n", __func__, status); 35998c2ecf20Sopenharmony_ci 36008c2ecf20Sopenharmony_ci return status; 36018c2ecf20Sopenharmony_ci} 36028c2ecf20Sopenharmony_ci 36038c2ecf20Sopenharmony_civoid 36048c2ecf20Sopenharmony_ciqla82xx_chip_reset_cleanup(scsi_qla_host_t *vha) 36058c2ecf20Sopenharmony_ci{ 36068c2ecf20Sopenharmony_ci int i, fw_state = 0; 36078c2ecf20Sopenharmony_ci unsigned long flags; 36088c2ecf20Sopenharmony_ci struct qla_hw_data *ha = vha->hw; 36098c2ecf20Sopenharmony_ci 36108c2ecf20Sopenharmony_ci /* Check if 82XX firmware is alive or not 36118c2ecf20Sopenharmony_ci * We may have arrived here from NEED_RESET 36128c2ecf20Sopenharmony_ci * detection only 36138c2ecf20Sopenharmony_ci */ 36148c2ecf20Sopenharmony_ci if (!ha->flags.isp82xx_fw_hung) { 36158c2ecf20Sopenharmony_ci for (i = 0; i < 2; i++) { 36168c2ecf20Sopenharmony_ci msleep(1000); 36178c2ecf20Sopenharmony_ci if (IS_QLA82XX(ha)) 36188c2ecf20Sopenharmony_ci fw_state = qla82xx_check_fw_alive(vha); 36198c2ecf20Sopenharmony_ci else if (IS_QLA8044(ha)) 36208c2ecf20Sopenharmony_ci fw_state = qla8044_check_fw_alive(vha); 36218c2ecf20Sopenharmony_ci if (fw_state) { 36228c2ecf20Sopenharmony_ci ha->flags.isp82xx_fw_hung = 1; 36238c2ecf20Sopenharmony_ci qla82xx_clear_pending_mbx(vha); 36248c2ecf20Sopenharmony_ci break; 36258c2ecf20Sopenharmony_ci } 36268c2ecf20Sopenharmony_ci } 36278c2ecf20Sopenharmony_ci } 36288c2ecf20Sopenharmony_ci ql_dbg(ql_dbg_init, vha, 0x00b0, 36298c2ecf20Sopenharmony_ci "Entered %s fw_hung=%d.\n", 36308c2ecf20Sopenharmony_ci __func__, ha->flags.isp82xx_fw_hung); 36318c2ecf20Sopenharmony_ci 36328c2ecf20Sopenharmony_ci /* Abort all commands gracefully if fw NOT hung */ 36338c2ecf20Sopenharmony_ci if (!ha->flags.isp82xx_fw_hung) { 36348c2ecf20Sopenharmony_ci int cnt, que; 36358c2ecf20Sopenharmony_ci srb_t *sp; 36368c2ecf20Sopenharmony_ci struct req_que *req; 36378c2ecf20Sopenharmony_ci 36388c2ecf20Sopenharmony_ci spin_lock_irqsave(&ha->hardware_lock, flags); 36398c2ecf20Sopenharmony_ci for (que = 0; que < ha->max_req_queues; que++) { 36408c2ecf20Sopenharmony_ci req = ha->req_q_map[que]; 36418c2ecf20Sopenharmony_ci if (!req) 36428c2ecf20Sopenharmony_ci continue; 36438c2ecf20Sopenharmony_ci for (cnt = 1; cnt < req->num_outstanding_cmds; cnt++) { 36448c2ecf20Sopenharmony_ci sp = req->outstanding_cmds[cnt]; 36458c2ecf20Sopenharmony_ci if (sp) { 36468c2ecf20Sopenharmony_ci if ((!sp->u.scmd.crc_ctx || 36478c2ecf20Sopenharmony_ci (sp->flags & 36488c2ecf20Sopenharmony_ci SRB_FCP_CMND_DMA_VALID)) && 36498c2ecf20Sopenharmony_ci !ha->flags.isp82xx_fw_hung) { 36508c2ecf20Sopenharmony_ci spin_unlock_irqrestore( 36518c2ecf20Sopenharmony_ci &ha->hardware_lock, flags); 36528c2ecf20Sopenharmony_ci if (ha->isp_ops->abort_command(sp)) { 36538c2ecf20Sopenharmony_ci ql_log(ql_log_info, vha, 36548c2ecf20Sopenharmony_ci 0x00b1, 36558c2ecf20Sopenharmony_ci "mbx abort failed.\n"); 36568c2ecf20Sopenharmony_ci } else { 36578c2ecf20Sopenharmony_ci ql_log(ql_log_info, vha, 36588c2ecf20Sopenharmony_ci 0x00b2, 36598c2ecf20Sopenharmony_ci "mbx abort success.\n"); 36608c2ecf20Sopenharmony_ci } 36618c2ecf20Sopenharmony_ci spin_lock_irqsave(&ha->hardware_lock, flags); 36628c2ecf20Sopenharmony_ci } 36638c2ecf20Sopenharmony_ci } 36648c2ecf20Sopenharmony_ci } 36658c2ecf20Sopenharmony_ci } 36668c2ecf20Sopenharmony_ci spin_unlock_irqrestore(&ha->hardware_lock, flags); 36678c2ecf20Sopenharmony_ci 36688c2ecf20Sopenharmony_ci /* Wait for pending cmds (physical and virtual) to complete */ 36698c2ecf20Sopenharmony_ci if (qla2x00_eh_wait_for_pending_commands(vha, 0, 0, 36708c2ecf20Sopenharmony_ci WAIT_HOST) == QLA_SUCCESS) { 36718c2ecf20Sopenharmony_ci ql_dbg(ql_dbg_init, vha, 0x00b3, 36728c2ecf20Sopenharmony_ci "Done wait for " 36738c2ecf20Sopenharmony_ci "pending commands.\n"); 36748c2ecf20Sopenharmony_ci } else { 36758c2ecf20Sopenharmony_ci WARN_ON_ONCE(true); 36768c2ecf20Sopenharmony_ci } 36778c2ecf20Sopenharmony_ci } 36788c2ecf20Sopenharmony_ci} 36798c2ecf20Sopenharmony_ci 36808c2ecf20Sopenharmony_ci/* Minidump related functions */ 36818c2ecf20Sopenharmony_cistatic int 36828c2ecf20Sopenharmony_ciqla82xx_minidump_process_control(scsi_qla_host_t *vha, 36838c2ecf20Sopenharmony_ci qla82xx_md_entry_hdr_t *entry_hdr, __le32 **d_ptr) 36848c2ecf20Sopenharmony_ci{ 36858c2ecf20Sopenharmony_ci struct qla_hw_data *ha = vha->hw; 36868c2ecf20Sopenharmony_ci struct qla82xx_md_entry_crb *crb_entry; 36878c2ecf20Sopenharmony_ci uint32_t read_value, opcode, poll_time; 36888c2ecf20Sopenharmony_ci uint32_t addr, index, crb_addr; 36898c2ecf20Sopenharmony_ci unsigned long wtime; 36908c2ecf20Sopenharmony_ci struct qla82xx_md_template_hdr *tmplt_hdr; 36918c2ecf20Sopenharmony_ci uint32_t rval = QLA_SUCCESS; 36928c2ecf20Sopenharmony_ci int i; 36938c2ecf20Sopenharmony_ci 36948c2ecf20Sopenharmony_ci tmplt_hdr = (struct qla82xx_md_template_hdr *)ha->md_tmplt_hdr; 36958c2ecf20Sopenharmony_ci crb_entry = (struct qla82xx_md_entry_crb *)entry_hdr; 36968c2ecf20Sopenharmony_ci crb_addr = crb_entry->addr; 36978c2ecf20Sopenharmony_ci 36988c2ecf20Sopenharmony_ci for (i = 0; i < crb_entry->op_count; i++) { 36998c2ecf20Sopenharmony_ci opcode = crb_entry->crb_ctrl.opcode; 37008c2ecf20Sopenharmony_ci if (opcode & QLA82XX_DBG_OPCODE_WR) { 37018c2ecf20Sopenharmony_ci qla82xx_md_rw_32(ha, crb_addr, 37028c2ecf20Sopenharmony_ci crb_entry->value_1, 1); 37038c2ecf20Sopenharmony_ci opcode &= ~QLA82XX_DBG_OPCODE_WR; 37048c2ecf20Sopenharmony_ci } 37058c2ecf20Sopenharmony_ci 37068c2ecf20Sopenharmony_ci if (opcode & QLA82XX_DBG_OPCODE_RW) { 37078c2ecf20Sopenharmony_ci read_value = qla82xx_md_rw_32(ha, crb_addr, 0, 0); 37088c2ecf20Sopenharmony_ci qla82xx_md_rw_32(ha, crb_addr, read_value, 1); 37098c2ecf20Sopenharmony_ci opcode &= ~QLA82XX_DBG_OPCODE_RW; 37108c2ecf20Sopenharmony_ci } 37118c2ecf20Sopenharmony_ci 37128c2ecf20Sopenharmony_ci if (opcode & QLA82XX_DBG_OPCODE_AND) { 37138c2ecf20Sopenharmony_ci read_value = qla82xx_md_rw_32(ha, crb_addr, 0, 0); 37148c2ecf20Sopenharmony_ci read_value &= crb_entry->value_2; 37158c2ecf20Sopenharmony_ci opcode &= ~QLA82XX_DBG_OPCODE_AND; 37168c2ecf20Sopenharmony_ci if (opcode & QLA82XX_DBG_OPCODE_OR) { 37178c2ecf20Sopenharmony_ci read_value |= crb_entry->value_3; 37188c2ecf20Sopenharmony_ci opcode &= ~QLA82XX_DBG_OPCODE_OR; 37198c2ecf20Sopenharmony_ci } 37208c2ecf20Sopenharmony_ci qla82xx_md_rw_32(ha, crb_addr, read_value, 1); 37218c2ecf20Sopenharmony_ci } 37228c2ecf20Sopenharmony_ci 37238c2ecf20Sopenharmony_ci if (opcode & QLA82XX_DBG_OPCODE_OR) { 37248c2ecf20Sopenharmony_ci read_value = qla82xx_md_rw_32(ha, crb_addr, 0, 0); 37258c2ecf20Sopenharmony_ci read_value |= crb_entry->value_3; 37268c2ecf20Sopenharmony_ci qla82xx_md_rw_32(ha, crb_addr, read_value, 1); 37278c2ecf20Sopenharmony_ci opcode &= ~QLA82XX_DBG_OPCODE_OR; 37288c2ecf20Sopenharmony_ci } 37298c2ecf20Sopenharmony_ci 37308c2ecf20Sopenharmony_ci if (opcode & QLA82XX_DBG_OPCODE_POLL) { 37318c2ecf20Sopenharmony_ci poll_time = crb_entry->crb_strd.poll_timeout; 37328c2ecf20Sopenharmony_ci wtime = jiffies + poll_time; 37338c2ecf20Sopenharmony_ci read_value = qla82xx_md_rw_32(ha, crb_addr, 0, 0); 37348c2ecf20Sopenharmony_ci 37358c2ecf20Sopenharmony_ci do { 37368c2ecf20Sopenharmony_ci if ((read_value & crb_entry->value_2) 37378c2ecf20Sopenharmony_ci == crb_entry->value_1) 37388c2ecf20Sopenharmony_ci break; 37398c2ecf20Sopenharmony_ci else if (time_after_eq(jiffies, wtime)) { 37408c2ecf20Sopenharmony_ci /* capturing dump failed */ 37418c2ecf20Sopenharmony_ci rval = QLA_FUNCTION_FAILED; 37428c2ecf20Sopenharmony_ci break; 37438c2ecf20Sopenharmony_ci } else 37448c2ecf20Sopenharmony_ci read_value = qla82xx_md_rw_32(ha, 37458c2ecf20Sopenharmony_ci crb_addr, 0, 0); 37468c2ecf20Sopenharmony_ci } while (1); 37478c2ecf20Sopenharmony_ci opcode &= ~QLA82XX_DBG_OPCODE_POLL; 37488c2ecf20Sopenharmony_ci } 37498c2ecf20Sopenharmony_ci 37508c2ecf20Sopenharmony_ci if (opcode & QLA82XX_DBG_OPCODE_RDSTATE) { 37518c2ecf20Sopenharmony_ci if (crb_entry->crb_strd.state_index_a) { 37528c2ecf20Sopenharmony_ci index = crb_entry->crb_strd.state_index_a; 37538c2ecf20Sopenharmony_ci addr = tmplt_hdr->saved_state_array[index]; 37548c2ecf20Sopenharmony_ci } else 37558c2ecf20Sopenharmony_ci addr = crb_addr; 37568c2ecf20Sopenharmony_ci 37578c2ecf20Sopenharmony_ci read_value = qla82xx_md_rw_32(ha, addr, 0, 0); 37588c2ecf20Sopenharmony_ci index = crb_entry->crb_ctrl.state_index_v; 37598c2ecf20Sopenharmony_ci tmplt_hdr->saved_state_array[index] = read_value; 37608c2ecf20Sopenharmony_ci opcode &= ~QLA82XX_DBG_OPCODE_RDSTATE; 37618c2ecf20Sopenharmony_ci } 37628c2ecf20Sopenharmony_ci 37638c2ecf20Sopenharmony_ci if (opcode & QLA82XX_DBG_OPCODE_WRSTATE) { 37648c2ecf20Sopenharmony_ci if (crb_entry->crb_strd.state_index_a) { 37658c2ecf20Sopenharmony_ci index = crb_entry->crb_strd.state_index_a; 37668c2ecf20Sopenharmony_ci addr = tmplt_hdr->saved_state_array[index]; 37678c2ecf20Sopenharmony_ci } else 37688c2ecf20Sopenharmony_ci addr = crb_addr; 37698c2ecf20Sopenharmony_ci 37708c2ecf20Sopenharmony_ci if (crb_entry->crb_ctrl.state_index_v) { 37718c2ecf20Sopenharmony_ci index = crb_entry->crb_ctrl.state_index_v; 37728c2ecf20Sopenharmony_ci read_value = 37738c2ecf20Sopenharmony_ci tmplt_hdr->saved_state_array[index]; 37748c2ecf20Sopenharmony_ci } else 37758c2ecf20Sopenharmony_ci read_value = crb_entry->value_1; 37768c2ecf20Sopenharmony_ci 37778c2ecf20Sopenharmony_ci qla82xx_md_rw_32(ha, addr, read_value, 1); 37788c2ecf20Sopenharmony_ci opcode &= ~QLA82XX_DBG_OPCODE_WRSTATE; 37798c2ecf20Sopenharmony_ci } 37808c2ecf20Sopenharmony_ci 37818c2ecf20Sopenharmony_ci if (opcode & QLA82XX_DBG_OPCODE_MDSTATE) { 37828c2ecf20Sopenharmony_ci index = crb_entry->crb_ctrl.state_index_v; 37838c2ecf20Sopenharmony_ci read_value = tmplt_hdr->saved_state_array[index]; 37848c2ecf20Sopenharmony_ci read_value <<= crb_entry->crb_ctrl.shl; 37858c2ecf20Sopenharmony_ci read_value >>= crb_entry->crb_ctrl.shr; 37868c2ecf20Sopenharmony_ci if (crb_entry->value_2) 37878c2ecf20Sopenharmony_ci read_value &= crb_entry->value_2; 37888c2ecf20Sopenharmony_ci read_value |= crb_entry->value_3; 37898c2ecf20Sopenharmony_ci read_value += crb_entry->value_1; 37908c2ecf20Sopenharmony_ci tmplt_hdr->saved_state_array[index] = read_value; 37918c2ecf20Sopenharmony_ci opcode &= ~QLA82XX_DBG_OPCODE_MDSTATE; 37928c2ecf20Sopenharmony_ci } 37938c2ecf20Sopenharmony_ci crb_addr += crb_entry->crb_strd.addr_stride; 37948c2ecf20Sopenharmony_ci } 37958c2ecf20Sopenharmony_ci return rval; 37968c2ecf20Sopenharmony_ci} 37978c2ecf20Sopenharmony_ci 37988c2ecf20Sopenharmony_cistatic void 37998c2ecf20Sopenharmony_ciqla82xx_minidump_process_rdocm(scsi_qla_host_t *vha, 38008c2ecf20Sopenharmony_ci qla82xx_md_entry_hdr_t *entry_hdr, __le32 **d_ptr) 38018c2ecf20Sopenharmony_ci{ 38028c2ecf20Sopenharmony_ci struct qla_hw_data *ha = vha->hw; 38038c2ecf20Sopenharmony_ci uint32_t r_addr, r_stride, loop_cnt, i, r_value; 38048c2ecf20Sopenharmony_ci struct qla82xx_md_entry_rdocm *ocm_hdr; 38058c2ecf20Sopenharmony_ci __le32 *data_ptr = *d_ptr; 38068c2ecf20Sopenharmony_ci 38078c2ecf20Sopenharmony_ci ocm_hdr = (struct qla82xx_md_entry_rdocm *)entry_hdr; 38088c2ecf20Sopenharmony_ci r_addr = ocm_hdr->read_addr; 38098c2ecf20Sopenharmony_ci r_stride = ocm_hdr->read_addr_stride; 38108c2ecf20Sopenharmony_ci loop_cnt = ocm_hdr->op_count; 38118c2ecf20Sopenharmony_ci 38128c2ecf20Sopenharmony_ci for (i = 0; i < loop_cnt; i++) { 38138c2ecf20Sopenharmony_ci r_value = rd_reg_dword(r_addr + ha->nx_pcibase); 38148c2ecf20Sopenharmony_ci *data_ptr++ = cpu_to_le32(r_value); 38158c2ecf20Sopenharmony_ci r_addr += r_stride; 38168c2ecf20Sopenharmony_ci } 38178c2ecf20Sopenharmony_ci *d_ptr = data_ptr; 38188c2ecf20Sopenharmony_ci} 38198c2ecf20Sopenharmony_ci 38208c2ecf20Sopenharmony_cistatic void 38218c2ecf20Sopenharmony_ciqla82xx_minidump_process_rdmux(scsi_qla_host_t *vha, 38228c2ecf20Sopenharmony_ci qla82xx_md_entry_hdr_t *entry_hdr, __le32 **d_ptr) 38238c2ecf20Sopenharmony_ci{ 38248c2ecf20Sopenharmony_ci struct qla_hw_data *ha = vha->hw; 38258c2ecf20Sopenharmony_ci uint32_t r_addr, s_stride, s_addr, s_value, loop_cnt, i, r_value; 38268c2ecf20Sopenharmony_ci struct qla82xx_md_entry_mux *mux_hdr; 38278c2ecf20Sopenharmony_ci __le32 *data_ptr = *d_ptr; 38288c2ecf20Sopenharmony_ci 38298c2ecf20Sopenharmony_ci mux_hdr = (struct qla82xx_md_entry_mux *)entry_hdr; 38308c2ecf20Sopenharmony_ci r_addr = mux_hdr->read_addr; 38318c2ecf20Sopenharmony_ci s_addr = mux_hdr->select_addr; 38328c2ecf20Sopenharmony_ci s_stride = mux_hdr->select_value_stride; 38338c2ecf20Sopenharmony_ci s_value = mux_hdr->select_value; 38348c2ecf20Sopenharmony_ci loop_cnt = mux_hdr->op_count; 38358c2ecf20Sopenharmony_ci 38368c2ecf20Sopenharmony_ci for (i = 0; i < loop_cnt; i++) { 38378c2ecf20Sopenharmony_ci qla82xx_md_rw_32(ha, s_addr, s_value, 1); 38388c2ecf20Sopenharmony_ci r_value = qla82xx_md_rw_32(ha, r_addr, 0, 0); 38398c2ecf20Sopenharmony_ci *data_ptr++ = cpu_to_le32(s_value); 38408c2ecf20Sopenharmony_ci *data_ptr++ = cpu_to_le32(r_value); 38418c2ecf20Sopenharmony_ci s_value += s_stride; 38428c2ecf20Sopenharmony_ci } 38438c2ecf20Sopenharmony_ci *d_ptr = data_ptr; 38448c2ecf20Sopenharmony_ci} 38458c2ecf20Sopenharmony_ci 38468c2ecf20Sopenharmony_cistatic void 38478c2ecf20Sopenharmony_ciqla82xx_minidump_process_rdcrb(scsi_qla_host_t *vha, 38488c2ecf20Sopenharmony_ci qla82xx_md_entry_hdr_t *entry_hdr, __le32 **d_ptr) 38498c2ecf20Sopenharmony_ci{ 38508c2ecf20Sopenharmony_ci struct qla_hw_data *ha = vha->hw; 38518c2ecf20Sopenharmony_ci uint32_t r_addr, r_stride, loop_cnt, i, r_value; 38528c2ecf20Sopenharmony_ci struct qla82xx_md_entry_crb *crb_hdr; 38538c2ecf20Sopenharmony_ci __le32 *data_ptr = *d_ptr; 38548c2ecf20Sopenharmony_ci 38558c2ecf20Sopenharmony_ci crb_hdr = (struct qla82xx_md_entry_crb *)entry_hdr; 38568c2ecf20Sopenharmony_ci r_addr = crb_hdr->addr; 38578c2ecf20Sopenharmony_ci r_stride = crb_hdr->crb_strd.addr_stride; 38588c2ecf20Sopenharmony_ci loop_cnt = crb_hdr->op_count; 38598c2ecf20Sopenharmony_ci 38608c2ecf20Sopenharmony_ci for (i = 0; i < loop_cnt; i++) { 38618c2ecf20Sopenharmony_ci r_value = qla82xx_md_rw_32(ha, r_addr, 0, 0); 38628c2ecf20Sopenharmony_ci *data_ptr++ = cpu_to_le32(r_addr); 38638c2ecf20Sopenharmony_ci *data_ptr++ = cpu_to_le32(r_value); 38648c2ecf20Sopenharmony_ci r_addr += r_stride; 38658c2ecf20Sopenharmony_ci } 38668c2ecf20Sopenharmony_ci *d_ptr = data_ptr; 38678c2ecf20Sopenharmony_ci} 38688c2ecf20Sopenharmony_ci 38698c2ecf20Sopenharmony_cistatic int 38708c2ecf20Sopenharmony_ciqla82xx_minidump_process_l2tag(scsi_qla_host_t *vha, 38718c2ecf20Sopenharmony_ci qla82xx_md_entry_hdr_t *entry_hdr, __le32 **d_ptr) 38728c2ecf20Sopenharmony_ci{ 38738c2ecf20Sopenharmony_ci struct qla_hw_data *ha = vha->hw; 38748c2ecf20Sopenharmony_ci uint32_t addr, r_addr, c_addr, t_r_addr; 38758c2ecf20Sopenharmony_ci uint32_t i, k, loop_count, t_value, r_cnt, r_value; 38768c2ecf20Sopenharmony_ci unsigned long p_wait, w_time, p_mask; 38778c2ecf20Sopenharmony_ci uint32_t c_value_w, c_value_r; 38788c2ecf20Sopenharmony_ci struct qla82xx_md_entry_cache *cache_hdr; 38798c2ecf20Sopenharmony_ci int rval = QLA_FUNCTION_FAILED; 38808c2ecf20Sopenharmony_ci __le32 *data_ptr = *d_ptr; 38818c2ecf20Sopenharmony_ci 38828c2ecf20Sopenharmony_ci cache_hdr = (struct qla82xx_md_entry_cache *)entry_hdr; 38838c2ecf20Sopenharmony_ci loop_count = cache_hdr->op_count; 38848c2ecf20Sopenharmony_ci r_addr = cache_hdr->read_addr; 38858c2ecf20Sopenharmony_ci c_addr = cache_hdr->control_addr; 38868c2ecf20Sopenharmony_ci c_value_w = cache_hdr->cache_ctrl.write_value; 38878c2ecf20Sopenharmony_ci 38888c2ecf20Sopenharmony_ci t_r_addr = cache_hdr->tag_reg_addr; 38898c2ecf20Sopenharmony_ci t_value = cache_hdr->addr_ctrl.init_tag_value; 38908c2ecf20Sopenharmony_ci r_cnt = cache_hdr->read_ctrl.read_addr_cnt; 38918c2ecf20Sopenharmony_ci p_wait = cache_hdr->cache_ctrl.poll_wait; 38928c2ecf20Sopenharmony_ci p_mask = cache_hdr->cache_ctrl.poll_mask; 38938c2ecf20Sopenharmony_ci 38948c2ecf20Sopenharmony_ci for (i = 0; i < loop_count; i++) { 38958c2ecf20Sopenharmony_ci qla82xx_md_rw_32(ha, t_r_addr, t_value, 1); 38968c2ecf20Sopenharmony_ci if (c_value_w) 38978c2ecf20Sopenharmony_ci qla82xx_md_rw_32(ha, c_addr, c_value_w, 1); 38988c2ecf20Sopenharmony_ci 38998c2ecf20Sopenharmony_ci if (p_mask) { 39008c2ecf20Sopenharmony_ci w_time = jiffies + p_wait; 39018c2ecf20Sopenharmony_ci do { 39028c2ecf20Sopenharmony_ci c_value_r = qla82xx_md_rw_32(ha, c_addr, 0, 0); 39038c2ecf20Sopenharmony_ci if ((c_value_r & p_mask) == 0) 39048c2ecf20Sopenharmony_ci break; 39058c2ecf20Sopenharmony_ci else if (time_after_eq(jiffies, w_time)) { 39068c2ecf20Sopenharmony_ci /* capturing dump failed */ 39078c2ecf20Sopenharmony_ci ql_dbg(ql_dbg_p3p, vha, 0xb032, 39088c2ecf20Sopenharmony_ci "c_value_r: 0x%x, poll_mask: 0x%lx, " 39098c2ecf20Sopenharmony_ci "w_time: 0x%lx\n", 39108c2ecf20Sopenharmony_ci c_value_r, p_mask, w_time); 39118c2ecf20Sopenharmony_ci return rval; 39128c2ecf20Sopenharmony_ci } 39138c2ecf20Sopenharmony_ci } while (1); 39148c2ecf20Sopenharmony_ci } 39158c2ecf20Sopenharmony_ci 39168c2ecf20Sopenharmony_ci addr = r_addr; 39178c2ecf20Sopenharmony_ci for (k = 0; k < r_cnt; k++) { 39188c2ecf20Sopenharmony_ci r_value = qla82xx_md_rw_32(ha, addr, 0, 0); 39198c2ecf20Sopenharmony_ci *data_ptr++ = cpu_to_le32(r_value); 39208c2ecf20Sopenharmony_ci addr += cache_hdr->read_ctrl.read_addr_stride; 39218c2ecf20Sopenharmony_ci } 39228c2ecf20Sopenharmony_ci t_value += cache_hdr->addr_ctrl.tag_value_stride; 39238c2ecf20Sopenharmony_ci } 39248c2ecf20Sopenharmony_ci *d_ptr = data_ptr; 39258c2ecf20Sopenharmony_ci return QLA_SUCCESS; 39268c2ecf20Sopenharmony_ci} 39278c2ecf20Sopenharmony_ci 39288c2ecf20Sopenharmony_cistatic void 39298c2ecf20Sopenharmony_ciqla82xx_minidump_process_l1cache(scsi_qla_host_t *vha, 39308c2ecf20Sopenharmony_ci qla82xx_md_entry_hdr_t *entry_hdr, __le32 **d_ptr) 39318c2ecf20Sopenharmony_ci{ 39328c2ecf20Sopenharmony_ci struct qla_hw_data *ha = vha->hw; 39338c2ecf20Sopenharmony_ci uint32_t addr, r_addr, c_addr, t_r_addr; 39348c2ecf20Sopenharmony_ci uint32_t i, k, loop_count, t_value, r_cnt, r_value; 39358c2ecf20Sopenharmony_ci uint32_t c_value_w; 39368c2ecf20Sopenharmony_ci struct qla82xx_md_entry_cache *cache_hdr; 39378c2ecf20Sopenharmony_ci __le32 *data_ptr = *d_ptr; 39388c2ecf20Sopenharmony_ci 39398c2ecf20Sopenharmony_ci cache_hdr = (struct qla82xx_md_entry_cache *)entry_hdr; 39408c2ecf20Sopenharmony_ci loop_count = cache_hdr->op_count; 39418c2ecf20Sopenharmony_ci r_addr = cache_hdr->read_addr; 39428c2ecf20Sopenharmony_ci c_addr = cache_hdr->control_addr; 39438c2ecf20Sopenharmony_ci c_value_w = cache_hdr->cache_ctrl.write_value; 39448c2ecf20Sopenharmony_ci 39458c2ecf20Sopenharmony_ci t_r_addr = cache_hdr->tag_reg_addr; 39468c2ecf20Sopenharmony_ci t_value = cache_hdr->addr_ctrl.init_tag_value; 39478c2ecf20Sopenharmony_ci r_cnt = cache_hdr->read_ctrl.read_addr_cnt; 39488c2ecf20Sopenharmony_ci 39498c2ecf20Sopenharmony_ci for (i = 0; i < loop_count; i++) { 39508c2ecf20Sopenharmony_ci qla82xx_md_rw_32(ha, t_r_addr, t_value, 1); 39518c2ecf20Sopenharmony_ci qla82xx_md_rw_32(ha, c_addr, c_value_w, 1); 39528c2ecf20Sopenharmony_ci addr = r_addr; 39538c2ecf20Sopenharmony_ci for (k = 0; k < r_cnt; k++) { 39548c2ecf20Sopenharmony_ci r_value = qla82xx_md_rw_32(ha, addr, 0, 0); 39558c2ecf20Sopenharmony_ci *data_ptr++ = cpu_to_le32(r_value); 39568c2ecf20Sopenharmony_ci addr += cache_hdr->read_ctrl.read_addr_stride; 39578c2ecf20Sopenharmony_ci } 39588c2ecf20Sopenharmony_ci t_value += cache_hdr->addr_ctrl.tag_value_stride; 39598c2ecf20Sopenharmony_ci } 39608c2ecf20Sopenharmony_ci *d_ptr = data_ptr; 39618c2ecf20Sopenharmony_ci} 39628c2ecf20Sopenharmony_ci 39638c2ecf20Sopenharmony_cistatic void 39648c2ecf20Sopenharmony_ciqla82xx_minidump_process_queue(scsi_qla_host_t *vha, 39658c2ecf20Sopenharmony_ci qla82xx_md_entry_hdr_t *entry_hdr, __le32 **d_ptr) 39668c2ecf20Sopenharmony_ci{ 39678c2ecf20Sopenharmony_ci struct qla_hw_data *ha = vha->hw; 39688c2ecf20Sopenharmony_ci uint32_t s_addr, r_addr; 39698c2ecf20Sopenharmony_ci uint32_t r_stride, r_value, r_cnt, qid = 0; 39708c2ecf20Sopenharmony_ci uint32_t i, k, loop_cnt; 39718c2ecf20Sopenharmony_ci struct qla82xx_md_entry_queue *q_hdr; 39728c2ecf20Sopenharmony_ci __le32 *data_ptr = *d_ptr; 39738c2ecf20Sopenharmony_ci 39748c2ecf20Sopenharmony_ci q_hdr = (struct qla82xx_md_entry_queue *)entry_hdr; 39758c2ecf20Sopenharmony_ci s_addr = q_hdr->select_addr; 39768c2ecf20Sopenharmony_ci r_cnt = q_hdr->rd_strd.read_addr_cnt; 39778c2ecf20Sopenharmony_ci r_stride = q_hdr->rd_strd.read_addr_stride; 39788c2ecf20Sopenharmony_ci loop_cnt = q_hdr->op_count; 39798c2ecf20Sopenharmony_ci 39808c2ecf20Sopenharmony_ci for (i = 0; i < loop_cnt; i++) { 39818c2ecf20Sopenharmony_ci qla82xx_md_rw_32(ha, s_addr, qid, 1); 39828c2ecf20Sopenharmony_ci r_addr = q_hdr->read_addr; 39838c2ecf20Sopenharmony_ci for (k = 0; k < r_cnt; k++) { 39848c2ecf20Sopenharmony_ci r_value = qla82xx_md_rw_32(ha, r_addr, 0, 0); 39858c2ecf20Sopenharmony_ci *data_ptr++ = cpu_to_le32(r_value); 39868c2ecf20Sopenharmony_ci r_addr += r_stride; 39878c2ecf20Sopenharmony_ci } 39888c2ecf20Sopenharmony_ci qid += q_hdr->q_strd.queue_id_stride; 39898c2ecf20Sopenharmony_ci } 39908c2ecf20Sopenharmony_ci *d_ptr = data_ptr; 39918c2ecf20Sopenharmony_ci} 39928c2ecf20Sopenharmony_ci 39938c2ecf20Sopenharmony_cistatic void 39948c2ecf20Sopenharmony_ciqla82xx_minidump_process_rdrom(scsi_qla_host_t *vha, 39958c2ecf20Sopenharmony_ci qla82xx_md_entry_hdr_t *entry_hdr, __le32 **d_ptr) 39968c2ecf20Sopenharmony_ci{ 39978c2ecf20Sopenharmony_ci struct qla_hw_data *ha = vha->hw; 39988c2ecf20Sopenharmony_ci uint32_t r_addr, r_value; 39998c2ecf20Sopenharmony_ci uint32_t i, loop_cnt; 40008c2ecf20Sopenharmony_ci struct qla82xx_md_entry_rdrom *rom_hdr; 40018c2ecf20Sopenharmony_ci __le32 *data_ptr = *d_ptr; 40028c2ecf20Sopenharmony_ci 40038c2ecf20Sopenharmony_ci rom_hdr = (struct qla82xx_md_entry_rdrom *)entry_hdr; 40048c2ecf20Sopenharmony_ci r_addr = rom_hdr->read_addr; 40058c2ecf20Sopenharmony_ci loop_cnt = rom_hdr->read_data_size/sizeof(uint32_t); 40068c2ecf20Sopenharmony_ci 40078c2ecf20Sopenharmony_ci for (i = 0; i < loop_cnt; i++) { 40088c2ecf20Sopenharmony_ci qla82xx_md_rw_32(ha, MD_DIRECT_ROM_WINDOW, 40098c2ecf20Sopenharmony_ci (r_addr & 0xFFFF0000), 1); 40108c2ecf20Sopenharmony_ci r_value = qla82xx_md_rw_32(ha, 40118c2ecf20Sopenharmony_ci MD_DIRECT_ROM_READ_BASE + 40128c2ecf20Sopenharmony_ci (r_addr & 0x0000FFFF), 0, 0); 40138c2ecf20Sopenharmony_ci *data_ptr++ = cpu_to_le32(r_value); 40148c2ecf20Sopenharmony_ci r_addr += sizeof(uint32_t); 40158c2ecf20Sopenharmony_ci } 40168c2ecf20Sopenharmony_ci *d_ptr = data_ptr; 40178c2ecf20Sopenharmony_ci} 40188c2ecf20Sopenharmony_ci 40198c2ecf20Sopenharmony_cistatic int 40208c2ecf20Sopenharmony_ciqla82xx_minidump_process_rdmem(scsi_qla_host_t *vha, 40218c2ecf20Sopenharmony_ci qla82xx_md_entry_hdr_t *entry_hdr, __le32 **d_ptr) 40228c2ecf20Sopenharmony_ci{ 40238c2ecf20Sopenharmony_ci struct qla_hw_data *ha = vha->hw; 40248c2ecf20Sopenharmony_ci uint32_t r_addr, r_value, r_data; 40258c2ecf20Sopenharmony_ci uint32_t i, j, loop_cnt; 40268c2ecf20Sopenharmony_ci struct qla82xx_md_entry_rdmem *m_hdr; 40278c2ecf20Sopenharmony_ci unsigned long flags; 40288c2ecf20Sopenharmony_ci int rval = QLA_FUNCTION_FAILED; 40298c2ecf20Sopenharmony_ci __le32 *data_ptr = *d_ptr; 40308c2ecf20Sopenharmony_ci 40318c2ecf20Sopenharmony_ci m_hdr = (struct qla82xx_md_entry_rdmem *)entry_hdr; 40328c2ecf20Sopenharmony_ci r_addr = m_hdr->read_addr; 40338c2ecf20Sopenharmony_ci loop_cnt = m_hdr->read_data_size/16; 40348c2ecf20Sopenharmony_ci 40358c2ecf20Sopenharmony_ci if (r_addr & 0xf) { 40368c2ecf20Sopenharmony_ci ql_log(ql_log_warn, vha, 0xb033, 40378c2ecf20Sopenharmony_ci "Read addr 0x%x not 16 bytes aligned\n", r_addr); 40388c2ecf20Sopenharmony_ci return rval; 40398c2ecf20Sopenharmony_ci } 40408c2ecf20Sopenharmony_ci 40418c2ecf20Sopenharmony_ci if (m_hdr->read_data_size % 16) { 40428c2ecf20Sopenharmony_ci ql_log(ql_log_warn, vha, 0xb034, 40438c2ecf20Sopenharmony_ci "Read data[0x%x] not multiple of 16 bytes\n", 40448c2ecf20Sopenharmony_ci m_hdr->read_data_size); 40458c2ecf20Sopenharmony_ci return rval; 40468c2ecf20Sopenharmony_ci } 40478c2ecf20Sopenharmony_ci 40488c2ecf20Sopenharmony_ci ql_dbg(ql_dbg_p3p, vha, 0xb035, 40498c2ecf20Sopenharmony_ci "[%s]: rdmem_addr: 0x%x, read_data_size: 0x%x, loop_cnt: 0x%x\n", 40508c2ecf20Sopenharmony_ci __func__, r_addr, m_hdr->read_data_size, loop_cnt); 40518c2ecf20Sopenharmony_ci 40528c2ecf20Sopenharmony_ci write_lock_irqsave(&ha->hw_lock, flags); 40538c2ecf20Sopenharmony_ci for (i = 0; i < loop_cnt; i++) { 40548c2ecf20Sopenharmony_ci qla82xx_md_rw_32(ha, MD_MIU_TEST_AGT_ADDR_LO, r_addr, 1); 40558c2ecf20Sopenharmony_ci r_value = 0; 40568c2ecf20Sopenharmony_ci qla82xx_md_rw_32(ha, MD_MIU_TEST_AGT_ADDR_HI, r_value, 1); 40578c2ecf20Sopenharmony_ci r_value = MIU_TA_CTL_ENABLE; 40588c2ecf20Sopenharmony_ci qla82xx_md_rw_32(ha, MD_MIU_TEST_AGT_CTRL, r_value, 1); 40598c2ecf20Sopenharmony_ci r_value = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE; 40608c2ecf20Sopenharmony_ci qla82xx_md_rw_32(ha, MD_MIU_TEST_AGT_CTRL, r_value, 1); 40618c2ecf20Sopenharmony_ci 40628c2ecf20Sopenharmony_ci for (j = 0; j < MAX_CTL_CHECK; j++) { 40638c2ecf20Sopenharmony_ci r_value = qla82xx_md_rw_32(ha, 40648c2ecf20Sopenharmony_ci MD_MIU_TEST_AGT_CTRL, 0, 0); 40658c2ecf20Sopenharmony_ci if ((r_value & MIU_TA_CTL_BUSY) == 0) 40668c2ecf20Sopenharmony_ci break; 40678c2ecf20Sopenharmony_ci } 40688c2ecf20Sopenharmony_ci 40698c2ecf20Sopenharmony_ci if (j >= MAX_CTL_CHECK) { 40708c2ecf20Sopenharmony_ci printk_ratelimited(KERN_ERR 40718c2ecf20Sopenharmony_ci "failed to read through agent\n"); 40728c2ecf20Sopenharmony_ci write_unlock_irqrestore(&ha->hw_lock, flags); 40738c2ecf20Sopenharmony_ci return rval; 40748c2ecf20Sopenharmony_ci } 40758c2ecf20Sopenharmony_ci 40768c2ecf20Sopenharmony_ci for (j = 0; j < 4; j++) { 40778c2ecf20Sopenharmony_ci r_data = qla82xx_md_rw_32(ha, 40788c2ecf20Sopenharmony_ci MD_MIU_TEST_AGT_RDDATA[j], 0, 0); 40798c2ecf20Sopenharmony_ci *data_ptr++ = cpu_to_le32(r_data); 40808c2ecf20Sopenharmony_ci } 40818c2ecf20Sopenharmony_ci r_addr += 16; 40828c2ecf20Sopenharmony_ci } 40838c2ecf20Sopenharmony_ci write_unlock_irqrestore(&ha->hw_lock, flags); 40848c2ecf20Sopenharmony_ci *d_ptr = data_ptr; 40858c2ecf20Sopenharmony_ci return QLA_SUCCESS; 40868c2ecf20Sopenharmony_ci} 40878c2ecf20Sopenharmony_ci 40888c2ecf20Sopenharmony_ciint 40898c2ecf20Sopenharmony_ciqla82xx_validate_template_chksum(scsi_qla_host_t *vha) 40908c2ecf20Sopenharmony_ci{ 40918c2ecf20Sopenharmony_ci struct qla_hw_data *ha = vha->hw; 40928c2ecf20Sopenharmony_ci uint64_t chksum = 0; 40938c2ecf20Sopenharmony_ci uint32_t *d_ptr = (uint32_t *)ha->md_tmplt_hdr; 40948c2ecf20Sopenharmony_ci int count = ha->md_template_size/sizeof(uint32_t); 40958c2ecf20Sopenharmony_ci 40968c2ecf20Sopenharmony_ci while (count-- > 0) 40978c2ecf20Sopenharmony_ci chksum += *d_ptr++; 40988c2ecf20Sopenharmony_ci while (chksum >> 32) 40998c2ecf20Sopenharmony_ci chksum = (chksum & 0xFFFFFFFF) + (chksum >> 32); 41008c2ecf20Sopenharmony_ci return ~chksum; 41018c2ecf20Sopenharmony_ci} 41028c2ecf20Sopenharmony_ci 41038c2ecf20Sopenharmony_cistatic void 41048c2ecf20Sopenharmony_ciqla82xx_mark_entry_skipped(scsi_qla_host_t *vha, 41058c2ecf20Sopenharmony_ci qla82xx_md_entry_hdr_t *entry_hdr, int index) 41068c2ecf20Sopenharmony_ci{ 41078c2ecf20Sopenharmony_ci entry_hdr->d_ctrl.driver_flags |= QLA82XX_DBG_SKIPPED_FLAG; 41088c2ecf20Sopenharmony_ci ql_dbg(ql_dbg_p3p, vha, 0xb036, 41098c2ecf20Sopenharmony_ci "Skipping entry[%d]: " 41108c2ecf20Sopenharmony_ci "ETYPE[0x%x]-ELEVEL[0x%x]\n", 41118c2ecf20Sopenharmony_ci index, entry_hdr->entry_type, 41128c2ecf20Sopenharmony_ci entry_hdr->d_ctrl.entry_capture_mask); 41138c2ecf20Sopenharmony_ci} 41148c2ecf20Sopenharmony_ci 41158c2ecf20Sopenharmony_ciint 41168c2ecf20Sopenharmony_ciqla82xx_md_collect(scsi_qla_host_t *vha) 41178c2ecf20Sopenharmony_ci{ 41188c2ecf20Sopenharmony_ci struct qla_hw_data *ha = vha->hw; 41198c2ecf20Sopenharmony_ci int no_entry_hdr = 0; 41208c2ecf20Sopenharmony_ci qla82xx_md_entry_hdr_t *entry_hdr; 41218c2ecf20Sopenharmony_ci struct qla82xx_md_template_hdr *tmplt_hdr; 41228c2ecf20Sopenharmony_ci __le32 *data_ptr; 41238c2ecf20Sopenharmony_ci uint32_t total_data_size = 0, f_capture_mask, data_collected = 0; 41248c2ecf20Sopenharmony_ci int i = 0, rval = QLA_FUNCTION_FAILED; 41258c2ecf20Sopenharmony_ci 41268c2ecf20Sopenharmony_ci tmplt_hdr = (struct qla82xx_md_template_hdr *)ha->md_tmplt_hdr; 41278c2ecf20Sopenharmony_ci data_ptr = ha->md_dump; 41288c2ecf20Sopenharmony_ci 41298c2ecf20Sopenharmony_ci if (ha->fw_dumped) { 41308c2ecf20Sopenharmony_ci ql_log(ql_log_warn, vha, 0xb037, 41318c2ecf20Sopenharmony_ci "Firmware has been previously dumped (%p) " 41328c2ecf20Sopenharmony_ci "-- ignoring request.\n", ha->fw_dump); 41338c2ecf20Sopenharmony_ci goto md_failed; 41348c2ecf20Sopenharmony_ci } 41358c2ecf20Sopenharmony_ci 41368c2ecf20Sopenharmony_ci ha->fw_dumped = false; 41378c2ecf20Sopenharmony_ci 41388c2ecf20Sopenharmony_ci if (!ha->md_tmplt_hdr || !ha->md_dump) { 41398c2ecf20Sopenharmony_ci ql_log(ql_log_warn, vha, 0xb038, 41408c2ecf20Sopenharmony_ci "Memory not allocated for minidump capture\n"); 41418c2ecf20Sopenharmony_ci goto md_failed; 41428c2ecf20Sopenharmony_ci } 41438c2ecf20Sopenharmony_ci 41448c2ecf20Sopenharmony_ci if (ha->flags.isp82xx_no_md_cap) { 41458c2ecf20Sopenharmony_ci ql_log(ql_log_warn, vha, 0xb054, 41468c2ecf20Sopenharmony_ci "Forced reset from application, " 41478c2ecf20Sopenharmony_ci "ignore minidump capture\n"); 41488c2ecf20Sopenharmony_ci ha->flags.isp82xx_no_md_cap = 0; 41498c2ecf20Sopenharmony_ci goto md_failed; 41508c2ecf20Sopenharmony_ci } 41518c2ecf20Sopenharmony_ci 41528c2ecf20Sopenharmony_ci if (qla82xx_validate_template_chksum(vha)) { 41538c2ecf20Sopenharmony_ci ql_log(ql_log_info, vha, 0xb039, 41548c2ecf20Sopenharmony_ci "Template checksum validation error\n"); 41558c2ecf20Sopenharmony_ci goto md_failed; 41568c2ecf20Sopenharmony_ci } 41578c2ecf20Sopenharmony_ci 41588c2ecf20Sopenharmony_ci no_entry_hdr = tmplt_hdr->num_of_entries; 41598c2ecf20Sopenharmony_ci ql_dbg(ql_dbg_p3p, vha, 0xb03a, 41608c2ecf20Sopenharmony_ci "No of entry headers in Template: 0x%x\n", no_entry_hdr); 41618c2ecf20Sopenharmony_ci 41628c2ecf20Sopenharmony_ci ql_dbg(ql_dbg_p3p, vha, 0xb03b, 41638c2ecf20Sopenharmony_ci "Capture Mask obtained: 0x%x\n", tmplt_hdr->capture_debug_level); 41648c2ecf20Sopenharmony_ci 41658c2ecf20Sopenharmony_ci f_capture_mask = tmplt_hdr->capture_debug_level & 0xFF; 41668c2ecf20Sopenharmony_ci 41678c2ecf20Sopenharmony_ci /* Validate whether required debug level is set */ 41688c2ecf20Sopenharmony_ci if ((f_capture_mask & 0x3) != 0x3) { 41698c2ecf20Sopenharmony_ci ql_log(ql_log_warn, vha, 0xb03c, 41708c2ecf20Sopenharmony_ci "Minimum required capture mask[0x%x] level not set\n", 41718c2ecf20Sopenharmony_ci f_capture_mask); 41728c2ecf20Sopenharmony_ci goto md_failed; 41738c2ecf20Sopenharmony_ci } 41748c2ecf20Sopenharmony_ci tmplt_hdr->driver_capture_mask = ql2xmdcapmask; 41758c2ecf20Sopenharmony_ci 41768c2ecf20Sopenharmony_ci tmplt_hdr->driver_info[0] = vha->host_no; 41778c2ecf20Sopenharmony_ci tmplt_hdr->driver_info[1] = (QLA_DRIVER_MAJOR_VER << 24) | 41788c2ecf20Sopenharmony_ci (QLA_DRIVER_MINOR_VER << 16) | (QLA_DRIVER_PATCH_VER << 8) | 41798c2ecf20Sopenharmony_ci QLA_DRIVER_BETA_VER; 41808c2ecf20Sopenharmony_ci 41818c2ecf20Sopenharmony_ci total_data_size = ha->md_dump_size; 41828c2ecf20Sopenharmony_ci 41838c2ecf20Sopenharmony_ci ql_dbg(ql_dbg_p3p, vha, 0xb03d, 41848c2ecf20Sopenharmony_ci "Total minidump data_size 0x%x to be captured\n", total_data_size); 41858c2ecf20Sopenharmony_ci 41868c2ecf20Sopenharmony_ci /* Check whether template obtained is valid */ 41878c2ecf20Sopenharmony_ci if (tmplt_hdr->entry_type != QLA82XX_TLHDR) { 41888c2ecf20Sopenharmony_ci ql_log(ql_log_warn, vha, 0xb04e, 41898c2ecf20Sopenharmony_ci "Bad template header entry type: 0x%x obtained\n", 41908c2ecf20Sopenharmony_ci tmplt_hdr->entry_type); 41918c2ecf20Sopenharmony_ci goto md_failed; 41928c2ecf20Sopenharmony_ci } 41938c2ecf20Sopenharmony_ci 41948c2ecf20Sopenharmony_ci entry_hdr = (qla82xx_md_entry_hdr_t *) 41958c2ecf20Sopenharmony_ci (((uint8_t *)ha->md_tmplt_hdr) + tmplt_hdr->first_entry_offset); 41968c2ecf20Sopenharmony_ci 41978c2ecf20Sopenharmony_ci /* Walk through the entry headers */ 41988c2ecf20Sopenharmony_ci for (i = 0; i < no_entry_hdr; i++) { 41998c2ecf20Sopenharmony_ci 42008c2ecf20Sopenharmony_ci if (data_collected > total_data_size) { 42018c2ecf20Sopenharmony_ci ql_log(ql_log_warn, vha, 0xb03e, 42028c2ecf20Sopenharmony_ci "More MiniDump data collected: [0x%x]\n", 42038c2ecf20Sopenharmony_ci data_collected); 42048c2ecf20Sopenharmony_ci goto md_failed; 42058c2ecf20Sopenharmony_ci } 42068c2ecf20Sopenharmony_ci 42078c2ecf20Sopenharmony_ci if (!(entry_hdr->d_ctrl.entry_capture_mask & 42088c2ecf20Sopenharmony_ci ql2xmdcapmask)) { 42098c2ecf20Sopenharmony_ci entry_hdr->d_ctrl.driver_flags |= 42108c2ecf20Sopenharmony_ci QLA82XX_DBG_SKIPPED_FLAG; 42118c2ecf20Sopenharmony_ci ql_dbg(ql_dbg_p3p, vha, 0xb03f, 42128c2ecf20Sopenharmony_ci "Skipping entry[%d]: " 42138c2ecf20Sopenharmony_ci "ETYPE[0x%x]-ELEVEL[0x%x]\n", 42148c2ecf20Sopenharmony_ci i, entry_hdr->entry_type, 42158c2ecf20Sopenharmony_ci entry_hdr->d_ctrl.entry_capture_mask); 42168c2ecf20Sopenharmony_ci goto skip_nxt_entry; 42178c2ecf20Sopenharmony_ci } 42188c2ecf20Sopenharmony_ci 42198c2ecf20Sopenharmony_ci ql_dbg(ql_dbg_p3p, vha, 0xb040, 42208c2ecf20Sopenharmony_ci "[%s]: data ptr[%d]: %p, entry_hdr: %p\n" 42218c2ecf20Sopenharmony_ci "entry_type: 0x%x, capture_mask: 0x%x\n", 42228c2ecf20Sopenharmony_ci __func__, i, data_ptr, entry_hdr, 42238c2ecf20Sopenharmony_ci entry_hdr->entry_type, 42248c2ecf20Sopenharmony_ci entry_hdr->d_ctrl.entry_capture_mask); 42258c2ecf20Sopenharmony_ci 42268c2ecf20Sopenharmony_ci ql_dbg(ql_dbg_p3p, vha, 0xb041, 42278c2ecf20Sopenharmony_ci "Data collected: [0x%x], Dump size left:[0x%x]\n", 42288c2ecf20Sopenharmony_ci data_collected, (ha->md_dump_size - data_collected)); 42298c2ecf20Sopenharmony_ci 42308c2ecf20Sopenharmony_ci /* Decode the entry type and take 42318c2ecf20Sopenharmony_ci * required action to capture debug data */ 42328c2ecf20Sopenharmony_ci switch (entry_hdr->entry_type) { 42338c2ecf20Sopenharmony_ci case QLA82XX_RDEND: 42348c2ecf20Sopenharmony_ci qla82xx_mark_entry_skipped(vha, entry_hdr, i); 42358c2ecf20Sopenharmony_ci break; 42368c2ecf20Sopenharmony_ci case QLA82XX_CNTRL: 42378c2ecf20Sopenharmony_ci rval = qla82xx_minidump_process_control(vha, 42388c2ecf20Sopenharmony_ci entry_hdr, &data_ptr); 42398c2ecf20Sopenharmony_ci if (rval != QLA_SUCCESS) { 42408c2ecf20Sopenharmony_ci qla82xx_mark_entry_skipped(vha, entry_hdr, i); 42418c2ecf20Sopenharmony_ci goto md_failed; 42428c2ecf20Sopenharmony_ci } 42438c2ecf20Sopenharmony_ci break; 42448c2ecf20Sopenharmony_ci case QLA82XX_RDCRB: 42458c2ecf20Sopenharmony_ci qla82xx_minidump_process_rdcrb(vha, 42468c2ecf20Sopenharmony_ci entry_hdr, &data_ptr); 42478c2ecf20Sopenharmony_ci break; 42488c2ecf20Sopenharmony_ci case QLA82XX_RDMEM: 42498c2ecf20Sopenharmony_ci rval = qla82xx_minidump_process_rdmem(vha, 42508c2ecf20Sopenharmony_ci entry_hdr, &data_ptr); 42518c2ecf20Sopenharmony_ci if (rval != QLA_SUCCESS) { 42528c2ecf20Sopenharmony_ci qla82xx_mark_entry_skipped(vha, entry_hdr, i); 42538c2ecf20Sopenharmony_ci goto md_failed; 42548c2ecf20Sopenharmony_ci } 42558c2ecf20Sopenharmony_ci break; 42568c2ecf20Sopenharmony_ci case QLA82XX_BOARD: 42578c2ecf20Sopenharmony_ci case QLA82XX_RDROM: 42588c2ecf20Sopenharmony_ci qla82xx_minidump_process_rdrom(vha, 42598c2ecf20Sopenharmony_ci entry_hdr, &data_ptr); 42608c2ecf20Sopenharmony_ci break; 42618c2ecf20Sopenharmony_ci case QLA82XX_L2DTG: 42628c2ecf20Sopenharmony_ci case QLA82XX_L2ITG: 42638c2ecf20Sopenharmony_ci case QLA82XX_L2DAT: 42648c2ecf20Sopenharmony_ci case QLA82XX_L2INS: 42658c2ecf20Sopenharmony_ci rval = qla82xx_minidump_process_l2tag(vha, 42668c2ecf20Sopenharmony_ci entry_hdr, &data_ptr); 42678c2ecf20Sopenharmony_ci if (rval != QLA_SUCCESS) { 42688c2ecf20Sopenharmony_ci qla82xx_mark_entry_skipped(vha, entry_hdr, i); 42698c2ecf20Sopenharmony_ci goto md_failed; 42708c2ecf20Sopenharmony_ci } 42718c2ecf20Sopenharmony_ci break; 42728c2ecf20Sopenharmony_ci case QLA82XX_L1DAT: 42738c2ecf20Sopenharmony_ci case QLA82XX_L1INS: 42748c2ecf20Sopenharmony_ci qla82xx_minidump_process_l1cache(vha, 42758c2ecf20Sopenharmony_ci entry_hdr, &data_ptr); 42768c2ecf20Sopenharmony_ci break; 42778c2ecf20Sopenharmony_ci case QLA82XX_RDOCM: 42788c2ecf20Sopenharmony_ci qla82xx_minidump_process_rdocm(vha, 42798c2ecf20Sopenharmony_ci entry_hdr, &data_ptr); 42808c2ecf20Sopenharmony_ci break; 42818c2ecf20Sopenharmony_ci case QLA82XX_RDMUX: 42828c2ecf20Sopenharmony_ci qla82xx_minidump_process_rdmux(vha, 42838c2ecf20Sopenharmony_ci entry_hdr, &data_ptr); 42848c2ecf20Sopenharmony_ci break; 42858c2ecf20Sopenharmony_ci case QLA82XX_QUEUE: 42868c2ecf20Sopenharmony_ci qla82xx_minidump_process_queue(vha, 42878c2ecf20Sopenharmony_ci entry_hdr, &data_ptr); 42888c2ecf20Sopenharmony_ci break; 42898c2ecf20Sopenharmony_ci case QLA82XX_RDNOP: 42908c2ecf20Sopenharmony_ci default: 42918c2ecf20Sopenharmony_ci qla82xx_mark_entry_skipped(vha, entry_hdr, i); 42928c2ecf20Sopenharmony_ci break; 42938c2ecf20Sopenharmony_ci } 42948c2ecf20Sopenharmony_ci 42958c2ecf20Sopenharmony_ci ql_dbg(ql_dbg_p3p, vha, 0xb042, 42968c2ecf20Sopenharmony_ci "[%s]: data ptr[%d]: %p\n", __func__, i, data_ptr); 42978c2ecf20Sopenharmony_ci 42988c2ecf20Sopenharmony_ci data_collected = (uint8_t *)data_ptr - 42998c2ecf20Sopenharmony_ci (uint8_t *)ha->md_dump; 43008c2ecf20Sopenharmony_ciskip_nxt_entry: 43018c2ecf20Sopenharmony_ci entry_hdr = (qla82xx_md_entry_hdr_t *) 43028c2ecf20Sopenharmony_ci (((uint8_t *)entry_hdr) + entry_hdr->entry_size); 43038c2ecf20Sopenharmony_ci } 43048c2ecf20Sopenharmony_ci 43058c2ecf20Sopenharmony_ci if (data_collected != total_data_size) { 43068c2ecf20Sopenharmony_ci ql_dbg(ql_dbg_p3p, vha, 0xb043, 43078c2ecf20Sopenharmony_ci "MiniDump data mismatch: Data collected: [0x%x]," 43088c2ecf20Sopenharmony_ci "total_data_size:[0x%x]\n", 43098c2ecf20Sopenharmony_ci data_collected, total_data_size); 43108c2ecf20Sopenharmony_ci goto md_failed; 43118c2ecf20Sopenharmony_ci } 43128c2ecf20Sopenharmony_ci 43138c2ecf20Sopenharmony_ci ql_log(ql_log_info, vha, 0xb044, 43148c2ecf20Sopenharmony_ci "Firmware dump saved to temp buffer (%ld/%p %ld/%p).\n", 43158c2ecf20Sopenharmony_ci vha->host_no, ha->md_tmplt_hdr, vha->host_no, ha->md_dump); 43168c2ecf20Sopenharmony_ci ha->fw_dumped = true; 43178c2ecf20Sopenharmony_ci qla2x00_post_uevent_work(vha, QLA_UEVENT_CODE_FW_DUMP); 43188c2ecf20Sopenharmony_ci 43198c2ecf20Sopenharmony_cimd_failed: 43208c2ecf20Sopenharmony_ci return rval; 43218c2ecf20Sopenharmony_ci} 43228c2ecf20Sopenharmony_ci 43238c2ecf20Sopenharmony_ciint 43248c2ecf20Sopenharmony_ciqla82xx_md_alloc(scsi_qla_host_t *vha) 43258c2ecf20Sopenharmony_ci{ 43268c2ecf20Sopenharmony_ci struct qla_hw_data *ha = vha->hw; 43278c2ecf20Sopenharmony_ci int i, k; 43288c2ecf20Sopenharmony_ci struct qla82xx_md_template_hdr *tmplt_hdr; 43298c2ecf20Sopenharmony_ci 43308c2ecf20Sopenharmony_ci tmplt_hdr = (struct qla82xx_md_template_hdr *)ha->md_tmplt_hdr; 43318c2ecf20Sopenharmony_ci 43328c2ecf20Sopenharmony_ci if (ql2xmdcapmask < 0x3 || ql2xmdcapmask > 0x7F) { 43338c2ecf20Sopenharmony_ci ql2xmdcapmask = tmplt_hdr->capture_debug_level & 0xFF; 43348c2ecf20Sopenharmony_ci ql_log(ql_log_info, vha, 0xb045, 43358c2ecf20Sopenharmony_ci "Forcing driver capture mask to firmware default capture mask: 0x%x.\n", 43368c2ecf20Sopenharmony_ci ql2xmdcapmask); 43378c2ecf20Sopenharmony_ci } 43388c2ecf20Sopenharmony_ci 43398c2ecf20Sopenharmony_ci for (i = 0x2, k = 1; (i & QLA82XX_DEFAULT_CAP_MASK); i <<= 1, k++) { 43408c2ecf20Sopenharmony_ci if (i & ql2xmdcapmask) 43418c2ecf20Sopenharmony_ci ha->md_dump_size += tmplt_hdr->capture_size_array[k]; 43428c2ecf20Sopenharmony_ci } 43438c2ecf20Sopenharmony_ci 43448c2ecf20Sopenharmony_ci if (ha->md_dump) { 43458c2ecf20Sopenharmony_ci ql_log(ql_log_warn, vha, 0xb046, 43468c2ecf20Sopenharmony_ci "Firmware dump previously allocated.\n"); 43478c2ecf20Sopenharmony_ci return 1; 43488c2ecf20Sopenharmony_ci } 43498c2ecf20Sopenharmony_ci 43508c2ecf20Sopenharmony_ci ha->md_dump = vmalloc(ha->md_dump_size); 43518c2ecf20Sopenharmony_ci if (ha->md_dump == NULL) { 43528c2ecf20Sopenharmony_ci ql_log(ql_log_warn, vha, 0xb047, 43538c2ecf20Sopenharmony_ci "Unable to allocate memory for Minidump size " 43548c2ecf20Sopenharmony_ci "(0x%x).\n", ha->md_dump_size); 43558c2ecf20Sopenharmony_ci return 1; 43568c2ecf20Sopenharmony_ci } 43578c2ecf20Sopenharmony_ci return 0; 43588c2ecf20Sopenharmony_ci} 43598c2ecf20Sopenharmony_ci 43608c2ecf20Sopenharmony_civoid 43618c2ecf20Sopenharmony_ciqla82xx_md_free(scsi_qla_host_t *vha) 43628c2ecf20Sopenharmony_ci{ 43638c2ecf20Sopenharmony_ci struct qla_hw_data *ha = vha->hw; 43648c2ecf20Sopenharmony_ci 43658c2ecf20Sopenharmony_ci /* Release the template header allocated */ 43668c2ecf20Sopenharmony_ci if (ha->md_tmplt_hdr) { 43678c2ecf20Sopenharmony_ci ql_log(ql_log_info, vha, 0xb048, 43688c2ecf20Sopenharmony_ci "Free MiniDump template: %p, size (%d KB)\n", 43698c2ecf20Sopenharmony_ci ha->md_tmplt_hdr, ha->md_template_size / 1024); 43708c2ecf20Sopenharmony_ci dma_free_coherent(&ha->pdev->dev, ha->md_template_size, 43718c2ecf20Sopenharmony_ci ha->md_tmplt_hdr, ha->md_tmplt_hdr_dma); 43728c2ecf20Sopenharmony_ci ha->md_tmplt_hdr = NULL; 43738c2ecf20Sopenharmony_ci } 43748c2ecf20Sopenharmony_ci 43758c2ecf20Sopenharmony_ci /* Release the template data buffer allocated */ 43768c2ecf20Sopenharmony_ci if (ha->md_dump) { 43778c2ecf20Sopenharmony_ci ql_log(ql_log_info, vha, 0xb049, 43788c2ecf20Sopenharmony_ci "Free MiniDump memory: %p, size (%d KB)\n", 43798c2ecf20Sopenharmony_ci ha->md_dump, ha->md_dump_size / 1024); 43808c2ecf20Sopenharmony_ci vfree(ha->md_dump); 43818c2ecf20Sopenharmony_ci ha->md_dump_size = 0; 43828c2ecf20Sopenharmony_ci ha->md_dump = NULL; 43838c2ecf20Sopenharmony_ci } 43848c2ecf20Sopenharmony_ci} 43858c2ecf20Sopenharmony_ci 43868c2ecf20Sopenharmony_civoid 43878c2ecf20Sopenharmony_ciqla82xx_md_prep(scsi_qla_host_t *vha) 43888c2ecf20Sopenharmony_ci{ 43898c2ecf20Sopenharmony_ci struct qla_hw_data *ha = vha->hw; 43908c2ecf20Sopenharmony_ci int rval; 43918c2ecf20Sopenharmony_ci 43928c2ecf20Sopenharmony_ci /* Get Minidump template size */ 43938c2ecf20Sopenharmony_ci rval = qla82xx_md_get_template_size(vha); 43948c2ecf20Sopenharmony_ci if (rval == QLA_SUCCESS) { 43958c2ecf20Sopenharmony_ci ql_log(ql_log_info, vha, 0xb04a, 43968c2ecf20Sopenharmony_ci "MiniDump Template size obtained (%d KB)\n", 43978c2ecf20Sopenharmony_ci ha->md_template_size / 1024); 43988c2ecf20Sopenharmony_ci 43998c2ecf20Sopenharmony_ci /* Get Minidump template */ 44008c2ecf20Sopenharmony_ci if (IS_QLA8044(ha)) 44018c2ecf20Sopenharmony_ci rval = qla8044_md_get_template(vha); 44028c2ecf20Sopenharmony_ci else 44038c2ecf20Sopenharmony_ci rval = qla82xx_md_get_template(vha); 44048c2ecf20Sopenharmony_ci 44058c2ecf20Sopenharmony_ci if (rval == QLA_SUCCESS) { 44068c2ecf20Sopenharmony_ci ql_dbg(ql_dbg_p3p, vha, 0xb04b, 44078c2ecf20Sopenharmony_ci "MiniDump Template obtained\n"); 44088c2ecf20Sopenharmony_ci 44098c2ecf20Sopenharmony_ci /* Allocate memory for minidump */ 44108c2ecf20Sopenharmony_ci rval = qla82xx_md_alloc(vha); 44118c2ecf20Sopenharmony_ci if (rval == QLA_SUCCESS) 44128c2ecf20Sopenharmony_ci ql_log(ql_log_info, vha, 0xb04c, 44138c2ecf20Sopenharmony_ci "MiniDump memory allocated (%d KB)\n", 44148c2ecf20Sopenharmony_ci ha->md_dump_size / 1024); 44158c2ecf20Sopenharmony_ci else { 44168c2ecf20Sopenharmony_ci ql_log(ql_log_info, vha, 0xb04d, 44178c2ecf20Sopenharmony_ci "Free MiniDump template: %p, size: (%d KB)\n", 44188c2ecf20Sopenharmony_ci ha->md_tmplt_hdr, 44198c2ecf20Sopenharmony_ci ha->md_template_size / 1024); 44208c2ecf20Sopenharmony_ci dma_free_coherent(&ha->pdev->dev, 44218c2ecf20Sopenharmony_ci ha->md_template_size, 44228c2ecf20Sopenharmony_ci ha->md_tmplt_hdr, ha->md_tmplt_hdr_dma); 44238c2ecf20Sopenharmony_ci ha->md_tmplt_hdr = NULL; 44248c2ecf20Sopenharmony_ci } 44258c2ecf20Sopenharmony_ci 44268c2ecf20Sopenharmony_ci } 44278c2ecf20Sopenharmony_ci } 44288c2ecf20Sopenharmony_ci} 44298c2ecf20Sopenharmony_ci 44308c2ecf20Sopenharmony_ciint 44318c2ecf20Sopenharmony_ciqla82xx_beacon_on(struct scsi_qla_host *vha) 44328c2ecf20Sopenharmony_ci{ 44338c2ecf20Sopenharmony_ci 44348c2ecf20Sopenharmony_ci int rval; 44358c2ecf20Sopenharmony_ci struct qla_hw_data *ha = vha->hw; 44368c2ecf20Sopenharmony_ci 44378c2ecf20Sopenharmony_ci qla82xx_idc_lock(ha); 44388c2ecf20Sopenharmony_ci rval = qla82xx_mbx_beacon_ctl(vha, 1); 44398c2ecf20Sopenharmony_ci 44408c2ecf20Sopenharmony_ci if (rval) { 44418c2ecf20Sopenharmony_ci ql_log(ql_log_warn, vha, 0xb050, 44428c2ecf20Sopenharmony_ci "mbx set led config failed in %s\n", __func__); 44438c2ecf20Sopenharmony_ci goto exit; 44448c2ecf20Sopenharmony_ci } 44458c2ecf20Sopenharmony_ci ha->beacon_blink_led = 1; 44468c2ecf20Sopenharmony_ciexit: 44478c2ecf20Sopenharmony_ci qla82xx_idc_unlock(ha); 44488c2ecf20Sopenharmony_ci return rval; 44498c2ecf20Sopenharmony_ci} 44508c2ecf20Sopenharmony_ci 44518c2ecf20Sopenharmony_ciint 44528c2ecf20Sopenharmony_ciqla82xx_beacon_off(struct scsi_qla_host *vha) 44538c2ecf20Sopenharmony_ci{ 44548c2ecf20Sopenharmony_ci 44558c2ecf20Sopenharmony_ci int rval; 44568c2ecf20Sopenharmony_ci struct qla_hw_data *ha = vha->hw; 44578c2ecf20Sopenharmony_ci 44588c2ecf20Sopenharmony_ci qla82xx_idc_lock(ha); 44598c2ecf20Sopenharmony_ci rval = qla82xx_mbx_beacon_ctl(vha, 0); 44608c2ecf20Sopenharmony_ci 44618c2ecf20Sopenharmony_ci if (rval) { 44628c2ecf20Sopenharmony_ci ql_log(ql_log_warn, vha, 0xb051, 44638c2ecf20Sopenharmony_ci "mbx set led config failed in %s\n", __func__); 44648c2ecf20Sopenharmony_ci goto exit; 44658c2ecf20Sopenharmony_ci } 44668c2ecf20Sopenharmony_ci ha->beacon_blink_led = 0; 44678c2ecf20Sopenharmony_ciexit: 44688c2ecf20Sopenharmony_ci qla82xx_idc_unlock(ha); 44698c2ecf20Sopenharmony_ci return rval; 44708c2ecf20Sopenharmony_ci} 44718c2ecf20Sopenharmony_ci 44728c2ecf20Sopenharmony_civoid 44738c2ecf20Sopenharmony_ciqla82xx_fw_dump(scsi_qla_host_t *vha) 44748c2ecf20Sopenharmony_ci{ 44758c2ecf20Sopenharmony_ci struct qla_hw_data *ha = vha->hw; 44768c2ecf20Sopenharmony_ci 44778c2ecf20Sopenharmony_ci if (!ha->allow_cna_fw_dump) 44788c2ecf20Sopenharmony_ci return; 44798c2ecf20Sopenharmony_ci 44808c2ecf20Sopenharmony_ci scsi_block_requests(vha->host); 44818c2ecf20Sopenharmony_ci ha->flags.isp82xx_no_md_cap = 1; 44828c2ecf20Sopenharmony_ci qla82xx_idc_lock(ha); 44838c2ecf20Sopenharmony_ci qla82xx_set_reset_owner(vha); 44848c2ecf20Sopenharmony_ci qla82xx_idc_unlock(ha); 44858c2ecf20Sopenharmony_ci qla2x00_wait_for_chip_reset(vha); 44868c2ecf20Sopenharmony_ci scsi_unblock_requests(vha->host); 44878c2ecf20Sopenharmony_ci} 4488