18c2ecf20Sopenharmony_ci/* SPDX-License-Identifier: GPL-2.0-only */ 28c2ecf20Sopenharmony_ci/* 38c2ecf20Sopenharmony_ci * Marvell 88SE64xx/88SE94xx register IO interface 48c2ecf20Sopenharmony_ci * 58c2ecf20Sopenharmony_ci * Copyright 2007 Red Hat, Inc. 68c2ecf20Sopenharmony_ci * Copyright 2008 Marvell. <kewei@marvell.com> 78c2ecf20Sopenharmony_ci * Copyright 2009-2011 Marvell. <yuxiangl@marvell.com> 88c2ecf20Sopenharmony_ci*/ 98c2ecf20Sopenharmony_ci 108c2ecf20Sopenharmony_ci 118c2ecf20Sopenharmony_ci#ifndef _MV_CHIPS_H_ 128c2ecf20Sopenharmony_ci#define _MV_CHIPS_H_ 138c2ecf20Sopenharmony_ci 148c2ecf20Sopenharmony_ci#define mr32(reg) readl(regs + reg) 158c2ecf20Sopenharmony_ci#define mw32(reg, val) writel((val), regs + reg) 168c2ecf20Sopenharmony_ci#define mw32_f(reg, val) do { \ 178c2ecf20Sopenharmony_ci mw32(reg, val); \ 188c2ecf20Sopenharmony_ci mr32(reg); \ 198c2ecf20Sopenharmony_ci } while (0) 208c2ecf20Sopenharmony_ci 218c2ecf20Sopenharmony_ci#define iow32(reg, val) outl(val, (unsigned long)(regs + reg)) 228c2ecf20Sopenharmony_ci#define ior32(reg) inl((unsigned long)(regs + reg)) 238c2ecf20Sopenharmony_ci#define iow16(reg, val) outw((unsigned long)(val, regs + reg)) 248c2ecf20Sopenharmony_ci#define ior16(reg) inw((unsigned long)(regs + reg)) 258c2ecf20Sopenharmony_ci#define iow8(reg, val) outb((unsigned long)(val, regs + reg)) 268c2ecf20Sopenharmony_ci#define ior8(reg) inb((unsigned long)(regs + reg)) 278c2ecf20Sopenharmony_ci 288c2ecf20Sopenharmony_cistatic inline u32 mvs_cr32(struct mvs_info *mvi, u32 addr) 298c2ecf20Sopenharmony_ci{ 308c2ecf20Sopenharmony_ci void __iomem *regs = mvi->regs; 318c2ecf20Sopenharmony_ci mw32(MVS_CMD_ADDR, addr); 328c2ecf20Sopenharmony_ci return mr32(MVS_CMD_DATA); 338c2ecf20Sopenharmony_ci} 348c2ecf20Sopenharmony_ci 358c2ecf20Sopenharmony_cistatic inline void mvs_cw32(struct mvs_info *mvi, u32 addr, u32 val) 368c2ecf20Sopenharmony_ci{ 378c2ecf20Sopenharmony_ci void __iomem *regs = mvi->regs; 388c2ecf20Sopenharmony_ci mw32(MVS_CMD_ADDR, addr); 398c2ecf20Sopenharmony_ci mw32(MVS_CMD_DATA, val); 408c2ecf20Sopenharmony_ci} 418c2ecf20Sopenharmony_ci 428c2ecf20Sopenharmony_cistatic inline u32 mvs_read_phy_ctl(struct mvs_info *mvi, u32 port) 438c2ecf20Sopenharmony_ci{ 448c2ecf20Sopenharmony_ci void __iomem *regs = mvi->regs; 458c2ecf20Sopenharmony_ci return (port < 4) ? mr32(MVS_P0_SER_CTLSTAT + port * 4) : 468c2ecf20Sopenharmony_ci mr32(MVS_P4_SER_CTLSTAT + (port - 4) * 4); 478c2ecf20Sopenharmony_ci} 488c2ecf20Sopenharmony_ci 498c2ecf20Sopenharmony_cistatic inline void mvs_write_phy_ctl(struct mvs_info *mvi, u32 port, u32 val) 508c2ecf20Sopenharmony_ci{ 518c2ecf20Sopenharmony_ci void __iomem *regs = mvi->regs; 528c2ecf20Sopenharmony_ci if (port < 4) 538c2ecf20Sopenharmony_ci mw32(MVS_P0_SER_CTLSTAT + port * 4, val); 548c2ecf20Sopenharmony_ci else 558c2ecf20Sopenharmony_ci mw32(MVS_P4_SER_CTLSTAT + (port - 4) * 4, val); 568c2ecf20Sopenharmony_ci} 578c2ecf20Sopenharmony_ci 588c2ecf20Sopenharmony_cistatic inline u32 mvs_read_port(struct mvs_info *mvi, u32 off, 598c2ecf20Sopenharmony_ci u32 off2, u32 port) 608c2ecf20Sopenharmony_ci{ 618c2ecf20Sopenharmony_ci void __iomem *regs = mvi->regs + off; 628c2ecf20Sopenharmony_ci void __iomem *regs2 = mvi->regs + off2; 638c2ecf20Sopenharmony_ci return (port < 4) ? readl(regs + port * 8) : 648c2ecf20Sopenharmony_ci readl(regs2 + (port - 4) * 8); 658c2ecf20Sopenharmony_ci} 668c2ecf20Sopenharmony_ci 678c2ecf20Sopenharmony_cistatic inline void mvs_write_port(struct mvs_info *mvi, u32 off, u32 off2, 688c2ecf20Sopenharmony_ci u32 port, u32 val) 698c2ecf20Sopenharmony_ci{ 708c2ecf20Sopenharmony_ci void __iomem *regs = mvi->regs + off; 718c2ecf20Sopenharmony_ci void __iomem *regs2 = mvi->regs + off2; 728c2ecf20Sopenharmony_ci if (port < 4) 738c2ecf20Sopenharmony_ci writel(val, regs + port * 8); 748c2ecf20Sopenharmony_ci else 758c2ecf20Sopenharmony_ci writel(val, regs2 + (port - 4) * 8); 768c2ecf20Sopenharmony_ci} 778c2ecf20Sopenharmony_ci 788c2ecf20Sopenharmony_cistatic inline u32 mvs_read_port_cfg_data(struct mvs_info *mvi, u32 port) 798c2ecf20Sopenharmony_ci{ 808c2ecf20Sopenharmony_ci return mvs_read_port(mvi, MVS_P0_CFG_DATA, 818c2ecf20Sopenharmony_ci MVS_P4_CFG_DATA, port); 828c2ecf20Sopenharmony_ci} 838c2ecf20Sopenharmony_ci 848c2ecf20Sopenharmony_cistatic inline void mvs_write_port_cfg_data(struct mvs_info *mvi, 858c2ecf20Sopenharmony_ci u32 port, u32 val) 868c2ecf20Sopenharmony_ci{ 878c2ecf20Sopenharmony_ci mvs_write_port(mvi, MVS_P0_CFG_DATA, 888c2ecf20Sopenharmony_ci MVS_P4_CFG_DATA, port, val); 898c2ecf20Sopenharmony_ci} 908c2ecf20Sopenharmony_ci 918c2ecf20Sopenharmony_cistatic inline void mvs_write_port_cfg_addr(struct mvs_info *mvi, 928c2ecf20Sopenharmony_ci u32 port, u32 addr) 938c2ecf20Sopenharmony_ci{ 948c2ecf20Sopenharmony_ci mvs_write_port(mvi, MVS_P0_CFG_ADDR, 958c2ecf20Sopenharmony_ci MVS_P4_CFG_ADDR, port, addr); 968c2ecf20Sopenharmony_ci mdelay(10); 978c2ecf20Sopenharmony_ci} 988c2ecf20Sopenharmony_ci 998c2ecf20Sopenharmony_cistatic inline u32 mvs_read_port_vsr_data(struct mvs_info *mvi, u32 port) 1008c2ecf20Sopenharmony_ci{ 1018c2ecf20Sopenharmony_ci return mvs_read_port(mvi, MVS_P0_VSR_DATA, 1028c2ecf20Sopenharmony_ci MVS_P4_VSR_DATA, port); 1038c2ecf20Sopenharmony_ci} 1048c2ecf20Sopenharmony_ci 1058c2ecf20Sopenharmony_cistatic inline void mvs_write_port_vsr_data(struct mvs_info *mvi, 1068c2ecf20Sopenharmony_ci u32 port, u32 val) 1078c2ecf20Sopenharmony_ci{ 1088c2ecf20Sopenharmony_ci mvs_write_port(mvi, MVS_P0_VSR_DATA, 1098c2ecf20Sopenharmony_ci MVS_P4_VSR_DATA, port, val); 1108c2ecf20Sopenharmony_ci} 1118c2ecf20Sopenharmony_ci 1128c2ecf20Sopenharmony_cistatic inline void mvs_write_port_vsr_addr(struct mvs_info *mvi, 1138c2ecf20Sopenharmony_ci u32 port, u32 addr) 1148c2ecf20Sopenharmony_ci{ 1158c2ecf20Sopenharmony_ci mvs_write_port(mvi, MVS_P0_VSR_ADDR, 1168c2ecf20Sopenharmony_ci MVS_P4_VSR_ADDR, port, addr); 1178c2ecf20Sopenharmony_ci mdelay(10); 1188c2ecf20Sopenharmony_ci} 1198c2ecf20Sopenharmony_ci 1208c2ecf20Sopenharmony_cistatic inline u32 mvs_read_port_irq_stat(struct mvs_info *mvi, u32 port) 1218c2ecf20Sopenharmony_ci{ 1228c2ecf20Sopenharmony_ci return mvs_read_port(mvi, MVS_P0_INT_STAT, 1238c2ecf20Sopenharmony_ci MVS_P4_INT_STAT, port); 1248c2ecf20Sopenharmony_ci} 1258c2ecf20Sopenharmony_ci 1268c2ecf20Sopenharmony_cistatic inline void mvs_write_port_irq_stat(struct mvs_info *mvi, 1278c2ecf20Sopenharmony_ci u32 port, u32 val) 1288c2ecf20Sopenharmony_ci{ 1298c2ecf20Sopenharmony_ci mvs_write_port(mvi, MVS_P0_INT_STAT, 1308c2ecf20Sopenharmony_ci MVS_P4_INT_STAT, port, val); 1318c2ecf20Sopenharmony_ci} 1328c2ecf20Sopenharmony_ci 1338c2ecf20Sopenharmony_cistatic inline u32 mvs_read_port_irq_mask(struct mvs_info *mvi, u32 port) 1348c2ecf20Sopenharmony_ci{ 1358c2ecf20Sopenharmony_ci return mvs_read_port(mvi, MVS_P0_INT_MASK, 1368c2ecf20Sopenharmony_ci MVS_P4_INT_MASK, port); 1378c2ecf20Sopenharmony_ci 1388c2ecf20Sopenharmony_ci} 1398c2ecf20Sopenharmony_ci 1408c2ecf20Sopenharmony_cistatic inline void mvs_write_port_irq_mask(struct mvs_info *mvi, 1418c2ecf20Sopenharmony_ci u32 port, u32 val) 1428c2ecf20Sopenharmony_ci{ 1438c2ecf20Sopenharmony_ci mvs_write_port(mvi, MVS_P0_INT_MASK, 1448c2ecf20Sopenharmony_ci MVS_P4_INT_MASK, port, val); 1458c2ecf20Sopenharmony_ci} 1468c2ecf20Sopenharmony_ci 1478c2ecf20Sopenharmony_cistatic inline void mvs_phy_hacks(struct mvs_info *mvi) 1488c2ecf20Sopenharmony_ci{ 1498c2ecf20Sopenharmony_ci u32 tmp; 1508c2ecf20Sopenharmony_ci 1518c2ecf20Sopenharmony_ci tmp = mvs_cr32(mvi, CMD_PHY_TIMER); 1528c2ecf20Sopenharmony_ci tmp &= ~(1 << 9); 1538c2ecf20Sopenharmony_ci tmp |= (1 << 10); 1548c2ecf20Sopenharmony_ci mvs_cw32(mvi, CMD_PHY_TIMER, tmp); 1558c2ecf20Sopenharmony_ci 1568c2ecf20Sopenharmony_ci /* enable retry 127 times */ 1578c2ecf20Sopenharmony_ci mvs_cw32(mvi, CMD_SAS_CTL1, 0x7f7f); 1588c2ecf20Sopenharmony_ci 1598c2ecf20Sopenharmony_ci /* extend open frame timeout to max */ 1608c2ecf20Sopenharmony_ci tmp = mvs_cr32(mvi, CMD_SAS_CTL0); 1618c2ecf20Sopenharmony_ci tmp &= ~0xffff; 1628c2ecf20Sopenharmony_ci tmp |= 0x3fff; 1638c2ecf20Sopenharmony_ci mvs_cw32(mvi, CMD_SAS_CTL0, tmp); 1648c2ecf20Sopenharmony_ci 1658c2ecf20Sopenharmony_ci mvs_cw32(mvi, CMD_WD_TIMER, 0x7a0000); 1668c2ecf20Sopenharmony_ci 1678c2ecf20Sopenharmony_ci /* not to halt for different port op during wideport link change */ 1688c2ecf20Sopenharmony_ci mvs_cw32(mvi, CMD_APP_ERR_CONFIG, 0xffefbf7d); 1698c2ecf20Sopenharmony_ci} 1708c2ecf20Sopenharmony_ci 1718c2ecf20Sopenharmony_cistatic inline void mvs_int_sata(struct mvs_info *mvi) 1728c2ecf20Sopenharmony_ci{ 1738c2ecf20Sopenharmony_ci u32 tmp; 1748c2ecf20Sopenharmony_ci void __iomem *regs = mvi->regs; 1758c2ecf20Sopenharmony_ci tmp = mr32(MVS_INT_STAT_SRS_0); 1768c2ecf20Sopenharmony_ci if (tmp) 1778c2ecf20Sopenharmony_ci mw32(MVS_INT_STAT_SRS_0, tmp); 1788c2ecf20Sopenharmony_ci MVS_CHIP_DISP->clear_active_cmds(mvi); 1798c2ecf20Sopenharmony_ci} 1808c2ecf20Sopenharmony_ci 1818c2ecf20Sopenharmony_cistatic inline void mvs_int_full(struct mvs_info *mvi) 1828c2ecf20Sopenharmony_ci{ 1838c2ecf20Sopenharmony_ci void __iomem *regs = mvi->regs; 1848c2ecf20Sopenharmony_ci u32 tmp, stat; 1858c2ecf20Sopenharmony_ci int i; 1868c2ecf20Sopenharmony_ci 1878c2ecf20Sopenharmony_ci stat = mr32(MVS_INT_STAT); 1888c2ecf20Sopenharmony_ci mvs_int_rx(mvi, false); 1898c2ecf20Sopenharmony_ci 1908c2ecf20Sopenharmony_ci for (i = 0; i < mvi->chip->n_phy; i++) { 1918c2ecf20Sopenharmony_ci tmp = (stat >> i) & (CINT_PORT | CINT_PORT_STOPPED); 1928c2ecf20Sopenharmony_ci if (tmp) 1938c2ecf20Sopenharmony_ci mvs_int_port(mvi, i, tmp); 1948c2ecf20Sopenharmony_ci } 1958c2ecf20Sopenharmony_ci 1968c2ecf20Sopenharmony_ci if (stat & CINT_NON_SPEC_NCQ_ERROR) 1978c2ecf20Sopenharmony_ci MVS_CHIP_DISP->non_spec_ncq_error(mvi); 1988c2ecf20Sopenharmony_ci 1998c2ecf20Sopenharmony_ci if (stat & CINT_SRS) 2008c2ecf20Sopenharmony_ci mvs_int_sata(mvi); 2018c2ecf20Sopenharmony_ci 2028c2ecf20Sopenharmony_ci mw32(MVS_INT_STAT, stat); 2038c2ecf20Sopenharmony_ci} 2048c2ecf20Sopenharmony_ci 2058c2ecf20Sopenharmony_cistatic inline void mvs_start_delivery(struct mvs_info *mvi, u32 tx) 2068c2ecf20Sopenharmony_ci{ 2078c2ecf20Sopenharmony_ci void __iomem *regs = mvi->regs; 2088c2ecf20Sopenharmony_ci mw32(MVS_TX_PROD_IDX, tx); 2098c2ecf20Sopenharmony_ci} 2108c2ecf20Sopenharmony_ci 2118c2ecf20Sopenharmony_cistatic inline u32 mvs_rx_update(struct mvs_info *mvi) 2128c2ecf20Sopenharmony_ci{ 2138c2ecf20Sopenharmony_ci void __iomem *regs = mvi->regs; 2148c2ecf20Sopenharmony_ci return mr32(MVS_RX_CONS_IDX); 2158c2ecf20Sopenharmony_ci} 2168c2ecf20Sopenharmony_ci 2178c2ecf20Sopenharmony_cistatic inline u32 mvs_get_prd_size(void) 2188c2ecf20Sopenharmony_ci{ 2198c2ecf20Sopenharmony_ci return sizeof(struct mvs_prd); 2208c2ecf20Sopenharmony_ci} 2218c2ecf20Sopenharmony_ci 2228c2ecf20Sopenharmony_cistatic inline u32 mvs_get_prd_count(void) 2238c2ecf20Sopenharmony_ci{ 2248c2ecf20Sopenharmony_ci return MAX_SG_ENTRY; 2258c2ecf20Sopenharmony_ci} 2268c2ecf20Sopenharmony_ci 2278c2ecf20Sopenharmony_cistatic inline void mvs_show_pcie_usage(struct mvs_info *mvi) 2288c2ecf20Sopenharmony_ci{ 2298c2ecf20Sopenharmony_ci u16 link_stat, link_spd; 2308c2ecf20Sopenharmony_ci const char *spd[] = { 2318c2ecf20Sopenharmony_ci "UnKnown", 2328c2ecf20Sopenharmony_ci "2.5", 2338c2ecf20Sopenharmony_ci "5.0", 2348c2ecf20Sopenharmony_ci }; 2358c2ecf20Sopenharmony_ci if (mvi->flags & MVF_FLAG_SOC || mvi->id > 0) 2368c2ecf20Sopenharmony_ci return; 2378c2ecf20Sopenharmony_ci 2388c2ecf20Sopenharmony_ci pci_read_config_word(mvi->pdev, PCR_LINK_STAT, &link_stat); 2398c2ecf20Sopenharmony_ci link_spd = (link_stat & PLS_LINK_SPD) >> PLS_LINK_SPD_OFFS; 2408c2ecf20Sopenharmony_ci if (link_spd >= 3) 2418c2ecf20Sopenharmony_ci link_spd = 0; 2428c2ecf20Sopenharmony_ci dev_printk(KERN_INFO, mvi->dev, 2438c2ecf20Sopenharmony_ci "mvsas: PCI-E x%u, Bandwidth Usage: %s Gbps\n", 2448c2ecf20Sopenharmony_ci (link_stat & PLS_NEG_LINK_WD) >> PLS_NEG_LINK_WD_OFFS, 2458c2ecf20Sopenharmony_ci spd[link_spd]); 2468c2ecf20Sopenharmony_ci} 2478c2ecf20Sopenharmony_ci 2488c2ecf20Sopenharmony_cistatic inline u32 mvs_hw_max_link_rate(void) 2498c2ecf20Sopenharmony_ci{ 2508c2ecf20Sopenharmony_ci return MAX_LINK_RATE; 2518c2ecf20Sopenharmony_ci} 2528c2ecf20Sopenharmony_ci 2538c2ecf20Sopenharmony_ci#endif /* _MV_CHIPS_H_ */ 2548c2ecf20Sopenharmony_ci 255