18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause 28c2ecf20Sopenharmony_ci/* 38c2ecf20Sopenharmony_ci * Amlogic Meson Reset Controller driver 48c2ecf20Sopenharmony_ci * 58c2ecf20Sopenharmony_ci * Copyright (c) 2016 BayLibre, SAS. 68c2ecf20Sopenharmony_ci * Author: Neil Armstrong <narmstrong@baylibre.com> 78c2ecf20Sopenharmony_ci */ 88c2ecf20Sopenharmony_ci#include <linux/err.h> 98c2ecf20Sopenharmony_ci#include <linux/init.h> 108c2ecf20Sopenharmony_ci#include <linux/io.h> 118c2ecf20Sopenharmony_ci#include <linux/of.h> 128c2ecf20Sopenharmony_ci#include <linux/platform_device.h> 138c2ecf20Sopenharmony_ci#include <linux/reset-controller.h> 148c2ecf20Sopenharmony_ci#include <linux/slab.h> 158c2ecf20Sopenharmony_ci#include <linux/types.h> 168c2ecf20Sopenharmony_ci#include <linux/of_device.h> 178c2ecf20Sopenharmony_ci 188c2ecf20Sopenharmony_ci#define BITS_PER_REG 32 198c2ecf20Sopenharmony_ci 208c2ecf20Sopenharmony_cistruct meson_reset_param { 218c2ecf20Sopenharmony_ci int reg_count; 228c2ecf20Sopenharmony_ci int level_offset; 238c2ecf20Sopenharmony_ci}; 248c2ecf20Sopenharmony_ci 258c2ecf20Sopenharmony_cistruct meson_reset { 268c2ecf20Sopenharmony_ci void __iomem *reg_base; 278c2ecf20Sopenharmony_ci const struct meson_reset_param *param; 288c2ecf20Sopenharmony_ci struct reset_controller_dev rcdev; 298c2ecf20Sopenharmony_ci spinlock_t lock; 308c2ecf20Sopenharmony_ci}; 318c2ecf20Sopenharmony_ci 328c2ecf20Sopenharmony_cistatic int meson_reset_reset(struct reset_controller_dev *rcdev, 338c2ecf20Sopenharmony_ci unsigned long id) 348c2ecf20Sopenharmony_ci{ 358c2ecf20Sopenharmony_ci struct meson_reset *data = 368c2ecf20Sopenharmony_ci container_of(rcdev, struct meson_reset, rcdev); 378c2ecf20Sopenharmony_ci unsigned int bank = id / BITS_PER_REG; 388c2ecf20Sopenharmony_ci unsigned int offset = id % BITS_PER_REG; 398c2ecf20Sopenharmony_ci void __iomem *reg_addr = data->reg_base + (bank << 2); 408c2ecf20Sopenharmony_ci 418c2ecf20Sopenharmony_ci writel(BIT(offset), reg_addr); 428c2ecf20Sopenharmony_ci 438c2ecf20Sopenharmony_ci return 0; 448c2ecf20Sopenharmony_ci} 458c2ecf20Sopenharmony_ci 468c2ecf20Sopenharmony_cistatic int meson_reset_level(struct reset_controller_dev *rcdev, 478c2ecf20Sopenharmony_ci unsigned long id, bool assert) 488c2ecf20Sopenharmony_ci{ 498c2ecf20Sopenharmony_ci struct meson_reset *data = 508c2ecf20Sopenharmony_ci container_of(rcdev, struct meson_reset, rcdev); 518c2ecf20Sopenharmony_ci unsigned int bank = id / BITS_PER_REG; 528c2ecf20Sopenharmony_ci unsigned int offset = id % BITS_PER_REG; 538c2ecf20Sopenharmony_ci void __iomem *reg_addr; 548c2ecf20Sopenharmony_ci unsigned long flags; 558c2ecf20Sopenharmony_ci u32 reg; 568c2ecf20Sopenharmony_ci 578c2ecf20Sopenharmony_ci reg_addr = data->reg_base + data->param->level_offset + (bank << 2); 588c2ecf20Sopenharmony_ci 598c2ecf20Sopenharmony_ci spin_lock_irqsave(&data->lock, flags); 608c2ecf20Sopenharmony_ci 618c2ecf20Sopenharmony_ci reg = readl(reg_addr); 628c2ecf20Sopenharmony_ci if (assert) 638c2ecf20Sopenharmony_ci writel(reg & ~BIT(offset), reg_addr); 648c2ecf20Sopenharmony_ci else 658c2ecf20Sopenharmony_ci writel(reg | BIT(offset), reg_addr); 668c2ecf20Sopenharmony_ci 678c2ecf20Sopenharmony_ci spin_unlock_irqrestore(&data->lock, flags); 688c2ecf20Sopenharmony_ci 698c2ecf20Sopenharmony_ci return 0; 708c2ecf20Sopenharmony_ci} 718c2ecf20Sopenharmony_ci 728c2ecf20Sopenharmony_cistatic int meson_reset_assert(struct reset_controller_dev *rcdev, 738c2ecf20Sopenharmony_ci unsigned long id) 748c2ecf20Sopenharmony_ci{ 758c2ecf20Sopenharmony_ci return meson_reset_level(rcdev, id, true); 768c2ecf20Sopenharmony_ci} 778c2ecf20Sopenharmony_ci 788c2ecf20Sopenharmony_cistatic int meson_reset_deassert(struct reset_controller_dev *rcdev, 798c2ecf20Sopenharmony_ci unsigned long id) 808c2ecf20Sopenharmony_ci{ 818c2ecf20Sopenharmony_ci return meson_reset_level(rcdev, id, false); 828c2ecf20Sopenharmony_ci} 838c2ecf20Sopenharmony_ci 848c2ecf20Sopenharmony_cistatic const struct reset_control_ops meson_reset_ops = { 858c2ecf20Sopenharmony_ci .reset = meson_reset_reset, 868c2ecf20Sopenharmony_ci .assert = meson_reset_assert, 878c2ecf20Sopenharmony_ci .deassert = meson_reset_deassert, 888c2ecf20Sopenharmony_ci}; 898c2ecf20Sopenharmony_ci 908c2ecf20Sopenharmony_cistatic const struct meson_reset_param meson8b_param = { 918c2ecf20Sopenharmony_ci .reg_count = 8, 928c2ecf20Sopenharmony_ci .level_offset = 0x7c, 938c2ecf20Sopenharmony_ci}; 948c2ecf20Sopenharmony_ci 958c2ecf20Sopenharmony_cistatic const struct meson_reset_param meson_a1_param = { 968c2ecf20Sopenharmony_ci .reg_count = 3, 978c2ecf20Sopenharmony_ci .level_offset = 0x40, 988c2ecf20Sopenharmony_ci}; 998c2ecf20Sopenharmony_ci 1008c2ecf20Sopenharmony_cistatic const struct of_device_id meson_reset_dt_ids[] = { 1018c2ecf20Sopenharmony_ci { .compatible = "amlogic,meson8b-reset", .data = &meson8b_param}, 1028c2ecf20Sopenharmony_ci { .compatible = "amlogic,meson-gxbb-reset", .data = &meson8b_param}, 1038c2ecf20Sopenharmony_ci { .compatible = "amlogic,meson-axg-reset", .data = &meson8b_param}, 1048c2ecf20Sopenharmony_ci { .compatible = "amlogic,meson-a1-reset", .data = &meson_a1_param}, 1058c2ecf20Sopenharmony_ci { /* sentinel */ }, 1068c2ecf20Sopenharmony_ci}; 1078c2ecf20Sopenharmony_ci 1088c2ecf20Sopenharmony_cistatic int meson_reset_probe(struct platform_device *pdev) 1098c2ecf20Sopenharmony_ci{ 1108c2ecf20Sopenharmony_ci struct meson_reset *data; 1118c2ecf20Sopenharmony_ci struct resource *res; 1128c2ecf20Sopenharmony_ci 1138c2ecf20Sopenharmony_ci data = devm_kzalloc(&pdev->dev, sizeof(*data), GFP_KERNEL); 1148c2ecf20Sopenharmony_ci if (!data) 1158c2ecf20Sopenharmony_ci return -ENOMEM; 1168c2ecf20Sopenharmony_ci 1178c2ecf20Sopenharmony_ci res = platform_get_resource(pdev, IORESOURCE_MEM, 0); 1188c2ecf20Sopenharmony_ci data->reg_base = devm_ioremap_resource(&pdev->dev, res); 1198c2ecf20Sopenharmony_ci if (IS_ERR(data->reg_base)) 1208c2ecf20Sopenharmony_ci return PTR_ERR(data->reg_base); 1218c2ecf20Sopenharmony_ci 1228c2ecf20Sopenharmony_ci data->param = of_device_get_match_data(&pdev->dev); 1238c2ecf20Sopenharmony_ci if (!data->param) 1248c2ecf20Sopenharmony_ci return -ENODEV; 1258c2ecf20Sopenharmony_ci 1268c2ecf20Sopenharmony_ci platform_set_drvdata(pdev, data); 1278c2ecf20Sopenharmony_ci 1288c2ecf20Sopenharmony_ci spin_lock_init(&data->lock); 1298c2ecf20Sopenharmony_ci 1308c2ecf20Sopenharmony_ci data->rcdev.owner = THIS_MODULE; 1318c2ecf20Sopenharmony_ci data->rcdev.nr_resets = data->param->reg_count * BITS_PER_REG; 1328c2ecf20Sopenharmony_ci data->rcdev.ops = &meson_reset_ops; 1338c2ecf20Sopenharmony_ci data->rcdev.of_node = pdev->dev.of_node; 1348c2ecf20Sopenharmony_ci 1358c2ecf20Sopenharmony_ci return devm_reset_controller_register(&pdev->dev, &data->rcdev); 1368c2ecf20Sopenharmony_ci} 1378c2ecf20Sopenharmony_ci 1388c2ecf20Sopenharmony_cistatic struct platform_driver meson_reset_driver = { 1398c2ecf20Sopenharmony_ci .probe = meson_reset_probe, 1408c2ecf20Sopenharmony_ci .driver = { 1418c2ecf20Sopenharmony_ci .name = "meson_reset", 1428c2ecf20Sopenharmony_ci .of_match_table = meson_reset_dt_ids, 1438c2ecf20Sopenharmony_ci }, 1448c2ecf20Sopenharmony_ci}; 1458c2ecf20Sopenharmony_cibuiltin_platform_driver(meson_reset_driver); 146