18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 28c2ecf20Sopenharmony_ci/* 38c2ecf20Sopenharmony_ci * Qualcomm self-authenticating modem subsystem remoteproc driver 48c2ecf20Sopenharmony_ci * 58c2ecf20Sopenharmony_ci * Copyright (C) 2016 Linaro Ltd. 68c2ecf20Sopenharmony_ci * Copyright (C) 2014 Sony Mobile Communications AB 78c2ecf20Sopenharmony_ci * Copyright (c) 2012-2013, The Linux Foundation. All rights reserved. 88c2ecf20Sopenharmony_ci */ 98c2ecf20Sopenharmony_ci 108c2ecf20Sopenharmony_ci#include <linux/clk.h> 118c2ecf20Sopenharmony_ci#include <linux/delay.h> 128c2ecf20Sopenharmony_ci#include <linux/devcoredump.h> 138c2ecf20Sopenharmony_ci#include <linux/dma-mapping.h> 148c2ecf20Sopenharmony_ci#include <linux/interrupt.h> 158c2ecf20Sopenharmony_ci#include <linux/kernel.h> 168c2ecf20Sopenharmony_ci#include <linux/mfd/syscon.h> 178c2ecf20Sopenharmony_ci#include <linux/module.h> 188c2ecf20Sopenharmony_ci#include <linux/of_address.h> 198c2ecf20Sopenharmony_ci#include <linux/of_device.h> 208c2ecf20Sopenharmony_ci#include <linux/of_reserved_mem.h> 218c2ecf20Sopenharmony_ci#include <linux/platform_device.h> 228c2ecf20Sopenharmony_ci#include <linux/pm_domain.h> 238c2ecf20Sopenharmony_ci#include <linux/pm_runtime.h> 248c2ecf20Sopenharmony_ci#include <linux/regmap.h> 258c2ecf20Sopenharmony_ci#include <linux/regulator/consumer.h> 268c2ecf20Sopenharmony_ci#include <linux/remoteproc.h> 278c2ecf20Sopenharmony_ci#include <linux/reset.h> 288c2ecf20Sopenharmony_ci#include <linux/soc/qcom/mdt_loader.h> 298c2ecf20Sopenharmony_ci#include <linux/iopoll.h> 308c2ecf20Sopenharmony_ci#include <linux/slab.h> 318c2ecf20Sopenharmony_ci 328c2ecf20Sopenharmony_ci#include "remoteproc_internal.h" 338c2ecf20Sopenharmony_ci#include "qcom_common.h" 348c2ecf20Sopenharmony_ci#include "qcom_pil_info.h" 358c2ecf20Sopenharmony_ci#include "qcom_q6v5.h" 368c2ecf20Sopenharmony_ci 378c2ecf20Sopenharmony_ci#include <linux/qcom_scm.h> 388c2ecf20Sopenharmony_ci 398c2ecf20Sopenharmony_ci#define MPSS_CRASH_REASON_SMEM 421 408c2ecf20Sopenharmony_ci 418c2ecf20Sopenharmony_ci#define MBA_LOG_SIZE SZ_4K 428c2ecf20Sopenharmony_ci 438c2ecf20Sopenharmony_ci/* RMB Status Register Values */ 448c2ecf20Sopenharmony_ci#define RMB_PBL_SUCCESS 0x1 458c2ecf20Sopenharmony_ci 468c2ecf20Sopenharmony_ci#define RMB_MBA_XPU_UNLOCKED 0x1 478c2ecf20Sopenharmony_ci#define RMB_MBA_XPU_UNLOCKED_SCRIBBLED 0x2 488c2ecf20Sopenharmony_ci#define RMB_MBA_META_DATA_AUTH_SUCCESS 0x3 498c2ecf20Sopenharmony_ci#define RMB_MBA_AUTH_COMPLETE 0x4 508c2ecf20Sopenharmony_ci 518c2ecf20Sopenharmony_ci/* PBL/MBA interface registers */ 528c2ecf20Sopenharmony_ci#define RMB_MBA_IMAGE_REG 0x00 538c2ecf20Sopenharmony_ci#define RMB_PBL_STATUS_REG 0x04 548c2ecf20Sopenharmony_ci#define RMB_MBA_COMMAND_REG 0x08 558c2ecf20Sopenharmony_ci#define RMB_MBA_STATUS_REG 0x0C 568c2ecf20Sopenharmony_ci#define RMB_PMI_META_DATA_REG 0x10 578c2ecf20Sopenharmony_ci#define RMB_PMI_CODE_START_REG 0x14 588c2ecf20Sopenharmony_ci#define RMB_PMI_CODE_LENGTH_REG 0x18 598c2ecf20Sopenharmony_ci#define RMB_MBA_MSS_STATUS 0x40 608c2ecf20Sopenharmony_ci#define RMB_MBA_ALT_RESET 0x44 618c2ecf20Sopenharmony_ci 628c2ecf20Sopenharmony_ci#define RMB_CMD_META_DATA_READY 0x1 638c2ecf20Sopenharmony_ci#define RMB_CMD_LOAD_READY 0x2 648c2ecf20Sopenharmony_ci 658c2ecf20Sopenharmony_ci/* QDSP6SS Register Offsets */ 668c2ecf20Sopenharmony_ci#define QDSP6SS_RESET_REG 0x014 678c2ecf20Sopenharmony_ci#define QDSP6SS_GFMUX_CTL_REG 0x020 688c2ecf20Sopenharmony_ci#define QDSP6SS_PWR_CTL_REG 0x030 698c2ecf20Sopenharmony_ci#define QDSP6SS_MEM_PWR_CTL 0x0B0 708c2ecf20Sopenharmony_ci#define QDSP6V6SS_MEM_PWR_CTL 0x034 718c2ecf20Sopenharmony_ci#define QDSP6SS_STRAP_ACC 0x110 728c2ecf20Sopenharmony_ci 738c2ecf20Sopenharmony_ci/* AXI Halt Register Offsets */ 748c2ecf20Sopenharmony_ci#define AXI_HALTREQ_REG 0x0 758c2ecf20Sopenharmony_ci#define AXI_HALTACK_REG 0x4 768c2ecf20Sopenharmony_ci#define AXI_IDLE_REG 0x8 778c2ecf20Sopenharmony_ci#define AXI_GATING_VALID_OVERRIDE BIT(0) 788c2ecf20Sopenharmony_ci 798c2ecf20Sopenharmony_ci#define HALT_ACK_TIMEOUT_US 100000 808c2ecf20Sopenharmony_ci 818c2ecf20Sopenharmony_ci/* QDSP6SS_RESET */ 828c2ecf20Sopenharmony_ci#define Q6SS_STOP_CORE BIT(0) 838c2ecf20Sopenharmony_ci#define Q6SS_CORE_ARES BIT(1) 848c2ecf20Sopenharmony_ci#define Q6SS_BUS_ARES_ENABLE BIT(2) 858c2ecf20Sopenharmony_ci 868c2ecf20Sopenharmony_ci/* QDSP6SS CBCR */ 878c2ecf20Sopenharmony_ci#define Q6SS_CBCR_CLKEN BIT(0) 888c2ecf20Sopenharmony_ci#define Q6SS_CBCR_CLKOFF BIT(31) 898c2ecf20Sopenharmony_ci#define Q6SS_CBCR_TIMEOUT_US 200 908c2ecf20Sopenharmony_ci 918c2ecf20Sopenharmony_ci/* QDSP6SS_GFMUX_CTL */ 928c2ecf20Sopenharmony_ci#define Q6SS_CLK_ENABLE BIT(1) 938c2ecf20Sopenharmony_ci 948c2ecf20Sopenharmony_ci/* QDSP6SS_PWR_CTL */ 958c2ecf20Sopenharmony_ci#define Q6SS_L2DATA_SLP_NRET_N_0 BIT(0) 968c2ecf20Sopenharmony_ci#define Q6SS_L2DATA_SLP_NRET_N_1 BIT(1) 978c2ecf20Sopenharmony_ci#define Q6SS_L2DATA_SLP_NRET_N_2 BIT(2) 988c2ecf20Sopenharmony_ci#define Q6SS_L2TAG_SLP_NRET_N BIT(16) 998c2ecf20Sopenharmony_ci#define Q6SS_ETB_SLP_NRET_N BIT(17) 1008c2ecf20Sopenharmony_ci#define Q6SS_L2DATA_STBY_N BIT(18) 1018c2ecf20Sopenharmony_ci#define Q6SS_SLP_RET_N BIT(19) 1028c2ecf20Sopenharmony_ci#define Q6SS_CLAMP_IO BIT(20) 1038c2ecf20Sopenharmony_ci#define QDSS_BHS_ON BIT(21) 1048c2ecf20Sopenharmony_ci#define QDSS_LDO_BYP BIT(22) 1058c2ecf20Sopenharmony_ci 1068c2ecf20Sopenharmony_ci/* QDSP6v56 parameters */ 1078c2ecf20Sopenharmony_ci#define QDSP6v56_LDO_BYP BIT(25) 1088c2ecf20Sopenharmony_ci#define QDSP6v56_BHS_ON BIT(24) 1098c2ecf20Sopenharmony_ci#define QDSP6v56_CLAMP_WL BIT(21) 1108c2ecf20Sopenharmony_ci#define QDSP6v56_CLAMP_QMC_MEM BIT(22) 1118c2ecf20Sopenharmony_ci#define QDSP6SS_XO_CBCR 0x0038 1128c2ecf20Sopenharmony_ci#define QDSP6SS_ACC_OVERRIDE_VAL 0x20 1138c2ecf20Sopenharmony_ci 1148c2ecf20Sopenharmony_ci/* QDSP6v65 parameters */ 1158c2ecf20Sopenharmony_ci#define QDSP6SS_CORE_CBCR 0x20 1168c2ecf20Sopenharmony_ci#define QDSP6SS_SLEEP 0x3C 1178c2ecf20Sopenharmony_ci#define QDSP6SS_BOOT_CORE_START 0x400 1188c2ecf20Sopenharmony_ci#define QDSP6SS_BOOT_CMD 0x404 1198c2ecf20Sopenharmony_ci#define BOOT_FSM_TIMEOUT 10000 1208c2ecf20Sopenharmony_ci 1218c2ecf20Sopenharmony_cistruct reg_info { 1228c2ecf20Sopenharmony_ci struct regulator *reg; 1238c2ecf20Sopenharmony_ci int uV; 1248c2ecf20Sopenharmony_ci int uA; 1258c2ecf20Sopenharmony_ci}; 1268c2ecf20Sopenharmony_ci 1278c2ecf20Sopenharmony_cistruct qcom_mss_reg_res { 1288c2ecf20Sopenharmony_ci const char *supply; 1298c2ecf20Sopenharmony_ci int uV; 1308c2ecf20Sopenharmony_ci int uA; 1318c2ecf20Sopenharmony_ci}; 1328c2ecf20Sopenharmony_ci 1338c2ecf20Sopenharmony_cistruct rproc_hexagon_res { 1348c2ecf20Sopenharmony_ci const char *hexagon_mba_image; 1358c2ecf20Sopenharmony_ci struct qcom_mss_reg_res *proxy_supply; 1368c2ecf20Sopenharmony_ci struct qcom_mss_reg_res *active_supply; 1378c2ecf20Sopenharmony_ci char **proxy_clk_names; 1388c2ecf20Sopenharmony_ci char **reset_clk_names; 1398c2ecf20Sopenharmony_ci char **active_clk_names; 1408c2ecf20Sopenharmony_ci char **active_pd_names; 1418c2ecf20Sopenharmony_ci char **proxy_pd_names; 1428c2ecf20Sopenharmony_ci int version; 1438c2ecf20Sopenharmony_ci bool need_mem_protection; 1448c2ecf20Sopenharmony_ci bool has_alt_reset; 1458c2ecf20Sopenharmony_ci bool has_mba_logs; 1468c2ecf20Sopenharmony_ci bool has_spare_reg; 1478c2ecf20Sopenharmony_ci}; 1488c2ecf20Sopenharmony_ci 1498c2ecf20Sopenharmony_cistruct q6v5 { 1508c2ecf20Sopenharmony_ci struct device *dev; 1518c2ecf20Sopenharmony_ci struct rproc *rproc; 1528c2ecf20Sopenharmony_ci 1538c2ecf20Sopenharmony_ci void __iomem *reg_base; 1548c2ecf20Sopenharmony_ci void __iomem *rmb_base; 1558c2ecf20Sopenharmony_ci 1568c2ecf20Sopenharmony_ci struct regmap *halt_map; 1578c2ecf20Sopenharmony_ci struct regmap *conn_map; 1588c2ecf20Sopenharmony_ci 1598c2ecf20Sopenharmony_ci u32 halt_q6; 1608c2ecf20Sopenharmony_ci u32 halt_modem; 1618c2ecf20Sopenharmony_ci u32 halt_nc; 1628c2ecf20Sopenharmony_ci u32 conn_box; 1638c2ecf20Sopenharmony_ci 1648c2ecf20Sopenharmony_ci struct reset_control *mss_restart; 1658c2ecf20Sopenharmony_ci struct reset_control *pdc_reset; 1668c2ecf20Sopenharmony_ci 1678c2ecf20Sopenharmony_ci struct qcom_q6v5 q6v5; 1688c2ecf20Sopenharmony_ci 1698c2ecf20Sopenharmony_ci struct clk *active_clks[8]; 1708c2ecf20Sopenharmony_ci struct clk *reset_clks[4]; 1718c2ecf20Sopenharmony_ci struct clk *proxy_clks[4]; 1728c2ecf20Sopenharmony_ci struct device *active_pds[1]; 1738c2ecf20Sopenharmony_ci struct device *proxy_pds[3]; 1748c2ecf20Sopenharmony_ci int active_clk_count; 1758c2ecf20Sopenharmony_ci int reset_clk_count; 1768c2ecf20Sopenharmony_ci int proxy_clk_count; 1778c2ecf20Sopenharmony_ci int active_pd_count; 1788c2ecf20Sopenharmony_ci int proxy_pd_count; 1798c2ecf20Sopenharmony_ci 1808c2ecf20Sopenharmony_ci struct reg_info active_regs[1]; 1818c2ecf20Sopenharmony_ci struct reg_info proxy_regs[3]; 1828c2ecf20Sopenharmony_ci int active_reg_count; 1838c2ecf20Sopenharmony_ci int proxy_reg_count; 1848c2ecf20Sopenharmony_ci 1858c2ecf20Sopenharmony_ci bool dump_mba_loaded; 1868c2ecf20Sopenharmony_ci size_t current_dump_size; 1878c2ecf20Sopenharmony_ci size_t total_dump_size; 1888c2ecf20Sopenharmony_ci 1898c2ecf20Sopenharmony_ci phys_addr_t mba_phys; 1908c2ecf20Sopenharmony_ci void *mba_region; 1918c2ecf20Sopenharmony_ci size_t mba_size; 1928c2ecf20Sopenharmony_ci size_t dp_size; 1938c2ecf20Sopenharmony_ci 1948c2ecf20Sopenharmony_ci phys_addr_t mdata_phys; 1958c2ecf20Sopenharmony_ci size_t mdata_size; 1968c2ecf20Sopenharmony_ci 1978c2ecf20Sopenharmony_ci phys_addr_t mpss_phys; 1988c2ecf20Sopenharmony_ci phys_addr_t mpss_reloc; 1998c2ecf20Sopenharmony_ci size_t mpss_size; 2008c2ecf20Sopenharmony_ci 2018c2ecf20Sopenharmony_ci struct qcom_rproc_glink glink_subdev; 2028c2ecf20Sopenharmony_ci struct qcom_rproc_subdev smd_subdev; 2038c2ecf20Sopenharmony_ci struct qcom_rproc_ssr ssr_subdev; 2048c2ecf20Sopenharmony_ci struct qcom_sysmon *sysmon; 2058c2ecf20Sopenharmony_ci bool need_mem_protection; 2068c2ecf20Sopenharmony_ci bool has_alt_reset; 2078c2ecf20Sopenharmony_ci bool has_mba_logs; 2088c2ecf20Sopenharmony_ci bool has_spare_reg; 2098c2ecf20Sopenharmony_ci int mpss_perm; 2108c2ecf20Sopenharmony_ci int mba_perm; 2118c2ecf20Sopenharmony_ci const char *hexagon_mdt_image; 2128c2ecf20Sopenharmony_ci int version; 2138c2ecf20Sopenharmony_ci}; 2148c2ecf20Sopenharmony_ci 2158c2ecf20Sopenharmony_cienum { 2168c2ecf20Sopenharmony_ci MSS_MSM8916, 2178c2ecf20Sopenharmony_ci MSS_MSM8974, 2188c2ecf20Sopenharmony_ci MSS_MSM8996, 2198c2ecf20Sopenharmony_ci MSS_MSM8998, 2208c2ecf20Sopenharmony_ci MSS_SC7180, 2218c2ecf20Sopenharmony_ci MSS_SDM845, 2228c2ecf20Sopenharmony_ci}; 2238c2ecf20Sopenharmony_ci 2248c2ecf20Sopenharmony_cistatic int q6v5_regulator_init(struct device *dev, struct reg_info *regs, 2258c2ecf20Sopenharmony_ci const struct qcom_mss_reg_res *reg_res) 2268c2ecf20Sopenharmony_ci{ 2278c2ecf20Sopenharmony_ci int rc; 2288c2ecf20Sopenharmony_ci int i; 2298c2ecf20Sopenharmony_ci 2308c2ecf20Sopenharmony_ci if (!reg_res) 2318c2ecf20Sopenharmony_ci return 0; 2328c2ecf20Sopenharmony_ci 2338c2ecf20Sopenharmony_ci for (i = 0; reg_res[i].supply; i++) { 2348c2ecf20Sopenharmony_ci regs[i].reg = devm_regulator_get(dev, reg_res[i].supply); 2358c2ecf20Sopenharmony_ci if (IS_ERR(regs[i].reg)) { 2368c2ecf20Sopenharmony_ci rc = PTR_ERR(regs[i].reg); 2378c2ecf20Sopenharmony_ci if (rc != -EPROBE_DEFER) 2388c2ecf20Sopenharmony_ci dev_err(dev, "Failed to get %s\n regulator", 2398c2ecf20Sopenharmony_ci reg_res[i].supply); 2408c2ecf20Sopenharmony_ci return rc; 2418c2ecf20Sopenharmony_ci } 2428c2ecf20Sopenharmony_ci 2438c2ecf20Sopenharmony_ci regs[i].uV = reg_res[i].uV; 2448c2ecf20Sopenharmony_ci regs[i].uA = reg_res[i].uA; 2458c2ecf20Sopenharmony_ci } 2468c2ecf20Sopenharmony_ci 2478c2ecf20Sopenharmony_ci return i; 2488c2ecf20Sopenharmony_ci} 2498c2ecf20Sopenharmony_ci 2508c2ecf20Sopenharmony_cistatic int q6v5_regulator_enable(struct q6v5 *qproc, 2518c2ecf20Sopenharmony_ci struct reg_info *regs, int count) 2528c2ecf20Sopenharmony_ci{ 2538c2ecf20Sopenharmony_ci int ret; 2548c2ecf20Sopenharmony_ci int i; 2558c2ecf20Sopenharmony_ci 2568c2ecf20Sopenharmony_ci for (i = 0; i < count; i++) { 2578c2ecf20Sopenharmony_ci if (regs[i].uV > 0) { 2588c2ecf20Sopenharmony_ci ret = regulator_set_voltage(regs[i].reg, 2598c2ecf20Sopenharmony_ci regs[i].uV, INT_MAX); 2608c2ecf20Sopenharmony_ci if (ret) { 2618c2ecf20Sopenharmony_ci dev_err(qproc->dev, 2628c2ecf20Sopenharmony_ci "Failed to request voltage for %d.\n", 2638c2ecf20Sopenharmony_ci i); 2648c2ecf20Sopenharmony_ci goto err; 2658c2ecf20Sopenharmony_ci } 2668c2ecf20Sopenharmony_ci } 2678c2ecf20Sopenharmony_ci 2688c2ecf20Sopenharmony_ci if (regs[i].uA > 0) { 2698c2ecf20Sopenharmony_ci ret = regulator_set_load(regs[i].reg, 2708c2ecf20Sopenharmony_ci regs[i].uA); 2718c2ecf20Sopenharmony_ci if (ret < 0) { 2728c2ecf20Sopenharmony_ci dev_err(qproc->dev, 2738c2ecf20Sopenharmony_ci "Failed to set regulator mode\n"); 2748c2ecf20Sopenharmony_ci goto err; 2758c2ecf20Sopenharmony_ci } 2768c2ecf20Sopenharmony_ci } 2778c2ecf20Sopenharmony_ci 2788c2ecf20Sopenharmony_ci ret = regulator_enable(regs[i].reg); 2798c2ecf20Sopenharmony_ci if (ret) { 2808c2ecf20Sopenharmony_ci dev_err(qproc->dev, "Regulator enable failed\n"); 2818c2ecf20Sopenharmony_ci goto err; 2828c2ecf20Sopenharmony_ci } 2838c2ecf20Sopenharmony_ci } 2848c2ecf20Sopenharmony_ci 2858c2ecf20Sopenharmony_ci return 0; 2868c2ecf20Sopenharmony_cierr: 2878c2ecf20Sopenharmony_ci for (; i >= 0; i--) { 2888c2ecf20Sopenharmony_ci if (regs[i].uV > 0) 2898c2ecf20Sopenharmony_ci regulator_set_voltage(regs[i].reg, 0, INT_MAX); 2908c2ecf20Sopenharmony_ci 2918c2ecf20Sopenharmony_ci if (regs[i].uA > 0) 2928c2ecf20Sopenharmony_ci regulator_set_load(regs[i].reg, 0); 2938c2ecf20Sopenharmony_ci 2948c2ecf20Sopenharmony_ci regulator_disable(regs[i].reg); 2958c2ecf20Sopenharmony_ci } 2968c2ecf20Sopenharmony_ci 2978c2ecf20Sopenharmony_ci return ret; 2988c2ecf20Sopenharmony_ci} 2998c2ecf20Sopenharmony_ci 3008c2ecf20Sopenharmony_cistatic void q6v5_regulator_disable(struct q6v5 *qproc, 3018c2ecf20Sopenharmony_ci struct reg_info *regs, int count) 3028c2ecf20Sopenharmony_ci{ 3038c2ecf20Sopenharmony_ci int i; 3048c2ecf20Sopenharmony_ci 3058c2ecf20Sopenharmony_ci for (i = 0; i < count; i++) { 3068c2ecf20Sopenharmony_ci if (regs[i].uV > 0) 3078c2ecf20Sopenharmony_ci regulator_set_voltage(regs[i].reg, 0, INT_MAX); 3088c2ecf20Sopenharmony_ci 3098c2ecf20Sopenharmony_ci if (regs[i].uA > 0) 3108c2ecf20Sopenharmony_ci regulator_set_load(regs[i].reg, 0); 3118c2ecf20Sopenharmony_ci 3128c2ecf20Sopenharmony_ci regulator_disable(regs[i].reg); 3138c2ecf20Sopenharmony_ci } 3148c2ecf20Sopenharmony_ci} 3158c2ecf20Sopenharmony_ci 3168c2ecf20Sopenharmony_cistatic int q6v5_clk_enable(struct device *dev, 3178c2ecf20Sopenharmony_ci struct clk **clks, int count) 3188c2ecf20Sopenharmony_ci{ 3198c2ecf20Sopenharmony_ci int rc; 3208c2ecf20Sopenharmony_ci int i; 3218c2ecf20Sopenharmony_ci 3228c2ecf20Sopenharmony_ci for (i = 0; i < count; i++) { 3238c2ecf20Sopenharmony_ci rc = clk_prepare_enable(clks[i]); 3248c2ecf20Sopenharmony_ci if (rc) { 3258c2ecf20Sopenharmony_ci dev_err(dev, "Clock enable failed\n"); 3268c2ecf20Sopenharmony_ci goto err; 3278c2ecf20Sopenharmony_ci } 3288c2ecf20Sopenharmony_ci } 3298c2ecf20Sopenharmony_ci 3308c2ecf20Sopenharmony_ci return 0; 3318c2ecf20Sopenharmony_cierr: 3328c2ecf20Sopenharmony_ci for (i--; i >= 0; i--) 3338c2ecf20Sopenharmony_ci clk_disable_unprepare(clks[i]); 3348c2ecf20Sopenharmony_ci 3358c2ecf20Sopenharmony_ci return rc; 3368c2ecf20Sopenharmony_ci} 3378c2ecf20Sopenharmony_ci 3388c2ecf20Sopenharmony_cistatic void q6v5_clk_disable(struct device *dev, 3398c2ecf20Sopenharmony_ci struct clk **clks, int count) 3408c2ecf20Sopenharmony_ci{ 3418c2ecf20Sopenharmony_ci int i; 3428c2ecf20Sopenharmony_ci 3438c2ecf20Sopenharmony_ci for (i = 0; i < count; i++) 3448c2ecf20Sopenharmony_ci clk_disable_unprepare(clks[i]); 3458c2ecf20Sopenharmony_ci} 3468c2ecf20Sopenharmony_ci 3478c2ecf20Sopenharmony_cistatic int q6v5_pds_enable(struct q6v5 *qproc, struct device **pds, 3488c2ecf20Sopenharmony_ci size_t pd_count) 3498c2ecf20Sopenharmony_ci{ 3508c2ecf20Sopenharmony_ci int ret; 3518c2ecf20Sopenharmony_ci int i; 3528c2ecf20Sopenharmony_ci 3538c2ecf20Sopenharmony_ci for (i = 0; i < pd_count; i++) { 3548c2ecf20Sopenharmony_ci dev_pm_genpd_set_performance_state(pds[i], INT_MAX); 3558c2ecf20Sopenharmony_ci ret = pm_runtime_get_sync(pds[i]); 3568c2ecf20Sopenharmony_ci if (ret < 0) { 3578c2ecf20Sopenharmony_ci pm_runtime_put_noidle(pds[i]); 3588c2ecf20Sopenharmony_ci dev_pm_genpd_set_performance_state(pds[i], 0); 3598c2ecf20Sopenharmony_ci goto unroll_pd_votes; 3608c2ecf20Sopenharmony_ci } 3618c2ecf20Sopenharmony_ci } 3628c2ecf20Sopenharmony_ci 3638c2ecf20Sopenharmony_ci return 0; 3648c2ecf20Sopenharmony_ci 3658c2ecf20Sopenharmony_ciunroll_pd_votes: 3668c2ecf20Sopenharmony_ci for (i--; i >= 0; i--) { 3678c2ecf20Sopenharmony_ci dev_pm_genpd_set_performance_state(pds[i], 0); 3688c2ecf20Sopenharmony_ci pm_runtime_put(pds[i]); 3698c2ecf20Sopenharmony_ci } 3708c2ecf20Sopenharmony_ci 3718c2ecf20Sopenharmony_ci return ret; 3728c2ecf20Sopenharmony_ci} 3738c2ecf20Sopenharmony_ci 3748c2ecf20Sopenharmony_cistatic void q6v5_pds_disable(struct q6v5 *qproc, struct device **pds, 3758c2ecf20Sopenharmony_ci size_t pd_count) 3768c2ecf20Sopenharmony_ci{ 3778c2ecf20Sopenharmony_ci int i; 3788c2ecf20Sopenharmony_ci 3798c2ecf20Sopenharmony_ci for (i = 0; i < pd_count; i++) { 3808c2ecf20Sopenharmony_ci dev_pm_genpd_set_performance_state(pds[i], 0); 3818c2ecf20Sopenharmony_ci pm_runtime_put(pds[i]); 3828c2ecf20Sopenharmony_ci } 3838c2ecf20Sopenharmony_ci} 3848c2ecf20Sopenharmony_ci 3858c2ecf20Sopenharmony_cistatic int q6v5_xfer_mem_ownership(struct q6v5 *qproc, int *current_perm, 3868c2ecf20Sopenharmony_ci bool local, bool remote, phys_addr_t addr, 3878c2ecf20Sopenharmony_ci size_t size) 3888c2ecf20Sopenharmony_ci{ 3898c2ecf20Sopenharmony_ci struct qcom_scm_vmperm next[2]; 3908c2ecf20Sopenharmony_ci int perms = 0; 3918c2ecf20Sopenharmony_ci 3928c2ecf20Sopenharmony_ci if (!qproc->need_mem_protection) 3938c2ecf20Sopenharmony_ci return 0; 3948c2ecf20Sopenharmony_ci 3958c2ecf20Sopenharmony_ci if (local == !!(*current_perm & BIT(QCOM_SCM_VMID_HLOS)) && 3968c2ecf20Sopenharmony_ci remote == !!(*current_perm & BIT(QCOM_SCM_VMID_MSS_MSA))) 3978c2ecf20Sopenharmony_ci return 0; 3988c2ecf20Sopenharmony_ci 3998c2ecf20Sopenharmony_ci if (local) { 4008c2ecf20Sopenharmony_ci next[perms].vmid = QCOM_SCM_VMID_HLOS; 4018c2ecf20Sopenharmony_ci next[perms].perm = QCOM_SCM_PERM_RWX; 4028c2ecf20Sopenharmony_ci perms++; 4038c2ecf20Sopenharmony_ci } 4048c2ecf20Sopenharmony_ci 4058c2ecf20Sopenharmony_ci if (remote) { 4068c2ecf20Sopenharmony_ci next[perms].vmid = QCOM_SCM_VMID_MSS_MSA; 4078c2ecf20Sopenharmony_ci next[perms].perm = QCOM_SCM_PERM_RW; 4088c2ecf20Sopenharmony_ci perms++; 4098c2ecf20Sopenharmony_ci } 4108c2ecf20Sopenharmony_ci 4118c2ecf20Sopenharmony_ci return qcom_scm_assign_mem(addr, ALIGN(size, SZ_4K), 4128c2ecf20Sopenharmony_ci current_perm, next, perms); 4138c2ecf20Sopenharmony_ci} 4148c2ecf20Sopenharmony_ci 4158c2ecf20Sopenharmony_cistatic void q6v5_debug_policy_load(struct q6v5 *qproc) 4168c2ecf20Sopenharmony_ci{ 4178c2ecf20Sopenharmony_ci const struct firmware *dp_fw; 4188c2ecf20Sopenharmony_ci 4198c2ecf20Sopenharmony_ci if (request_firmware_direct(&dp_fw, "msadp", qproc->dev)) 4208c2ecf20Sopenharmony_ci return; 4218c2ecf20Sopenharmony_ci 4228c2ecf20Sopenharmony_ci if (SZ_1M + dp_fw->size <= qproc->mba_size) { 4238c2ecf20Sopenharmony_ci memcpy(qproc->mba_region + SZ_1M, dp_fw->data, dp_fw->size); 4248c2ecf20Sopenharmony_ci qproc->dp_size = dp_fw->size; 4258c2ecf20Sopenharmony_ci } 4268c2ecf20Sopenharmony_ci 4278c2ecf20Sopenharmony_ci release_firmware(dp_fw); 4288c2ecf20Sopenharmony_ci} 4298c2ecf20Sopenharmony_ci 4308c2ecf20Sopenharmony_cistatic int q6v5_load(struct rproc *rproc, const struct firmware *fw) 4318c2ecf20Sopenharmony_ci{ 4328c2ecf20Sopenharmony_ci struct q6v5 *qproc = rproc->priv; 4338c2ecf20Sopenharmony_ci 4348c2ecf20Sopenharmony_ci /* MBA is restricted to a maximum size of 1M */ 4358c2ecf20Sopenharmony_ci if (fw->size > qproc->mba_size || fw->size > SZ_1M) { 4368c2ecf20Sopenharmony_ci dev_err(qproc->dev, "MBA firmware load failed\n"); 4378c2ecf20Sopenharmony_ci return -EINVAL; 4388c2ecf20Sopenharmony_ci } 4398c2ecf20Sopenharmony_ci 4408c2ecf20Sopenharmony_ci memcpy(qproc->mba_region, fw->data, fw->size); 4418c2ecf20Sopenharmony_ci q6v5_debug_policy_load(qproc); 4428c2ecf20Sopenharmony_ci 4438c2ecf20Sopenharmony_ci return 0; 4448c2ecf20Sopenharmony_ci} 4458c2ecf20Sopenharmony_ci 4468c2ecf20Sopenharmony_cistatic int q6v5_reset_assert(struct q6v5 *qproc) 4478c2ecf20Sopenharmony_ci{ 4488c2ecf20Sopenharmony_ci int ret; 4498c2ecf20Sopenharmony_ci 4508c2ecf20Sopenharmony_ci if (qproc->has_alt_reset) { 4518c2ecf20Sopenharmony_ci reset_control_assert(qproc->pdc_reset); 4528c2ecf20Sopenharmony_ci ret = reset_control_reset(qproc->mss_restart); 4538c2ecf20Sopenharmony_ci reset_control_deassert(qproc->pdc_reset); 4548c2ecf20Sopenharmony_ci } else if (qproc->has_spare_reg) { 4558c2ecf20Sopenharmony_ci /* 4568c2ecf20Sopenharmony_ci * When the AXI pipeline is being reset with the Q6 modem partly 4578c2ecf20Sopenharmony_ci * operational there is possibility of AXI valid signal to 4588c2ecf20Sopenharmony_ci * glitch, leading to spurious transactions and Q6 hangs. A work 4598c2ecf20Sopenharmony_ci * around is employed by asserting the AXI_GATING_VALID_OVERRIDE 4608c2ecf20Sopenharmony_ci * BIT before triggering Q6 MSS reset. AXI_GATING_VALID_OVERRIDE 4618c2ecf20Sopenharmony_ci * is withdrawn post MSS assert followed by a MSS deassert, 4628c2ecf20Sopenharmony_ci * while holding the PDC reset. 4638c2ecf20Sopenharmony_ci */ 4648c2ecf20Sopenharmony_ci reset_control_assert(qproc->pdc_reset); 4658c2ecf20Sopenharmony_ci regmap_update_bits(qproc->conn_map, qproc->conn_box, 4668c2ecf20Sopenharmony_ci AXI_GATING_VALID_OVERRIDE, 1); 4678c2ecf20Sopenharmony_ci reset_control_assert(qproc->mss_restart); 4688c2ecf20Sopenharmony_ci reset_control_deassert(qproc->pdc_reset); 4698c2ecf20Sopenharmony_ci regmap_update_bits(qproc->conn_map, qproc->conn_box, 4708c2ecf20Sopenharmony_ci AXI_GATING_VALID_OVERRIDE, 0); 4718c2ecf20Sopenharmony_ci ret = reset_control_deassert(qproc->mss_restart); 4728c2ecf20Sopenharmony_ci } else { 4738c2ecf20Sopenharmony_ci ret = reset_control_assert(qproc->mss_restart); 4748c2ecf20Sopenharmony_ci } 4758c2ecf20Sopenharmony_ci 4768c2ecf20Sopenharmony_ci return ret; 4778c2ecf20Sopenharmony_ci} 4788c2ecf20Sopenharmony_ci 4798c2ecf20Sopenharmony_cistatic int q6v5_reset_deassert(struct q6v5 *qproc) 4808c2ecf20Sopenharmony_ci{ 4818c2ecf20Sopenharmony_ci int ret; 4828c2ecf20Sopenharmony_ci 4838c2ecf20Sopenharmony_ci if (qproc->has_alt_reset) { 4848c2ecf20Sopenharmony_ci reset_control_assert(qproc->pdc_reset); 4858c2ecf20Sopenharmony_ci writel(1, qproc->rmb_base + RMB_MBA_ALT_RESET); 4868c2ecf20Sopenharmony_ci ret = reset_control_reset(qproc->mss_restart); 4878c2ecf20Sopenharmony_ci writel(0, qproc->rmb_base + RMB_MBA_ALT_RESET); 4888c2ecf20Sopenharmony_ci reset_control_deassert(qproc->pdc_reset); 4898c2ecf20Sopenharmony_ci } else if (qproc->has_spare_reg) { 4908c2ecf20Sopenharmony_ci ret = reset_control_reset(qproc->mss_restart); 4918c2ecf20Sopenharmony_ci } else { 4928c2ecf20Sopenharmony_ci ret = reset_control_deassert(qproc->mss_restart); 4938c2ecf20Sopenharmony_ci } 4948c2ecf20Sopenharmony_ci 4958c2ecf20Sopenharmony_ci return ret; 4968c2ecf20Sopenharmony_ci} 4978c2ecf20Sopenharmony_ci 4988c2ecf20Sopenharmony_cistatic int q6v5_rmb_pbl_wait(struct q6v5 *qproc, int ms) 4998c2ecf20Sopenharmony_ci{ 5008c2ecf20Sopenharmony_ci unsigned long timeout; 5018c2ecf20Sopenharmony_ci s32 val; 5028c2ecf20Sopenharmony_ci 5038c2ecf20Sopenharmony_ci timeout = jiffies + msecs_to_jiffies(ms); 5048c2ecf20Sopenharmony_ci for (;;) { 5058c2ecf20Sopenharmony_ci val = readl(qproc->rmb_base + RMB_PBL_STATUS_REG); 5068c2ecf20Sopenharmony_ci if (val) 5078c2ecf20Sopenharmony_ci break; 5088c2ecf20Sopenharmony_ci 5098c2ecf20Sopenharmony_ci if (time_after(jiffies, timeout)) 5108c2ecf20Sopenharmony_ci return -ETIMEDOUT; 5118c2ecf20Sopenharmony_ci 5128c2ecf20Sopenharmony_ci msleep(1); 5138c2ecf20Sopenharmony_ci } 5148c2ecf20Sopenharmony_ci 5158c2ecf20Sopenharmony_ci return val; 5168c2ecf20Sopenharmony_ci} 5178c2ecf20Sopenharmony_ci 5188c2ecf20Sopenharmony_cistatic int q6v5_rmb_mba_wait(struct q6v5 *qproc, u32 status, int ms) 5198c2ecf20Sopenharmony_ci{ 5208c2ecf20Sopenharmony_ci 5218c2ecf20Sopenharmony_ci unsigned long timeout; 5228c2ecf20Sopenharmony_ci s32 val; 5238c2ecf20Sopenharmony_ci 5248c2ecf20Sopenharmony_ci timeout = jiffies + msecs_to_jiffies(ms); 5258c2ecf20Sopenharmony_ci for (;;) { 5268c2ecf20Sopenharmony_ci val = readl(qproc->rmb_base + RMB_MBA_STATUS_REG); 5278c2ecf20Sopenharmony_ci if (val < 0) 5288c2ecf20Sopenharmony_ci break; 5298c2ecf20Sopenharmony_ci 5308c2ecf20Sopenharmony_ci if (!status && val) 5318c2ecf20Sopenharmony_ci break; 5328c2ecf20Sopenharmony_ci else if (status && val == status) 5338c2ecf20Sopenharmony_ci break; 5348c2ecf20Sopenharmony_ci 5358c2ecf20Sopenharmony_ci if (time_after(jiffies, timeout)) 5368c2ecf20Sopenharmony_ci return -ETIMEDOUT; 5378c2ecf20Sopenharmony_ci 5388c2ecf20Sopenharmony_ci msleep(1); 5398c2ecf20Sopenharmony_ci } 5408c2ecf20Sopenharmony_ci 5418c2ecf20Sopenharmony_ci return val; 5428c2ecf20Sopenharmony_ci} 5438c2ecf20Sopenharmony_ci 5448c2ecf20Sopenharmony_cistatic void q6v5_dump_mba_logs(struct q6v5 *qproc) 5458c2ecf20Sopenharmony_ci{ 5468c2ecf20Sopenharmony_ci struct rproc *rproc = qproc->rproc; 5478c2ecf20Sopenharmony_ci void *data; 5488c2ecf20Sopenharmony_ci 5498c2ecf20Sopenharmony_ci if (!qproc->has_mba_logs) 5508c2ecf20Sopenharmony_ci return; 5518c2ecf20Sopenharmony_ci 5528c2ecf20Sopenharmony_ci if (q6v5_xfer_mem_ownership(qproc, &qproc->mba_perm, true, false, qproc->mba_phys, 5538c2ecf20Sopenharmony_ci qproc->mba_size)) 5548c2ecf20Sopenharmony_ci return; 5558c2ecf20Sopenharmony_ci 5568c2ecf20Sopenharmony_ci data = vmalloc(MBA_LOG_SIZE); 5578c2ecf20Sopenharmony_ci if (!data) 5588c2ecf20Sopenharmony_ci return; 5598c2ecf20Sopenharmony_ci 5608c2ecf20Sopenharmony_ci memcpy(data, qproc->mba_region, MBA_LOG_SIZE); 5618c2ecf20Sopenharmony_ci dev_coredumpv(&rproc->dev, data, MBA_LOG_SIZE, GFP_KERNEL); 5628c2ecf20Sopenharmony_ci} 5638c2ecf20Sopenharmony_ci 5648c2ecf20Sopenharmony_cistatic int q6v5proc_reset(struct q6v5 *qproc) 5658c2ecf20Sopenharmony_ci{ 5668c2ecf20Sopenharmony_ci u32 val; 5678c2ecf20Sopenharmony_ci int ret; 5688c2ecf20Sopenharmony_ci int i; 5698c2ecf20Sopenharmony_ci 5708c2ecf20Sopenharmony_ci if (qproc->version == MSS_SDM845) { 5718c2ecf20Sopenharmony_ci val = readl(qproc->reg_base + QDSP6SS_SLEEP); 5728c2ecf20Sopenharmony_ci val |= Q6SS_CBCR_CLKEN; 5738c2ecf20Sopenharmony_ci writel(val, qproc->reg_base + QDSP6SS_SLEEP); 5748c2ecf20Sopenharmony_ci 5758c2ecf20Sopenharmony_ci ret = readl_poll_timeout(qproc->reg_base + QDSP6SS_SLEEP, 5768c2ecf20Sopenharmony_ci val, !(val & Q6SS_CBCR_CLKOFF), 1, 5778c2ecf20Sopenharmony_ci Q6SS_CBCR_TIMEOUT_US); 5788c2ecf20Sopenharmony_ci if (ret) { 5798c2ecf20Sopenharmony_ci dev_err(qproc->dev, "QDSP6SS Sleep clock timed out\n"); 5808c2ecf20Sopenharmony_ci return -ETIMEDOUT; 5818c2ecf20Sopenharmony_ci } 5828c2ecf20Sopenharmony_ci 5838c2ecf20Sopenharmony_ci /* De-assert QDSP6 stop core */ 5848c2ecf20Sopenharmony_ci writel(1, qproc->reg_base + QDSP6SS_BOOT_CORE_START); 5858c2ecf20Sopenharmony_ci /* Trigger boot FSM */ 5868c2ecf20Sopenharmony_ci writel(1, qproc->reg_base + QDSP6SS_BOOT_CMD); 5878c2ecf20Sopenharmony_ci 5888c2ecf20Sopenharmony_ci ret = readl_poll_timeout(qproc->rmb_base + RMB_MBA_MSS_STATUS, 5898c2ecf20Sopenharmony_ci val, (val & BIT(0)) != 0, 10, BOOT_FSM_TIMEOUT); 5908c2ecf20Sopenharmony_ci if (ret) { 5918c2ecf20Sopenharmony_ci dev_err(qproc->dev, "Boot FSM failed to complete.\n"); 5928c2ecf20Sopenharmony_ci /* Reset the modem so that boot FSM is in reset state */ 5938c2ecf20Sopenharmony_ci q6v5_reset_deassert(qproc); 5948c2ecf20Sopenharmony_ci return ret; 5958c2ecf20Sopenharmony_ci } 5968c2ecf20Sopenharmony_ci 5978c2ecf20Sopenharmony_ci goto pbl_wait; 5988c2ecf20Sopenharmony_ci } else if (qproc->version == MSS_SC7180) { 5998c2ecf20Sopenharmony_ci val = readl(qproc->reg_base + QDSP6SS_SLEEP); 6008c2ecf20Sopenharmony_ci val |= Q6SS_CBCR_CLKEN; 6018c2ecf20Sopenharmony_ci writel(val, qproc->reg_base + QDSP6SS_SLEEP); 6028c2ecf20Sopenharmony_ci 6038c2ecf20Sopenharmony_ci ret = readl_poll_timeout(qproc->reg_base + QDSP6SS_SLEEP, 6048c2ecf20Sopenharmony_ci val, !(val & Q6SS_CBCR_CLKOFF), 1, 6058c2ecf20Sopenharmony_ci Q6SS_CBCR_TIMEOUT_US); 6068c2ecf20Sopenharmony_ci if (ret) { 6078c2ecf20Sopenharmony_ci dev_err(qproc->dev, "QDSP6SS Sleep clock timed out\n"); 6088c2ecf20Sopenharmony_ci return -ETIMEDOUT; 6098c2ecf20Sopenharmony_ci } 6108c2ecf20Sopenharmony_ci 6118c2ecf20Sopenharmony_ci /* Turn on the XO clock needed for PLL setup */ 6128c2ecf20Sopenharmony_ci val = readl(qproc->reg_base + QDSP6SS_XO_CBCR); 6138c2ecf20Sopenharmony_ci val |= Q6SS_CBCR_CLKEN; 6148c2ecf20Sopenharmony_ci writel(val, qproc->reg_base + QDSP6SS_XO_CBCR); 6158c2ecf20Sopenharmony_ci 6168c2ecf20Sopenharmony_ci ret = readl_poll_timeout(qproc->reg_base + QDSP6SS_XO_CBCR, 6178c2ecf20Sopenharmony_ci val, !(val & Q6SS_CBCR_CLKOFF), 1, 6188c2ecf20Sopenharmony_ci Q6SS_CBCR_TIMEOUT_US); 6198c2ecf20Sopenharmony_ci if (ret) { 6208c2ecf20Sopenharmony_ci dev_err(qproc->dev, "QDSP6SS XO clock timed out\n"); 6218c2ecf20Sopenharmony_ci return -ETIMEDOUT; 6228c2ecf20Sopenharmony_ci } 6238c2ecf20Sopenharmony_ci 6248c2ecf20Sopenharmony_ci /* Configure Q6 core CBCR to auto-enable after reset sequence */ 6258c2ecf20Sopenharmony_ci val = readl(qproc->reg_base + QDSP6SS_CORE_CBCR); 6268c2ecf20Sopenharmony_ci val |= Q6SS_CBCR_CLKEN; 6278c2ecf20Sopenharmony_ci writel(val, qproc->reg_base + QDSP6SS_CORE_CBCR); 6288c2ecf20Sopenharmony_ci 6298c2ecf20Sopenharmony_ci /* De-assert the Q6 stop core signal */ 6308c2ecf20Sopenharmony_ci writel(1, qproc->reg_base + QDSP6SS_BOOT_CORE_START); 6318c2ecf20Sopenharmony_ci 6328c2ecf20Sopenharmony_ci /* Wait for 10 us for any staggering logic to settle */ 6338c2ecf20Sopenharmony_ci usleep_range(10, 20); 6348c2ecf20Sopenharmony_ci 6358c2ecf20Sopenharmony_ci /* Trigger the boot FSM to start the Q6 out-of-reset sequence */ 6368c2ecf20Sopenharmony_ci writel(1, qproc->reg_base + QDSP6SS_BOOT_CMD); 6378c2ecf20Sopenharmony_ci 6388c2ecf20Sopenharmony_ci /* Poll the MSS_STATUS for FSM completion */ 6398c2ecf20Sopenharmony_ci ret = readl_poll_timeout(qproc->rmb_base + RMB_MBA_MSS_STATUS, 6408c2ecf20Sopenharmony_ci val, (val & BIT(0)) != 0, 10, BOOT_FSM_TIMEOUT); 6418c2ecf20Sopenharmony_ci if (ret) { 6428c2ecf20Sopenharmony_ci dev_err(qproc->dev, "Boot FSM failed to complete.\n"); 6438c2ecf20Sopenharmony_ci /* Reset the modem so that boot FSM is in reset state */ 6448c2ecf20Sopenharmony_ci q6v5_reset_deassert(qproc); 6458c2ecf20Sopenharmony_ci return ret; 6468c2ecf20Sopenharmony_ci } 6478c2ecf20Sopenharmony_ci goto pbl_wait; 6488c2ecf20Sopenharmony_ci } else if (qproc->version == MSS_MSM8996 || 6498c2ecf20Sopenharmony_ci qproc->version == MSS_MSM8998) { 6508c2ecf20Sopenharmony_ci int mem_pwr_ctl; 6518c2ecf20Sopenharmony_ci 6528c2ecf20Sopenharmony_ci /* Override the ACC value if required */ 6538c2ecf20Sopenharmony_ci writel(QDSP6SS_ACC_OVERRIDE_VAL, 6548c2ecf20Sopenharmony_ci qproc->reg_base + QDSP6SS_STRAP_ACC); 6558c2ecf20Sopenharmony_ci 6568c2ecf20Sopenharmony_ci /* Assert resets, stop core */ 6578c2ecf20Sopenharmony_ci val = readl(qproc->reg_base + QDSP6SS_RESET_REG); 6588c2ecf20Sopenharmony_ci val |= Q6SS_CORE_ARES | Q6SS_BUS_ARES_ENABLE | Q6SS_STOP_CORE; 6598c2ecf20Sopenharmony_ci writel(val, qproc->reg_base + QDSP6SS_RESET_REG); 6608c2ecf20Sopenharmony_ci 6618c2ecf20Sopenharmony_ci /* BHS require xo cbcr to be enabled */ 6628c2ecf20Sopenharmony_ci val = readl(qproc->reg_base + QDSP6SS_XO_CBCR); 6638c2ecf20Sopenharmony_ci val |= Q6SS_CBCR_CLKEN; 6648c2ecf20Sopenharmony_ci writel(val, qproc->reg_base + QDSP6SS_XO_CBCR); 6658c2ecf20Sopenharmony_ci 6668c2ecf20Sopenharmony_ci /* Read CLKOFF bit to go low indicating CLK is enabled */ 6678c2ecf20Sopenharmony_ci ret = readl_poll_timeout(qproc->reg_base + QDSP6SS_XO_CBCR, 6688c2ecf20Sopenharmony_ci val, !(val & Q6SS_CBCR_CLKOFF), 1, 6698c2ecf20Sopenharmony_ci Q6SS_CBCR_TIMEOUT_US); 6708c2ecf20Sopenharmony_ci if (ret) { 6718c2ecf20Sopenharmony_ci dev_err(qproc->dev, 6728c2ecf20Sopenharmony_ci "xo cbcr enabling timed out (rc:%d)\n", ret); 6738c2ecf20Sopenharmony_ci return ret; 6748c2ecf20Sopenharmony_ci } 6758c2ecf20Sopenharmony_ci /* Enable power block headswitch and wait for it to stabilize */ 6768c2ecf20Sopenharmony_ci val = readl(qproc->reg_base + QDSP6SS_PWR_CTL_REG); 6778c2ecf20Sopenharmony_ci val |= QDSP6v56_BHS_ON; 6788c2ecf20Sopenharmony_ci writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG); 6798c2ecf20Sopenharmony_ci val |= readl(qproc->reg_base + QDSP6SS_PWR_CTL_REG); 6808c2ecf20Sopenharmony_ci udelay(1); 6818c2ecf20Sopenharmony_ci 6828c2ecf20Sopenharmony_ci /* Put LDO in bypass mode */ 6838c2ecf20Sopenharmony_ci val |= QDSP6v56_LDO_BYP; 6848c2ecf20Sopenharmony_ci writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG); 6858c2ecf20Sopenharmony_ci 6868c2ecf20Sopenharmony_ci /* Deassert QDSP6 compiler memory clamp */ 6878c2ecf20Sopenharmony_ci val = readl(qproc->reg_base + QDSP6SS_PWR_CTL_REG); 6888c2ecf20Sopenharmony_ci val &= ~QDSP6v56_CLAMP_QMC_MEM; 6898c2ecf20Sopenharmony_ci writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG); 6908c2ecf20Sopenharmony_ci 6918c2ecf20Sopenharmony_ci /* Deassert memory peripheral sleep and L2 memory standby */ 6928c2ecf20Sopenharmony_ci val |= Q6SS_L2DATA_STBY_N | Q6SS_SLP_RET_N; 6938c2ecf20Sopenharmony_ci writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG); 6948c2ecf20Sopenharmony_ci 6958c2ecf20Sopenharmony_ci /* Turn on L1, L2, ETB and JU memories 1 at a time */ 6968c2ecf20Sopenharmony_ci if (qproc->version == MSS_MSM8996) { 6978c2ecf20Sopenharmony_ci mem_pwr_ctl = QDSP6SS_MEM_PWR_CTL; 6988c2ecf20Sopenharmony_ci i = 19; 6998c2ecf20Sopenharmony_ci } else { 7008c2ecf20Sopenharmony_ci /* MSS_MSM8998 */ 7018c2ecf20Sopenharmony_ci mem_pwr_ctl = QDSP6V6SS_MEM_PWR_CTL; 7028c2ecf20Sopenharmony_ci i = 28; 7038c2ecf20Sopenharmony_ci } 7048c2ecf20Sopenharmony_ci val = readl(qproc->reg_base + mem_pwr_ctl); 7058c2ecf20Sopenharmony_ci for (; i >= 0; i--) { 7068c2ecf20Sopenharmony_ci val |= BIT(i); 7078c2ecf20Sopenharmony_ci writel(val, qproc->reg_base + mem_pwr_ctl); 7088c2ecf20Sopenharmony_ci /* 7098c2ecf20Sopenharmony_ci * Read back value to ensure the write is done then 7108c2ecf20Sopenharmony_ci * wait for 1us for both memory peripheral and data 7118c2ecf20Sopenharmony_ci * array to turn on. 7128c2ecf20Sopenharmony_ci */ 7138c2ecf20Sopenharmony_ci val |= readl(qproc->reg_base + mem_pwr_ctl); 7148c2ecf20Sopenharmony_ci udelay(1); 7158c2ecf20Sopenharmony_ci } 7168c2ecf20Sopenharmony_ci /* Remove word line clamp */ 7178c2ecf20Sopenharmony_ci val = readl(qproc->reg_base + QDSP6SS_PWR_CTL_REG); 7188c2ecf20Sopenharmony_ci val &= ~QDSP6v56_CLAMP_WL; 7198c2ecf20Sopenharmony_ci writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG); 7208c2ecf20Sopenharmony_ci } else { 7218c2ecf20Sopenharmony_ci /* Assert resets, stop core */ 7228c2ecf20Sopenharmony_ci val = readl(qproc->reg_base + QDSP6SS_RESET_REG); 7238c2ecf20Sopenharmony_ci val |= Q6SS_CORE_ARES | Q6SS_BUS_ARES_ENABLE | Q6SS_STOP_CORE; 7248c2ecf20Sopenharmony_ci writel(val, qproc->reg_base + QDSP6SS_RESET_REG); 7258c2ecf20Sopenharmony_ci 7268c2ecf20Sopenharmony_ci /* Enable power block headswitch and wait for it to stabilize */ 7278c2ecf20Sopenharmony_ci val = readl(qproc->reg_base + QDSP6SS_PWR_CTL_REG); 7288c2ecf20Sopenharmony_ci val |= QDSS_BHS_ON | QDSS_LDO_BYP; 7298c2ecf20Sopenharmony_ci writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG); 7308c2ecf20Sopenharmony_ci val |= readl(qproc->reg_base + QDSP6SS_PWR_CTL_REG); 7318c2ecf20Sopenharmony_ci udelay(1); 7328c2ecf20Sopenharmony_ci /* 7338c2ecf20Sopenharmony_ci * Turn on memories. L2 banks should be done individually 7348c2ecf20Sopenharmony_ci * to minimize inrush current. 7358c2ecf20Sopenharmony_ci */ 7368c2ecf20Sopenharmony_ci val = readl(qproc->reg_base + QDSP6SS_PWR_CTL_REG); 7378c2ecf20Sopenharmony_ci val |= Q6SS_SLP_RET_N | Q6SS_L2TAG_SLP_NRET_N | 7388c2ecf20Sopenharmony_ci Q6SS_ETB_SLP_NRET_N | Q6SS_L2DATA_STBY_N; 7398c2ecf20Sopenharmony_ci writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG); 7408c2ecf20Sopenharmony_ci val |= Q6SS_L2DATA_SLP_NRET_N_2; 7418c2ecf20Sopenharmony_ci writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG); 7428c2ecf20Sopenharmony_ci val |= Q6SS_L2DATA_SLP_NRET_N_1; 7438c2ecf20Sopenharmony_ci writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG); 7448c2ecf20Sopenharmony_ci val |= Q6SS_L2DATA_SLP_NRET_N_0; 7458c2ecf20Sopenharmony_ci writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG); 7468c2ecf20Sopenharmony_ci } 7478c2ecf20Sopenharmony_ci /* Remove IO clamp */ 7488c2ecf20Sopenharmony_ci val &= ~Q6SS_CLAMP_IO; 7498c2ecf20Sopenharmony_ci writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG); 7508c2ecf20Sopenharmony_ci 7518c2ecf20Sopenharmony_ci /* Bring core out of reset */ 7528c2ecf20Sopenharmony_ci val = readl(qproc->reg_base + QDSP6SS_RESET_REG); 7538c2ecf20Sopenharmony_ci val &= ~Q6SS_CORE_ARES; 7548c2ecf20Sopenharmony_ci writel(val, qproc->reg_base + QDSP6SS_RESET_REG); 7558c2ecf20Sopenharmony_ci 7568c2ecf20Sopenharmony_ci /* Turn on core clock */ 7578c2ecf20Sopenharmony_ci val = readl(qproc->reg_base + QDSP6SS_GFMUX_CTL_REG); 7588c2ecf20Sopenharmony_ci val |= Q6SS_CLK_ENABLE; 7598c2ecf20Sopenharmony_ci writel(val, qproc->reg_base + QDSP6SS_GFMUX_CTL_REG); 7608c2ecf20Sopenharmony_ci 7618c2ecf20Sopenharmony_ci /* Start core execution */ 7628c2ecf20Sopenharmony_ci val = readl(qproc->reg_base + QDSP6SS_RESET_REG); 7638c2ecf20Sopenharmony_ci val &= ~Q6SS_STOP_CORE; 7648c2ecf20Sopenharmony_ci writel(val, qproc->reg_base + QDSP6SS_RESET_REG); 7658c2ecf20Sopenharmony_ci 7668c2ecf20Sopenharmony_cipbl_wait: 7678c2ecf20Sopenharmony_ci /* Wait for PBL status */ 7688c2ecf20Sopenharmony_ci ret = q6v5_rmb_pbl_wait(qproc, 1000); 7698c2ecf20Sopenharmony_ci if (ret == -ETIMEDOUT) { 7708c2ecf20Sopenharmony_ci dev_err(qproc->dev, "PBL boot timed out\n"); 7718c2ecf20Sopenharmony_ci } else if (ret != RMB_PBL_SUCCESS) { 7728c2ecf20Sopenharmony_ci dev_err(qproc->dev, "PBL returned unexpected status %d\n", ret); 7738c2ecf20Sopenharmony_ci ret = -EINVAL; 7748c2ecf20Sopenharmony_ci } else { 7758c2ecf20Sopenharmony_ci ret = 0; 7768c2ecf20Sopenharmony_ci } 7778c2ecf20Sopenharmony_ci 7788c2ecf20Sopenharmony_ci return ret; 7798c2ecf20Sopenharmony_ci} 7808c2ecf20Sopenharmony_ci 7818c2ecf20Sopenharmony_cistatic void q6v5proc_halt_axi_port(struct q6v5 *qproc, 7828c2ecf20Sopenharmony_ci struct regmap *halt_map, 7838c2ecf20Sopenharmony_ci u32 offset) 7848c2ecf20Sopenharmony_ci{ 7858c2ecf20Sopenharmony_ci unsigned int val; 7868c2ecf20Sopenharmony_ci int ret; 7878c2ecf20Sopenharmony_ci 7888c2ecf20Sopenharmony_ci /* Check if we're already idle */ 7898c2ecf20Sopenharmony_ci ret = regmap_read(halt_map, offset + AXI_IDLE_REG, &val); 7908c2ecf20Sopenharmony_ci if (!ret && val) 7918c2ecf20Sopenharmony_ci return; 7928c2ecf20Sopenharmony_ci 7938c2ecf20Sopenharmony_ci /* Assert halt request */ 7948c2ecf20Sopenharmony_ci regmap_write(halt_map, offset + AXI_HALTREQ_REG, 1); 7958c2ecf20Sopenharmony_ci 7968c2ecf20Sopenharmony_ci /* Wait for halt */ 7978c2ecf20Sopenharmony_ci regmap_read_poll_timeout(halt_map, offset + AXI_HALTACK_REG, val, 7988c2ecf20Sopenharmony_ci val, 1000, HALT_ACK_TIMEOUT_US); 7998c2ecf20Sopenharmony_ci 8008c2ecf20Sopenharmony_ci ret = regmap_read(halt_map, offset + AXI_IDLE_REG, &val); 8018c2ecf20Sopenharmony_ci if (ret || !val) 8028c2ecf20Sopenharmony_ci dev_err(qproc->dev, "port failed halt\n"); 8038c2ecf20Sopenharmony_ci 8048c2ecf20Sopenharmony_ci /* Clear halt request (port will remain halted until reset) */ 8058c2ecf20Sopenharmony_ci regmap_write(halt_map, offset + AXI_HALTREQ_REG, 0); 8068c2ecf20Sopenharmony_ci} 8078c2ecf20Sopenharmony_ci 8088c2ecf20Sopenharmony_cistatic int q6v5_mpss_init_image(struct q6v5 *qproc, const struct firmware *fw) 8098c2ecf20Sopenharmony_ci{ 8108c2ecf20Sopenharmony_ci unsigned long dma_attrs = DMA_ATTR_FORCE_CONTIGUOUS; 8118c2ecf20Sopenharmony_ci dma_addr_t phys; 8128c2ecf20Sopenharmony_ci void *metadata; 8138c2ecf20Sopenharmony_ci int mdata_perm; 8148c2ecf20Sopenharmony_ci int xferop_ret; 8158c2ecf20Sopenharmony_ci size_t size; 8168c2ecf20Sopenharmony_ci void *ptr; 8178c2ecf20Sopenharmony_ci int ret; 8188c2ecf20Sopenharmony_ci 8198c2ecf20Sopenharmony_ci metadata = qcom_mdt_read_metadata(fw, &size); 8208c2ecf20Sopenharmony_ci if (IS_ERR(metadata)) 8218c2ecf20Sopenharmony_ci return PTR_ERR(metadata); 8228c2ecf20Sopenharmony_ci 8238c2ecf20Sopenharmony_ci if (qproc->mdata_phys) { 8248c2ecf20Sopenharmony_ci if (size > qproc->mdata_size) { 8258c2ecf20Sopenharmony_ci ret = -EINVAL; 8268c2ecf20Sopenharmony_ci dev_err(qproc->dev, "metadata size outside memory range\n"); 8278c2ecf20Sopenharmony_ci goto free_metadata; 8288c2ecf20Sopenharmony_ci } 8298c2ecf20Sopenharmony_ci 8308c2ecf20Sopenharmony_ci phys = qproc->mdata_phys; 8318c2ecf20Sopenharmony_ci ptr = memremap(qproc->mdata_phys, size, MEMREMAP_WC); 8328c2ecf20Sopenharmony_ci if (!ptr) { 8338c2ecf20Sopenharmony_ci ret = -EBUSY; 8348c2ecf20Sopenharmony_ci dev_err(qproc->dev, "unable to map memory region: %pa+%zx\n", 8358c2ecf20Sopenharmony_ci &qproc->mdata_phys, size); 8368c2ecf20Sopenharmony_ci goto free_metadata; 8378c2ecf20Sopenharmony_ci } 8388c2ecf20Sopenharmony_ci } else { 8398c2ecf20Sopenharmony_ci ptr = dma_alloc_attrs(qproc->dev, size, &phys, GFP_KERNEL, dma_attrs); 8408c2ecf20Sopenharmony_ci if (!ptr) { 8418c2ecf20Sopenharmony_ci ret = -ENOMEM; 8428c2ecf20Sopenharmony_ci dev_err(qproc->dev, "failed to allocate mdt buffer\n"); 8438c2ecf20Sopenharmony_ci goto free_metadata; 8448c2ecf20Sopenharmony_ci } 8458c2ecf20Sopenharmony_ci } 8468c2ecf20Sopenharmony_ci 8478c2ecf20Sopenharmony_ci memcpy(ptr, metadata, size); 8488c2ecf20Sopenharmony_ci 8498c2ecf20Sopenharmony_ci if (qproc->mdata_phys) 8508c2ecf20Sopenharmony_ci memunmap(ptr); 8518c2ecf20Sopenharmony_ci 8528c2ecf20Sopenharmony_ci /* Hypervisor mapping to access metadata by modem */ 8538c2ecf20Sopenharmony_ci mdata_perm = BIT(QCOM_SCM_VMID_HLOS); 8548c2ecf20Sopenharmony_ci ret = q6v5_xfer_mem_ownership(qproc, &mdata_perm, false, true, 8558c2ecf20Sopenharmony_ci phys, size); 8568c2ecf20Sopenharmony_ci if (ret) { 8578c2ecf20Sopenharmony_ci dev_err(qproc->dev, 8588c2ecf20Sopenharmony_ci "assigning Q6 access to metadata failed: %d\n", ret); 8598c2ecf20Sopenharmony_ci ret = -EAGAIN; 8608c2ecf20Sopenharmony_ci goto free_dma_attrs; 8618c2ecf20Sopenharmony_ci } 8628c2ecf20Sopenharmony_ci 8638c2ecf20Sopenharmony_ci writel(phys, qproc->rmb_base + RMB_PMI_META_DATA_REG); 8648c2ecf20Sopenharmony_ci writel(RMB_CMD_META_DATA_READY, qproc->rmb_base + RMB_MBA_COMMAND_REG); 8658c2ecf20Sopenharmony_ci 8668c2ecf20Sopenharmony_ci ret = q6v5_rmb_mba_wait(qproc, RMB_MBA_META_DATA_AUTH_SUCCESS, 1000); 8678c2ecf20Sopenharmony_ci if (ret == -ETIMEDOUT) 8688c2ecf20Sopenharmony_ci dev_err(qproc->dev, "MPSS header authentication timed out\n"); 8698c2ecf20Sopenharmony_ci else if (ret < 0) 8708c2ecf20Sopenharmony_ci dev_err(qproc->dev, "MPSS header authentication failed: %d\n", ret); 8718c2ecf20Sopenharmony_ci 8728c2ecf20Sopenharmony_ci /* Metadata authentication done, remove modem access */ 8738c2ecf20Sopenharmony_ci xferop_ret = q6v5_xfer_mem_ownership(qproc, &mdata_perm, true, false, 8748c2ecf20Sopenharmony_ci phys, size); 8758c2ecf20Sopenharmony_ci if (xferop_ret) 8768c2ecf20Sopenharmony_ci dev_warn(qproc->dev, 8778c2ecf20Sopenharmony_ci "mdt buffer not reclaimed system may become unstable\n"); 8788c2ecf20Sopenharmony_ci 8798c2ecf20Sopenharmony_cifree_dma_attrs: 8808c2ecf20Sopenharmony_ci if (!qproc->mdata_phys) 8818c2ecf20Sopenharmony_ci dma_free_attrs(qproc->dev, size, ptr, phys, dma_attrs); 8828c2ecf20Sopenharmony_cifree_metadata: 8838c2ecf20Sopenharmony_ci kfree(metadata); 8848c2ecf20Sopenharmony_ci 8858c2ecf20Sopenharmony_ci return ret < 0 ? ret : 0; 8868c2ecf20Sopenharmony_ci} 8878c2ecf20Sopenharmony_ci 8888c2ecf20Sopenharmony_cistatic bool q6v5_phdr_valid(const struct elf32_phdr *phdr) 8898c2ecf20Sopenharmony_ci{ 8908c2ecf20Sopenharmony_ci if (phdr->p_type != PT_LOAD) 8918c2ecf20Sopenharmony_ci return false; 8928c2ecf20Sopenharmony_ci 8938c2ecf20Sopenharmony_ci if ((phdr->p_flags & QCOM_MDT_TYPE_MASK) == QCOM_MDT_TYPE_HASH) 8948c2ecf20Sopenharmony_ci return false; 8958c2ecf20Sopenharmony_ci 8968c2ecf20Sopenharmony_ci if (!phdr->p_memsz) 8978c2ecf20Sopenharmony_ci return false; 8988c2ecf20Sopenharmony_ci 8998c2ecf20Sopenharmony_ci return true; 9008c2ecf20Sopenharmony_ci} 9018c2ecf20Sopenharmony_ci 9028c2ecf20Sopenharmony_cistatic int q6v5_mba_load(struct q6v5 *qproc) 9038c2ecf20Sopenharmony_ci{ 9048c2ecf20Sopenharmony_ci int ret; 9058c2ecf20Sopenharmony_ci int xfermemop_ret; 9068c2ecf20Sopenharmony_ci bool mba_load_err = false; 9078c2ecf20Sopenharmony_ci 9088c2ecf20Sopenharmony_ci qcom_q6v5_prepare(&qproc->q6v5); 9098c2ecf20Sopenharmony_ci 9108c2ecf20Sopenharmony_ci ret = q6v5_pds_enable(qproc, qproc->active_pds, qproc->active_pd_count); 9118c2ecf20Sopenharmony_ci if (ret < 0) { 9128c2ecf20Sopenharmony_ci dev_err(qproc->dev, "failed to enable active power domains\n"); 9138c2ecf20Sopenharmony_ci goto disable_irqs; 9148c2ecf20Sopenharmony_ci } 9158c2ecf20Sopenharmony_ci 9168c2ecf20Sopenharmony_ci ret = q6v5_pds_enable(qproc, qproc->proxy_pds, qproc->proxy_pd_count); 9178c2ecf20Sopenharmony_ci if (ret < 0) { 9188c2ecf20Sopenharmony_ci dev_err(qproc->dev, "failed to enable proxy power domains\n"); 9198c2ecf20Sopenharmony_ci goto disable_active_pds; 9208c2ecf20Sopenharmony_ci } 9218c2ecf20Sopenharmony_ci 9228c2ecf20Sopenharmony_ci ret = q6v5_regulator_enable(qproc, qproc->proxy_regs, 9238c2ecf20Sopenharmony_ci qproc->proxy_reg_count); 9248c2ecf20Sopenharmony_ci if (ret) { 9258c2ecf20Sopenharmony_ci dev_err(qproc->dev, "failed to enable proxy supplies\n"); 9268c2ecf20Sopenharmony_ci goto disable_proxy_pds; 9278c2ecf20Sopenharmony_ci } 9288c2ecf20Sopenharmony_ci 9298c2ecf20Sopenharmony_ci ret = q6v5_clk_enable(qproc->dev, qproc->proxy_clks, 9308c2ecf20Sopenharmony_ci qproc->proxy_clk_count); 9318c2ecf20Sopenharmony_ci if (ret) { 9328c2ecf20Sopenharmony_ci dev_err(qproc->dev, "failed to enable proxy clocks\n"); 9338c2ecf20Sopenharmony_ci goto disable_proxy_reg; 9348c2ecf20Sopenharmony_ci } 9358c2ecf20Sopenharmony_ci 9368c2ecf20Sopenharmony_ci ret = q6v5_regulator_enable(qproc, qproc->active_regs, 9378c2ecf20Sopenharmony_ci qproc->active_reg_count); 9388c2ecf20Sopenharmony_ci if (ret) { 9398c2ecf20Sopenharmony_ci dev_err(qproc->dev, "failed to enable supplies\n"); 9408c2ecf20Sopenharmony_ci goto disable_proxy_clk; 9418c2ecf20Sopenharmony_ci } 9428c2ecf20Sopenharmony_ci 9438c2ecf20Sopenharmony_ci ret = q6v5_clk_enable(qproc->dev, qproc->reset_clks, 9448c2ecf20Sopenharmony_ci qproc->reset_clk_count); 9458c2ecf20Sopenharmony_ci if (ret) { 9468c2ecf20Sopenharmony_ci dev_err(qproc->dev, "failed to enable reset clocks\n"); 9478c2ecf20Sopenharmony_ci goto disable_vdd; 9488c2ecf20Sopenharmony_ci } 9498c2ecf20Sopenharmony_ci 9508c2ecf20Sopenharmony_ci ret = q6v5_reset_deassert(qproc); 9518c2ecf20Sopenharmony_ci if (ret) { 9528c2ecf20Sopenharmony_ci dev_err(qproc->dev, "failed to deassert mss restart\n"); 9538c2ecf20Sopenharmony_ci goto disable_reset_clks; 9548c2ecf20Sopenharmony_ci } 9558c2ecf20Sopenharmony_ci 9568c2ecf20Sopenharmony_ci ret = q6v5_clk_enable(qproc->dev, qproc->active_clks, 9578c2ecf20Sopenharmony_ci qproc->active_clk_count); 9588c2ecf20Sopenharmony_ci if (ret) { 9598c2ecf20Sopenharmony_ci dev_err(qproc->dev, "failed to enable clocks\n"); 9608c2ecf20Sopenharmony_ci goto assert_reset; 9618c2ecf20Sopenharmony_ci } 9628c2ecf20Sopenharmony_ci 9638c2ecf20Sopenharmony_ci /* 9648c2ecf20Sopenharmony_ci * Some versions of the MBA firmware will upon boot wipe the MPSS region as well, so provide 9658c2ecf20Sopenharmony_ci * the Q6 access to this region. 9668c2ecf20Sopenharmony_ci */ 9678c2ecf20Sopenharmony_ci ret = q6v5_xfer_mem_ownership(qproc, &qproc->mpss_perm, false, true, 9688c2ecf20Sopenharmony_ci qproc->mpss_phys, qproc->mpss_size); 9698c2ecf20Sopenharmony_ci if (ret) { 9708c2ecf20Sopenharmony_ci dev_err(qproc->dev, "assigning Q6 access to mpss memory failed: %d\n", ret); 9718c2ecf20Sopenharmony_ci goto disable_active_clks; 9728c2ecf20Sopenharmony_ci } 9738c2ecf20Sopenharmony_ci 9748c2ecf20Sopenharmony_ci /* Assign MBA image access in DDR to q6 */ 9758c2ecf20Sopenharmony_ci ret = q6v5_xfer_mem_ownership(qproc, &qproc->mba_perm, false, true, 9768c2ecf20Sopenharmony_ci qproc->mba_phys, qproc->mba_size); 9778c2ecf20Sopenharmony_ci if (ret) { 9788c2ecf20Sopenharmony_ci dev_err(qproc->dev, 9798c2ecf20Sopenharmony_ci "assigning Q6 access to mba memory failed: %d\n", ret); 9808c2ecf20Sopenharmony_ci goto disable_active_clks; 9818c2ecf20Sopenharmony_ci } 9828c2ecf20Sopenharmony_ci 9838c2ecf20Sopenharmony_ci writel(qproc->mba_phys, qproc->rmb_base + RMB_MBA_IMAGE_REG); 9848c2ecf20Sopenharmony_ci if (qproc->dp_size) { 9858c2ecf20Sopenharmony_ci writel(qproc->mba_phys + SZ_1M, qproc->rmb_base + RMB_PMI_CODE_START_REG); 9868c2ecf20Sopenharmony_ci writel(qproc->dp_size, qproc->rmb_base + RMB_PMI_CODE_LENGTH_REG); 9878c2ecf20Sopenharmony_ci } 9888c2ecf20Sopenharmony_ci 9898c2ecf20Sopenharmony_ci ret = q6v5proc_reset(qproc); 9908c2ecf20Sopenharmony_ci if (ret) 9918c2ecf20Sopenharmony_ci goto reclaim_mba; 9928c2ecf20Sopenharmony_ci 9938c2ecf20Sopenharmony_ci ret = q6v5_rmb_mba_wait(qproc, 0, 5000); 9948c2ecf20Sopenharmony_ci if (ret == -ETIMEDOUT) { 9958c2ecf20Sopenharmony_ci dev_err(qproc->dev, "MBA boot timed out\n"); 9968c2ecf20Sopenharmony_ci goto halt_axi_ports; 9978c2ecf20Sopenharmony_ci } else if (ret != RMB_MBA_XPU_UNLOCKED && 9988c2ecf20Sopenharmony_ci ret != RMB_MBA_XPU_UNLOCKED_SCRIBBLED) { 9998c2ecf20Sopenharmony_ci dev_err(qproc->dev, "MBA returned unexpected status %d\n", ret); 10008c2ecf20Sopenharmony_ci ret = -EINVAL; 10018c2ecf20Sopenharmony_ci goto halt_axi_ports; 10028c2ecf20Sopenharmony_ci } 10038c2ecf20Sopenharmony_ci 10048c2ecf20Sopenharmony_ci qproc->dump_mba_loaded = true; 10058c2ecf20Sopenharmony_ci return 0; 10068c2ecf20Sopenharmony_ci 10078c2ecf20Sopenharmony_cihalt_axi_ports: 10088c2ecf20Sopenharmony_ci q6v5proc_halt_axi_port(qproc, qproc->halt_map, qproc->halt_q6); 10098c2ecf20Sopenharmony_ci q6v5proc_halt_axi_port(qproc, qproc->halt_map, qproc->halt_modem); 10108c2ecf20Sopenharmony_ci q6v5proc_halt_axi_port(qproc, qproc->halt_map, qproc->halt_nc); 10118c2ecf20Sopenharmony_ci mba_load_err = true; 10128c2ecf20Sopenharmony_cireclaim_mba: 10138c2ecf20Sopenharmony_ci xfermemop_ret = q6v5_xfer_mem_ownership(qproc, &qproc->mba_perm, true, 10148c2ecf20Sopenharmony_ci false, qproc->mba_phys, 10158c2ecf20Sopenharmony_ci qproc->mba_size); 10168c2ecf20Sopenharmony_ci if (xfermemop_ret) { 10178c2ecf20Sopenharmony_ci dev_err(qproc->dev, 10188c2ecf20Sopenharmony_ci "Failed to reclaim mba buffer, system may become unstable\n"); 10198c2ecf20Sopenharmony_ci } else if (mba_load_err) { 10208c2ecf20Sopenharmony_ci q6v5_dump_mba_logs(qproc); 10218c2ecf20Sopenharmony_ci } 10228c2ecf20Sopenharmony_ci 10238c2ecf20Sopenharmony_cidisable_active_clks: 10248c2ecf20Sopenharmony_ci q6v5_clk_disable(qproc->dev, qproc->active_clks, 10258c2ecf20Sopenharmony_ci qproc->active_clk_count); 10268c2ecf20Sopenharmony_ciassert_reset: 10278c2ecf20Sopenharmony_ci q6v5_reset_assert(qproc); 10288c2ecf20Sopenharmony_cidisable_reset_clks: 10298c2ecf20Sopenharmony_ci q6v5_clk_disable(qproc->dev, qproc->reset_clks, 10308c2ecf20Sopenharmony_ci qproc->reset_clk_count); 10318c2ecf20Sopenharmony_cidisable_vdd: 10328c2ecf20Sopenharmony_ci q6v5_regulator_disable(qproc, qproc->active_regs, 10338c2ecf20Sopenharmony_ci qproc->active_reg_count); 10348c2ecf20Sopenharmony_cidisable_proxy_clk: 10358c2ecf20Sopenharmony_ci q6v5_clk_disable(qproc->dev, qproc->proxy_clks, 10368c2ecf20Sopenharmony_ci qproc->proxy_clk_count); 10378c2ecf20Sopenharmony_cidisable_proxy_reg: 10388c2ecf20Sopenharmony_ci q6v5_regulator_disable(qproc, qproc->proxy_regs, 10398c2ecf20Sopenharmony_ci qproc->proxy_reg_count); 10408c2ecf20Sopenharmony_cidisable_proxy_pds: 10418c2ecf20Sopenharmony_ci q6v5_pds_disable(qproc, qproc->proxy_pds, qproc->proxy_pd_count); 10428c2ecf20Sopenharmony_cidisable_active_pds: 10438c2ecf20Sopenharmony_ci q6v5_pds_disable(qproc, qproc->active_pds, qproc->active_pd_count); 10448c2ecf20Sopenharmony_cidisable_irqs: 10458c2ecf20Sopenharmony_ci qcom_q6v5_unprepare(&qproc->q6v5); 10468c2ecf20Sopenharmony_ci 10478c2ecf20Sopenharmony_ci return ret; 10488c2ecf20Sopenharmony_ci} 10498c2ecf20Sopenharmony_ci 10508c2ecf20Sopenharmony_cistatic void q6v5_mba_reclaim(struct q6v5 *qproc) 10518c2ecf20Sopenharmony_ci{ 10528c2ecf20Sopenharmony_ci int ret; 10538c2ecf20Sopenharmony_ci u32 val; 10548c2ecf20Sopenharmony_ci 10558c2ecf20Sopenharmony_ci qproc->dump_mba_loaded = false; 10568c2ecf20Sopenharmony_ci qproc->dp_size = 0; 10578c2ecf20Sopenharmony_ci 10588c2ecf20Sopenharmony_ci q6v5proc_halt_axi_port(qproc, qproc->halt_map, qproc->halt_q6); 10598c2ecf20Sopenharmony_ci q6v5proc_halt_axi_port(qproc, qproc->halt_map, qproc->halt_modem); 10608c2ecf20Sopenharmony_ci q6v5proc_halt_axi_port(qproc, qproc->halt_map, qproc->halt_nc); 10618c2ecf20Sopenharmony_ci if (qproc->version == MSS_MSM8996) { 10628c2ecf20Sopenharmony_ci /* 10638c2ecf20Sopenharmony_ci * To avoid high MX current during LPASS/MSS restart. 10648c2ecf20Sopenharmony_ci */ 10658c2ecf20Sopenharmony_ci val = readl(qproc->reg_base + QDSP6SS_PWR_CTL_REG); 10668c2ecf20Sopenharmony_ci val |= Q6SS_CLAMP_IO | QDSP6v56_CLAMP_WL | 10678c2ecf20Sopenharmony_ci QDSP6v56_CLAMP_QMC_MEM; 10688c2ecf20Sopenharmony_ci writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG); 10698c2ecf20Sopenharmony_ci } 10708c2ecf20Sopenharmony_ci 10718c2ecf20Sopenharmony_ci q6v5_reset_assert(qproc); 10728c2ecf20Sopenharmony_ci 10738c2ecf20Sopenharmony_ci q6v5_clk_disable(qproc->dev, qproc->reset_clks, 10748c2ecf20Sopenharmony_ci qproc->reset_clk_count); 10758c2ecf20Sopenharmony_ci q6v5_clk_disable(qproc->dev, qproc->active_clks, 10768c2ecf20Sopenharmony_ci qproc->active_clk_count); 10778c2ecf20Sopenharmony_ci q6v5_regulator_disable(qproc, qproc->active_regs, 10788c2ecf20Sopenharmony_ci qproc->active_reg_count); 10798c2ecf20Sopenharmony_ci q6v5_pds_disable(qproc, qproc->active_pds, qproc->active_pd_count); 10808c2ecf20Sopenharmony_ci 10818c2ecf20Sopenharmony_ci /* In case of failure or coredump scenario where reclaiming MBA memory 10828c2ecf20Sopenharmony_ci * could not happen reclaim it here. 10838c2ecf20Sopenharmony_ci */ 10848c2ecf20Sopenharmony_ci ret = q6v5_xfer_mem_ownership(qproc, &qproc->mba_perm, true, false, 10858c2ecf20Sopenharmony_ci qproc->mba_phys, 10868c2ecf20Sopenharmony_ci qproc->mba_size); 10878c2ecf20Sopenharmony_ci WARN_ON(ret); 10888c2ecf20Sopenharmony_ci 10898c2ecf20Sopenharmony_ci ret = qcom_q6v5_unprepare(&qproc->q6v5); 10908c2ecf20Sopenharmony_ci if (ret) { 10918c2ecf20Sopenharmony_ci q6v5_pds_disable(qproc, qproc->proxy_pds, 10928c2ecf20Sopenharmony_ci qproc->proxy_pd_count); 10938c2ecf20Sopenharmony_ci q6v5_clk_disable(qproc->dev, qproc->proxy_clks, 10948c2ecf20Sopenharmony_ci qproc->proxy_clk_count); 10958c2ecf20Sopenharmony_ci q6v5_regulator_disable(qproc, qproc->proxy_regs, 10968c2ecf20Sopenharmony_ci qproc->proxy_reg_count); 10978c2ecf20Sopenharmony_ci } 10988c2ecf20Sopenharmony_ci} 10998c2ecf20Sopenharmony_ci 11008c2ecf20Sopenharmony_cistatic int q6v5_reload_mba(struct rproc *rproc) 11018c2ecf20Sopenharmony_ci{ 11028c2ecf20Sopenharmony_ci struct q6v5 *qproc = rproc->priv; 11038c2ecf20Sopenharmony_ci const struct firmware *fw; 11048c2ecf20Sopenharmony_ci int ret; 11058c2ecf20Sopenharmony_ci 11068c2ecf20Sopenharmony_ci ret = request_firmware(&fw, rproc->firmware, qproc->dev); 11078c2ecf20Sopenharmony_ci if (ret < 0) 11088c2ecf20Sopenharmony_ci return ret; 11098c2ecf20Sopenharmony_ci 11108c2ecf20Sopenharmony_ci q6v5_load(rproc, fw); 11118c2ecf20Sopenharmony_ci ret = q6v5_mba_load(qproc); 11128c2ecf20Sopenharmony_ci release_firmware(fw); 11138c2ecf20Sopenharmony_ci 11148c2ecf20Sopenharmony_ci return ret; 11158c2ecf20Sopenharmony_ci} 11168c2ecf20Sopenharmony_ci 11178c2ecf20Sopenharmony_cistatic int q6v5_mpss_load(struct q6v5 *qproc) 11188c2ecf20Sopenharmony_ci{ 11198c2ecf20Sopenharmony_ci const struct elf32_phdr *phdrs; 11208c2ecf20Sopenharmony_ci const struct elf32_phdr *phdr; 11218c2ecf20Sopenharmony_ci const struct firmware *seg_fw; 11228c2ecf20Sopenharmony_ci const struct firmware *fw; 11238c2ecf20Sopenharmony_ci struct elf32_hdr *ehdr; 11248c2ecf20Sopenharmony_ci phys_addr_t mpss_reloc; 11258c2ecf20Sopenharmony_ci phys_addr_t boot_addr; 11268c2ecf20Sopenharmony_ci phys_addr_t min_addr = PHYS_ADDR_MAX; 11278c2ecf20Sopenharmony_ci phys_addr_t max_addr = 0; 11288c2ecf20Sopenharmony_ci u32 code_length; 11298c2ecf20Sopenharmony_ci bool relocate = false; 11308c2ecf20Sopenharmony_ci char *fw_name; 11318c2ecf20Sopenharmony_ci size_t fw_name_len; 11328c2ecf20Sopenharmony_ci ssize_t offset; 11338c2ecf20Sopenharmony_ci size_t size = 0; 11348c2ecf20Sopenharmony_ci void *ptr; 11358c2ecf20Sopenharmony_ci int ret; 11368c2ecf20Sopenharmony_ci int i; 11378c2ecf20Sopenharmony_ci 11388c2ecf20Sopenharmony_ci fw_name_len = strlen(qproc->hexagon_mdt_image); 11398c2ecf20Sopenharmony_ci if (fw_name_len <= 4) 11408c2ecf20Sopenharmony_ci return -EINVAL; 11418c2ecf20Sopenharmony_ci 11428c2ecf20Sopenharmony_ci fw_name = kstrdup(qproc->hexagon_mdt_image, GFP_KERNEL); 11438c2ecf20Sopenharmony_ci if (!fw_name) 11448c2ecf20Sopenharmony_ci return -ENOMEM; 11458c2ecf20Sopenharmony_ci 11468c2ecf20Sopenharmony_ci ret = request_firmware(&fw, fw_name, qproc->dev); 11478c2ecf20Sopenharmony_ci if (ret < 0) { 11488c2ecf20Sopenharmony_ci dev_err(qproc->dev, "unable to load %s\n", fw_name); 11498c2ecf20Sopenharmony_ci goto out; 11508c2ecf20Sopenharmony_ci } 11518c2ecf20Sopenharmony_ci 11528c2ecf20Sopenharmony_ci /* Initialize the RMB validator */ 11538c2ecf20Sopenharmony_ci writel(0, qproc->rmb_base + RMB_PMI_CODE_LENGTH_REG); 11548c2ecf20Sopenharmony_ci 11558c2ecf20Sopenharmony_ci ret = q6v5_mpss_init_image(qproc, fw); 11568c2ecf20Sopenharmony_ci if (ret) 11578c2ecf20Sopenharmony_ci goto release_firmware; 11588c2ecf20Sopenharmony_ci 11598c2ecf20Sopenharmony_ci ehdr = (struct elf32_hdr *)fw->data; 11608c2ecf20Sopenharmony_ci phdrs = (struct elf32_phdr *)(ehdr + 1); 11618c2ecf20Sopenharmony_ci 11628c2ecf20Sopenharmony_ci for (i = 0; i < ehdr->e_phnum; i++) { 11638c2ecf20Sopenharmony_ci phdr = &phdrs[i]; 11648c2ecf20Sopenharmony_ci 11658c2ecf20Sopenharmony_ci if (!q6v5_phdr_valid(phdr)) 11668c2ecf20Sopenharmony_ci continue; 11678c2ecf20Sopenharmony_ci 11688c2ecf20Sopenharmony_ci if (phdr->p_flags & QCOM_MDT_RELOCATABLE) 11698c2ecf20Sopenharmony_ci relocate = true; 11708c2ecf20Sopenharmony_ci 11718c2ecf20Sopenharmony_ci if (phdr->p_paddr < min_addr) 11728c2ecf20Sopenharmony_ci min_addr = phdr->p_paddr; 11738c2ecf20Sopenharmony_ci 11748c2ecf20Sopenharmony_ci if (phdr->p_paddr + phdr->p_memsz > max_addr) 11758c2ecf20Sopenharmony_ci max_addr = ALIGN(phdr->p_paddr + phdr->p_memsz, SZ_4K); 11768c2ecf20Sopenharmony_ci } 11778c2ecf20Sopenharmony_ci 11788c2ecf20Sopenharmony_ci /* 11798c2ecf20Sopenharmony_ci * In case of a modem subsystem restart on secure devices, the modem 11808c2ecf20Sopenharmony_ci * memory can be reclaimed only after MBA is loaded. 11818c2ecf20Sopenharmony_ci */ 11828c2ecf20Sopenharmony_ci q6v5_xfer_mem_ownership(qproc, &qproc->mpss_perm, true, false, 11838c2ecf20Sopenharmony_ci qproc->mpss_phys, qproc->mpss_size); 11848c2ecf20Sopenharmony_ci 11858c2ecf20Sopenharmony_ci /* Share ownership between Linux and MSS, during segment loading */ 11868c2ecf20Sopenharmony_ci ret = q6v5_xfer_mem_ownership(qproc, &qproc->mpss_perm, true, true, 11878c2ecf20Sopenharmony_ci qproc->mpss_phys, qproc->mpss_size); 11888c2ecf20Sopenharmony_ci if (ret) { 11898c2ecf20Sopenharmony_ci dev_err(qproc->dev, 11908c2ecf20Sopenharmony_ci "assigning Q6 access to mpss memory failed: %d\n", ret); 11918c2ecf20Sopenharmony_ci ret = -EAGAIN; 11928c2ecf20Sopenharmony_ci goto release_firmware; 11938c2ecf20Sopenharmony_ci } 11948c2ecf20Sopenharmony_ci 11958c2ecf20Sopenharmony_ci mpss_reloc = relocate ? min_addr : qproc->mpss_phys; 11968c2ecf20Sopenharmony_ci qproc->mpss_reloc = mpss_reloc; 11978c2ecf20Sopenharmony_ci /* Load firmware segments */ 11988c2ecf20Sopenharmony_ci for (i = 0; i < ehdr->e_phnum; i++) { 11998c2ecf20Sopenharmony_ci phdr = &phdrs[i]; 12008c2ecf20Sopenharmony_ci 12018c2ecf20Sopenharmony_ci if (!q6v5_phdr_valid(phdr)) 12028c2ecf20Sopenharmony_ci continue; 12038c2ecf20Sopenharmony_ci 12048c2ecf20Sopenharmony_ci offset = phdr->p_paddr - mpss_reloc; 12058c2ecf20Sopenharmony_ci if (offset < 0 || offset + phdr->p_memsz > qproc->mpss_size) { 12068c2ecf20Sopenharmony_ci dev_err(qproc->dev, "segment outside memory range\n"); 12078c2ecf20Sopenharmony_ci ret = -EINVAL; 12088c2ecf20Sopenharmony_ci goto release_firmware; 12098c2ecf20Sopenharmony_ci } 12108c2ecf20Sopenharmony_ci 12118c2ecf20Sopenharmony_ci if (phdr->p_filesz > phdr->p_memsz) { 12128c2ecf20Sopenharmony_ci dev_err(qproc->dev, 12138c2ecf20Sopenharmony_ci "refusing to load segment %d with p_filesz > p_memsz\n", 12148c2ecf20Sopenharmony_ci i); 12158c2ecf20Sopenharmony_ci ret = -EINVAL; 12168c2ecf20Sopenharmony_ci goto release_firmware; 12178c2ecf20Sopenharmony_ci } 12188c2ecf20Sopenharmony_ci 12198c2ecf20Sopenharmony_ci ptr = memremap(qproc->mpss_phys + offset, phdr->p_memsz, MEMREMAP_WC); 12208c2ecf20Sopenharmony_ci if (!ptr) { 12218c2ecf20Sopenharmony_ci dev_err(qproc->dev, 12228c2ecf20Sopenharmony_ci "unable to map memory region: %pa+%zx-%x\n", 12238c2ecf20Sopenharmony_ci &qproc->mpss_phys, offset, phdr->p_memsz); 12248c2ecf20Sopenharmony_ci goto release_firmware; 12258c2ecf20Sopenharmony_ci } 12268c2ecf20Sopenharmony_ci 12278c2ecf20Sopenharmony_ci if (phdr->p_filesz && phdr->p_offset < fw->size) { 12288c2ecf20Sopenharmony_ci /* Firmware is large enough to be non-split */ 12298c2ecf20Sopenharmony_ci if (phdr->p_offset + phdr->p_filesz > fw->size) { 12308c2ecf20Sopenharmony_ci dev_err(qproc->dev, 12318c2ecf20Sopenharmony_ci "failed to load segment %d from truncated file %s\n", 12328c2ecf20Sopenharmony_ci i, fw_name); 12338c2ecf20Sopenharmony_ci ret = -EINVAL; 12348c2ecf20Sopenharmony_ci memunmap(ptr); 12358c2ecf20Sopenharmony_ci goto release_firmware; 12368c2ecf20Sopenharmony_ci } 12378c2ecf20Sopenharmony_ci 12388c2ecf20Sopenharmony_ci memcpy(ptr, fw->data + phdr->p_offset, phdr->p_filesz); 12398c2ecf20Sopenharmony_ci } else if (phdr->p_filesz) { 12408c2ecf20Sopenharmony_ci /* Replace "xxx.xxx" with "xxx.bxx" */ 12418c2ecf20Sopenharmony_ci sprintf(fw_name + fw_name_len - 3, "b%02d", i); 12428c2ecf20Sopenharmony_ci ret = request_firmware_into_buf(&seg_fw, fw_name, qproc->dev, 12438c2ecf20Sopenharmony_ci ptr, phdr->p_filesz); 12448c2ecf20Sopenharmony_ci if (ret) { 12458c2ecf20Sopenharmony_ci dev_err(qproc->dev, "failed to load %s\n", fw_name); 12468c2ecf20Sopenharmony_ci memunmap(ptr); 12478c2ecf20Sopenharmony_ci goto release_firmware; 12488c2ecf20Sopenharmony_ci } 12498c2ecf20Sopenharmony_ci 12508c2ecf20Sopenharmony_ci if (seg_fw->size != phdr->p_filesz) { 12518c2ecf20Sopenharmony_ci dev_err(qproc->dev, 12528c2ecf20Sopenharmony_ci "failed to load segment %d from truncated file %s\n", 12538c2ecf20Sopenharmony_ci i, fw_name); 12548c2ecf20Sopenharmony_ci ret = -EINVAL; 12558c2ecf20Sopenharmony_ci release_firmware(seg_fw); 12568c2ecf20Sopenharmony_ci memunmap(ptr); 12578c2ecf20Sopenharmony_ci goto release_firmware; 12588c2ecf20Sopenharmony_ci } 12598c2ecf20Sopenharmony_ci 12608c2ecf20Sopenharmony_ci release_firmware(seg_fw); 12618c2ecf20Sopenharmony_ci } 12628c2ecf20Sopenharmony_ci 12638c2ecf20Sopenharmony_ci if (phdr->p_memsz > phdr->p_filesz) { 12648c2ecf20Sopenharmony_ci memset(ptr + phdr->p_filesz, 0, 12658c2ecf20Sopenharmony_ci phdr->p_memsz - phdr->p_filesz); 12668c2ecf20Sopenharmony_ci } 12678c2ecf20Sopenharmony_ci memunmap(ptr); 12688c2ecf20Sopenharmony_ci size += phdr->p_memsz; 12698c2ecf20Sopenharmony_ci 12708c2ecf20Sopenharmony_ci code_length = readl(qproc->rmb_base + RMB_PMI_CODE_LENGTH_REG); 12718c2ecf20Sopenharmony_ci if (!code_length) { 12728c2ecf20Sopenharmony_ci boot_addr = relocate ? qproc->mpss_phys : min_addr; 12738c2ecf20Sopenharmony_ci writel(boot_addr, qproc->rmb_base + RMB_PMI_CODE_START_REG); 12748c2ecf20Sopenharmony_ci writel(RMB_CMD_LOAD_READY, qproc->rmb_base + RMB_MBA_COMMAND_REG); 12758c2ecf20Sopenharmony_ci } 12768c2ecf20Sopenharmony_ci writel(size, qproc->rmb_base + RMB_PMI_CODE_LENGTH_REG); 12778c2ecf20Sopenharmony_ci 12788c2ecf20Sopenharmony_ci ret = readl(qproc->rmb_base + RMB_MBA_STATUS_REG); 12798c2ecf20Sopenharmony_ci if (ret < 0) { 12808c2ecf20Sopenharmony_ci dev_err(qproc->dev, "MPSS authentication failed: %d\n", 12818c2ecf20Sopenharmony_ci ret); 12828c2ecf20Sopenharmony_ci goto release_firmware; 12838c2ecf20Sopenharmony_ci } 12848c2ecf20Sopenharmony_ci } 12858c2ecf20Sopenharmony_ci 12868c2ecf20Sopenharmony_ci /* Transfer ownership of modem ddr region to q6 */ 12878c2ecf20Sopenharmony_ci ret = q6v5_xfer_mem_ownership(qproc, &qproc->mpss_perm, false, true, 12888c2ecf20Sopenharmony_ci qproc->mpss_phys, qproc->mpss_size); 12898c2ecf20Sopenharmony_ci if (ret) { 12908c2ecf20Sopenharmony_ci dev_err(qproc->dev, 12918c2ecf20Sopenharmony_ci "assigning Q6 access to mpss memory failed: %d\n", ret); 12928c2ecf20Sopenharmony_ci ret = -EAGAIN; 12938c2ecf20Sopenharmony_ci goto release_firmware; 12948c2ecf20Sopenharmony_ci } 12958c2ecf20Sopenharmony_ci 12968c2ecf20Sopenharmony_ci ret = q6v5_rmb_mba_wait(qproc, RMB_MBA_AUTH_COMPLETE, 10000); 12978c2ecf20Sopenharmony_ci if (ret == -ETIMEDOUT) 12988c2ecf20Sopenharmony_ci dev_err(qproc->dev, "MPSS authentication timed out\n"); 12998c2ecf20Sopenharmony_ci else if (ret < 0) 13008c2ecf20Sopenharmony_ci dev_err(qproc->dev, "MPSS authentication failed: %d\n", ret); 13018c2ecf20Sopenharmony_ci 13028c2ecf20Sopenharmony_ci qcom_pil_info_store("modem", qproc->mpss_phys, qproc->mpss_size); 13038c2ecf20Sopenharmony_ci 13048c2ecf20Sopenharmony_cirelease_firmware: 13058c2ecf20Sopenharmony_ci release_firmware(fw); 13068c2ecf20Sopenharmony_ciout: 13078c2ecf20Sopenharmony_ci kfree(fw_name); 13088c2ecf20Sopenharmony_ci 13098c2ecf20Sopenharmony_ci return ret < 0 ? ret : 0; 13108c2ecf20Sopenharmony_ci} 13118c2ecf20Sopenharmony_ci 13128c2ecf20Sopenharmony_cistatic void qcom_q6v5_dump_segment(struct rproc *rproc, 13138c2ecf20Sopenharmony_ci struct rproc_dump_segment *segment, 13148c2ecf20Sopenharmony_ci void *dest, size_t cp_offset, size_t size) 13158c2ecf20Sopenharmony_ci{ 13168c2ecf20Sopenharmony_ci int ret = 0; 13178c2ecf20Sopenharmony_ci struct q6v5 *qproc = rproc->priv; 13188c2ecf20Sopenharmony_ci int offset = segment->da - qproc->mpss_reloc; 13198c2ecf20Sopenharmony_ci void *ptr = NULL; 13208c2ecf20Sopenharmony_ci 13218c2ecf20Sopenharmony_ci /* Unlock mba before copying segments */ 13228c2ecf20Sopenharmony_ci if (!qproc->dump_mba_loaded) { 13238c2ecf20Sopenharmony_ci ret = q6v5_reload_mba(rproc); 13248c2ecf20Sopenharmony_ci if (!ret) { 13258c2ecf20Sopenharmony_ci /* Reset ownership back to Linux to copy segments */ 13268c2ecf20Sopenharmony_ci ret = q6v5_xfer_mem_ownership(qproc, &qproc->mpss_perm, 13278c2ecf20Sopenharmony_ci true, false, 13288c2ecf20Sopenharmony_ci qproc->mpss_phys, 13298c2ecf20Sopenharmony_ci qproc->mpss_size); 13308c2ecf20Sopenharmony_ci } 13318c2ecf20Sopenharmony_ci } 13328c2ecf20Sopenharmony_ci 13338c2ecf20Sopenharmony_ci if (!ret) 13348c2ecf20Sopenharmony_ci ptr = memremap(qproc->mpss_phys + offset + cp_offset, size, MEMREMAP_WC); 13358c2ecf20Sopenharmony_ci 13368c2ecf20Sopenharmony_ci if (ptr) { 13378c2ecf20Sopenharmony_ci memcpy(dest, ptr, size); 13388c2ecf20Sopenharmony_ci memunmap(ptr); 13398c2ecf20Sopenharmony_ci } else { 13408c2ecf20Sopenharmony_ci memset(dest, 0xff, size); 13418c2ecf20Sopenharmony_ci } 13428c2ecf20Sopenharmony_ci 13438c2ecf20Sopenharmony_ci qproc->current_dump_size += size; 13448c2ecf20Sopenharmony_ci 13458c2ecf20Sopenharmony_ci /* Reclaim mba after copying segments */ 13468c2ecf20Sopenharmony_ci if (qproc->current_dump_size == qproc->total_dump_size) { 13478c2ecf20Sopenharmony_ci if (qproc->dump_mba_loaded) { 13488c2ecf20Sopenharmony_ci /* Try to reset ownership back to Q6 */ 13498c2ecf20Sopenharmony_ci q6v5_xfer_mem_ownership(qproc, &qproc->mpss_perm, 13508c2ecf20Sopenharmony_ci false, true, 13518c2ecf20Sopenharmony_ci qproc->mpss_phys, 13528c2ecf20Sopenharmony_ci qproc->mpss_size); 13538c2ecf20Sopenharmony_ci q6v5_mba_reclaim(qproc); 13548c2ecf20Sopenharmony_ci } 13558c2ecf20Sopenharmony_ci } 13568c2ecf20Sopenharmony_ci} 13578c2ecf20Sopenharmony_ci 13588c2ecf20Sopenharmony_cistatic int q6v5_start(struct rproc *rproc) 13598c2ecf20Sopenharmony_ci{ 13608c2ecf20Sopenharmony_ci struct q6v5 *qproc = (struct q6v5 *)rproc->priv; 13618c2ecf20Sopenharmony_ci int xfermemop_ret; 13628c2ecf20Sopenharmony_ci int ret; 13638c2ecf20Sopenharmony_ci 13648c2ecf20Sopenharmony_ci ret = q6v5_mba_load(qproc); 13658c2ecf20Sopenharmony_ci if (ret) 13668c2ecf20Sopenharmony_ci return ret; 13678c2ecf20Sopenharmony_ci 13688c2ecf20Sopenharmony_ci dev_info(qproc->dev, "MBA booted with%s debug policy, loading mpss\n", 13698c2ecf20Sopenharmony_ci qproc->dp_size ? "" : "out"); 13708c2ecf20Sopenharmony_ci 13718c2ecf20Sopenharmony_ci ret = q6v5_mpss_load(qproc); 13728c2ecf20Sopenharmony_ci if (ret) 13738c2ecf20Sopenharmony_ci goto reclaim_mpss; 13748c2ecf20Sopenharmony_ci 13758c2ecf20Sopenharmony_ci ret = qcom_q6v5_wait_for_start(&qproc->q6v5, msecs_to_jiffies(5000)); 13768c2ecf20Sopenharmony_ci if (ret == -ETIMEDOUT) { 13778c2ecf20Sopenharmony_ci dev_err(qproc->dev, "start timed out\n"); 13788c2ecf20Sopenharmony_ci goto reclaim_mpss; 13798c2ecf20Sopenharmony_ci } 13808c2ecf20Sopenharmony_ci 13818c2ecf20Sopenharmony_ci xfermemop_ret = q6v5_xfer_mem_ownership(qproc, &qproc->mba_perm, true, 13828c2ecf20Sopenharmony_ci false, qproc->mba_phys, 13838c2ecf20Sopenharmony_ci qproc->mba_size); 13848c2ecf20Sopenharmony_ci if (xfermemop_ret) 13858c2ecf20Sopenharmony_ci dev_err(qproc->dev, 13868c2ecf20Sopenharmony_ci "Failed to reclaim mba buffer system may become unstable\n"); 13878c2ecf20Sopenharmony_ci 13888c2ecf20Sopenharmony_ci /* Reset Dump Segment Mask */ 13898c2ecf20Sopenharmony_ci qproc->current_dump_size = 0; 13908c2ecf20Sopenharmony_ci 13918c2ecf20Sopenharmony_ci return 0; 13928c2ecf20Sopenharmony_ci 13938c2ecf20Sopenharmony_cireclaim_mpss: 13948c2ecf20Sopenharmony_ci q6v5_mba_reclaim(qproc); 13958c2ecf20Sopenharmony_ci q6v5_dump_mba_logs(qproc); 13968c2ecf20Sopenharmony_ci 13978c2ecf20Sopenharmony_ci return ret; 13988c2ecf20Sopenharmony_ci} 13998c2ecf20Sopenharmony_ci 14008c2ecf20Sopenharmony_cistatic int q6v5_stop(struct rproc *rproc) 14018c2ecf20Sopenharmony_ci{ 14028c2ecf20Sopenharmony_ci struct q6v5 *qproc = (struct q6v5 *)rproc->priv; 14038c2ecf20Sopenharmony_ci int ret; 14048c2ecf20Sopenharmony_ci 14058c2ecf20Sopenharmony_ci ret = qcom_q6v5_request_stop(&qproc->q6v5); 14068c2ecf20Sopenharmony_ci if (ret == -ETIMEDOUT) 14078c2ecf20Sopenharmony_ci dev_err(qproc->dev, "timed out on wait\n"); 14088c2ecf20Sopenharmony_ci 14098c2ecf20Sopenharmony_ci q6v5_mba_reclaim(qproc); 14108c2ecf20Sopenharmony_ci 14118c2ecf20Sopenharmony_ci return 0; 14128c2ecf20Sopenharmony_ci} 14138c2ecf20Sopenharmony_ci 14148c2ecf20Sopenharmony_cistatic int qcom_q6v5_register_dump_segments(struct rproc *rproc, 14158c2ecf20Sopenharmony_ci const struct firmware *mba_fw) 14168c2ecf20Sopenharmony_ci{ 14178c2ecf20Sopenharmony_ci const struct firmware *fw; 14188c2ecf20Sopenharmony_ci const struct elf32_phdr *phdrs; 14198c2ecf20Sopenharmony_ci const struct elf32_phdr *phdr; 14208c2ecf20Sopenharmony_ci const struct elf32_hdr *ehdr; 14218c2ecf20Sopenharmony_ci struct q6v5 *qproc = rproc->priv; 14228c2ecf20Sopenharmony_ci unsigned long i; 14238c2ecf20Sopenharmony_ci int ret; 14248c2ecf20Sopenharmony_ci 14258c2ecf20Sopenharmony_ci ret = request_firmware(&fw, qproc->hexagon_mdt_image, qproc->dev); 14268c2ecf20Sopenharmony_ci if (ret < 0) { 14278c2ecf20Sopenharmony_ci dev_err(qproc->dev, "unable to load %s\n", 14288c2ecf20Sopenharmony_ci qproc->hexagon_mdt_image); 14298c2ecf20Sopenharmony_ci return ret; 14308c2ecf20Sopenharmony_ci } 14318c2ecf20Sopenharmony_ci 14328c2ecf20Sopenharmony_ci rproc_coredump_set_elf_info(rproc, ELFCLASS32, EM_NONE); 14338c2ecf20Sopenharmony_ci 14348c2ecf20Sopenharmony_ci ehdr = (struct elf32_hdr *)fw->data; 14358c2ecf20Sopenharmony_ci phdrs = (struct elf32_phdr *)(ehdr + 1); 14368c2ecf20Sopenharmony_ci qproc->total_dump_size = 0; 14378c2ecf20Sopenharmony_ci 14388c2ecf20Sopenharmony_ci for (i = 0; i < ehdr->e_phnum; i++) { 14398c2ecf20Sopenharmony_ci phdr = &phdrs[i]; 14408c2ecf20Sopenharmony_ci 14418c2ecf20Sopenharmony_ci if (!q6v5_phdr_valid(phdr)) 14428c2ecf20Sopenharmony_ci continue; 14438c2ecf20Sopenharmony_ci 14448c2ecf20Sopenharmony_ci ret = rproc_coredump_add_custom_segment(rproc, phdr->p_paddr, 14458c2ecf20Sopenharmony_ci phdr->p_memsz, 14468c2ecf20Sopenharmony_ci qcom_q6v5_dump_segment, 14478c2ecf20Sopenharmony_ci NULL); 14488c2ecf20Sopenharmony_ci if (ret) 14498c2ecf20Sopenharmony_ci break; 14508c2ecf20Sopenharmony_ci 14518c2ecf20Sopenharmony_ci qproc->total_dump_size += phdr->p_memsz; 14528c2ecf20Sopenharmony_ci } 14538c2ecf20Sopenharmony_ci 14548c2ecf20Sopenharmony_ci release_firmware(fw); 14558c2ecf20Sopenharmony_ci return ret; 14568c2ecf20Sopenharmony_ci} 14578c2ecf20Sopenharmony_ci 14588c2ecf20Sopenharmony_cistatic const struct rproc_ops q6v5_ops = { 14598c2ecf20Sopenharmony_ci .start = q6v5_start, 14608c2ecf20Sopenharmony_ci .stop = q6v5_stop, 14618c2ecf20Sopenharmony_ci .parse_fw = qcom_q6v5_register_dump_segments, 14628c2ecf20Sopenharmony_ci .load = q6v5_load, 14638c2ecf20Sopenharmony_ci}; 14648c2ecf20Sopenharmony_ci 14658c2ecf20Sopenharmony_cistatic void qcom_msa_handover(struct qcom_q6v5 *q6v5) 14668c2ecf20Sopenharmony_ci{ 14678c2ecf20Sopenharmony_ci struct q6v5 *qproc = container_of(q6v5, struct q6v5, q6v5); 14688c2ecf20Sopenharmony_ci 14698c2ecf20Sopenharmony_ci q6v5_clk_disable(qproc->dev, qproc->proxy_clks, 14708c2ecf20Sopenharmony_ci qproc->proxy_clk_count); 14718c2ecf20Sopenharmony_ci q6v5_regulator_disable(qproc, qproc->proxy_regs, 14728c2ecf20Sopenharmony_ci qproc->proxy_reg_count); 14738c2ecf20Sopenharmony_ci q6v5_pds_disable(qproc, qproc->proxy_pds, qproc->proxy_pd_count); 14748c2ecf20Sopenharmony_ci} 14758c2ecf20Sopenharmony_ci 14768c2ecf20Sopenharmony_cistatic int q6v5_init_mem(struct q6v5 *qproc, struct platform_device *pdev) 14778c2ecf20Sopenharmony_ci{ 14788c2ecf20Sopenharmony_ci struct of_phandle_args args; 14798c2ecf20Sopenharmony_ci struct resource *res; 14808c2ecf20Sopenharmony_ci int ret; 14818c2ecf20Sopenharmony_ci 14828c2ecf20Sopenharmony_ci res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "qdsp6"); 14838c2ecf20Sopenharmony_ci qproc->reg_base = devm_ioremap_resource(&pdev->dev, res); 14848c2ecf20Sopenharmony_ci if (IS_ERR(qproc->reg_base)) 14858c2ecf20Sopenharmony_ci return PTR_ERR(qproc->reg_base); 14868c2ecf20Sopenharmony_ci 14878c2ecf20Sopenharmony_ci res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "rmb"); 14888c2ecf20Sopenharmony_ci qproc->rmb_base = devm_ioremap_resource(&pdev->dev, res); 14898c2ecf20Sopenharmony_ci if (IS_ERR(qproc->rmb_base)) 14908c2ecf20Sopenharmony_ci return PTR_ERR(qproc->rmb_base); 14918c2ecf20Sopenharmony_ci 14928c2ecf20Sopenharmony_ci ret = of_parse_phandle_with_fixed_args(pdev->dev.of_node, 14938c2ecf20Sopenharmony_ci "qcom,halt-regs", 3, 0, &args); 14948c2ecf20Sopenharmony_ci if (ret < 0) { 14958c2ecf20Sopenharmony_ci dev_err(&pdev->dev, "failed to parse qcom,halt-regs\n"); 14968c2ecf20Sopenharmony_ci return -EINVAL; 14978c2ecf20Sopenharmony_ci } 14988c2ecf20Sopenharmony_ci 14998c2ecf20Sopenharmony_ci qproc->halt_map = syscon_node_to_regmap(args.np); 15008c2ecf20Sopenharmony_ci of_node_put(args.np); 15018c2ecf20Sopenharmony_ci if (IS_ERR(qproc->halt_map)) 15028c2ecf20Sopenharmony_ci return PTR_ERR(qproc->halt_map); 15038c2ecf20Sopenharmony_ci 15048c2ecf20Sopenharmony_ci qproc->halt_q6 = args.args[0]; 15058c2ecf20Sopenharmony_ci qproc->halt_modem = args.args[1]; 15068c2ecf20Sopenharmony_ci qproc->halt_nc = args.args[2]; 15078c2ecf20Sopenharmony_ci 15088c2ecf20Sopenharmony_ci if (qproc->has_spare_reg) { 15098c2ecf20Sopenharmony_ci ret = of_parse_phandle_with_fixed_args(pdev->dev.of_node, 15108c2ecf20Sopenharmony_ci "qcom,spare-regs", 15118c2ecf20Sopenharmony_ci 1, 0, &args); 15128c2ecf20Sopenharmony_ci if (ret < 0) { 15138c2ecf20Sopenharmony_ci dev_err(&pdev->dev, "failed to parse spare-regs\n"); 15148c2ecf20Sopenharmony_ci return -EINVAL; 15158c2ecf20Sopenharmony_ci } 15168c2ecf20Sopenharmony_ci 15178c2ecf20Sopenharmony_ci qproc->conn_map = syscon_node_to_regmap(args.np); 15188c2ecf20Sopenharmony_ci of_node_put(args.np); 15198c2ecf20Sopenharmony_ci if (IS_ERR(qproc->conn_map)) 15208c2ecf20Sopenharmony_ci return PTR_ERR(qproc->conn_map); 15218c2ecf20Sopenharmony_ci 15228c2ecf20Sopenharmony_ci qproc->conn_box = args.args[0]; 15238c2ecf20Sopenharmony_ci } 15248c2ecf20Sopenharmony_ci 15258c2ecf20Sopenharmony_ci return 0; 15268c2ecf20Sopenharmony_ci} 15278c2ecf20Sopenharmony_ci 15288c2ecf20Sopenharmony_cistatic int q6v5_init_clocks(struct device *dev, struct clk **clks, 15298c2ecf20Sopenharmony_ci char **clk_names) 15308c2ecf20Sopenharmony_ci{ 15318c2ecf20Sopenharmony_ci int i; 15328c2ecf20Sopenharmony_ci 15338c2ecf20Sopenharmony_ci if (!clk_names) 15348c2ecf20Sopenharmony_ci return 0; 15358c2ecf20Sopenharmony_ci 15368c2ecf20Sopenharmony_ci for (i = 0; clk_names[i]; i++) { 15378c2ecf20Sopenharmony_ci clks[i] = devm_clk_get(dev, clk_names[i]); 15388c2ecf20Sopenharmony_ci if (IS_ERR(clks[i])) { 15398c2ecf20Sopenharmony_ci int rc = PTR_ERR(clks[i]); 15408c2ecf20Sopenharmony_ci 15418c2ecf20Sopenharmony_ci if (rc != -EPROBE_DEFER) 15428c2ecf20Sopenharmony_ci dev_err(dev, "Failed to get %s clock\n", 15438c2ecf20Sopenharmony_ci clk_names[i]); 15448c2ecf20Sopenharmony_ci return rc; 15458c2ecf20Sopenharmony_ci } 15468c2ecf20Sopenharmony_ci } 15478c2ecf20Sopenharmony_ci 15488c2ecf20Sopenharmony_ci return i; 15498c2ecf20Sopenharmony_ci} 15508c2ecf20Sopenharmony_ci 15518c2ecf20Sopenharmony_cistatic int q6v5_pds_attach(struct device *dev, struct device **devs, 15528c2ecf20Sopenharmony_ci char **pd_names) 15538c2ecf20Sopenharmony_ci{ 15548c2ecf20Sopenharmony_ci size_t num_pds = 0; 15558c2ecf20Sopenharmony_ci int ret; 15568c2ecf20Sopenharmony_ci int i; 15578c2ecf20Sopenharmony_ci 15588c2ecf20Sopenharmony_ci if (!pd_names) 15598c2ecf20Sopenharmony_ci return 0; 15608c2ecf20Sopenharmony_ci 15618c2ecf20Sopenharmony_ci while (pd_names[num_pds]) 15628c2ecf20Sopenharmony_ci num_pds++; 15638c2ecf20Sopenharmony_ci 15648c2ecf20Sopenharmony_ci for (i = 0; i < num_pds; i++) { 15658c2ecf20Sopenharmony_ci devs[i] = dev_pm_domain_attach_by_name(dev, pd_names[i]); 15668c2ecf20Sopenharmony_ci if (IS_ERR_OR_NULL(devs[i])) { 15678c2ecf20Sopenharmony_ci ret = PTR_ERR(devs[i]) ? : -ENODATA; 15688c2ecf20Sopenharmony_ci goto unroll_attach; 15698c2ecf20Sopenharmony_ci } 15708c2ecf20Sopenharmony_ci } 15718c2ecf20Sopenharmony_ci 15728c2ecf20Sopenharmony_ci return num_pds; 15738c2ecf20Sopenharmony_ci 15748c2ecf20Sopenharmony_ciunroll_attach: 15758c2ecf20Sopenharmony_ci for (i--; i >= 0; i--) 15768c2ecf20Sopenharmony_ci dev_pm_domain_detach(devs[i], false); 15778c2ecf20Sopenharmony_ci 15788c2ecf20Sopenharmony_ci return ret; 15798c2ecf20Sopenharmony_ci} 15808c2ecf20Sopenharmony_ci 15818c2ecf20Sopenharmony_cistatic void q6v5_pds_detach(struct q6v5 *qproc, struct device **pds, 15828c2ecf20Sopenharmony_ci size_t pd_count) 15838c2ecf20Sopenharmony_ci{ 15848c2ecf20Sopenharmony_ci int i; 15858c2ecf20Sopenharmony_ci 15868c2ecf20Sopenharmony_ci for (i = 0; i < pd_count; i++) 15878c2ecf20Sopenharmony_ci dev_pm_domain_detach(pds[i], false); 15888c2ecf20Sopenharmony_ci} 15898c2ecf20Sopenharmony_ci 15908c2ecf20Sopenharmony_cistatic int q6v5_init_reset(struct q6v5 *qproc) 15918c2ecf20Sopenharmony_ci{ 15928c2ecf20Sopenharmony_ci qproc->mss_restart = devm_reset_control_get_exclusive(qproc->dev, 15938c2ecf20Sopenharmony_ci "mss_restart"); 15948c2ecf20Sopenharmony_ci if (IS_ERR(qproc->mss_restart)) { 15958c2ecf20Sopenharmony_ci dev_err(qproc->dev, "failed to acquire mss restart\n"); 15968c2ecf20Sopenharmony_ci return PTR_ERR(qproc->mss_restart); 15978c2ecf20Sopenharmony_ci } 15988c2ecf20Sopenharmony_ci 15998c2ecf20Sopenharmony_ci if (qproc->has_alt_reset || qproc->has_spare_reg) { 16008c2ecf20Sopenharmony_ci qproc->pdc_reset = devm_reset_control_get_exclusive(qproc->dev, 16018c2ecf20Sopenharmony_ci "pdc_reset"); 16028c2ecf20Sopenharmony_ci if (IS_ERR(qproc->pdc_reset)) { 16038c2ecf20Sopenharmony_ci dev_err(qproc->dev, "failed to acquire pdc reset\n"); 16048c2ecf20Sopenharmony_ci return PTR_ERR(qproc->pdc_reset); 16058c2ecf20Sopenharmony_ci } 16068c2ecf20Sopenharmony_ci } 16078c2ecf20Sopenharmony_ci 16088c2ecf20Sopenharmony_ci return 0; 16098c2ecf20Sopenharmony_ci} 16108c2ecf20Sopenharmony_ci 16118c2ecf20Sopenharmony_cistatic int q6v5_alloc_memory_region(struct q6v5 *qproc) 16128c2ecf20Sopenharmony_ci{ 16138c2ecf20Sopenharmony_ci struct device_node *child; 16148c2ecf20Sopenharmony_ci struct reserved_mem *rmem; 16158c2ecf20Sopenharmony_ci struct device_node *node; 16168c2ecf20Sopenharmony_ci struct resource r; 16178c2ecf20Sopenharmony_ci int ret; 16188c2ecf20Sopenharmony_ci 16198c2ecf20Sopenharmony_ci /* 16208c2ecf20Sopenharmony_ci * In the absence of mba/mpss sub-child, extract the mba and mpss 16218c2ecf20Sopenharmony_ci * reserved memory regions from device's memory-region property. 16228c2ecf20Sopenharmony_ci */ 16238c2ecf20Sopenharmony_ci child = of_get_child_by_name(qproc->dev->of_node, "mba"); 16248c2ecf20Sopenharmony_ci if (!child) { 16258c2ecf20Sopenharmony_ci node = of_parse_phandle(qproc->dev->of_node, 16268c2ecf20Sopenharmony_ci "memory-region", 0); 16278c2ecf20Sopenharmony_ci } else { 16288c2ecf20Sopenharmony_ci node = of_parse_phandle(child, "memory-region", 0); 16298c2ecf20Sopenharmony_ci of_node_put(child); 16308c2ecf20Sopenharmony_ci } 16318c2ecf20Sopenharmony_ci 16328c2ecf20Sopenharmony_ci ret = of_address_to_resource(node, 0, &r); 16338c2ecf20Sopenharmony_ci of_node_put(node); 16348c2ecf20Sopenharmony_ci if (ret) { 16358c2ecf20Sopenharmony_ci dev_err(qproc->dev, "unable to resolve mba region\n"); 16368c2ecf20Sopenharmony_ci return ret; 16378c2ecf20Sopenharmony_ci } 16388c2ecf20Sopenharmony_ci 16398c2ecf20Sopenharmony_ci qproc->mba_phys = r.start; 16408c2ecf20Sopenharmony_ci qproc->mba_size = resource_size(&r); 16418c2ecf20Sopenharmony_ci qproc->mba_region = devm_ioremap_wc(qproc->dev, qproc->mba_phys, qproc->mba_size); 16428c2ecf20Sopenharmony_ci if (!qproc->mba_region) { 16438c2ecf20Sopenharmony_ci dev_err(qproc->dev, "unable to map memory region: %pa+%zx\n", 16448c2ecf20Sopenharmony_ci &r.start, qproc->mba_size); 16458c2ecf20Sopenharmony_ci return -EBUSY; 16468c2ecf20Sopenharmony_ci } 16478c2ecf20Sopenharmony_ci 16488c2ecf20Sopenharmony_ci if (!child) { 16498c2ecf20Sopenharmony_ci node = of_parse_phandle(qproc->dev->of_node, 16508c2ecf20Sopenharmony_ci "memory-region", 1); 16518c2ecf20Sopenharmony_ci } else { 16528c2ecf20Sopenharmony_ci child = of_get_child_by_name(qproc->dev->of_node, "mpss"); 16538c2ecf20Sopenharmony_ci node = of_parse_phandle(child, "memory-region", 0); 16548c2ecf20Sopenharmony_ci of_node_put(child); 16558c2ecf20Sopenharmony_ci } 16568c2ecf20Sopenharmony_ci 16578c2ecf20Sopenharmony_ci ret = of_address_to_resource(node, 0, &r); 16588c2ecf20Sopenharmony_ci of_node_put(node); 16598c2ecf20Sopenharmony_ci if (ret) { 16608c2ecf20Sopenharmony_ci dev_err(qproc->dev, "unable to resolve mpss region\n"); 16618c2ecf20Sopenharmony_ci return ret; 16628c2ecf20Sopenharmony_ci } 16638c2ecf20Sopenharmony_ci 16648c2ecf20Sopenharmony_ci qproc->mpss_phys = qproc->mpss_reloc = r.start; 16658c2ecf20Sopenharmony_ci qproc->mpss_size = resource_size(&r); 16668c2ecf20Sopenharmony_ci 16678c2ecf20Sopenharmony_ci if (!child) { 16688c2ecf20Sopenharmony_ci node = of_parse_phandle(qproc->dev->of_node, "memory-region", 2); 16698c2ecf20Sopenharmony_ci } else { 16708c2ecf20Sopenharmony_ci child = of_get_child_by_name(qproc->dev->of_node, "metadata"); 16718c2ecf20Sopenharmony_ci node = of_parse_phandle(child, "memory-region", 0); 16728c2ecf20Sopenharmony_ci of_node_put(child); 16738c2ecf20Sopenharmony_ci } 16748c2ecf20Sopenharmony_ci 16758c2ecf20Sopenharmony_ci if (!node) 16768c2ecf20Sopenharmony_ci return 0; 16778c2ecf20Sopenharmony_ci 16788c2ecf20Sopenharmony_ci rmem = of_reserved_mem_lookup(node); 16798c2ecf20Sopenharmony_ci if (!rmem) { 16808c2ecf20Sopenharmony_ci dev_err(qproc->dev, "unable to resolve metadata region\n"); 16818c2ecf20Sopenharmony_ci return -EINVAL; 16828c2ecf20Sopenharmony_ci } 16838c2ecf20Sopenharmony_ci 16848c2ecf20Sopenharmony_ci qproc->mdata_phys = rmem->base; 16858c2ecf20Sopenharmony_ci qproc->mdata_size = rmem->size; 16868c2ecf20Sopenharmony_ci 16878c2ecf20Sopenharmony_ci return 0; 16888c2ecf20Sopenharmony_ci} 16898c2ecf20Sopenharmony_ci 16908c2ecf20Sopenharmony_cistatic int q6v5_probe(struct platform_device *pdev) 16918c2ecf20Sopenharmony_ci{ 16928c2ecf20Sopenharmony_ci const struct rproc_hexagon_res *desc; 16938c2ecf20Sopenharmony_ci struct q6v5 *qproc; 16948c2ecf20Sopenharmony_ci struct rproc *rproc; 16958c2ecf20Sopenharmony_ci const char *mba_image; 16968c2ecf20Sopenharmony_ci int ret; 16978c2ecf20Sopenharmony_ci 16988c2ecf20Sopenharmony_ci desc = of_device_get_match_data(&pdev->dev); 16998c2ecf20Sopenharmony_ci if (!desc) 17008c2ecf20Sopenharmony_ci return -EINVAL; 17018c2ecf20Sopenharmony_ci 17028c2ecf20Sopenharmony_ci if (desc->need_mem_protection && !qcom_scm_is_available()) 17038c2ecf20Sopenharmony_ci return -EPROBE_DEFER; 17048c2ecf20Sopenharmony_ci 17058c2ecf20Sopenharmony_ci mba_image = desc->hexagon_mba_image; 17068c2ecf20Sopenharmony_ci ret = of_property_read_string_index(pdev->dev.of_node, "firmware-name", 17078c2ecf20Sopenharmony_ci 0, &mba_image); 17088c2ecf20Sopenharmony_ci if (ret < 0 && ret != -EINVAL) 17098c2ecf20Sopenharmony_ci return ret; 17108c2ecf20Sopenharmony_ci 17118c2ecf20Sopenharmony_ci rproc = rproc_alloc(&pdev->dev, pdev->name, &q6v5_ops, 17128c2ecf20Sopenharmony_ci mba_image, sizeof(*qproc)); 17138c2ecf20Sopenharmony_ci if (!rproc) { 17148c2ecf20Sopenharmony_ci dev_err(&pdev->dev, "failed to allocate rproc\n"); 17158c2ecf20Sopenharmony_ci return -ENOMEM; 17168c2ecf20Sopenharmony_ci } 17178c2ecf20Sopenharmony_ci 17188c2ecf20Sopenharmony_ci rproc->auto_boot = false; 17198c2ecf20Sopenharmony_ci rproc_coredump_set_elf_info(rproc, ELFCLASS32, EM_NONE); 17208c2ecf20Sopenharmony_ci 17218c2ecf20Sopenharmony_ci qproc = (struct q6v5 *)rproc->priv; 17228c2ecf20Sopenharmony_ci qproc->dev = &pdev->dev; 17238c2ecf20Sopenharmony_ci qproc->rproc = rproc; 17248c2ecf20Sopenharmony_ci qproc->hexagon_mdt_image = "modem.mdt"; 17258c2ecf20Sopenharmony_ci ret = of_property_read_string_index(pdev->dev.of_node, "firmware-name", 17268c2ecf20Sopenharmony_ci 1, &qproc->hexagon_mdt_image); 17278c2ecf20Sopenharmony_ci if (ret < 0 && ret != -EINVAL) 17288c2ecf20Sopenharmony_ci goto free_rproc; 17298c2ecf20Sopenharmony_ci 17308c2ecf20Sopenharmony_ci platform_set_drvdata(pdev, qproc); 17318c2ecf20Sopenharmony_ci 17328c2ecf20Sopenharmony_ci qproc->has_spare_reg = desc->has_spare_reg; 17338c2ecf20Sopenharmony_ci ret = q6v5_init_mem(qproc, pdev); 17348c2ecf20Sopenharmony_ci if (ret) 17358c2ecf20Sopenharmony_ci goto free_rproc; 17368c2ecf20Sopenharmony_ci 17378c2ecf20Sopenharmony_ci ret = q6v5_alloc_memory_region(qproc); 17388c2ecf20Sopenharmony_ci if (ret) 17398c2ecf20Sopenharmony_ci goto free_rproc; 17408c2ecf20Sopenharmony_ci 17418c2ecf20Sopenharmony_ci ret = q6v5_init_clocks(&pdev->dev, qproc->proxy_clks, 17428c2ecf20Sopenharmony_ci desc->proxy_clk_names); 17438c2ecf20Sopenharmony_ci if (ret < 0) { 17448c2ecf20Sopenharmony_ci dev_err(&pdev->dev, "Failed to get proxy clocks.\n"); 17458c2ecf20Sopenharmony_ci goto free_rproc; 17468c2ecf20Sopenharmony_ci } 17478c2ecf20Sopenharmony_ci qproc->proxy_clk_count = ret; 17488c2ecf20Sopenharmony_ci 17498c2ecf20Sopenharmony_ci ret = q6v5_init_clocks(&pdev->dev, qproc->reset_clks, 17508c2ecf20Sopenharmony_ci desc->reset_clk_names); 17518c2ecf20Sopenharmony_ci if (ret < 0) { 17528c2ecf20Sopenharmony_ci dev_err(&pdev->dev, "Failed to get reset clocks.\n"); 17538c2ecf20Sopenharmony_ci goto free_rproc; 17548c2ecf20Sopenharmony_ci } 17558c2ecf20Sopenharmony_ci qproc->reset_clk_count = ret; 17568c2ecf20Sopenharmony_ci 17578c2ecf20Sopenharmony_ci ret = q6v5_init_clocks(&pdev->dev, qproc->active_clks, 17588c2ecf20Sopenharmony_ci desc->active_clk_names); 17598c2ecf20Sopenharmony_ci if (ret < 0) { 17608c2ecf20Sopenharmony_ci dev_err(&pdev->dev, "Failed to get active clocks.\n"); 17618c2ecf20Sopenharmony_ci goto free_rproc; 17628c2ecf20Sopenharmony_ci } 17638c2ecf20Sopenharmony_ci qproc->active_clk_count = ret; 17648c2ecf20Sopenharmony_ci 17658c2ecf20Sopenharmony_ci ret = q6v5_regulator_init(&pdev->dev, qproc->proxy_regs, 17668c2ecf20Sopenharmony_ci desc->proxy_supply); 17678c2ecf20Sopenharmony_ci if (ret < 0) { 17688c2ecf20Sopenharmony_ci dev_err(&pdev->dev, "Failed to get proxy regulators.\n"); 17698c2ecf20Sopenharmony_ci goto free_rproc; 17708c2ecf20Sopenharmony_ci } 17718c2ecf20Sopenharmony_ci qproc->proxy_reg_count = ret; 17728c2ecf20Sopenharmony_ci 17738c2ecf20Sopenharmony_ci ret = q6v5_regulator_init(&pdev->dev, qproc->active_regs, 17748c2ecf20Sopenharmony_ci desc->active_supply); 17758c2ecf20Sopenharmony_ci if (ret < 0) { 17768c2ecf20Sopenharmony_ci dev_err(&pdev->dev, "Failed to get active regulators.\n"); 17778c2ecf20Sopenharmony_ci goto free_rproc; 17788c2ecf20Sopenharmony_ci } 17798c2ecf20Sopenharmony_ci qproc->active_reg_count = ret; 17808c2ecf20Sopenharmony_ci 17818c2ecf20Sopenharmony_ci ret = q6v5_pds_attach(&pdev->dev, qproc->active_pds, 17828c2ecf20Sopenharmony_ci desc->active_pd_names); 17838c2ecf20Sopenharmony_ci if (ret < 0) { 17848c2ecf20Sopenharmony_ci dev_err(&pdev->dev, "Failed to attach active power domains\n"); 17858c2ecf20Sopenharmony_ci goto free_rproc; 17868c2ecf20Sopenharmony_ci } 17878c2ecf20Sopenharmony_ci qproc->active_pd_count = ret; 17888c2ecf20Sopenharmony_ci 17898c2ecf20Sopenharmony_ci ret = q6v5_pds_attach(&pdev->dev, qproc->proxy_pds, 17908c2ecf20Sopenharmony_ci desc->proxy_pd_names); 17918c2ecf20Sopenharmony_ci if (ret < 0) { 17928c2ecf20Sopenharmony_ci dev_err(&pdev->dev, "Failed to init power domains\n"); 17938c2ecf20Sopenharmony_ci goto detach_active_pds; 17948c2ecf20Sopenharmony_ci } 17958c2ecf20Sopenharmony_ci qproc->proxy_pd_count = ret; 17968c2ecf20Sopenharmony_ci 17978c2ecf20Sopenharmony_ci qproc->has_alt_reset = desc->has_alt_reset; 17988c2ecf20Sopenharmony_ci ret = q6v5_init_reset(qproc); 17998c2ecf20Sopenharmony_ci if (ret) 18008c2ecf20Sopenharmony_ci goto detach_proxy_pds; 18018c2ecf20Sopenharmony_ci 18028c2ecf20Sopenharmony_ci qproc->version = desc->version; 18038c2ecf20Sopenharmony_ci qproc->need_mem_protection = desc->need_mem_protection; 18048c2ecf20Sopenharmony_ci qproc->has_mba_logs = desc->has_mba_logs; 18058c2ecf20Sopenharmony_ci 18068c2ecf20Sopenharmony_ci ret = qcom_q6v5_init(&qproc->q6v5, pdev, rproc, MPSS_CRASH_REASON_SMEM, 18078c2ecf20Sopenharmony_ci qcom_msa_handover); 18088c2ecf20Sopenharmony_ci if (ret) 18098c2ecf20Sopenharmony_ci goto detach_proxy_pds; 18108c2ecf20Sopenharmony_ci 18118c2ecf20Sopenharmony_ci qproc->mpss_perm = BIT(QCOM_SCM_VMID_HLOS); 18128c2ecf20Sopenharmony_ci qproc->mba_perm = BIT(QCOM_SCM_VMID_HLOS); 18138c2ecf20Sopenharmony_ci qcom_add_glink_subdev(rproc, &qproc->glink_subdev, "mpss"); 18148c2ecf20Sopenharmony_ci qcom_add_smd_subdev(rproc, &qproc->smd_subdev); 18158c2ecf20Sopenharmony_ci qcom_add_ssr_subdev(rproc, &qproc->ssr_subdev, "mpss"); 18168c2ecf20Sopenharmony_ci qproc->sysmon = qcom_add_sysmon_subdev(rproc, "modem", 0x12); 18178c2ecf20Sopenharmony_ci if (IS_ERR(qproc->sysmon)) { 18188c2ecf20Sopenharmony_ci ret = PTR_ERR(qproc->sysmon); 18198c2ecf20Sopenharmony_ci goto remove_subdevs; 18208c2ecf20Sopenharmony_ci } 18218c2ecf20Sopenharmony_ci 18228c2ecf20Sopenharmony_ci ret = rproc_add(rproc); 18238c2ecf20Sopenharmony_ci if (ret) 18248c2ecf20Sopenharmony_ci goto remove_sysmon_subdev; 18258c2ecf20Sopenharmony_ci 18268c2ecf20Sopenharmony_ci return 0; 18278c2ecf20Sopenharmony_ci 18288c2ecf20Sopenharmony_ciremove_sysmon_subdev: 18298c2ecf20Sopenharmony_ci qcom_remove_sysmon_subdev(qproc->sysmon); 18308c2ecf20Sopenharmony_ciremove_subdevs: 18318c2ecf20Sopenharmony_ci qcom_remove_ssr_subdev(rproc, &qproc->ssr_subdev); 18328c2ecf20Sopenharmony_ci qcom_remove_smd_subdev(rproc, &qproc->smd_subdev); 18338c2ecf20Sopenharmony_ci qcom_remove_glink_subdev(rproc, &qproc->glink_subdev); 18348c2ecf20Sopenharmony_cidetach_proxy_pds: 18358c2ecf20Sopenharmony_ci q6v5_pds_detach(qproc, qproc->proxy_pds, qproc->proxy_pd_count); 18368c2ecf20Sopenharmony_cidetach_active_pds: 18378c2ecf20Sopenharmony_ci q6v5_pds_detach(qproc, qproc->active_pds, qproc->active_pd_count); 18388c2ecf20Sopenharmony_cifree_rproc: 18398c2ecf20Sopenharmony_ci rproc_free(rproc); 18408c2ecf20Sopenharmony_ci 18418c2ecf20Sopenharmony_ci return ret; 18428c2ecf20Sopenharmony_ci} 18438c2ecf20Sopenharmony_ci 18448c2ecf20Sopenharmony_cistatic int q6v5_remove(struct platform_device *pdev) 18458c2ecf20Sopenharmony_ci{ 18468c2ecf20Sopenharmony_ci struct q6v5 *qproc = platform_get_drvdata(pdev); 18478c2ecf20Sopenharmony_ci struct rproc *rproc = qproc->rproc; 18488c2ecf20Sopenharmony_ci 18498c2ecf20Sopenharmony_ci rproc_del(rproc); 18508c2ecf20Sopenharmony_ci 18518c2ecf20Sopenharmony_ci qcom_remove_sysmon_subdev(qproc->sysmon); 18528c2ecf20Sopenharmony_ci qcom_remove_ssr_subdev(rproc, &qproc->ssr_subdev); 18538c2ecf20Sopenharmony_ci qcom_remove_smd_subdev(rproc, &qproc->smd_subdev); 18548c2ecf20Sopenharmony_ci qcom_remove_glink_subdev(rproc, &qproc->glink_subdev); 18558c2ecf20Sopenharmony_ci 18568c2ecf20Sopenharmony_ci q6v5_pds_detach(qproc, qproc->proxy_pds, qproc->proxy_pd_count); 18578c2ecf20Sopenharmony_ci q6v5_pds_detach(qproc, qproc->active_pds, qproc->active_pd_count); 18588c2ecf20Sopenharmony_ci 18598c2ecf20Sopenharmony_ci rproc_free(rproc); 18608c2ecf20Sopenharmony_ci 18618c2ecf20Sopenharmony_ci return 0; 18628c2ecf20Sopenharmony_ci} 18638c2ecf20Sopenharmony_ci 18648c2ecf20Sopenharmony_cistatic const struct rproc_hexagon_res sc7180_mss = { 18658c2ecf20Sopenharmony_ci .hexagon_mba_image = "mba.mbn", 18668c2ecf20Sopenharmony_ci .proxy_clk_names = (char*[]){ 18678c2ecf20Sopenharmony_ci "xo", 18688c2ecf20Sopenharmony_ci NULL 18698c2ecf20Sopenharmony_ci }, 18708c2ecf20Sopenharmony_ci .reset_clk_names = (char*[]){ 18718c2ecf20Sopenharmony_ci "iface", 18728c2ecf20Sopenharmony_ci "bus", 18738c2ecf20Sopenharmony_ci "snoc_axi", 18748c2ecf20Sopenharmony_ci NULL 18758c2ecf20Sopenharmony_ci }, 18768c2ecf20Sopenharmony_ci .active_clk_names = (char*[]){ 18778c2ecf20Sopenharmony_ci "mnoc_axi", 18788c2ecf20Sopenharmony_ci "nav", 18798c2ecf20Sopenharmony_ci NULL 18808c2ecf20Sopenharmony_ci }, 18818c2ecf20Sopenharmony_ci .active_pd_names = (char*[]){ 18828c2ecf20Sopenharmony_ci "load_state", 18838c2ecf20Sopenharmony_ci NULL 18848c2ecf20Sopenharmony_ci }, 18858c2ecf20Sopenharmony_ci .proxy_pd_names = (char*[]){ 18868c2ecf20Sopenharmony_ci "cx", 18878c2ecf20Sopenharmony_ci "mx", 18888c2ecf20Sopenharmony_ci "mss", 18898c2ecf20Sopenharmony_ci NULL 18908c2ecf20Sopenharmony_ci }, 18918c2ecf20Sopenharmony_ci .need_mem_protection = true, 18928c2ecf20Sopenharmony_ci .has_alt_reset = false, 18938c2ecf20Sopenharmony_ci .has_mba_logs = true, 18948c2ecf20Sopenharmony_ci .has_spare_reg = true, 18958c2ecf20Sopenharmony_ci .version = MSS_SC7180, 18968c2ecf20Sopenharmony_ci}; 18978c2ecf20Sopenharmony_ci 18988c2ecf20Sopenharmony_cistatic const struct rproc_hexagon_res sdm845_mss = { 18998c2ecf20Sopenharmony_ci .hexagon_mba_image = "mba.mbn", 19008c2ecf20Sopenharmony_ci .proxy_clk_names = (char*[]){ 19018c2ecf20Sopenharmony_ci "xo", 19028c2ecf20Sopenharmony_ci "prng", 19038c2ecf20Sopenharmony_ci NULL 19048c2ecf20Sopenharmony_ci }, 19058c2ecf20Sopenharmony_ci .reset_clk_names = (char*[]){ 19068c2ecf20Sopenharmony_ci "iface", 19078c2ecf20Sopenharmony_ci "snoc_axi", 19088c2ecf20Sopenharmony_ci NULL 19098c2ecf20Sopenharmony_ci }, 19108c2ecf20Sopenharmony_ci .active_clk_names = (char*[]){ 19118c2ecf20Sopenharmony_ci "bus", 19128c2ecf20Sopenharmony_ci "mem", 19138c2ecf20Sopenharmony_ci "gpll0_mss", 19148c2ecf20Sopenharmony_ci "mnoc_axi", 19158c2ecf20Sopenharmony_ci NULL 19168c2ecf20Sopenharmony_ci }, 19178c2ecf20Sopenharmony_ci .active_pd_names = (char*[]){ 19188c2ecf20Sopenharmony_ci "load_state", 19198c2ecf20Sopenharmony_ci NULL 19208c2ecf20Sopenharmony_ci }, 19218c2ecf20Sopenharmony_ci .proxy_pd_names = (char*[]){ 19228c2ecf20Sopenharmony_ci "cx", 19238c2ecf20Sopenharmony_ci "mx", 19248c2ecf20Sopenharmony_ci "mss", 19258c2ecf20Sopenharmony_ci NULL 19268c2ecf20Sopenharmony_ci }, 19278c2ecf20Sopenharmony_ci .need_mem_protection = true, 19288c2ecf20Sopenharmony_ci .has_alt_reset = true, 19298c2ecf20Sopenharmony_ci .has_mba_logs = false, 19308c2ecf20Sopenharmony_ci .has_spare_reg = false, 19318c2ecf20Sopenharmony_ci .version = MSS_SDM845, 19328c2ecf20Sopenharmony_ci}; 19338c2ecf20Sopenharmony_ci 19348c2ecf20Sopenharmony_cistatic const struct rproc_hexagon_res msm8998_mss = { 19358c2ecf20Sopenharmony_ci .hexagon_mba_image = "mba.mbn", 19368c2ecf20Sopenharmony_ci .proxy_clk_names = (char*[]){ 19378c2ecf20Sopenharmony_ci "xo", 19388c2ecf20Sopenharmony_ci "qdss", 19398c2ecf20Sopenharmony_ci "mem", 19408c2ecf20Sopenharmony_ci NULL 19418c2ecf20Sopenharmony_ci }, 19428c2ecf20Sopenharmony_ci .active_clk_names = (char*[]){ 19438c2ecf20Sopenharmony_ci "iface", 19448c2ecf20Sopenharmony_ci "bus", 19458c2ecf20Sopenharmony_ci "gpll0_mss", 19468c2ecf20Sopenharmony_ci "mnoc_axi", 19478c2ecf20Sopenharmony_ci "snoc_axi", 19488c2ecf20Sopenharmony_ci NULL 19498c2ecf20Sopenharmony_ci }, 19508c2ecf20Sopenharmony_ci .proxy_pd_names = (char*[]){ 19518c2ecf20Sopenharmony_ci "cx", 19528c2ecf20Sopenharmony_ci "mx", 19538c2ecf20Sopenharmony_ci NULL 19548c2ecf20Sopenharmony_ci }, 19558c2ecf20Sopenharmony_ci .need_mem_protection = true, 19568c2ecf20Sopenharmony_ci .has_alt_reset = false, 19578c2ecf20Sopenharmony_ci .has_mba_logs = false, 19588c2ecf20Sopenharmony_ci .has_spare_reg = false, 19598c2ecf20Sopenharmony_ci .version = MSS_MSM8998, 19608c2ecf20Sopenharmony_ci}; 19618c2ecf20Sopenharmony_ci 19628c2ecf20Sopenharmony_cistatic const struct rproc_hexagon_res msm8996_mss = { 19638c2ecf20Sopenharmony_ci .hexagon_mba_image = "mba.mbn", 19648c2ecf20Sopenharmony_ci .proxy_supply = (struct qcom_mss_reg_res[]) { 19658c2ecf20Sopenharmony_ci { 19668c2ecf20Sopenharmony_ci .supply = "pll", 19678c2ecf20Sopenharmony_ci .uA = 100000, 19688c2ecf20Sopenharmony_ci }, 19698c2ecf20Sopenharmony_ci {} 19708c2ecf20Sopenharmony_ci }, 19718c2ecf20Sopenharmony_ci .proxy_clk_names = (char*[]){ 19728c2ecf20Sopenharmony_ci "xo", 19738c2ecf20Sopenharmony_ci "pnoc", 19748c2ecf20Sopenharmony_ci "qdss", 19758c2ecf20Sopenharmony_ci NULL 19768c2ecf20Sopenharmony_ci }, 19778c2ecf20Sopenharmony_ci .active_clk_names = (char*[]){ 19788c2ecf20Sopenharmony_ci "iface", 19798c2ecf20Sopenharmony_ci "bus", 19808c2ecf20Sopenharmony_ci "mem", 19818c2ecf20Sopenharmony_ci "gpll0_mss", 19828c2ecf20Sopenharmony_ci "snoc_axi", 19838c2ecf20Sopenharmony_ci "mnoc_axi", 19848c2ecf20Sopenharmony_ci NULL 19858c2ecf20Sopenharmony_ci }, 19868c2ecf20Sopenharmony_ci .need_mem_protection = true, 19878c2ecf20Sopenharmony_ci .has_alt_reset = false, 19888c2ecf20Sopenharmony_ci .has_mba_logs = false, 19898c2ecf20Sopenharmony_ci .has_spare_reg = false, 19908c2ecf20Sopenharmony_ci .version = MSS_MSM8996, 19918c2ecf20Sopenharmony_ci}; 19928c2ecf20Sopenharmony_ci 19938c2ecf20Sopenharmony_cistatic const struct rproc_hexagon_res msm8916_mss = { 19948c2ecf20Sopenharmony_ci .hexagon_mba_image = "mba.mbn", 19958c2ecf20Sopenharmony_ci .proxy_supply = (struct qcom_mss_reg_res[]) { 19968c2ecf20Sopenharmony_ci { 19978c2ecf20Sopenharmony_ci .supply = "mx", 19988c2ecf20Sopenharmony_ci .uV = 1050000, 19998c2ecf20Sopenharmony_ci }, 20008c2ecf20Sopenharmony_ci { 20018c2ecf20Sopenharmony_ci .supply = "cx", 20028c2ecf20Sopenharmony_ci .uA = 100000, 20038c2ecf20Sopenharmony_ci }, 20048c2ecf20Sopenharmony_ci { 20058c2ecf20Sopenharmony_ci .supply = "pll", 20068c2ecf20Sopenharmony_ci .uA = 100000, 20078c2ecf20Sopenharmony_ci }, 20088c2ecf20Sopenharmony_ci {} 20098c2ecf20Sopenharmony_ci }, 20108c2ecf20Sopenharmony_ci .proxy_clk_names = (char*[]){ 20118c2ecf20Sopenharmony_ci "xo", 20128c2ecf20Sopenharmony_ci NULL 20138c2ecf20Sopenharmony_ci }, 20148c2ecf20Sopenharmony_ci .active_clk_names = (char*[]){ 20158c2ecf20Sopenharmony_ci "iface", 20168c2ecf20Sopenharmony_ci "bus", 20178c2ecf20Sopenharmony_ci "mem", 20188c2ecf20Sopenharmony_ci NULL 20198c2ecf20Sopenharmony_ci }, 20208c2ecf20Sopenharmony_ci .need_mem_protection = false, 20218c2ecf20Sopenharmony_ci .has_alt_reset = false, 20228c2ecf20Sopenharmony_ci .has_mba_logs = false, 20238c2ecf20Sopenharmony_ci .has_spare_reg = false, 20248c2ecf20Sopenharmony_ci .version = MSS_MSM8916, 20258c2ecf20Sopenharmony_ci}; 20268c2ecf20Sopenharmony_ci 20278c2ecf20Sopenharmony_cistatic const struct rproc_hexagon_res msm8974_mss = { 20288c2ecf20Sopenharmony_ci .hexagon_mba_image = "mba.b00", 20298c2ecf20Sopenharmony_ci .proxy_supply = (struct qcom_mss_reg_res[]) { 20308c2ecf20Sopenharmony_ci { 20318c2ecf20Sopenharmony_ci .supply = "mx", 20328c2ecf20Sopenharmony_ci .uV = 1050000, 20338c2ecf20Sopenharmony_ci }, 20348c2ecf20Sopenharmony_ci { 20358c2ecf20Sopenharmony_ci .supply = "cx", 20368c2ecf20Sopenharmony_ci .uA = 100000, 20378c2ecf20Sopenharmony_ci }, 20388c2ecf20Sopenharmony_ci { 20398c2ecf20Sopenharmony_ci .supply = "pll", 20408c2ecf20Sopenharmony_ci .uA = 100000, 20418c2ecf20Sopenharmony_ci }, 20428c2ecf20Sopenharmony_ci {} 20438c2ecf20Sopenharmony_ci }, 20448c2ecf20Sopenharmony_ci .active_supply = (struct qcom_mss_reg_res[]) { 20458c2ecf20Sopenharmony_ci { 20468c2ecf20Sopenharmony_ci .supply = "mss", 20478c2ecf20Sopenharmony_ci .uV = 1050000, 20488c2ecf20Sopenharmony_ci .uA = 100000, 20498c2ecf20Sopenharmony_ci }, 20508c2ecf20Sopenharmony_ci {} 20518c2ecf20Sopenharmony_ci }, 20528c2ecf20Sopenharmony_ci .proxy_clk_names = (char*[]){ 20538c2ecf20Sopenharmony_ci "xo", 20548c2ecf20Sopenharmony_ci NULL 20558c2ecf20Sopenharmony_ci }, 20568c2ecf20Sopenharmony_ci .active_clk_names = (char*[]){ 20578c2ecf20Sopenharmony_ci "iface", 20588c2ecf20Sopenharmony_ci "bus", 20598c2ecf20Sopenharmony_ci "mem", 20608c2ecf20Sopenharmony_ci NULL 20618c2ecf20Sopenharmony_ci }, 20628c2ecf20Sopenharmony_ci .need_mem_protection = false, 20638c2ecf20Sopenharmony_ci .has_alt_reset = false, 20648c2ecf20Sopenharmony_ci .has_mba_logs = false, 20658c2ecf20Sopenharmony_ci .has_spare_reg = false, 20668c2ecf20Sopenharmony_ci .version = MSS_MSM8974, 20678c2ecf20Sopenharmony_ci}; 20688c2ecf20Sopenharmony_ci 20698c2ecf20Sopenharmony_cistatic const struct of_device_id q6v5_of_match[] = { 20708c2ecf20Sopenharmony_ci { .compatible = "qcom,q6v5-pil", .data = &msm8916_mss}, 20718c2ecf20Sopenharmony_ci { .compatible = "qcom,msm8916-mss-pil", .data = &msm8916_mss}, 20728c2ecf20Sopenharmony_ci { .compatible = "qcom,msm8974-mss-pil", .data = &msm8974_mss}, 20738c2ecf20Sopenharmony_ci { .compatible = "qcom,msm8996-mss-pil", .data = &msm8996_mss}, 20748c2ecf20Sopenharmony_ci { .compatible = "qcom,msm8998-mss-pil", .data = &msm8998_mss}, 20758c2ecf20Sopenharmony_ci { .compatible = "qcom,sc7180-mss-pil", .data = &sc7180_mss}, 20768c2ecf20Sopenharmony_ci { .compatible = "qcom,sdm845-mss-pil", .data = &sdm845_mss}, 20778c2ecf20Sopenharmony_ci { }, 20788c2ecf20Sopenharmony_ci}; 20798c2ecf20Sopenharmony_ciMODULE_DEVICE_TABLE(of, q6v5_of_match); 20808c2ecf20Sopenharmony_ci 20818c2ecf20Sopenharmony_cistatic struct platform_driver q6v5_driver = { 20828c2ecf20Sopenharmony_ci .probe = q6v5_probe, 20838c2ecf20Sopenharmony_ci .remove = q6v5_remove, 20848c2ecf20Sopenharmony_ci .driver = { 20858c2ecf20Sopenharmony_ci .name = "qcom-q6v5-mss", 20868c2ecf20Sopenharmony_ci .of_match_table = q6v5_of_match, 20878c2ecf20Sopenharmony_ci }, 20888c2ecf20Sopenharmony_ci}; 20898c2ecf20Sopenharmony_cimodule_platform_driver(q6v5_driver); 20908c2ecf20Sopenharmony_ci 20918c2ecf20Sopenharmony_ciMODULE_DESCRIPTION("Qualcomm Self-authenticating modem remoteproc driver"); 20928c2ecf20Sopenharmony_ciMODULE_LICENSE("GPL v2"); 2093