18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later
28c2ecf20Sopenharmony_ci/*
38c2ecf20Sopenharmony_ci * ECAP PWM driver
48c2ecf20Sopenharmony_ci *
58c2ecf20Sopenharmony_ci * Copyright (C) 2012 Texas Instruments, Inc. - https://www.ti.com/
68c2ecf20Sopenharmony_ci */
78c2ecf20Sopenharmony_ci
88c2ecf20Sopenharmony_ci#include <linux/module.h>
98c2ecf20Sopenharmony_ci#include <linux/platform_device.h>
108c2ecf20Sopenharmony_ci#include <linux/io.h>
118c2ecf20Sopenharmony_ci#include <linux/err.h>
128c2ecf20Sopenharmony_ci#include <linux/clk.h>
138c2ecf20Sopenharmony_ci#include <linux/pm_runtime.h>
148c2ecf20Sopenharmony_ci#include <linux/pwm.h>
158c2ecf20Sopenharmony_ci#include <linux/of_device.h>
168c2ecf20Sopenharmony_ci
178c2ecf20Sopenharmony_ci/* ECAP registers and bits definitions */
188c2ecf20Sopenharmony_ci#define CAP1			0x08
198c2ecf20Sopenharmony_ci#define CAP2			0x0C
208c2ecf20Sopenharmony_ci#define CAP3			0x10
218c2ecf20Sopenharmony_ci#define CAP4			0x14
228c2ecf20Sopenharmony_ci#define ECCTL2			0x2A
238c2ecf20Sopenharmony_ci#define ECCTL2_APWM_POL_LOW	BIT(10)
248c2ecf20Sopenharmony_ci#define ECCTL2_APWM_MODE	BIT(9)
258c2ecf20Sopenharmony_ci#define ECCTL2_SYNC_SEL_DISA	(BIT(7) | BIT(6))
268c2ecf20Sopenharmony_ci#define ECCTL2_TSCTR_FREERUN	BIT(4)
278c2ecf20Sopenharmony_ci
288c2ecf20Sopenharmony_cistruct ecap_context {
298c2ecf20Sopenharmony_ci	u32 cap3;
308c2ecf20Sopenharmony_ci	u32 cap4;
318c2ecf20Sopenharmony_ci	u16 ecctl2;
328c2ecf20Sopenharmony_ci};
338c2ecf20Sopenharmony_ci
348c2ecf20Sopenharmony_cistruct ecap_pwm_chip {
358c2ecf20Sopenharmony_ci	struct pwm_chip chip;
368c2ecf20Sopenharmony_ci	unsigned int clk_rate;
378c2ecf20Sopenharmony_ci	void __iomem *mmio_base;
388c2ecf20Sopenharmony_ci	struct ecap_context ctx;
398c2ecf20Sopenharmony_ci};
408c2ecf20Sopenharmony_ci
418c2ecf20Sopenharmony_cistatic inline struct ecap_pwm_chip *to_ecap_pwm_chip(struct pwm_chip *chip)
428c2ecf20Sopenharmony_ci{
438c2ecf20Sopenharmony_ci	return container_of(chip, struct ecap_pwm_chip, chip);
448c2ecf20Sopenharmony_ci}
458c2ecf20Sopenharmony_ci
468c2ecf20Sopenharmony_ci/*
478c2ecf20Sopenharmony_ci * period_ns = 10^9 * period_cycles / PWM_CLK_RATE
488c2ecf20Sopenharmony_ci * duty_ns   = 10^9 * duty_cycles / PWM_CLK_RATE
498c2ecf20Sopenharmony_ci */
508c2ecf20Sopenharmony_cistatic int ecap_pwm_config(struct pwm_chip *chip, struct pwm_device *pwm,
518c2ecf20Sopenharmony_ci		int duty_ns, int period_ns)
528c2ecf20Sopenharmony_ci{
538c2ecf20Sopenharmony_ci	struct ecap_pwm_chip *pc = to_ecap_pwm_chip(chip);
548c2ecf20Sopenharmony_ci	u32 period_cycles, duty_cycles;
558c2ecf20Sopenharmony_ci	unsigned long long c;
568c2ecf20Sopenharmony_ci	u16 value;
578c2ecf20Sopenharmony_ci
588c2ecf20Sopenharmony_ci	if (period_ns > NSEC_PER_SEC)
598c2ecf20Sopenharmony_ci		return -ERANGE;
608c2ecf20Sopenharmony_ci
618c2ecf20Sopenharmony_ci	c = pc->clk_rate;
628c2ecf20Sopenharmony_ci	c = c * period_ns;
638c2ecf20Sopenharmony_ci	do_div(c, NSEC_PER_SEC);
648c2ecf20Sopenharmony_ci	period_cycles = (u32)c;
658c2ecf20Sopenharmony_ci
668c2ecf20Sopenharmony_ci	if (period_cycles < 1) {
678c2ecf20Sopenharmony_ci		period_cycles = 1;
688c2ecf20Sopenharmony_ci		duty_cycles = 1;
698c2ecf20Sopenharmony_ci	} else {
708c2ecf20Sopenharmony_ci		c = pc->clk_rate;
718c2ecf20Sopenharmony_ci		c = c * duty_ns;
728c2ecf20Sopenharmony_ci		do_div(c, NSEC_PER_SEC);
738c2ecf20Sopenharmony_ci		duty_cycles = (u32)c;
748c2ecf20Sopenharmony_ci	}
758c2ecf20Sopenharmony_ci
768c2ecf20Sopenharmony_ci	pm_runtime_get_sync(pc->chip.dev);
778c2ecf20Sopenharmony_ci
788c2ecf20Sopenharmony_ci	value = readw(pc->mmio_base + ECCTL2);
798c2ecf20Sopenharmony_ci
808c2ecf20Sopenharmony_ci	/* Configure APWM mode & disable sync option */
818c2ecf20Sopenharmony_ci	value |= ECCTL2_APWM_MODE | ECCTL2_SYNC_SEL_DISA;
828c2ecf20Sopenharmony_ci
838c2ecf20Sopenharmony_ci	writew(value, pc->mmio_base + ECCTL2);
848c2ecf20Sopenharmony_ci
858c2ecf20Sopenharmony_ci	if (!pwm_is_enabled(pwm)) {
868c2ecf20Sopenharmony_ci		/* Update active registers if not running */
878c2ecf20Sopenharmony_ci		writel(duty_cycles, pc->mmio_base + CAP2);
888c2ecf20Sopenharmony_ci		writel(period_cycles, pc->mmio_base + CAP1);
898c2ecf20Sopenharmony_ci	} else {
908c2ecf20Sopenharmony_ci		/*
918c2ecf20Sopenharmony_ci		 * Update shadow registers to configure period and
928c2ecf20Sopenharmony_ci		 * compare values. This helps current PWM period to
938c2ecf20Sopenharmony_ci		 * complete on reconfiguring
948c2ecf20Sopenharmony_ci		 */
958c2ecf20Sopenharmony_ci		writel(duty_cycles, pc->mmio_base + CAP4);
968c2ecf20Sopenharmony_ci		writel(period_cycles, pc->mmio_base + CAP3);
978c2ecf20Sopenharmony_ci	}
988c2ecf20Sopenharmony_ci
998c2ecf20Sopenharmony_ci	if (!pwm_is_enabled(pwm)) {
1008c2ecf20Sopenharmony_ci		value = readw(pc->mmio_base + ECCTL2);
1018c2ecf20Sopenharmony_ci		/* Disable APWM mode to put APWM output Low */
1028c2ecf20Sopenharmony_ci		value &= ~ECCTL2_APWM_MODE;
1038c2ecf20Sopenharmony_ci		writew(value, pc->mmio_base + ECCTL2);
1048c2ecf20Sopenharmony_ci	}
1058c2ecf20Sopenharmony_ci
1068c2ecf20Sopenharmony_ci	pm_runtime_put_sync(pc->chip.dev);
1078c2ecf20Sopenharmony_ci
1088c2ecf20Sopenharmony_ci	return 0;
1098c2ecf20Sopenharmony_ci}
1108c2ecf20Sopenharmony_ci
1118c2ecf20Sopenharmony_cistatic int ecap_pwm_set_polarity(struct pwm_chip *chip, struct pwm_device *pwm,
1128c2ecf20Sopenharmony_ci				 enum pwm_polarity polarity)
1138c2ecf20Sopenharmony_ci{
1148c2ecf20Sopenharmony_ci	struct ecap_pwm_chip *pc = to_ecap_pwm_chip(chip);
1158c2ecf20Sopenharmony_ci	u16 value;
1168c2ecf20Sopenharmony_ci
1178c2ecf20Sopenharmony_ci	pm_runtime_get_sync(pc->chip.dev);
1188c2ecf20Sopenharmony_ci
1198c2ecf20Sopenharmony_ci	value = readw(pc->mmio_base + ECCTL2);
1208c2ecf20Sopenharmony_ci
1218c2ecf20Sopenharmony_ci	if (polarity == PWM_POLARITY_INVERSED)
1228c2ecf20Sopenharmony_ci		/* Duty cycle defines LOW period of PWM */
1238c2ecf20Sopenharmony_ci		value |= ECCTL2_APWM_POL_LOW;
1248c2ecf20Sopenharmony_ci	else
1258c2ecf20Sopenharmony_ci		/* Duty cycle defines HIGH period of PWM */
1268c2ecf20Sopenharmony_ci		value &= ~ECCTL2_APWM_POL_LOW;
1278c2ecf20Sopenharmony_ci
1288c2ecf20Sopenharmony_ci	writew(value, pc->mmio_base + ECCTL2);
1298c2ecf20Sopenharmony_ci
1308c2ecf20Sopenharmony_ci	pm_runtime_put_sync(pc->chip.dev);
1318c2ecf20Sopenharmony_ci
1328c2ecf20Sopenharmony_ci	return 0;
1338c2ecf20Sopenharmony_ci}
1348c2ecf20Sopenharmony_ci
1358c2ecf20Sopenharmony_cistatic int ecap_pwm_enable(struct pwm_chip *chip, struct pwm_device *pwm)
1368c2ecf20Sopenharmony_ci{
1378c2ecf20Sopenharmony_ci	struct ecap_pwm_chip *pc = to_ecap_pwm_chip(chip);
1388c2ecf20Sopenharmony_ci	u16 value;
1398c2ecf20Sopenharmony_ci
1408c2ecf20Sopenharmony_ci	/* Leave clock enabled on enabling PWM */
1418c2ecf20Sopenharmony_ci	pm_runtime_get_sync(pc->chip.dev);
1428c2ecf20Sopenharmony_ci
1438c2ecf20Sopenharmony_ci	/*
1448c2ecf20Sopenharmony_ci	 * Enable 'Free run Time stamp counter mode' to start counter
1458c2ecf20Sopenharmony_ci	 * and  'APWM mode' to enable APWM output
1468c2ecf20Sopenharmony_ci	 */
1478c2ecf20Sopenharmony_ci	value = readw(pc->mmio_base + ECCTL2);
1488c2ecf20Sopenharmony_ci	value |= ECCTL2_TSCTR_FREERUN | ECCTL2_APWM_MODE;
1498c2ecf20Sopenharmony_ci	writew(value, pc->mmio_base + ECCTL2);
1508c2ecf20Sopenharmony_ci
1518c2ecf20Sopenharmony_ci	return 0;
1528c2ecf20Sopenharmony_ci}
1538c2ecf20Sopenharmony_ci
1548c2ecf20Sopenharmony_cistatic void ecap_pwm_disable(struct pwm_chip *chip, struct pwm_device *pwm)
1558c2ecf20Sopenharmony_ci{
1568c2ecf20Sopenharmony_ci	struct ecap_pwm_chip *pc = to_ecap_pwm_chip(chip);
1578c2ecf20Sopenharmony_ci	u16 value;
1588c2ecf20Sopenharmony_ci
1598c2ecf20Sopenharmony_ci	/*
1608c2ecf20Sopenharmony_ci	 * Disable 'Free run Time stamp counter mode' to stop counter
1618c2ecf20Sopenharmony_ci	 * and 'APWM mode' to put APWM output to low
1628c2ecf20Sopenharmony_ci	 */
1638c2ecf20Sopenharmony_ci	value = readw(pc->mmio_base + ECCTL2);
1648c2ecf20Sopenharmony_ci	value &= ~(ECCTL2_TSCTR_FREERUN | ECCTL2_APWM_MODE);
1658c2ecf20Sopenharmony_ci	writew(value, pc->mmio_base + ECCTL2);
1668c2ecf20Sopenharmony_ci
1678c2ecf20Sopenharmony_ci	/* Disable clock on PWM disable */
1688c2ecf20Sopenharmony_ci	pm_runtime_put_sync(pc->chip.dev);
1698c2ecf20Sopenharmony_ci}
1708c2ecf20Sopenharmony_ci
1718c2ecf20Sopenharmony_cistatic void ecap_pwm_free(struct pwm_chip *chip, struct pwm_device *pwm)
1728c2ecf20Sopenharmony_ci{
1738c2ecf20Sopenharmony_ci	if (pwm_is_enabled(pwm)) {
1748c2ecf20Sopenharmony_ci		dev_warn(chip->dev, "Removing PWM device without disabling\n");
1758c2ecf20Sopenharmony_ci		pm_runtime_put_sync(chip->dev);
1768c2ecf20Sopenharmony_ci	}
1778c2ecf20Sopenharmony_ci}
1788c2ecf20Sopenharmony_ci
1798c2ecf20Sopenharmony_cistatic const struct pwm_ops ecap_pwm_ops = {
1808c2ecf20Sopenharmony_ci	.free = ecap_pwm_free,
1818c2ecf20Sopenharmony_ci	.config = ecap_pwm_config,
1828c2ecf20Sopenharmony_ci	.set_polarity = ecap_pwm_set_polarity,
1838c2ecf20Sopenharmony_ci	.enable = ecap_pwm_enable,
1848c2ecf20Sopenharmony_ci	.disable = ecap_pwm_disable,
1858c2ecf20Sopenharmony_ci	.owner = THIS_MODULE,
1868c2ecf20Sopenharmony_ci};
1878c2ecf20Sopenharmony_ci
1888c2ecf20Sopenharmony_cistatic const struct of_device_id ecap_of_match[] = {
1898c2ecf20Sopenharmony_ci	{ .compatible	= "ti,am3352-ecap" },
1908c2ecf20Sopenharmony_ci	{ .compatible	= "ti,am33xx-ecap" },
1918c2ecf20Sopenharmony_ci	{},
1928c2ecf20Sopenharmony_ci};
1938c2ecf20Sopenharmony_ciMODULE_DEVICE_TABLE(of, ecap_of_match);
1948c2ecf20Sopenharmony_ci
1958c2ecf20Sopenharmony_cistatic int ecap_pwm_probe(struct platform_device *pdev)
1968c2ecf20Sopenharmony_ci{
1978c2ecf20Sopenharmony_ci	struct device_node *np = pdev->dev.of_node;
1988c2ecf20Sopenharmony_ci	struct ecap_pwm_chip *pc;
1998c2ecf20Sopenharmony_ci	struct resource *r;
2008c2ecf20Sopenharmony_ci	struct clk *clk;
2018c2ecf20Sopenharmony_ci	int ret;
2028c2ecf20Sopenharmony_ci
2038c2ecf20Sopenharmony_ci	pc = devm_kzalloc(&pdev->dev, sizeof(*pc), GFP_KERNEL);
2048c2ecf20Sopenharmony_ci	if (!pc)
2058c2ecf20Sopenharmony_ci		return -ENOMEM;
2068c2ecf20Sopenharmony_ci
2078c2ecf20Sopenharmony_ci	clk = devm_clk_get(&pdev->dev, "fck");
2088c2ecf20Sopenharmony_ci	if (IS_ERR(clk)) {
2098c2ecf20Sopenharmony_ci		if (of_device_is_compatible(np, "ti,am33xx-ecap")) {
2108c2ecf20Sopenharmony_ci			dev_warn(&pdev->dev, "Binding is obsolete.\n");
2118c2ecf20Sopenharmony_ci			clk = devm_clk_get(pdev->dev.parent, "fck");
2128c2ecf20Sopenharmony_ci		}
2138c2ecf20Sopenharmony_ci	}
2148c2ecf20Sopenharmony_ci
2158c2ecf20Sopenharmony_ci	if (IS_ERR(clk)) {
2168c2ecf20Sopenharmony_ci		dev_err(&pdev->dev, "failed to get clock\n");
2178c2ecf20Sopenharmony_ci		return PTR_ERR(clk);
2188c2ecf20Sopenharmony_ci	}
2198c2ecf20Sopenharmony_ci
2208c2ecf20Sopenharmony_ci	pc->clk_rate = clk_get_rate(clk);
2218c2ecf20Sopenharmony_ci	if (!pc->clk_rate) {
2228c2ecf20Sopenharmony_ci		dev_err(&pdev->dev, "failed to get clock rate\n");
2238c2ecf20Sopenharmony_ci		return -EINVAL;
2248c2ecf20Sopenharmony_ci	}
2258c2ecf20Sopenharmony_ci
2268c2ecf20Sopenharmony_ci	pc->chip.dev = &pdev->dev;
2278c2ecf20Sopenharmony_ci	pc->chip.ops = &ecap_pwm_ops;
2288c2ecf20Sopenharmony_ci	pc->chip.of_xlate = of_pwm_xlate_with_flags;
2298c2ecf20Sopenharmony_ci	pc->chip.of_pwm_n_cells = 3;
2308c2ecf20Sopenharmony_ci	pc->chip.base = -1;
2318c2ecf20Sopenharmony_ci	pc->chip.npwm = 1;
2328c2ecf20Sopenharmony_ci
2338c2ecf20Sopenharmony_ci	r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2348c2ecf20Sopenharmony_ci	pc->mmio_base = devm_ioremap_resource(&pdev->dev, r);
2358c2ecf20Sopenharmony_ci	if (IS_ERR(pc->mmio_base))
2368c2ecf20Sopenharmony_ci		return PTR_ERR(pc->mmio_base);
2378c2ecf20Sopenharmony_ci
2388c2ecf20Sopenharmony_ci	ret = pwmchip_add(&pc->chip);
2398c2ecf20Sopenharmony_ci	if (ret < 0) {
2408c2ecf20Sopenharmony_ci		dev_err(&pdev->dev, "pwmchip_add() failed: %d\n", ret);
2418c2ecf20Sopenharmony_ci		return ret;
2428c2ecf20Sopenharmony_ci	}
2438c2ecf20Sopenharmony_ci
2448c2ecf20Sopenharmony_ci	platform_set_drvdata(pdev, pc);
2458c2ecf20Sopenharmony_ci	pm_runtime_enable(&pdev->dev);
2468c2ecf20Sopenharmony_ci
2478c2ecf20Sopenharmony_ci	return 0;
2488c2ecf20Sopenharmony_ci}
2498c2ecf20Sopenharmony_ci
2508c2ecf20Sopenharmony_cistatic int ecap_pwm_remove(struct platform_device *pdev)
2518c2ecf20Sopenharmony_ci{
2528c2ecf20Sopenharmony_ci	struct ecap_pwm_chip *pc = platform_get_drvdata(pdev);
2538c2ecf20Sopenharmony_ci
2548c2ecf20Sopenharmony_ci	pm_runtime_disable(&pdev->dev);
2558c2ecf20Sopenharmony_ci
2568c2ecf20Sopenharmony_ci	return pwmchip_remove(&pc->chip);
2578c2ecf20Sopenharmony_ci}
2588c2ecf20Sopenharmony_ci
2598c2ecf20Sopenharmony_ci#ifdef CONFIG_PM_SLEEP
2608c2ecf20Sopenharmony_cistatic void ecap_pwm_save_context(struct ecap_pwm_chip *pc)
2618c2ecf20Sopenharmony_ci{
2628c2ecf20Sopenharmony_ci	pm_runtime_get_sync(pc->chip.dev);
2638c2ecf20Sopenharmony_ci	pc->ctx.ecctl2 = readw(pc->mmio_base + ECCTL2);
2648c2ecf20Sopenharmony_ci	pc->ctx.cap4 = readl(pc->mmio_base + CAP4);
2658c2ecf20Sopenharmony_ci	pc->ctx.cap3 = readl(pc->mmio_base + CAP3);
2668c2ecf20Sopenharmony_ci	pm_runtime_put_sync(pc->chip.dev);
2678c2ecf20Sopenharmony_ci}
2688c2ecf20Sopenharmony_ci
2698c2ecf20Sopenharmony_cistatic void ecap_pwm_restore_context(struct ecap_pwm_chip *pc)
2708c2ecf20Sopenharmony_ci{
2718c2ecf20Sopenharmony_ci	writel(pc->ctx.cap3, pc->mmio_base + CAP3);
2728c2ecf20Sopenharmony_ci	writel(pc->ctx.cap4, pc->mmio_base + CAP4);
2738c2ecf20Sopenharmony_ci	writew(pc->ctx.ecctl2, pc->mmio_base + ECCTL2);
2748c2ecf20Sopenharmony_ci}
2758c2ecf20Sopenharmony_ci
2768c2ecf20Sopenharmony_cistatic int ecap_pwm_suspend(struct device *dev)
2778c2ecf20Sopenharmony_ci{
2788c2ecf20Sopenharmony_ci	struct ecap_pwm_chip *pc = dev_get_drvdata(dev);
2798c2ecf20Sopenharmony_ci	struct pwm_device *pwm = pc->chip.pwms;
2808c2ecf20Sopenharmony_ci
2818c2ecf20Sopenharmony_ci	ecap_pwm_save_context(pc);
2828c2ecf20Sopenharmony_ci
2838c2ecf20Sopenharmony_ci	/* Disable explicitly if PWM is running */
2848c2ecf20Sopenharmony_ci	if (pwm_is_enabled(pwm))
2858c2ecf20Sopenharmony_ci		pm_runtime_put_sync(dev);
2868c2ecf20Sopenharmony_ci
2878c2ecf20Sopenharmony_ci	return 0;
2888c2ecf20Sopenharmony_ci}
2898c2ecf20Sopenharmony_ci
2908c2ecf20Sopenharmony_cistatic int ecap_pwm_resume(struct device *dev)
2918c2ecf20Sopenharmony_ci{
2928c2ecf20Sopenharmony_ci	struct ecap_pwm_chip *pc = dev_get_drvdata(dev);
2938c2ecf20Sopenharmony_ci	struct pwm_device *pwm = pc->chip.pwms;
2948c2ecf20Sopenharmony_ci
2958c2ecf20Sopenharmony_ci	/* Enable explicitly if PWM was running */
2968c2ecf20Sopenharmony_ci	if (pwm_is_enabled(pwm))
2978c2ecf20Sopenharmony_ci		pm_runtime_get_sync(dev);
2988c2ecf20Sopenharmony_ci
2998c2ecf20Sopenharmony_ci	ecap_pwm_restore_context(pc);
3008c2ecf20Sopenharmony_ci	return 0;
3018c2ecf20Sopenharmony_ci}
3028c2ecf20Sopenharmony_ci#endif
3038c2ecf20Sopenharmony_ci
3048c2ecf20Sopenharmony_cistatic SIMPLE_DEV_PM_OPS(ecap_pwm_pm_ops, ecap_pwm_suspend, ecap_pwm_resume);
3058c2ecf20Sopenharmony_ci
3068c2ecf20Sopenharmony_cistatic struct platform_driver ecap_pwm_driver = {
3078c2ecf20Sopenharmony_ci	.driver = {
3088c2ecf20Sopenharmony_ci		.name = "ecap",
3098c2ecf20Sopenharmony_ci		.of_match_table = ecap_of_match,
3108c2ecf20Sopenharmony_ci		.pm = &ecap_pwm_pm_ops,
3118c2ecf20Sopenharmony_ci	},
3128c2ecf20Sopenharmony_ci	.probe = ecap_pwm_probe,
3138c2ecf20Sopenharmony_ci	.remove = ecap_pwm_remove,
3148c2ecf20Sopenharmony_ci};
3158c2ecf20Sopenharmony_cimodule_platform_driver(ecap_pwm_driver);
3168c2ecf20Sopenharmony_ci
3178c2ecf20Sopenharmony_ciMODULE_DESCRIPTION("ECAP PWM driver");
3188c2ecf20Sopenharmony_ciMODULE_AUTHOR("Texas Instruments");
3198c2ecf20Sopenharmony_ciMODULE_LICENSE("GPL");
320