18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
28c2ecf20Sopenharmony_ci/*
38c2ecf20Sopenharmony_ci * Driver for Allwinner sun4i Pulse Width Modulation Controller
48c2ecf20Sopenharmony_ci *
58c2ecf20Sopenharmony_ci * Copyright (C) 2014 Alexandre Belloni <alexandre.belloni@free-electrons.com>
68c2ecf20Sopenharmony_ci *
78c2ecf20Sopenharmony_ci * Limitations:
88c2ecf20Sopenharmony_ci * - When outputing the source clock directly, the PWM logic will be bypassed
98c2ecf20Sopenharmony_ci *   and the currently running period is not guaranteed to be completed
108c2ecf20Sopenharmony_ci */
118c2ecf20Sopenharmony_ci
128c2ecf20Sopenharmony_ci#include <linux/bitops.h>
138c2ecf20Sopenharmony_ci#include <linux/clk.h>
148c2ecf20Sopenharmony_ci#include <linux/delay.h>
158c2ecf20Sopenharmony_ci#include <linux/err.h>
168c2ecf20Sopenharmony_ci#include <linux/io.h>
178c2ecf20Sopenharmony_ci#include <linux/jiffies.h>
188c2ecf20Sopenharmony_ci#include <linux/module.h>
198c2ecf20Sopenharmony_ci#include <linux/of.h>
208c2ecf20Sopenharmony_ci#include <linux/of_device.h>
218c2ecf20Sopenharmony_ci#include <linux/platform_device.h>
228c2ecf20Sopenharmony_ci#include <linux/pwm.h>
238c2ecf20Sopenharmony_ci#include <linux/reset.h>
248c2ecf20Sopenharmony_ci#include <linux/slab.h>
258c2ecf20Sopenharmony_ci#include <linux/spinlock.h>
268c2ecf20Sopenharmony_ci#include <linux/time.h>
278c2ecf20Sopenharmony_ci
288c2ecf20Sopenharmony_ci#define PWM_CTRL_REG		0x0
298c2ecf20Sopenharmony_ci
308c2ecf20Sopenharmony_ci#define PWM_CH_PRD_BASE		0x4
318c2ecf20Sopenharmony_ci#define PWM_CH_PRD_OFFSET	0x4
328c2ecf20Sopenharmony_ci#define PWM_CH_PRD(ch)		(PWM_CH_PRD_BASE + PWM_CH_PRD_OFFSET * (ch))
338c2ecf20Sopenharmony_ci
348c2ecf20Sopenharmony_ci#define PWMCH_OFFSET		15
358c2ecf20Sopenharmony_ci#define PWM_PRESCAL_MASK	GENMASK(3, 0)
368c2ecf20Sopenharmony_ci#define PWM_PRESCAL_OFF		0
378c2ecf20Sopenharmony_ci#define PWM_EN			BIT(4)
388c2ecf20Sopenharmony_ci#define PWM_ACT_STATE		BIT(5)
398c2ecf20Sopenharmony_ci#define PWM_CLK_GATING		BIT(6)
408c2ecf20Sopenharmony_ci#define PWM_MODE		BIT(7)
418c2ecf20Sopenharmony_ci#define PWM_PULSE		BIT(8)
428c2ecf20Sopenharmony_ci#define PWM_BYPASS		BIT(9)
438c2ecf20Sopenharmony_ci
448c2ecf20Sopenharmony_ci#define PWM_RDY_BASE		28
458c2ecf20Sopenharmony_ci#define PWM_RDY_OFFSET		1
468c2ecf20Sopenharmony_ci#define PWM_RDY(ch)		BIT(PWM_RDY_BASE + PWM_RDY_OFFSET * (ch))
478c2ecf20Sopenharmony_ci
488c2ecf20Sopenharmony_ci#define PWM_PRD(prd)		(((prd) - 1) << 16)
498c2ecf20Sopenharmony_ci#define PWM_PRD_MASK		GENMASK(15, 0)
508c2ecf20Sopenharmony_ci
518c2ecf20Sopenharmony_ci#define PWM_DTY_MASK		GENMASK(15, 0)
528c2ecf20Sopenharmony_ci
538c2ecf20Sopenharmony_ci#define PWM_REG_PRD(reg)	((((reg) >> 16) & PWM_PRD_MASK) + 1)
548c2ecf20Sopenharmony_ci#define PWM_REG_DTY(reg)	((reg) & PWM_DTY_MASK)
558c2ecf20Sopenharmony_ci#define PWM_REG_PRESCAL(reg, chan)	(((reg) >> ((chan) * PWMCH_OFFSET)) & PWM_PRESCAL_MASK)
568c2ecf20Sopenharmony_ci
578c2ecf20Sopenharmony_ci#define BIT_CH(bit, chan)	((bit) << ((chan) * PWMCH_OFFSET))
588c2ecf20Sopenharmony_ci
598c2ecf20Sopenharmony_cistatic const u32 prescaler_table[] = {
608c2ecf20Sopenharmony_ci	120,
618c2ecf20Sopenharmony_ci	180,
628c2ecf20Sopenharmony_ci	240,
638c2ecf20Sopenharmony_ci	360,
648c2ecf20Sopenharmony_ci	480,
658c2ecf20Sopenharmony_ci	0,
668c2ecf20Sopenharmony_ci	0,
678c2ecf20Sopenharmony_ci	0,
688c2ecf20Sopenharmony_ci	12000,
698c2ecf20Sopenharmony_ci	24000,
708c2ecf20Sopenharmony_ci	36000,
718c2ecf20Sopenharmony_ci	48000,
728c2ecf20Sopenharmony_ci	72000,
738c2ecf20Sopenharmony_ci	0,
748c2ecf20Sopenharmony_ci	0,
758c2ecf20Sopenharmony_ci	0, /* Actually 1 but tested separately */
768c2ecf20Sopenharmony_ci};
778c2ecf20Sopenharmony_ci
788c2ecf20Sopenharmony_cistruct sun4i_pwm_data {
798c2ecf20Sopenharmony_ci	bool has_prescaler_bypass;
808c2ecf20Sopenharmony_ci	bool has_direct_mod_clk_output;
818c2ecf20Sopenharmony_ci	unsigned int npwm;
828c2ecf20Sopenharmony_ci};
838c2ecf20Sopenharmony_ci
848c2ecf20Sopenharmony_cistruct sun4i_pwm_chip {
858c2ecf20Sopenharmony_ci	struct pwm_chip chip;
868c2ecf20Sopenharmony_ci	struct clk *bus_clk;
878c2ecf20Sopenharmony_ci	struct clk *clk;
888c2ecf20Sopenharmony_ci	struct reset_control *rst;
898c2ecf20Sopenharmony_ci	void __iomem *base;
908c2ecf20Sopenharmony_ci	spinlock_t ctrl_lock;
918c2ecf20Sopenharmony_ci	const struct sun4i_pwm_data *data;
928c2ecf20Sopenharmony_ci	unsigned long next_period[2];
938c2ecf20Sopenharmony_ci};
948c2ecf20Sopenharmony_ci
958c2ecf20Sopenharmony_cistatic inline struct sun4i_pwm_chip *to_sun4i_pwm_chip(struct pwm_chip *chip)
968c2ecf20Sopenharmony_ci{
978c2ecf20Sopenharmony_ci	return container_of(chip, struct sun4i_pwm_chip, chip);
988c2ecf20Sopenharmony_ci}
998c2ecf20Sopenharmony_ci
1008c2ecf20Sopenharmony_cistatic inline u32 sun4i_pwm_readl(struct sun4i_pwm_chip *chip,
1018c2ecf20Sopenharmony_ci				  unsigned long offset)
1028c2ecf20Sopenharmony_ci{
1038c2ecf20Sopenharmony_ci	return readl(chip->base + offset);
1048c2ecf20Sopenharmony_ci}
1058c2ecf20Sopenharmony_ci
1068c2ecf20Sopenharmony_cistatic inline void sun4i_pwm_writel(struct sun4i_pwm_chip *chip,
1078c2ecf20Sopenharmony_ci				    u32 val, unsigned long offset)
1088c2ecf20Sopenharmony_ci{
1098c2ecf20Sopenharmony_ci	writel(val, chip->base + offset);
1108c2ecf20Sopenharmony_ci}
1118c2ecf20Sopenharmony_ci
1128c2ecf20Sopenharmony_cistatic void sun4i_pwm_get_state(struct pwm_chip *chip,
1138c2ecf20Sopenharmony_ci				struct pwm_device *pwm,
1148c2ecf20Sopenharmony_ci				struct pwm_state *state)
1158c2ecf20Sopenharmony_ci{
1168c2ecf20Sopenharmony_ci	struct sun4i_pwm_chip *sun4i_pwm = to_sun4i_pwm_chip(chip);
1178c2ecf20Sopenharmony_ci	u64 clk_rate, tmp;
1188c2ecf20Sopenharmony_ci	u32 val;
1198c2ecf20Sopenharmony_ci	unsigned int prescaler;
1208c2ecf20Sopenharmony_ci
1218c2ecf20Sopenharmony_ci	clk_rate = clk_get_rate(sun4i_pwm->clk);
1228c2ecf20Sopenharmony_ci
1238c2ecf20Sopenharmony_ci	val = sun4i_pwm_readl(sun4i_pwm, PWM_CTRL_REG);
1248c2ecf20Sopenharmony_ci
1258c2ecf20Sopenharmony_ci	/*
1268c2ecf20Sopenharmony_ci	 * PWM chapter in H6 manual has a diagram which explains that if bypass
1278c2ecf20Sopenharmony_ci	 * bit is set, no other setting has any meaning. Even more, experiment
1288c2ecf20Sopenharmony_ci	 * proved that also enable bit is ignored in this case.
1298c2ecf20Sopenharmony_ci	 */
1308c2ecf20Sopenharmony_ci	if ((val & BIT_CH(PWM_BYPASS, pwm->hwpwm)) &&
1318c2ecf20Sopenharmony_ci	    sun4i_pwm->data->has_direct_mod_clk_output) {
1328c2ecf20Sopenharmony_ci		state->period = DIV_ROUND_UP_ULL(NSEC_PER_SEC, clk_rate);
1338c2ecf20Sopenharmony_ci		state->duty_cycle = DIV_ROUND_UP_ULL(state->period, 2);
1348c2ecf20Sopenharmony_ci		state->polarity = PWM_POLARITY_NORMAL;
1358c2ecf20Sopenharmony_ci		state->enabled = true;
1368c2ecf20Sopenharmony_ci		return;
1378c2ecf20Sopenharmony_ci	}
1388c2ecf20Sopenharmony_ci
1398c2ecf20Sopenharmony_ci	if ((PWM_REG_PRESCAL(val, pwm->hwpwm) == PWM_PRESCAL_MASK) &&
1408c2ecf20Sopenharmony_ci	    sun4i_pwm->data->has_prescaler_bypass)
1418c2ecf20Sopenharmony_ci		prescaler = 1;
1428c2ecf20Sopenharmony_ci	else
1438c2ecf20Sopenharmony_ci		prescaler = prescaler_table[PWM_REG_PRESCAL(val, pwm->hwpwm)];
1448c2ecf20Sopenharmony_ci
1458c2ecf20Sopenharmony_ci	if (prescaler == 0)
1468c2ecf20Sopenharmony_ci		return;
1478c2ecf20Sopenharmony_ci
1488c2ecf20Sopenharmony_ci	if (val & BIT_CH(PWM_ACT_STATE, pwm->hwpwm))
1498c2ecf20Sopenharmony_ci		state->polarity = PWM_POLARITY_NORMAL;
1508c2ecf20Sopenharmony_ci	else
1518c2ecf20Sopenharmony_ci		state->polarity = PWM_POLARITY_INVERSED;
1528c2ecf20Sopenharmony_ci
1538c2ecf20Sopenharmony_ci	if ((val & BIT_CH(PWM_CLK_GATING | PWM_EN, pwm->hwpwm)) ==
1548c2ecf20Sopenharmony_ci	    BIT_CH(PWM_CLK_GATING | PWM_EN, pwm->hwpwm))
1558c2ecf20Sopenharmony_ci		state->enabled = true;
1568c2ecf20Sopenharmony_ci	else
1578c2ecf20Sopenharmony_ci		state->enabled = false;
1588c2ecf20Sopenharmony_ci
1598c2ecf20Sopenharmony_ci	val = sun4i_pwm_readl(sun4i_pwm, PWM_CH_PRD(pwm->hwpwm));
1608c2ecf20Sopenharmony_ci
1618c2ecf20Sopenharmony_ci	tmp = (u64)prescaler * NSEC_PER_SEC * PWM_REG_DTY(val);
1628c2ecf20Sopenharmony_ci	state->duty_cycle = DIV_ROUND_CLOSEST_ULL(tmp, clk_rate);
1638c2ecf20Sopenharmony_ci
1648c2ecf20Sopenharmony_ci	tmp = (u64)prescaler * NSEC_PER_SEC * PWM_REG_PRD(val);
1658c2ecf20Sopenharmony_ci	state->period = DIV_ROUND_CLOSEST_ULL(tmp, clk_rate);
1668c2ecf20Sopenharmony_ci}
1678c2ecf20Sopenharmony_ci
1688c2ecf20Sopenharmony_cistatic int sun4i_pwm_calculate(struct sun4i_pwm_chip *sun4i_pwm,
1698c2ecf20Sopenharmony_ci			       const struct pwm_state *state,
1708c2ecf20Sopenharmony_ci			       u32 *dty, u32 *prd, unsigned int *prsclr,
1718c2ecf20Sopenharmony_ci			       bool *bypass)
1728c2ecf20Sopenharmony_ci{
1738c2ecf20Sopenharmony_ci	u64 clk_rate, div = 0;
1748c2ecf20Sopenharmony_ci	unsigned int prescaler = 0;
1758c2ecf20Sopenharmony_ci
1768c2ecf20Sopenharmony_ci	clk_rate = clk_get_rate(sun4i_pwm->clk);
1778c2ecf20Sopenharmony_ci
1788c2ecf20Sopenharmony_ci	*bypass = sun4i_pwm->data->has_direct_mod_clk_output &&
1798c2ecf20Sopenharmony_ci		  state->enabled &&
1808c2ecf20Sopenharmony_ci		  (state->period * clk_rate >= NSEC_PER_SEC) &&
1818c2ecf20Sopenharmony_ci		  (state->period * clk_rate < 2 * NSEC_PER_SEC) &&
1828c2ecf20Sopenharmony_ci		  (state->duty_cycle * clk_rate * 2 >= NSEC_PER_SEC);
1838c2ecf20Sopenharmony_ci
1848c2ecf20Sopenharmony_ci	/* Skip calculation of other parameters if we bypass them */
1858c2ecf20Sopenharmony_ci	if (*bypass)
1868c2ecf20Sopenharmony_ci		return 0;
1878c2ecf20Sopenharmony_ci
1888c2ecf20Sopenharmony_ci	if (sun4i_pwm->data->has_prescaler_bypass) {
1898c2ecf20Sopenharmony_ci		/* First, test without any prescaler when available */
1908c2ecf20Sopenharmony_ci		prescaler = PWM_PRESCAL_MASK;
1918c2ecf20Sopenharmony_ci		/*
1928c2ecf20Sopenharmony_ci		 * When not using any prescaler, the clock period in nanoseconds
1938c2ecf20Sopenharmony_ci		 * is not an integer so round it half up instead of
1948c2ecf20Sopenharmony_ci		 * truncating to get less surprising values.
1958c2ecf20Sopenharmony_ci		 */
1968c2ecf20Sopenharmony_ci		div = clk_rate * state->period + NSEC_PER_SEC / 2;
1978c2ecf20Sopenharmony_ci		do_div(div, NSEC_PER_SEC);
1988c2ecf20Sopenharmony_ci		if (div - 1 > PWM_PRD_MASK)
1998c2ecf20Sopenharmony_ci			prescaler = 0;
2008c2ecf20Sopenharmony_ci	}
2018c2ecf20Sopenharmony_ci
2028c2ecf20Sopenharmony_ci	if (prescaler == 0) {
2038c2ecf20Sopenharmony_ci		/* Go up from the first divider */
2048c2ecf20Sopenharmony_ci		for (prescaler = 0; prescaler < PWM_PRESCAL_MASK; prescaler++) {
2058c2ecf20Sopenharmony_ci			unsigned int pval = prescaler_table[prescaler];
2068c2ecf20Sopenharmony_ci
2078c2ecf20Sopenharmony_ci			if (!pval)
2088c2ecf20Sopenharmony_ci				continue;
2098c2ecf20Sopenharmony_ci
2108c2ecf20Sopenharmony_ci			div = clk_rate;
2118c2ecf20Sopenharmony_ci			do_div(div, pval);
2128c2ecf20Sopenharmony_ci			div = div * state->period;
2138c2ecf20Sopenharmony_ci			do_div(div, NSEC_PER_SEC);
2148c2ecf20Sopenharmony_ci			if (div - 1 <= PWM_PRD_MASK)
2158c2ecf20Sopenharmony_ci				break;
2168c2ecf20Sopenharmony_ci		}
2178c2ecf20Sopenharmony_ci
2188c2ecf20Sopenharmony_ci		if (div - 1 > PWM_PRD_MASK)
2198c2ecf20Sopenharmony_ci			return -EINVAL;
2208c2ecf20Sopenharmony_ci	}
2218c2ecf20Sopenharmony_ci
2228c2ecf20Sopenharmony_ci	*prd = div;
2238c2ecf20Sopenharmony_ci	div *= state->duty_cycle;
2248c2ecf20Sopenharmony_ci	do_div(div, state->period);
2258c2ecf20Sopenharmony_ci	*dty = div;
2268c2ecf20Sopenharmony_ci	*prsclr = prescaler;
2278c2ecf20Sopenharmony_ci
2288c2ecf20Sopenharmony_ci	return 0;
2298c2ecf20Sopenharmony_ci}
2308c2ecf20Sopenharmony_ci
2318c2ecf20Sopenharmony_cistatic int sun4i_pwm_apply(struct pwm_chip *chip, struct pwm_device *pwm,
2328c2ecf20Sopenharmony_ci			   const struct pwm_state *state)
2338c2ecf20Sopenharmony_ci{
2348c2ecf20Sopenharmony_ci	struct sun4i_pwm_chip *sun4i_pwm = to_sun4i_pwm_chip(chip);
2358c2ecf20Sopenharmony_ci	struct pwm_state cstate;
2368c2ecf20Sopenharmony_ci	u32 ctrl, duty = 0, period = 0, val;
2378c2ecf20Sopenharmony_ci	int ret;
2388c2ecf20Sopenharmony_ci	unsigned int delay_us, prescaler = 0;
2398c2ecf20Sopenharmony_ci	unsigned long now;
2408c2ecf20Sopenharmony_ci	bool bypass;
2418c2ecf20Sopenharmony_ci
2428c2ecf20Sopenharmony_ci	pwm_get_state(pwm, &cstate);
2438c2ecf20Sopenharmony_ci
2448c2ecf20Sopenharmony_ci	if (!cstate.enabled) {
2458c2ecf20Sopenharmony_ci		ret = clk_prepare_enable(sun4i_pwm->clk);
2468c2ecf20Sopenharmony_ci		if (ret) {
2478c2ecf20Sopenharmony_ci			dev_err(chip->dev, "failed to enable PWM clock\n");
2488c2ecf20Sopenharmony_ci			return ret;
2498c2ecf20Sopenharmony_ci		}
2508c2ecf20Sopenharmony_ci	}
2518c2ecf20Sopenharmony_ci
2528c2ecf20Sopenharmony_ci	ret = sun4i_pwm_calculate(sun4i_pwm, state, &duty, &period, &prescaler,
2538c2ecf20Sopenharmony_ci				  &bypass);
2548c2ecf20Sopenharmony_ci	if (ret) {
2558c2ecf20Sopenharmony_ci		dev_err(chip->dev, "period exceeds the maximum value\n");
2568c2ecf20Sopenharmony_ci		if (!cstate.enabled)
2578c2ecf20Sopenharmony_ci			clk_disable_unprepare(sun4i_pwm->clk);
2588c2ecf20Sopenharmony_ci		return ret;
2598c2ecf20Sopenharmony_ci	}
2608c2ecf20Sopenharmony_ci
2618c2ecf20Sopenharmony_ci	spin_lock(&sun4i_pwm->ctrl_lock);
2628c2ecf20Sopenharmony_ci	ctrl = sun4i_pwm_readl(sun4i_pwm, PWM_CTRL_REG);
2638c2ecf20Sopenharmony_ci
2648c2ecf20Sopenharmony_ci	if (sun4i_pwm->data->has_direct_mod_clk_output) {
2658c2ecf20Sopenharmony_ci		if (bypass) {
2668c2ecf20Sopenharmony_ci			ctrl |= BIT_CH(PWM_BYPASS, pwm->hwpwm);
2678c2ecf20Sopenharmony_ci			/* We can skip other parameter */
2688c2ecf20Sopenharmony_ci			sun4i_pwm_writel(sun4i_pwm, ctrl, PWM_CTRL_REG);
2698c2ecf20Sopenharmony_ci			spin_unlock(&sun4i_pwm->ctrl_lock);
2708c2ecf20Sopenharmony_ci			return 0;
2718c2ecf20Sopenharmony_ci		}
2728c2ecf20Sopenharmony_ci
2738c2ecf20Sopenharmony_ci		ctrl &= ~BIT_CH(PWM_BYPASS, pwm->hwpwm);
2748c2ecf20Sopenharmony_ci	}
2758c2ecf20Sopenharmony_ci
2768c2ecf20Sopenharmony_ci	if (PWM_REG_PRESCAL(ctrl, pwm->hwpwm) != prescaler) {
2778c2ecf20Sopenharmony_ci		/* Prescaler changed, the clock has to be gated */
2788c2ecf20Sopenharmony_ci		ctrl &= ~BIT_CH(PWM_CLK_GATING, pwm->hwpwm);
2798c2ecf20Sopenharmony_ci		sun4i_pwm_writel(sun4i_pwm, ctrl, PWM_CTRL_REG);
2808c2ecf20Sopenharmony_ci
2818c2ecf20Sopenharmony_ci		ctrl &= ~BIT_CH(PWM_PRESCAL_MASK, pwm->hwpwm);
2828c2ecf20Sopenharmony_ci		ctrl |= BIT_CH(prescaler, pwm->hwpwm);
2838c2ecf20Sopenharmony_ci	}
2848c2ecf20Sopenharmony_ci
2858c2ecf20Sopenharmony_ci	val = (duty & PWM_DTY_MASK) | PWM_PRD(period);
2868c2ecf20Sopenharmony_ci	sun4i_pwm_writel(sun4i_pwm, val, PWM_CH_PRD(pwm->hwpwm));
2878c2ecf20Sopenharmony_ci	sun4i_pwm->next_period[pwm->hwpwm] = jiffies +
2888c2ecf20Sopenharmony_ci		nsecs_to_jiffies(cstate.period + 1000);
2898c2ecf20Sopenharmony_ci
2908c2ecf20Sopenharmony_ci	if (state->polarity != PWM_POLARITY_NORMAL)
2918c2ecf20Sopenharmony_ci		ctrl &= ~BIT_CH(PWM_ACT_STATE, pwm->hwpwm);
2928c2ecf20Sopenharmony_ci	else
2938c2ecf20Sopenharmony_ci		ctrl |= BIT_CH(PWM_ACT_STATE, pwm->hwpwm);
2948c2ecf20Sopenharmony_ci
2958c2ecf20Sopenharmony_ci	ctrl |= BIT_CH(PWM_CLK_GATING, pwm->hwpwm);
2968c2ecf20Sopenharmony_ci
2978c2ecf20Sopenharmony_ci	if (state->enabled)
2988c2ecf20Sopenharmony_ci		ctrl |= BIT_CH(PWM_EN, pwm->hwpwm);
2998c2ecf20Sopenharmony_ci
3008c2ecf20Sopenharmony_ci	sun4i_pwm_writel(sun4i_pwm, ctrl, PWM_CTRL_REG);
3018c2ecf20Sopenharmony_ci
3028c2ecf20Sopenharmony_ci	spin_unlock(&sun4i_pwm->ctrl_lock);
3038c2ecf20Sopenharmony_ci
3048c2ecf20Sopenharmony_ci	if (state->enabled)
3058c2ecf20Sopenharmony_ci		return 0;
3068c2ecf20Sopenharmony_ci
3078c2ecf20Sopenharmony_ci	/* We need a full period to elapse before disabling the channel. */
3088c2ecf20Sopenharmony_ci	now = jiffies;
3098c2ecf20Sopenharmony_ci	if (time_before(now, sun4i_pwm->next_period[pwm->hwpwm])) {
3108c2ecf20Sopenharmony_ci		delay_us = jiffies_to_usecs(sun4i_pwm->next_period[pwm->hwpwm] -
3118c2ecf20Sopenharmony_ci					   now);
3128c2ecf20Sopenharmony_ci		if ((delay_us / 500) > MAX_UDELAY_MS)
3138c2ecf20Sopenharmony_ci			msleep(delay_us / 1000 + 1);
3148c2ecf20Sopenharmony_ci		else
3158c2ecf20Sopenharmony_ci			usleep_range(delay_us, delay_us * 2);
3168c2ecf20Sopenharmony_ci	}
3178c2ecf20Sopenharmony_ci
3188c2ecf20Sopenharmony_ci	spin_lock(&sun4i_pwm->ctrl_lock);
3198c2ecf20Sopenharmony_ci	ctrl = sun4i_pwm_readl(sun4i_pwm, PWM_CTRL_REG);
3208c2ecf20Sopenharmony_ci	ctrl &= ~BIT_CH(PWM_CLK_GATING, pwm->hwpwm);
3218c2ecf20Sopenharmony_ci	ctrl &= ~BIT_CH(PWM_EN, pwm->hwpwm);
3228c2ecf20Sopenharmony_ci	sun4i_pwm_writel(sun4i_pwm, ctrl, PWM_CTRL_REG);
3238c2ecf20Sopenharmony_ci	spin_unlock(&sun4i_pwm->ctrl_lock);
3248c2ecf20Sopenharmony_ci
3258c2ecf20Sopenharmony_ci	clk_disable_unprepare(sun4i_pwm->clk);
3268c2ecf20Sopenharmony_ci
3278c2ecf20Sopenharmony_ci	return 0;
3288c2ecf20Sopenharmony_ci}
3298c2ecf20Sopenharmony_ci
3308c2ecf20Sopenharmony_cistatic const struct pwm_ops sun4i_pwm_ops = {
3318c2ecf20Sopenharmony_ci	.apply = sun4i_pwm_apply,
3328c2ecf20Sopenharmony_ci	.get_state = sun4i_pwm_get_state,
3338c2ecf20Sopenharmony_ci	.owner = THIS_MODULE,
3348c2ecf20Sopenharmony_ci};
3358c2ecf20Sopenharmony_ci
3368c2ecf20Sopenharmony_cistatic const struct sun4i_pwm_data sun4i_pwm_dual_nobypass = {
3378c2ecf20Sopenharmony_ci	.has_prescaler_bypass = false,
3388c2ecf20Sopenharmony_ci	.npwm = 2,
3398c2ecf20Sopenharmony_ci};
3408c2ecf20Sopenharmony_ci
3418c2ecf20Sopenharmony_cistatic const struct sun4i_pwm_data sun4i_pwm_dual_bypass = {
3428c2ecf20Sopenharmony_ci	.has_prescaler_bypass = true,
3438c2ecf20Sopenharmony_ci	.npwm = 2,
3448c2ecf20Sopenharmony_ci};
3458c2ecf20Sopenharmony_ci
3468c2ecf20Sopenharmony_cistatic const struct sun4i_pwm_data sun4i_pwm_single_bypass = {
3478c2ecf20Sopenharmony_ci	.has_prescaler_bypass = true,
3488c2ecf20Sopenharmony_ci	.npwm = 1,
3498c2ecf20Sopenharmony_ci};
3508c2ecf20Sopenharmony_ci
3518c2ecf20Sopenharmony_cistatic const struct sun4i_pwm_data sun50i_a64_pwm_data = {
3528c2ecf20Sopenharmony_ci	.has_prescaler_bypass = true,
3538c2ecf20Sopenharmony_ci	.has_direct_mod_clk_output = true,
3548c2ecf20Sopenharmony_ci	.npwm = 1,
3558c2ecf20Sopenharmony_ci};
3568c2ecf20Sopenharmony_ci
3578c2ecf20Sopenharmony_cistatic const struct sun4i_pwm_data sun50i_h6_pwm_data = {
3588c2ecf20Sopenharmony_ci	.has_prescaler_bypass = true,
3598c2ecf20Sopenharmony_ci	.has_direct_mod_clk_output = true,
3608c2ecf20Sopenharmony_ci	.npwm = 2,
3618c2ecf20Sopenharmony_ci};
3628c2ecf20Sopenharmony_ci
3638c2ecf20Sopenharmony_cistatic const struct of_device_id sun4i_pwm_dt_ids[] = {
3648c2ecf20Sopenharmony_ci	{
3658c2ecf20Sopenharmony_ci		.compatible = "allwinner,sun4i-a10-pwm",
3668c2ecf20Sopenharmony_ci		.data = &sun4i_pwm_dual_nobypass,
3678c2ecf20Sopenharmony_ci	}, {
3688c2ecf20Sopenharmony_ci		.compatible = "allwinner,sun5i-a10s-pwm",
3698c2ecf20Sopenharmony_ci		.data = &sun4i_pwm_dual_bypass,
3708c2ecf20Sopenharmony_ci	}, {
3718c2ecf20Sopenharmony_ci		.compatible = "allwinner,sun5i-a13-pwm",
3728c2ecf20Sopenharmony_ci		.data = &sun4i_pwm_single_bypass,
3738c2ecf20Sopenharmony_ci	}, {
3748c2ecf20Sopenharmony_ci		.compatible = "allwinner,sun7i-a20-pwm",
3758c2ecf20Sopenharmony_ci		.data = &sun4i_pwm_dual_bypass,
3768c2ecf20Sopenharmony_ci	}, {
3778c2ecf20Sopenharmony_ci		.compatible = "allwinner,sun8i-h3-pwm",
3788c2ecf20Sopenharmony_ci		.data = &sun4i_pwm_single_bypass,
3798c2ecf20Sopenharmony_ci	}, {
3808c2ecf20Sopenharmony_ci		.compatible = "allwinner,sun50i-a64-pwm",
3818c2ecf20Sopenharmony_ci		.data = &sun50i_a64_pwm_data,
3828c2ecf20Sopenharmony_ci	}, {
3838c2ecf20Sopenharmony_ci		.compatible = "allwinner,sun50i-h6-pwm",
3848c2ecf20Sopenharmony_ci		.data = &sun50i_h6_pwm_data,
3858c2ecf20Sopenharmony_ci	}, {
3868c2ecf20Sopenharmony_ci		/* sentinel */
3878c2ecf20Sopenharmony_ci	},
3888c2ecf20Sopenharmony_ci};
3898c2ecf20Sopenharmony_ciMODULE_DEVICE_TABLE(of, sun4i_pwm_dt_ids);
3908c2ecf20Sopenharmony_ci
3918c2ecf20Sopenharmony_cistatic int sun4i_pwm_probe(struct platform_device *pdev)
3928c2ecf20Sopenharmony_ci{
3938c2ecf20Sopenharmony_ci	struct sun4i_pwm_chip *pwm;
3948c2ecf20Sopenharmony_ci	struct resource *res;
3958c2ecf20Sopenharmony_ci	int ret;
3968c2ecf20Sopenharmony_ci
3978c2ecf20Sopenharmony_ci	pwm = devm_kzalloc(&pdev->dev, sizeof(*pwm), GFP_KERNEL);
3988c2ecf20Sopenharmony_ci	if (!pwm)
3998c2ecf20Sopenharmony_ci		return -ENOMEM;
4008c2ecf20Sopenharmony_ci
4018c2ecf20Sopenharmony_ci	pwm->data = of_device_get_match_data(&pdev->dev);
4028c2ecf20Sopenharmony_ci	if (!pwm->data)
4038c2ecf20Sopenharmony_ci		return -ENODEV;
4048c2ecf20Sopenharmony_ci
4058c2ecf20Sopenharmony_ci	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
4068c2ecf20Sopenharmony_ci	pwm->base = devm_ioremap_resource(&pdev->dev, res);
4078c2ecf20Sopenharmony_ci	if (IS_ERR(pwm->base))
4088c2ecf20Sopenharmony_ci		return PTR_ERR(pwm->base);
4098c2ecf20Sopenharmony_ci
4108c2ecf20Sopenharmony_ci	/*
4118c2ecf20Sopenharmony_ci	 * All hardware variants need a source clock that is divided and
4128c2ecf20Sopenharmony_ci	 * then feeds the counter that defines the output wave form. In the
4138c2ecf20Sopenharmony_ci	 * device tree this clock is either unnamed or called "mod".
4148c2ecf20Sopenharmony_ci	 * Some variants (e.g. H6) need another clock to access the
4158c2ecf20Sopenharmony_ci	 * hardware registers; this is called "bus".
4168c2ecf20Sopenharmony_ci	 * So we request "mod" first (and ignore the corner case that a
4178c2ecf20Sopenharmony_ci	 * parent provides a "mod" clock while the right one would be the
4188c2ecf20Sopenharmony_ci	 * unnamed one of the PWM device) and if this is not found we fall
4198c2ecf20Sopenharmony_ci	 * back to the first clock of the PWM.
4208c2ecf20Sopenharmony_ci	 */
4218c2ecf20Sopenharmony_ci	pwm->clk = devm_clk_get_optional(&pdev->dev, "mod");
4228c2ecf20Sopenharmony_ci	if (IS_ERR(pwm->clk))
4238c2ecf20Sopenharmony_ci		return dev_err_probe(&pdev->dev, PTR_ERR(pwm->clk),
4248c2ecf20Sopenharmony_ci				     "get mod clock failed\n");
4258c2ecf20Sopenharmony_ci
4268c2ecf20Sopenharmony_ci	if (!pwm->clk) {
4278c2ecf20Sopenharmony_ci		pwm->clk = devm_clk_get(&pdev->dev, NULL);
4288c2ecf20Sopenharmony_ci		if (IS_ERR(pwm->clk))
4298c2ecf20Sopenharmony_ci			return dev_err_probe(&pdev->dev, PTR_ERR(pwm->clk),
4308c2ecf20Sopenharmony_ci					     "get unnamed clock failed\n");
4318c2ecf20Sopenharmony_ci	}
4328c2ecf20Sopenharmony_ci
4338c2ecf20Sopenharmony_ci	pwm->bus_clk = devm_clk_get_optional(&pdev->dev, "bus");
4348c2ecf20Sopenharmony_ci	if (IS_ERR(pwm->bus_clk))
4358c2ecf20Sopenharmony_ci		return dev_err_probe(&pdev->dev, PTR_ERR(pwm->bus_clk),
4368c2ecf20Sopenharmony_ci				     "get bus clock failed\n");
4378c2ecf20Sopenharmony_ci
4388c2ecf20Sopenharmony_ci	pwm->rst = devm_reset_control_get_optional_shared(&pdev->dev, NULL);
4398c2ecf20Sopenharmony_ci	if (IS_ERR(pwm->rst))
4408c2ecf20Sopenharmony_ci		return dev_err_probe(&pdev->dev, PTR_ERR(pwm->rst),
4418c2ecf20Sopenharmony_ci				     "get reset failed\n");
4428c2ecf20Sopenharmony_ci
4438c2ecf20Sopenharmony_ci	/* Deassert reset */
4448c2ecf20Sopenharmony_ci	ret = reset_control_deassert(pwm->rst);
4458c2ecf20Sopenharmony_ci	if (ret) {
4468c2ecf20Sopenharmony_ci		dev_err(&pdev->dev, "cannot deassert reset control: %pe\n",
4478c2ecf20Sopenharmony_ci			ERR_PTR(ret));
4488c2ecf20Sopenharmony_ci		return ret;
4498c2ecf20Sopenharmony_ci	}
4508c2ecf20Sopenharmony_ci
4518c2ecf20Sopenharmony_ci	/*
4528c2ecf20Sopenharmony_ci	 * We're keeping the bus clock on for the sake of simplicity.
4538c2ecf20Sopenharmony_ci	 * Actually it only needs to be on for hardware register accesses.
4548c2ecf20Sopenharmony_ci	 */
4558c2ecf20Sopenharmony_ci	ret = clk_prepare_enable(pwm->bus_clk);
4568c2ecf20Sopenharmony_ci	if (ret) {
4578c2ecf20Sopenharmony_ci		dev_err(&pdev->dev, "cannot prepare and enable bus_clk %pe\n",
4588c2ecf20Sopenharmony_ci			ERR_PTR(ret));
4598c2ecf20Sopenharmony_ci		goto err_bus;
4608c2ecf20Sopenharmony_ci	}
4618c2ecf20Sopenharmony_ci
4628c2ecf20Sopenharmony_ci	pwm->chip.dev = &pdev->dev;
4638c2ecf20Sopenharmony_ci	pwm->chip.ops = &sun4i_pwm_ops;
4648c2ecf20Sopenharmony_ci	pwm->chip.base = -1;
4658c2ecf20Sopenharmony_ci	pwm->chip.npwm = pwm->data->npwm;
4668c2ecf20Sopenharmony_ci	pwm->chip.of_xlate = of_pwm_xlate_with_flags;
4678c2ecf20Sopenharmony_ci	pwm->chip.of_pwm_n_cells = 3;
4688c2ecf20Sopenharmony_ci
4698c2ecf20Sopenharmony_ci	spin_lock_init(&pwm->ctrl_lock);
4708c2ecf20Sopenharmony_ci
4718c2ecf20Sopenharmony_ci	ret = pwmchip_add(&pwm->chip);
4728c2ecf20Sopenharmony_ci	if (ret < 0) {
4738c2ecf20Sopenharmony_ci		dev_err(&pdev->dev, "failed to add PWM chip: %d\n", ret);
4748c2ecf20Sopenharmony_ci		goto err_pwm_add;
4758c2ecf20Sopenharmony_ci	}
4768c2ecf20Sopenharmony_ci
4778c2ecf20Sopenharmony_ci	platform_set_drvdata(pdev, pwm);
4788c2ecf20Sopenharmony_ci
4798c2ecf20Sopenharmony_ci	return 0;
4808c2ecf20Sopenharmony_ci
4818c2ecf20Sopenharmony_cierr_pwm_add:
4828c2ecf20Sopenharmony_ci	clk_disable_unprepare(pwm->bus_clk);
4838c2ecf20Sopenharmony_cierr_bus:
4848c2ecf20Sopenharmony_ci	reset_control_assert(pwm->rst);
4858c2ecf20Sopenharmony_ci
4868c2ecf20Sopenharmony_ci	return ret;
4878c2ecf20Sopenharmony_ci}
4888c2ecf20Sopenharmony_ci
4898c2ecf20Sopenharmony_cistatic int sun4i_pwm_remove(struct platform_device *pdev)
4908c2ecf20Sopenharmony_ci{
4918c2ecf20Sopenharmony_ci	struct sun4i_pwm_chip *pwm = platform_get_drvdata(pdev);
4928c2ecf20Sopenharmony_ci	int ret;
4938c2ecf20Sopenharmony_ci
4948c2ecf20Sopenharmony_ci	ret = pwmchip_remove(&pwm->chip);
4958c2ecf20Sopenharmony_ci	if (ret)
4968c2ecf20Sopenharmony_ci		return ret;
4978c2ecf20Sopenharmony_ci
4988c2ecf20Sopenharmony_ci	clk_disable_unprepare(pwm->bus_clk);
4998c2ecf20Sopenharmony_ci	reset_control_assert(pwm->rst);
5008c2ecf20Sopenharmony_ci
5018c2ecf20Sopenharmony_ci	return 0;
5028c2ecf20Sopenharmony_ci}
5038c2ecf20Sopenharmony_ci
5048c2ecf20Sopenharmony_cistatic struct platform_driver sun4i_pwm_driver = {
5058c2ecf20Sopenharmony_ci	.driver = {
5068c2ecf20Sopenharmony_ci		.name = "sun4i-pwm",
5078c2ecf20Sopenharmony_ci		.of_match_table = sun4i_pwm_dt_ids,
5088c2ecf20Sopenharmony_ci	},
5098c2ecf20Sopenharmony_ci	.probe = sun4i_pwm_probe,
5108c2ecf20Sopenharmony_ci	.remove = sun4i_pwm_remove,
5118c2ecf20Sopenharmony_ci};
5128c2ecf20Sopenharmony_cimodule_platform_driver(sun4i_pwm_driver);
5138c2ecf20Sopenharmony_ci
5148c2ecf20Sopenharmony_ciMODULE_ALIAS("platform:sun4i-pwm");
5158c2ecf20Sopenharmony_ciMODULE_AUTHOR("Alexandre Belloni <alexandre.belloni@free-electrons.com>");
5168c2ecf20Sopenharmony_ciMODULE_DESCRIPTION("Allwinner sun4i PWM driver");
5178c2ecf20Sopenharmony_ciMODULE_LICENSE("GPL v2");
518