18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 28c2ecf20Sopenharmony_ci/* 38c2ecf20Sopenharmony_ci * Copyright (C) 2019 Spreadtrum Communications Inc. 48c2ecf20Sopenharmony_ci */ 58c2ecf20Sopenharmony_ci 68c2ecf20Sopenharmony_ci#include <linux/clk.h> 78c2ecf20Sopenharmony_ci#include <linux/err.h> 88c2ecf20Sopenharmony_ci#include <linux/io.h> 98c2ecf20Sopenharmony_ci#include <linux/math64.h> 108c2ecf20Sopenharmony_ci#include <linux/module.h> 118c2ecf20Sopenharmony_ci#include <linux/platform_device.h> 128c2ecf20Sopenharmony_ci#include <linux/pwm.h> 138c2ecf20Sopenharmony_ci 148c2ecf20Sopenharmony_ci#define SPRD_PWM_PRESCALE 0x0 158c2ecf20Sopenharmony_ci#define SPRD_PWM_MOD 0x4 168c2ecf20Sopenharmony_ci#define SPRD_PWM_DUTY 0x8 178c2ecf20Sopenharmony_ci#define SPRD_PWM_ENABLE 0x18 188c2ecf20Sopenharmony_ci 198c2ecf20Sopenharmony_ci#define SPRD_PWM_MOD_MAX GENMASK(7, 0) 208c2ecf20Sopenharmony_ci#define SPRD_PWM_DUTY_MSK GENMASK(15, 0) 218c2ecf20Sopenharmony_ci#define SPRD_PWM_PRESCALE_MSK GENMASK(7, 0) 228c2ecf20Sopenharmony_ci#define SPRD_PWM_ENABLE_BIT BIT(0) 238c2ecf20Sopenharmony_ci 248c2ecf20Sopenharmony_ci#define SPRD_PWM_CHN_NUM 4 258c2ecf20Sopenharmony_ci#define SPRD_PWM_REGS_SHIFT 5 268c2ecf20Sopenharmony_ci#define SPRD_PWM_CHN_CLKS_NUM 2 278c2ecf20Sopenharmony_ci#define SPRD_PWM_CHN_OUTPUT_CLK 1 288c2ecf20Sopenharmony_ci 298c2ecf20Sopenharmony_cistruct sprd_pwm_chn { 308c2ecf20Sopenharmony_ci struct clk_bulk_data clks[SPRD_PWM_CHN_CLKS_NUM]; 318c2ecf20Sopenharmony_ci u32 clk_rate; 328c2ecf20Sopenharmony_ci}; 338c2ecf20Sopenharmony_ci 348c2ecf20Sopenharmony_cistruct sprd_pwm_chip { 358c2ecf20Sopenharmony_ci void __iomem *base; 368c2ecf20Sopenharmony_ci struct device *dev; 378c2ecf20Sopenharmony_ci struct pwm_chip chip; 388c2ecf20Sopenharmony_ci int num_pwms; 398c2ecf20Sopenharmony_ci struct sprd_pwm_chn chn[SPRD_PWM_CHN_NUM]; 408c2ecf20Sopenharmony_ci}; 418c2ecf20Sopenharmony_ci 428c2ecf20Sopenharmony_ci/* 438c2ecf20Sopenharmony_ci * The list of clocks required by PWM channels, and each channel has 2 clocks: 448c2ecf20Sopenharmony_ci * enable clock and pwm clock. 458c2ecf20Sopenharmony_ci */ 468c2ecf20Sopenharmony_cistatic const char * const sprd_pwm_clks[] = { 478c2ecf20Sopenharmony_ci "enable0", "pwm0", 488c2ecf20Sopenharmony_ci "enable1", "pwm1", 498c2ecf20Sopenharmony_ci "enable2", "pwm2", 508c2ecf20Sopenharmony_ci "enable3", "pwm3", 518c2ecf20Sopenharmony_ci}; 528c2ecf20Sopenharmony_ci 538c2ecf20Sopenharmony_cistatic u32 sprd_pwm_read(struct sprd_pwm_chip *spc, u32 hwid, u32 reg) 548c2ecf20Sopenharmony_ci{ 558c2ecf20Sopenharmony_ci u32 offset = reg + (hwid << SPRD_PWM_REGS_SHIFT); 568c2ecf20Sopenharmony_ci 578c2ecf20Sopenharmony_ci return readl_relaxed(spc->base + offset); 588c2ecf20Sopenharmony_ci} 598c2ecf20Sopenharmony_ci 608c2ecf20Sopenharmony_cistatic void sprd_pwm_write(struct sprd_pwm_chip *spc, u32 hwid, 618c2ecf20Sopenharmony_ci u32 reg, u32 val) 628c2ecf20Sopenharmony_ci{ 638c2ecf20Sopenharmony_ci u32 offset = reg + (hwid << SPRD_PWM_REGS_SHIFT); 648c2ecf20Sopenharmony_ci 658c2ecf20Sopenharmony_ci writel_relaxed(val, spc->base + offset); 668c2ecf20Sopenharmony_ci} 678c2ecf20Sopenharmony_ci 688c2ecf20Sopenharmony_cistatic void sprd_pwm_get_state(struct pwm_chip *chip, struct pwm_device *pwm, 698c2ecf20Sopenharmony_ci struct pwm_state *state) 708c2ecf20Sopenharmony_ci{ 718c2ecf20Sopenharmony_ci struct sprd_pwm_chip *spc = 728c2ecf20Sopenharmony_ci container_of(chip, struct sprd_pwm_chip, chip); 738c2ecf20Sopenharmony_ci struct sprd_pwm_chn *chn = &spc->chn[pwm->hwpwm]; 748c2ecf20Sopenharmony_ci u32 val, duty, prescale; 758c2ecf20Sopenharmony_ci u64 tmp; 768c2ecf20Sopenharmony_ci int ret; 778c2ecf20Sopenharmony_ci 788c2ecf20Sopenharmony_ci /* 798c2ecf20Sopenharmony_ci * The clocks to PWM channel has to be enabled first before 808c2ecf20Sopenharmony_ci * reading to the registers. 818c2ecf20Sopenharmony_ci */ 828c2ecf20Sopenharmony_ci ret = clk_bulk_prepare_enable(SPRD_PWM_CHN_CLKS_NUM, chn->clks); 838c2ecf20Sopenharmony_ci if (ret) { 848c2ecf20Sopenharmony_ci dev_err(spc->dev, "failed to enable pwm%u clocks\n", 858c2ecf20Sopenharmony_ci pwm->hwpwm); 868c2ecf20Sopenharmony_ci return; 878c2ecf20Sopenharmony_ci } 888c2ecf20Sopenharmony_ci 898c2ecf20Sopenharmony_ci val = sprd_pwm_read(spc, pwm->hwpwm, SPRD_PWM_ENABLE); 908c2ecf20Sopenharmony_ci if (val & SPRD_PWM_ENABLE_BIT) 918c2ecf20Sopenharmony_ci state->enabled = true; 928c2ecf20Sopenharmony_ci else 938c2ecf20Sopenharmony_ci state->enabled = false; 948c2ecf20Sopenharmony_ci 958c2ecf20Sopenharmony_ci /* 968c2ecf20Sopenharmony_ci * The hardware provides a counter that is feed by the source clock. 978c2ecf20Sopenharmony_ci * The period length is (PRESCALE + 1) * MOD counter steps. 988c2ecf20Sopenharmony_ci * The duty cycle length is (PRESCALE + 1) * DUTY counter steps. 998c2ecf20Sopenharmony_ci * Thus the period_ns and duty_ns calculation formula should be: 1008c2ecf20Sopenharmony_ci * period_ns = NSEC_PER_SEC * (prescale + 1) * mod / clk_rate 1018c2ecf20Sopenharmony_ci * duty_ns = NSEC_PER_SEC * (prescale + 1) * duty / clk_rate 1028c2ecf20Sopenharmony_ci */ 1038c2ecf20Sopenharmony_ci val = sprd_pwm_read(spc, pwm->hwpwm, SPRD_PWM_PRESCALE); 1048c2ecf20Sopenharmony_ci prescale = val & SPRD_PWM_PRESCALE_MSK; 1058c2ecf20Sopenharmony_ci tmp = (prescale + 1) * NSEC_PER_SEC * SPRD_PWM_MOD_MAX; 1068c2ecf20Sopenharmony_ci state->period = DIV_ROUND_CLOSEST_ULL(tmp, chn->clk_rate); 1078c2ecf20Sopenharmony_ci 1088c2ecf20Sopenharmony_ci val = sprd_pwm_read(spc, pwm->hwpwm, SPRD_PWM_DUTY); 1098c2ecf20Sopenharmony_ci duty = val & SPRD_PWM_DUTY_MSK; 1108c2ecf20Sopenharmony_ci tmp = (prescale + 1) * NSEC_PER_SEC * duty; 1118c2ecf20Sopenharmony_ci state->duty_cycle = DIV_ROUND_CLOSEST_ULL(tmp, chn->clk_rate); 1128c2ecf20Sopenharmony_ci state->polarity = PWM_POLARITY_NORMAL; 1138c2ecf20Sopenharmony_ci 1148c2ecf20Sopenharmony_ci /* Disable PWM clocks if the PWM channel is not in enable state. */ 1158c2ecf20Sopenharmony_ci if (!state->enabled) 1168c2ecf20Sopenharmony_ci clk_bulk_disable_unprepare(SPRD_PWM_CHN_CLKS_NUM, chn->clks); 1178c2ecf20Sopenharmony_ci} 1188c2ecf20Sopenharmony_ci 1198c2ecf20Sopenharmony_cistatic int sprd_pwm_config(struct sprd_pwm_chip *spc, struct pwm_device *pwm, 1208c2ecf20Sopenharmony_ci int duty_ns, int period_ns) 1218c2ecf20Sopenharmony_ci{ 1228c2ecf20Sopenharmony_ci struct sprd_pwm_chn *chn = &spc->chn[pwm->hwpwm]; 1238c2ecf20Sopenharmony_ci u32 prescale, duty; 1248c2ecf20Sopenharmony_ci u64 tmp; 1258c2ecf20Sopenharmony_ci 1268c2ecf20Sopenharmony_ci /* 1278c2ecf20Sopenharmony_ci * The hardware provides a counter that is feed by the source clock. 1288c2ecf20Sopenharmony_ci * The period length is (PRESCALE + 1) * MOD counter steps. 1298c2ecf20Sopenharmony_ci * The duty cycle length is (PRESCALE + 1) * DUTY counter steps. 1308c2ecf20Sopenharmony_ci * 1318c2ecf20Sopenharmony_ci * To keep the maths simple we're always using MOD = SPRD_PWM_MOD_MAX. 1328c2ecf20Sopenharmony_ci * The value for PRESCALE is selected such that the resulting period 1338c2ecf20Sopenharmony_ci * gets the maximal length not bigger than the requested one with the 1348c2ecf20Sopenharmony_ci * given settings (MOD = SPRD_PWM_MOD_MAX and input clock). 1358c2ecf20Sopenharmony_ci */ 1368c2ecf20Sopenharmony_ci duty = duty_ns * SPRD_PWM_MOD_MAX / period_ns; 1378c2ecf20Sopenharmony_ci 1388c2ecf20Sopenharmony_ci tmp = (u64)chn->clk_rate * period_ns; 1398c2ecf20Sopenharmony_ci do_div(tmp, NSEC_PER_SEC); 1408c2ecf20Sopenharmony_ci prescale = DIV_ROUND_CLOSEST_ULL(tmp, SPRD_PWM_MOD_MAX) - 1; 1418c2ecf20Sopenharmony_ci if (prescale > SPRD_PWM_PRESCALE_MSK) 1428c2ecf20Sopenharmony_ci prescale = SPRD_PWM_PRESCALE_MSK; 1438c2ecf20Sopenharmony_ci 1448c2ecf20Sopenharmony_ci /* 1458c2ecf20Sopenharmony_ci * Note: Writing DUTY triggers the hardware to actually apply the 1468c2ecf20Sopenharmony_ci * values written to MOD and DUTY to the output, so must keep writing 1478c2ecf20Sopenharmony_ci * DUTY last. 1488c2ecf20Sopenharmony_ci * 1498c2ecf20Sopenharmony_ci * The hardware can ensures that current running period is completed 1508c2ecf20Sopenharmony_ci * before changing a new configuration to avoid mixed settings. 1518c2ecf20Sopenharmony_ci */ 1528c2ecf20Sopenharmony_ci sprd_pwm_write(spc, pwm->hwpwm, SPRD_PWM_PRESCALE, prescale); 1538c2ecf20Sopenharmony_ci sprd_pwm_write(spc, pwm->hwpwm, SPRD_PWM_MOD, SPRD_PWM_MOD_MAX); 1548c2ecf20Sopenharmony_ci sprd_pwm_write(spc, pwm->hwpwm, SPRD_PWM_DUTY, duty); 1558c2ecf20Sopenharmony_ci 1568c2ecf20Sopenharmony_ci return 0; 1578c2ecf20Sopenharmony_ci} 1588c2ecf20Sopenharmony_ci 1598c2ecf20Sopenharmony_cistatic int sprd_pwm_apply(struct pwm_chip *chip, struct pwm_device *pwm, 1608c2ecf20Sopenharmony_ci const struct pwm_state *state) 1618c2ecf20Sopenharmony_ci{ 1628c2ecf20Sopenharmony_ci struct sprd_pwm_chip *spc = 1638c2ecf20Sopenharmony_ci container_of(chip, struct sprd_pwm_chip, chip); 1648c2ecf20Sopenharmony_ci struct sprd_pwm_chn *chn = &spc->chn[pwm->hwpwm]; 1658c2ecf20Sopenharmony_ci struct pwm_state *cstate = &pwm->state; 1668c2ecf20Sopenharmony_ci int ret; 1678c2ecf20Sopenharmony_ci 1688c2ecf20Sopenharmony_ci if (state->enabled) { 1698c2ecf20Sopenharmony_ci if (!cstate->enabled) { 1708c2ecf20Sopenharmony_ci /* 1718c2ecf20Sopenharmony_ci * The clocks to PWM channel has to be enabled first 1728c2ecf20Sopenharmony_ci * before writing to the registers. 1738c2ecf20Sopenharmony_ci */ 1748c2ecf20Sopenharmony_ci ret = clk_bulk_prepare_enable(SPRD_PWM_CHN_CLKS_NUM, 1758c2ecf20Sopenharmony_ci chn->clks); 1768c2ecf20Sopenharmony_ci if (ret) { 1778c2ecf20Sopenharmony_ci dev_err(spc->dev, 1788c2ecf20Sopenharmony_ci "failed to enable pwm%u clocks\n", 1798c2ecf20Sopenharmony_ci pwm->hwpwm); 1808c2ecf20Sopenharmony_ci return ret; 1818c2ecf20Sopenharmony_ci } 1828c2ecf20Sopenharmony_ci } 1838c2ecf20Sopenharmony_ci 1848c2ecf20Sopenharmony_ci ret = sprd_pwm_config(spc, pwm, state->duty_cycle, 1858c2ecf20Sopenharmony_ci state->period); 1868c2ecf20Sopenharmony_ci if (ret) 1878c2ecf20Sopenharmony_ci return ret; 1888c2ecf20Sopenharmony_ci 1898c2ecf20Sopenharmony_ci sprd_pwm_write(spc, pwm->hwpwm, SPRD_PWM_ENABLE, 1); 1908c2ecf20Sopenharmony_ci } else if (cstate->enabled) { 1918c2ecf20Sopenharmony_ci /* 1928c2ecf20Sopenharmony_ci * Note: After setting SPRD_PWM_ENABLE to zero, the controller 1938c2ecf20Sopenharmony_ci * will not wait for current period to be completed, instead it 1948c2ecf20Sopenharmony_ci * will stop the PWM channel immediately. 1958c2ecf20Sopenharmony_ci */ 1968c2ecf20Sopenharmony_ci sprd_pwm_write(spc, pwm->hwpwm, SPRD_PWM_ENABLE, 0); 1978c2ecf20Sopenharmony_ci 1988c2ecf20Sopenharmony_ci clk_bulk_disable_unprepare(SPRD_PWM_CHN_CLKS_NUM, chn->clks); 1998c2ecf20Sopenharmony_ci } 2008c2ecf20Sopenharmony_ci 2018c2ecf20Sopenharmony_ci return 0; 2028c2ecf20Sopenharmony_ci} 2038c2ecf20Sopenharmony_ci 2048c2ecf20Sopenharmony_cistatic const struct pwm_ops sprd_pwm_ops = { 2058c2ecf20Sopenharmony_ci .apply = sprd_pwm_apply, 2068c2ecf20Sopenharmony_ci .get_state = sprd_pwm_get_state, 2078c2ecf20Sopenharmony_ci .owner = THIS_MODULE, 2088c2ecf20Sopenharmony_ci}; 2098c2ecf20Sopenharmony_ci 2108c2ecf20Sopenharmony_cistatic int sprd_pwm_clk_init(struct sprd_pwm_chip *spc) 2118c2ecf20Sopenharmony_ci{ 2128c2ecf20Sopenharmony_ci struct clk *clk_pwm; 2138c2ecf20Sopenharmony_ci int ret, i; 2148c2ecf20Sopenharmony_ci 2158c2ecf20Sopenharmony_ci for (i = 0; i < SPRD_PWM_CHN_NUM; i++) { 2168c2ecf20Sopenharmony_ci struct sprd_pwm_chn *chn = &spc->chn[i]; 2178c2ecf20Sopenharmony_ci int j; 2188c2ecf20Sopenharmony_ci 2198c2ecf20Sopenharmony_ci for (j = 0; j < SPRD_PWM_CHN_CLKS_NUM; ++j) 2208c2ecf20Sopenharmony_ci chn->clks[j].id = 2218c2ecf20Sopenharmony_ci sprd_pwm_clks[i * SPRD_PWM_CHN_CLKS_NUM + j]; 2228c2ecf20Sopenharmony_ci 2238c2ecf20Sopenharmony_ci ret = devm_clk_bulk_get(spc->dev, SPRD_PWM_CHN_CLKS_NUM, 2248c2ecf20Sopenharmony_ci chn->clks); 2258c2ecf20Sopenharmony_ci if (ret) { 2268c2ecf20Sopenharmony_ci if (ret == -ENOENT) 2278c2ecf20Sopenharmony_ci break; 2288c2ecf20Sopenharmony_ci 2298c2ecf20Sopenharmony_ci return dev_err_probe(spc->dev, ret, 2308c2ecf20Sopenharmony_ci "failed to get channel clocks\n"); 2318c2ecf20Sopenharmony_ci } 2328c2ecf20Sopenharmony_ci 2338c2ecf20Sopenharmony_ci clk_pwm = chn->clks[SPRD_PWM_CHN_OUTPUT_CLK].clk; 2348c2ecf20Sopenharmony_ci chn->clk_rate = clk_get_rate(clk_pwm); 2358c2ecf20Sopenharmony_ci } 2368c2ecf20Sopenharmony_ci 2378c2ecf20Sopenharmony_ci if (!i) { 2388c2ecf20Sopenharmony_ci dev_err(spc->dev, "no available PWM channels\n"); 2398c2ecf20Sopenharmony_ci return -ENODEV; 2408c2ecf20Sopenharmony_ci } 2418c2ecf20Sopenharmony_ci 2428c2ecf20Sopenharmony_ci spc->num_pwms = i; 2438c2ecf20Sopenharmony_ci 2448c2ecf20Sopenharmony_ci return 0; 2458c2ecf20Sopenharmony_ci} 2468c2ecf20Sopenharmony_ci 2478c2ecf20Sopenharmony_cistatic int sprd_pwm_probe(struct platform_device *pdev) 2488c2ecf20Sopenharmony_ci{ 2498c2ecf20Sopenharmony_ci struct sprd_pwm_chip *spc; 2508c2ecf20Sopenharmony_ci int ret; 2518c2ecf20Sopenharmony_ci 2528c2ecf20Sopenharmony_ci spc = devm_kzalloc(&pdev->dev, sizeof(*spc), GFP_KERNEL); 2538c2ecf20Sopenharmony_ci if (!spc) 2548c2ecf20Sopenharmony_ci return -ENOMEM; 2558c2ecf20Sopenharmony_ci 2568c2ecf20Sopenharmony_ci spc->base = devm_platform_ioremap_resource(pdev, 0); 2578c2ecf20Sopenharmony_ci if (IS_ERR(spc->base)) 2588c2ecf20Sopenharmony_ci return PTR_ERR(spc->base); 2598c2ecf20Sopenharmony_ci 2608c2ecf20Sopenharmony_ci spc->dev = &pdev->dev; 2618c2ecf20Sopenharmony_ci platform_set_drvdata(pdev, spc); 2628c2ecf20Sopenharmony_ci 2638c2ecf20Sopenharmony_ci ret = sprd_pwm_clk_init(spc); 2648c2ecf20Sopenharmony_ci if (ret) 2658c2ecf20Sopenharmony_ci return ret; 2668c2ecf20Sopenharmony_ci 2678c2ecf20Sopenharmony_ci spc->chip.dev = &pdev->dev; 2688c2ecf20Sopenharmony_ci spc->chip.ops = &sprd_pwm_ops; 2698c2ecf20Sopenharmony_ci spc->chip.base = -1; 2708c2ecf20Sopenharmony_ci spc->chip.npwm = spc->num_pwms; 2718c2ecf20Sopenharmony_ci 2728c2ecf20Sopenharmony_ci ret = pwmchip_add(&spc->chip); 2738c2ecf20Sopenharmony_ci if (ret) 2748c2ecf20Sopenharmony_ci dev_err(&pdev->dev, "failed to add PWM chip\n"); 2758c2ecf20Sopenharmony_ci 2768c2ecf20Sopenharmony_ci return ret; 2778c2ecf20Sopenharmony_ci} 2788c2ecf20Sopenharmony_ci 2798c2ecf20Sopenharmony_cistatic int sprd_pwm_remove(struct platform_device *pdev) 2808c2ecf20Sopenharmony_ci{ 2818c2ecf20Sopenharmony_ci struct sprd_pwm_chip *spc = platform_get_drvdata(pdev); 2828c2ecf20Sopenharmony_ci 2838c2ecf20Sopenharmony_ci return pwmchip_remove(&spc->chip); 2848c2ecf20Sopenharmony_ci} 2858c2ecf20Sopenharmony_ci 2868c2ecf20Sopenharmony_cistatic const struct of_device_id sprd_pwm_of_match[] = { 2878c2ecf20Sopenharmony_ci { .compatible = "sprd,ums512-pwm", }, 2888c2ecf20Sopenharmony_ci { }, 2898c2ecf20Sopenharmony_ci}; 2908c2ecf20Sopenharmony_ciMODULE_DEVICE_TABLE(of, sprd_pwm_of_match); 2918c2ecf20Sopenharmony_ci 2928c2ecf20Sopenharmony_cistatic struct platform_driver sprd_pwm_driver = { 2938c2ecf20Sopenharmony_ci .driver = { 2948c2ecf20Sopenharmony_ci .name = "sprd-pwm", 2958c2ecf20Sopenharmony_ci .of_match_table = sprd_pwm_of_match, 2968c2ecf20Sopenharmony_ci }, 2978c2ecf20Sopenharmony_ci .probe = sprd_pwm_probe, 2988c2ecf20Sopenharmony_ci .remove = sprd_pwm_remove, 2998c2ecf20Sopenharmony_ci}; 3008c2ecf20Sopenharmony_ci 3018c2ecf20Sopenharmony_cimodule_platform_driver(sprd_pwm_driver); 3028c2ecf20Sopenharmony_ci 3038c2ecf20Sopenharmony_ciMODULE_DESCRIPTION("Spreadtrum PWM Driver"); 3048c2ecf20Sopenharmony_ciMODULE_LICENSE("GPL v2"); 305