18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 28c2ecf20Sopenharmony_ci/* 38c2ecf20Sopenharmony_ci * R-Car PWM Timer driver 48c2ecf20Sopenharmony_ci * 58c2ecf20Sopenharmony_ci * Copyright (C) 2015 Renesas Electronics Corporation 68c2ecf20Sopenharmony_ci * 78c2ecf20Sopenharmony_ci * Limitations: 88c2ecf20Sopenharmony_ci * - The hardware cannot generate a 0% duty cycle. 98c2ecf20Sopenharmony_ci */ 108c2ecf20Sopenharmony_ci 118c2ecf20Sopenharmony_ci#include <linux/clk.h> 128c2ecf20Sopenharmony_ci#include <linux/err.h> 138c2ecf20Sopenharmony_ci#include <linux/io.h> 148c2ecf20Sopenharmony_ci#include <linux/log2.h> 158c2ecf20Sopenharmony_ci#include <linux/math64.h> 168c2ecf20Sopenharmony_ci#include <linux/module.h> 178c2ecf20Sopenharmony_ci#include <linux/of.h> 188c2ecf20Sopenharmony_ci#include <linux/platform_device.h> 198c2ecf20Sopenharmony_ci#include <linux/pm_runtime.h> 208c2ecf20Sopenharmony_ci#include <linux/pwm.h> 218c2ecf20Sopenharmony_ci#include <linux/slab.h> 228c2ecf20Sopenharmony_ci 238c2ecf20Sopenharmony_ci#define RCAR_PWM_MAX_DIVISION 24 248c2ecf20Sopenharmony_ci#define RCAR_PWM_MAX_CYCLE 1023 258c2ecf20Sopenharmony_ci 268c2ecf20Sopenharmony_ci#define RCAR_PWMCR 0x00 278c2ecf20Sopenharmony_ci#define RCAR_PWMCR_CC0_MASK 0x000f0000 288c2ecf20Sopenharmony_ci#define RCAR_PWMCR_CC0_SHIFT 16 298c2ecf20Sopenharmony_ci#define RCAR_PWMCR_CCMD BIT(15) 308c2ecf20Sopenharmony_ci#define RCAR_PWMCR_SYNC BIT(11) 318c2ecf20Sopenharmony_ci#define RCAR_PWMCR_SS0 BIT(4) 328c2ecf20Sopenharmony_ci#define RCAR_PWMCR_EN0 BIT(0) 338c2ecf20Sopenharmony_ci 348c2ecf20Sopenharmony_ci#define RCAR_PWMCNT 0x04 358c2ecf20Sopenharmony_ci#define RCAR_PWMCNT_CYC0_MASK 0x03ff0000 368c2ecf20Sopenharmony_ci#define RCAR_PWMCNT_CYC0_SHIFT 16 378c2ecf20Sopenharmony_ci#define RCAR_PWMCNT_PH0_MASK 0x000003ff 388c2ecf20Sopenharmony_ci#define RCAR_PWMCNT_PH0_SHIFT 0 398c2ecf20Sopenharmony_ci 408c2ecf20Sopenharmony_cistruct rcar_pwm_chip { 418c2ecf20Sopenharmony_ci struct pwm_chip chip; 428c2ecf20Sopenharmony_ci void __iomem *base; 438c2ecf20Sopenharmony_ci struct clk *clk; 448c2ecf20Sopenharmony_ci}; 458c2ecf20Sopenharmony_ci 468c2ecf20Sopenharmony_cistatic inline struct rcar_pwm_chip *to_rcar_pwm_chip(struct pwm_chip *chip) 478c2ecf20Sopenharmony_ci{ 488c2ecf20Sopenharmony_ci return container_of(chip, struct rcar_pwm_chip, chip); 498c2ecf20Sopenharmony_ci} 508c2ecf20Sopenharmony_ci 518c2ecf20Sopenharmony_cistatic void rcar_pwm_write(struct rcar_pwm_chip *rp, u32 data, 528c2ecf20Sopenharmony_ci unsigned int offset) 538c2ecf20Sopenharmony_ci{ 548c2ecf20Sopenharmony_ci writel(data, rp->base + offset); 558c2ecf20Sopenharmony_ci} 568c2ecf20Sopenharmony_ci 578c2ecf20Sopenharmony_cistatic u32 rcar_pwm_read(struct rcar_pwm_chip *rp, unsigned int offset) 588c2ecf20Sopenharmony_ci{ 598c2ecf20Sopenharmony_ci return readl(rp->base + offset); 608c2ecf20Sopenharmony_ci} 618c2ecf20Sopenharmony_ci 628c2ecf20Sopenharmony_cistatic void rcar_pwm_update(struct rcar_pwm_chip *rp, u32 mask, u32 data, 638c2ecf20Sopenharmony_ci unsigned int offset) 648c2ecf20Sopenharmony_ci{ 658c2ecf20Sopenharmony_ci u32 value; 668c2ecf20Sopenharmony_ci 678c2ecf20Sopenharmony_ci value = rcar_pwm_read(rp, offset); 688c2ecf20Sopenharmony_ci value &= ~mask; 698c2ecf20Sopenharmony_ci value |= data & mask; 708c2ecf20Sopenharmony_ci rcar_pwm_write(rp, value, offset); 718c2ecf20Sopenharmony_ci} 728c2ecf20Sopenharmony_ci 738c2ecf20Sopenharmony_cistatic int rcar_pwm_get_clock_division(struct rcar_pwm_chip *rp, int period_ns) 748c2ecf20Sopenharmony_ci{ 758c2ecf20Sopenharmony_ci unsigned long clk_rate = clk_get_rate(rp->clk); 768c2ecf20Sopenharmony_ci u64 div, tmp; 778c2ecf20Sopenharmony_ci 788c2ecf20Sopenharmony_ci if (clk_rate == 0) 798c2ecf20Sopenharmony_ci return -EINVAL; 808c2ecf20Sopenharmony_ci 818c2ecf20Sopenharmony_ci div = (u64)NSEC_PER_SEC * RCAR_PWM_MAX_CYCLE; 828c2ecf20Sopenharmony_ci tmp = (u64)period_ns * clk_rate + div - 1; 838c2ecf20Sopenharmony_ci tmp = div64_u64(tmp, div); 848c2ecf20Sopenharmony_ci div = ilog2(tmp - 1) + 1; 858c2ecf20Sopenharmony_ci 868c2ecf20Sopenharmony_ci return (div <= RCAR_PWM_MAX_DIVISION) ? div : -ERANGE; 878c2ecf20Sopenharmony_ci} 888c2ecf20Sopenharmony_ci 898c2ecf20Sopenharmony_cistatic void rcar_pwm_set_clock_control(struct rcar_pwm_chip *rp, 908c2ecf20Sopenharmony_ci unsigned int div) 918c2ecf20Sopenharmony_ci{ 928c2ecf20Sopenharmony_ci u32 value; 938c2ecf20Sopenharmony_ci 948c2ecf20Sopenharmony_ci value = rcar_pwm_read(rp, RCAR_PWMCR); 958c2ecf20Sopenharmony_ci value &= ~(RCAR_PWMCR_CCMD | RCAR_PWMCR_CC0_MASK); 968c2ecf20Sopenharmony_ci 978c2ecf20Sopenharmony_ci if (div & 1) 988c2ecf20Sopenharmony_ci value |= RCAR_PWMCR_CCMD; 998c2ecf20Sopenharmony_ci 1008c2ecf20Sopenharmony_ci div >>= 1; 1018c2ecf20Sopenharmony_ci 1028c2ecf20Sopenharmony_ci value |= div << RCAR_PWMCR_CC0_SHIFT; 1038c2ecf20Sopenharmony_ci rcar_pwm_write(rp, value, RCAR_PWMCR); 1048c2ecf20Sopenharmony_ci} 1058c2ecf20Sopenharmony_ci 1068c2ecf20Sopenharmony_cistatic int rcar_pwm_set_counter(struct rcar_pwm_chip *rp, int div, int duty_ns, 1078c2ecf20Sopenharmony_ci int period_ns) 1088c2ecf20Sopenharmony_ci{ 1098c2ecf20Sopenharmony_ci unsigned long long one_cycle, tmp; /* 0.01 nanoseconds */ 1108c2ecf20Sopenharmony_ci unsigned long clk_rate = clk_get_rate(rp->clk); 1118c2ecf20Sopenharmony_ci u32 cyc, ph; 1128c2ecf20Sopenharmony_ci 1138c2ecf20Sopenharmony_ci one_cycle = (unsigned long long)NSEC_PER_SEC * 100ULL * (1 << div); 1148c2ecf20Sopenharmony_ci do_div(one_cycle, clk_rate); 1158c2ecf20Sopenharmony_ci 1168c2ecf20Sopenharmony_ci tmp = period_ns * 100ULL; 1178c2ecf20Sopenharmony_ci do_div(tmp, one_cycle); 1188c2ecf20Sopenharmony_ci cyc = (tmp << RCAR_PWMCNT_CYC0_SHIFT) & RCAR_PWMCNT_CYC0_MASK; 1198c2ecf20Sopenharmony_ci 1208c2ecf20Sopenharmony_ci tmp = duty_ns * 100ULL; 1218c2ecf20Sopenharmony_ci do_div(tmp, one_cycle); 1228c2ecf20Sopenharmony_ci ph = tmp & RCAR_PWMCNT_PH0_MASK; 1238c2ecf20Sopenharmony_ci 1248c2ecf20Sopenharmony_ci /* Avoid prohibited setting */ 1258c2ecf20Sopenharmony_ci if (cyc == 0 || ph == 0) 1268c2ecf20Sopenharmony_ci return -EINVAL; 1278c2ecf20Sopenharmony_ci 1288c2ecf20Sopenharmony_ci rcar_pwm_write(rp, cyc | ph, RCAR_PWMCNT); 1298c2ecf20Sopenharmony_ci 1308c2ecf20Sopenharmony_ci return 0; 1318c2ecf20Sopenharmony_ci} 1328c2ecf20Sopenharmony_ci 1338c2ecf20Sopenharmony_cistatic int rcar_pwm_request(struct pwm_chip *chip, struct pwm_device *pwm) 1348c2ecf20Sopenharmony_ci{ 1358c2ecf20Sopenharmony_ci return pm_runtime_get_sync(chip->dev); 1368c2ecf20Sopenharmony_ci} 1378c2ecf20Sopenharmony_ci 1388c2ecf20Sopenharmony_cistatic void rcar_pwm_free(struct pwm_chip *chip, struct pwm_device *pwm) 1398c2ecf20Sopenharmony_ci{ 1408c2ecf20Sopenharmony_ci pm_runtime_put(chip->dev); 1418c2ecf20Sopenharmony_ci} 1428c2ecf20Sopenharmony_ci 1438c2ecf20Sopenharmony_cistatic int rcar_pwm_enable(struct rcar_pwm_chip *rp) 1448c2ecf20Sopenharmony_ci{ 1458c2ecf20Sopenharmony_ci u32 value; 1468c2ecf20Sopenharmony_ci 1478c2ecf20Sopenharmony_ci /* Don't enable the PWM device if CYC0 or PH0 is 0 */ 1488c2ecf20Sopenharmony_ci value = rcar_pwm_read(rp, RCAR_PWMCNT); 1498c2ecf20Sopenharmony_ci if ((value & RCAR_PWMCNT_CYC0_MASK) == 0 || 1508c2ecf20Sopenharmony_ci (value & RCAR_PWMCNT_PH0_MASK) == 0) 1518c2ecf20Sopenharmony_ci return -EINVAL; 1528c2ecf20Sopenharmony_ci 1538c2ecf20Sopenharmony_ci rcar_pwm_update(rp, RCAR_PWMCR_EN0, RCAR_PWMCR_EN0, RCAR_PWMCR); 1548c2ecf20Sopenharmony_ci 1558c2ecf20Sopenharmony_ci return 0; 1568c2ecf20Sopenharmony_ci} 1578c2ecf20Sopenharmony_ci 1588c2ecf20Sopenharmony_cistatic void rcar_pwm_disable(struct rcar_pwm_chip *rp) 1598c2ecf20Sopenharmony_ci{ 1608c2ecf20Sopenharmony_ci rcar_pwm_update(rp, RCAR_PWMCR_EN0, 0, RCAR_PWMCR); 1618c2ecf20Sopenharmony_ci} 1628c2ecf20Sopenharmony_ci 1638c2ecf20Sopenharmony_cistatic int rcar_pwm_apply(struct pwm_chip *chip, struct pwm_device *pwm, 1648c2ecf20Sopenharmony_ci const struct pwm_state *state) 1658c2ecf20Sopenharmony_ci{ 1668c2ecf20Sopenharmony_ci struct rcar_pwm_chip *rp = to_rcar_pwm_chip(chip); 1678c2ecf20Sopenharmony_ci int div, ret; 1688c2ecf20Sopenharmony_ci 1698c2ecf20Sopenharmony_ci /* This HW/driver only supports normal polarity */ 1708c2ecf20Sopenharmony_ci if (state->polarity != PWM_POLARITY_NORMAL) 1718c2ecf20Sopenharmony_ci return -ENOTSUPP; 1728c2ecf20Sopenharmony_ci 1738c2ecf20Sopenharmony_ci if (!state->enabled) { 1748c2ecf20Sopenharmony_ci rcar_pwm_disable(rp); 1758c2ecf20Sopenharmony_ci return 0; 1768c2ecf20Sopenharmony_ci } 1778c2ecf20Sopenharmony_ci 1788c2ecf20Sopenharmony_ci div = rcar_pwm_get_clock_division(rp, state->period); 1798c2ecf20Sopenharmony_ci if (div < 0) 1808c2ecf20Sopenharmony_ci return div; 1818c2ecf20Sopenharmony_ci 1828c2ecf20Sopenharmony_ci rcar_pwm_update(rp, RCAR_PWMCR_SYNC, RCAR_PWMCR_SYNC, RCAR_PWMCR); 1838c2ecf20Sopenharmony_ci 1848c2ecf20Sopenharmony_ci ret = rcar_pwm_set_counter(rp, div, state->duty_cycle, state->period); 1858c2ecf20Sopenharmony_ci if (!ret) 1868c2ecf20Sopenharmony_ci rcar_pwm_set_clock_control(rp, div); 1878c2ecf20Sopenharmony_ci 1888c2ecf20Sopenharmony_ci /* The SYNC should be set to 0 even if rcar_pwm_set_counter failed */ 1898c2ecf20Sopenharmony_ci rcar_pwm_update(rp, RCAR_PWMCR_SYNC, 0, RCAR_PWMCR); 1908c2ecf20Sopenharmony_ci 1918c2ecf20Sopenharmony_ci if (!ret) 1928c2ecf20Sopenharmony_ci ret = rcar_pwm_enable(rp); 1938c2ecf20Sopenharmony_ci 1948c2ecf20Sopenharmony_ci return ret; 1958c2ecf20Sopenharmony_ci} 1968c2ecf20Sopenharmony_ci 1978c2ecf20Sopenharmony_cistatic const struct pwm_ops rcar_pwm_ops = { 1988c2ecf20Sopenharmony_ci .request = rcar_pwm_request, 1998c2ecf20Sopenharmony_ci .free = rcar_pwm_free, 2008c2ecf20Sopenharmony_ci .apply = rcar_pwm_apply, 2018c2ecf20Sopenharmony_ci .owner = THIS_MODULE, 2028c2ecf20Sopenharmony_ci}; 2038c2ecf20Sopenharmony_ci 2048c2ecf20Sopenharmony_cistatic int rcar_pwm_probe(struct platform_device *pdev) 2058c2ecf20Sopenharmony_ci{ 2068c2ecf20Sopenharmony_ci struct rcar_pwm_chip *rcar_pwm; 2078c2ecf20Sopenharmony_ci struct resource *res; 2088c2ecf20Sopenharmony_ci int ret; 2098c2ecf20Sopenharmony_ci 2108c2ecf20Sopenharmony_ci rcar_pwm = devm_kzalloc(&pdev->dev, sizeof(*rcar_pwm), GFP_KERNEL); 2118c2ecf20Sopenharmony_ci if (rcar_pwm == NULL) 2128c2ecf20Sopenharmony_ci return -ENOMEM; 2138c2ecf20Sopenharmony_ci 2148c2ecf20Sopenharmony_ci res = platform_get_resource(pdev, IORESOURCE_MEM, 0); 2158c2ecf20Sopenharmony_ci rcar_pwm->base = devm_ioremap_resource(&pdev->dev, res); 2168c2ecf20Sopenharmony_ci if (IS_ERR(rcar_pwm->base)) 2178c2ecf20Sopenharmony_ci return PTR_ERR(rcar_pwm->base); 2188c2ecf20Sopenharmony_ci 2198c2ecf20Sopenharmony_ci rcar_pwm->clk = devm_clk_get(&pdev->dev, NULL); 2208c2ecf20Sopenharmony_ci if (IS_ERR(rcar_pwm->clk)) { 2218c2ecf20Sopenharmony_ci dev_err(&pdev->dev, "cannot get clock\n"); 2228c2ecf20Sopenharmony_ci return PTR_ERR(rcar_pwm->clk); 2238c2ecf20Sopenharmony_ci } 2248c2ecf20Sopenharmony_ci 2258c2ecf20Sopenharmony_ci platform_set_drvdata(pdev, rcar_pwm); 2268c2ecf20Sopenharmony_ci 2278c2ecf20Sopenharmony_ci rcar_pwm->chip.dev = &pdev->dev; 2288c2ecf20Sopenharmony_ci rcar_pwm->chip.ops = &rcar_pwm_ops; 2298c2ecf20Sopenharmony_ci rcar_pwm->chip.base = -1; 2308c2ecf20Sopenharmony_ci rcar_pwm->chip.npwm = 1; 2318c2ecf20Sopenharmony_ci 2328c2ecf20Sopenharmony_ci pm_runtime_enable(&pdev->dev); 2338c2ecf20Sopenharmony_ci 2348c2ecf20Sopenharmony_ci ret = pwmchip_add(&rcar_pwm->chip); 2358c2ecf20Sopenharmony_ci if (ret < 0) { 2368c2ecf20Sopenharmony_ci dev_err(&pdev->dev, "failed to register PWM chip: %d\n", ret); 2378c2ecf20Sopenharmony_ci pm_runtime_disable(&pdev->dev); 2388c2ecf20Sopenharmony_ci return ret; 2398c2ecf20Sopenharmony_ci } 2408c2ecf20Sopenharmony_ci 2418c2ecf20Sopenharmony_ci return 0; 2428c2ecf20Sopenharmony_ci} 2438c2ecf20Sopenharmony_ci 2448c2ecf20Sopenharmony_cistatic int rcar_pwm_remove(struct platform_device *pdev) 2458c2ecf20Sopenharmony_ci{ 2468c2ecf20Sopenharmony_ci struct rcar_pwm_chip *rcar_pwm = platform_get_drvdata(pdev); 2478c2ecf20Sopenharmony_ci int ret; 2488c2ecf20Sopenharmony_ci 2498c2ecf20Sopenharmony_ci ret = pwmchip_remove(&rcar_pwm->chip); 2508c2ecf20Sopenharmony_ci 2518c2ecf20Sopenharmony_ci pm_runtime_disable(&pdev->dev); 2528c2ecf20Sopenharmony_ci 2538c2ecf20Sopenharmony_ci return ret; 2548c2ecf20Sopenharmony_ci} 2558c2ecf20Sopenharmony_ci 2568c2ecf20Sopenharmony_cistatic const struct of_device_id rcar_pwm_of_table[] = { 2578c2ecf20Sopenharmony_ci { .compatible = "renesas,pwm-rcar", }, 2588c2ecf20Sopenharmony_ci { }, 2598c2ecf20Sopenharmony_ci}; 2608c2ecf20Sopenharmony_ciMODULE_DEVICE_TABLE(of, rcar_pwm_of_table); 2618c2ecf20Sopenharmony_ci 2628c2ecf20Sopenharmony_cistatic struct platform_driver rcar_pwm_driver = { 2638c2ecf20Sopenharmony_ci .probe = rcar_pwm_probe, 2648c2ecf20Sopenharmony_ci .remove = rcar_pwm_remove, 2658c2ecf20Sopenharmony_ci .driver = { 2668c2ecf20Sopenharmony_ci .name = "pwm-rcar", 2678c2ecf20Sopenharmony_ci .of_match_table = of_match_ptr(rcar_pwm_of_table), 2688c2ecf20Sopenharmony_ci } 2698c2ecf20Sopenharmony_ci}; 2708c2ecf20Sopenharmony_cimodule_platform_driver(rcar_pwm_driver); 2718c2ecf20Sopenharmony_ci 2728c2ecf20Sopenharmony_ciMODULE_AUTHOR("Yoshihiro Shimoda <yoshihiro.shimoda.uh@renesas.com>"); 2738c2ecf20Sopenharmony_ciMODULE_DESCRIPTION("Renesas PWM Timer Driver"); 2748c2ecf20Sopenharmony_ciMODULE_LICENSE("GPL v2"); 2758c2ecf20Sopenharmony_ciMODULE_ALIAS("platform:pwm-rcar"); 276