18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 28c2ecf20Sopenharmony_ci/* 38c2ecf20Sopenharmony_ci * MediaTek Pulse Width Modulator driver 48c2ecf20Sopenharmony_ci * 58c2ecf20Sopenharmony_ci * Copyright (C) 2015 John Crispin <blogic@openwrt.org> 68c2ecf20Sopenharmony_ci * Copyright (C) 2017 Zhi Mao <zhi.mao@mediatek.com> 78c2ecf20Sopenharmony_ci * 88c2ecf20Sopenharmony_ci */ 98c2ecf20Sopenharmony_ci 108c2ecf20Sopenharmony_ci#include <linux/err.h> 118c2ecf20Sopenharmony_ci#include <linux/io.h> 128c2ecf20Sopenharmony_ci#include <linux/ioport.h> 138c2ecf20Sopenharmony_ci#include <linux/kernel.h> 148c2ecf20Sopenharmony_ci#include <linux/module.h> 158c2ecf20Sopenharmony_ci#include <linux/clk.h> 168c2ecf20Sopenharmony_ci#include <linux/of.h> 178c2ecf20Sopenharmony_ci#include <linux/of_device.h> 188c2ecf20Sopenharmony_ci#include <linux/platform_device.h> 198c2ecf20Sopenharmony_ci#include <linux/pwm.h> 208c2ecf20Sopenharmony_ci#include <linux/slab.h> 218c2ecf20Sopenharmony_ci#include <linux/types.h> 228c2ecf20Sopenharmony_ci 238c2ecf20Sopenharmony_ci/* PWM registers and bits definitions */ 248c2ecf20Sopenharmony_ci#define PWMCON 0x00 258c2ecf20Sopenharmony_ci#define PWMHDUR 0x04 268c2ecf20Sopenharmony_ci#define PWMLDUR 0x08 278c2ecf20Sopenharmony_ci#define PWMGDUR 0x0c 288c2ecf20Sopenharmony_ci#define PWMWAVENUM 0x28 298c2ecf20Sopenharmony_ci#define PWMDWIDTH 0x2c 308c2ecf20Sopenharmony_ci#define PWM45DWIDTH_FIXUP 0x30 318c2ecf20Sopenharmony_ci#define PWMTHRES 0x30 328c2ecf20Sopenharmony_ci#define PWM45THRES_FIXUP 0x34 338c2ecf20Sopenharmony_ci 348c2ecf20Sopenharmony_ci#define PWM_CLK_DIV_MAX 7 358c2ecf20Sopenharmony_ci 368c2ecf20Sopenharmony_cistruct pwm_mediatek_of_data { 378c2ecf20Sopenharmony_ci unsigned int num_pwms; 388c2ecf20Sopenharmony_ci bool pwm45_fixup; 398c2ecf20Sopenharmony_ci}; 408c2ecf20Sopenharmony_ci 418c2ecf20Sopenharmony_ci/** 428c2ecf20Sopenharmony_ci * struct pwm_mediatek_chip - struct representing PWM chip 438c2ecf20Sopenharmony_ci * @chip: linux PWM chip representation 448c2ecf20Sopenharmony_ci * @regs: base address of PWM chip 458c2ecf20Sopenharmony_ci * @clk_top: the top clock generator 468c2ecf20Sopenharmony_ci * @clk_main: the clock used by PWM core 478c2ecf20Sopenharmony_ci * @clk_pwms: the clock used by each PWM channel 488c2ecf20Sopenharmony_ci * @clk_freq: the fix clock frequency of legacy MIPS SoC 498c2ecf20Sopenharmony_ci * @soc: pointer to chip's platform data 508c2ecf20Sopenharmony_ci */ 518c2ecf20Sopenharmony_cistruct pwm_mediatek_chip { 528c2ecf20Sopenharmony_ci struct pwm_chip chip; 538c2ecf20Sopenharmony_ci void __iomem *regs; 548c2ecf20Sopenharmony_ci struct clk *clk_top; 558c2ecf20Sopenharmony_ci struct clk *clk_main; 568c2ecf20Sopenharmony_ci struct clk **clk_pwms; 578c2ecf20Sopenharmony_ci const struct pwm_mediatek_of_data *soc; 588c2ecf20Sopenharmony_ci}; 598c2ecf20Sopenharmony_ci 608c2ecf20Sopenharmony_cistatic const unsigned int pwm_mediatek_reg_offset[] = { 618c2ecf20Sopenharmony_ci 0x0010, 0x0050, 0x0090, 0x00d0, 0x0110, 0x0150, 0x0190, 0x0220 628c2ecf20Sopenharmony_ci}; 638c2ecf20Sopenharmony_ci 648c2ecf20Sopenharmony_cistatic inline struct pwm_mediatek_chip * 658c2ecf20Sopenharmony_cito_pwm_mediatek_chip(struct pwm_chip *chip) 668c2ecf20Sopenharmony_ci{ 678c2ecf20Sopenharmony_ci return container_of(chip, struct pwm_mediatek_chip, chip); 688c2ecf20Sopenharmony_ci} 698c2ecf20Sopenharmony_ci 708c2ecf20Sopenharmony_cistatic int pwm_mediatek_clk_enable(struct pwm_chip *chip, 718c2ecf20Sopenharmony_ci struct pwm_device *pwm) 728c2ecf20Sopenharmony_ci{ 738c2ecf20Sopenharmony_ci struct pwm_mediatek_chip *pc = to_pwm_mediatek_chip(chip); 748c2ecf20Sopenharmony_ci int ret; 758c2ecf20Sopenharmony_ci 768c2ecf20Sopenharmony_ci ret = clk_prepare_enable(pc->clk_top); 778c2ecf20Sopenharmony_ci if (ret < 0) 788c2ecf20Sopenharmony_ci return ret; 798c2ecf20Sopenharmony_ci 808c2ecf20Sopenharmony_ci ret = clk_prepare_enable(pc->clk_main); 818c2ecf20Sopenharmony_ci if (ret < 0) 828c2ecf20Sopenharmony_ci goto disable_clk_top; 838c2ecf20Sopenharmony_ci 848c2ecf20Sopenharmony_ci ret = clk_prepare_enable(pc->clk_pwms[pwm->hwpwm]); 858c2ecf20Sopenharmony_ci if (ret < 0) 868c2ecf20Sopenharmony_ci goto disable_clk_main; 878c2ecf20Sopenharmony_ci 888c2ecf20Sopenharmony_ci return 0; 898c2ecf20Sopenharmony_ci 908c2ecf20Sopenharmony_cidisable_clk_main: 918c2ecf20Sopenharmony_ci clk_disable_unprepare(pc->clk_main); 928c2ecf20Sopenharmony_cidisable_clk_top: 938c2ecf20Sopenharmony_ci clk_disable_unprepare(pc->clk_top); 948c2ecf20Sopenharmony_ci 958c2ecf20Sopenharmony_ci return ret; 968c2ecf20Sopenharmony_ci} 978c2ecf20Sopenharmony_ci 988c2ecf20Sopenharmony_cistatic void pwm_mediatek_clk_disable(struct pwm_chip *chip, 998c2ecf20Sopenharmony_ci struct pwm_device *pwm) 1008c2ecf20Sopenharmony_ci{ 1018c2ecf20Sopenharmony_ci struct pwm_mediatek_chip *pc = to_pwm_mediatek_chip(chip); 1028c2ecf20Sopenharmony_ci 1038c2ecf20Sopenharmony_ci clk_disable_unprepare(pc->clk_pwms[pwm->hwpwm]); 1048c2ecf20Sopenharmony_ci clk_disable_unprepare(pc->clk_main); 1058c2ecf20Sopenharmony_ci clk_disable_unprepare(pc->clk_top); 1068c2ecf20Sopenharmony_ci} 1078c2ecf20Sopenharmony_ci 1088c2ecf20Sopenharmony_cistatic inline u32 pwm_mediatek_readl(struct pwm_mediatek_chip *chip, 1098c2ecf20Sopenharmony_ci unsigned int num, unsigned int offset) 1108c2ecf20Sopenharmony_ci{ 1118c2ecf20Sopenharmony_ci return readl(chip->regs + pwm_mediatek_reg_offset[num] + offset); 1128c2ecf20Sopenharmony_ci} 1138c2ecf20Sopenharmony_ci 1148c2ecf20Sopenharmony_cistatic inline void pwm_mediatek_writel(struct pwm_mediatek_chip *chip, 1158c2ecf20Sopenharmony_ci unsigned int num, unsigned int offset, 1168c2ecf20Sopenharmony_ci u32 value) 1178c2ecf20Sopenharmony_ci{ 1188c2ecf20Sopenharmony_ci writel(value, chip->regs + pwm_mediatek_reg_offset[num] + offset); 1198c2ecf20Sopenharmony_ci} 1208c2ecf20Sopenharmony_ci 1218c2ecf20Sopenharmony_cistatic int pwm_mediatek_config(struct pwm_chip *chip, struct pwm_device *pwm, 1228c2ecf20Sopenharmony_ci int duty_ns, int period_ns) 1238c2ecf20Sopenharmony_ci{ 1248c2ecf20Sopenharmony_ci struct pwm_mediatek_chip *pc = to_pwm_mediatek_chip(chip); 1258c2ecf20Sopenharmony_ci u32 clkdiv = 0, cnt_period, cnt_duty, reg_width = PWMDWIDTH, 1268c2ecf20Sopenharmony_ci reg_thres = PWMTHRES; 1278c2ecf20Sopenharmony_ci u64 resolution; 1288c2ecf20Sopenharmony_ci int ret; 1298c2ecf20Sopenharmony_ci 1308c2ecf20Sopenharmony_ci ret = pwm_mediatek_clk_enable(chip, pwm); 1318c2ecf20Sopenharmony_ci 1328c2ecf20Sopenharmony_ci if (ret < 0) 1338c2ecf20Sopenharmony_ci return ret; 1348c2ecf20Sopenharmony_ci 1358c2ecf20Sopenharmony_ci /* Using resolution in picosecond gets accuracy higher */ 1368c2ecf20Sopenharmony_ci resolution = (u64)NSEC_PER_SEC * 1000; 1378c2ecf20Sopenharmony_ci do_div(resolution, clk_get_rate(pc->clk_pwms[pwm->hwpwm])); 1388c2ecf20Sopenharmony_ci 1398c2ecf20Sopenharmony_ci cnt_period = DIV_ROUND_CLOSEST_ULL((u64)period_ns * 1000, resolution); 1408c2ecf20Sopenharmony_ci while (cnt_period > 8191) { 1418c2ecf20Sopenharmony_ci resolution *= 2; 1428c2ecf20Sopenharmony_ci clkdiv++; 1438c2ecf20Sopenharmony_ci cnt_period = DIV_ROUND_CLOSEST_ULL((u64)period_ns * 1000, 1448c2ecf20Sopenharmony_ci resolution); 1458c2ecf20Sopenharmony_ci } 1468c2ecf20Sopenharmony_ci 1478c2ecf20Sopenharmony_ci if (clkdiv > PWM_CLK_DIV_MAX) { 1488c2ecf20Sopenharmony_ci pwm_mediatek_clk_disable(chip, pwm); 1498c2ecf20Sopenharmony_ci dev_err(chip->dev, "period %d not supported\n", period_ns); 1508c2ecf20Sopenharmony_ci return -EINVAL; 1518c2ecf20Sopenharmony_ci } 1528c2ecf20Sopenharmony_ci 1538c2ecf20Sopenharmony_ci if (pc->soc->pwm45_fixup && pwm->hwpwm > 2) { 1548c2ecf20Sopenharmony_ci /* 1558c2ecf20Sopenharmony_ci * PWM[4,5] has distinct offset for PWMDWIDTH and PWMTHRES 1568c2ecf20Sopenharmony_ci * from the other PWMs on MT7623. 1578c2ecf20Sopenharmony_ci */ 1588c2ecf20Sopenharmony_ci reg_width = PWM45DWIDTH_FIXUP; 1598c2ecf20Sopenharmony_ci reg_thres = PWM45THRES_FIXUP; 1608c2ecf20Sopenharmony_ci } 1618c2ecf20Sopenharmony_ci 1628c2ecf20Sopenharmony_ci cnt_duty = DIV_ROUND_CLOSEST_ULL((u64)duty_ns * 1000, resolution); 1638c2ecf20Sopenharmony_ci pwm_mediatek_writel(pc, pwm->hwpwm, PWMCON, BIT(15) | clkdiv); 1648c2ecf20Sopenharmony_ci pwm_mediatek_writel(pc, pwm->hwpwm, reg_width, cnt_period); 1658c2ecf20Sopenharmony_ci pwm_mediatek_writel(pc, pwm->hwpwm, reg_thres, cnt_duty); 1668c2ecf20Sopenharmony_ci 1678c2ecf20Sopenharmony_ci pwm_mediatek_clk_disable(chip, pwm); 1688c2ecf20Sopenharmony_ci 1698c2ecf20Sopenharmony_ci return 0; 1708c2ecf20Sopenharmony_ci} 1718c2ecf20Sopenharmony_ci 1728c2ecf20Sopenharmony_cistatic int pwm_mediatek_enable(struct pwm_chip *chip, struct pwm_device *pwm) 1738c2ecf20Sopenharmony_ci{ 1748c2ecf20Sopenharmony_ci struct pwm_mediatek_chip *pc = to_pwm_mediatek_chip(chip); 1758c2ecf20Sopenharmony_ci u32 value; 1768c2ecf20Sopenharmony_ci int ret; 1778c2ecf20Sopenharmony_ci 1788c2ecf20Sopenharmony_ci ret = pwm_mediatek_clk_enable(chip, pwm); 1798c2ecf20Sopenharmony_ci if (ret < 0) 1808c2ecf20Sopenharmony_ci return ret; 1818c2ecf20Sopenharmony_ci 1828c2ecf20Sopenharmony_ci value = readl(pc->regs); 1838c2ecf20Sopenharmony_ci value |= BIT(pwm->hwpwm); 1848c2ecf20Sopenharmony_ci writel(value, pc->regs); 1858c2ecf20Sopenharmony_ci 1868c2ecf20Sopenharmony_ci return 0; 1878c2ecf20Sopenharmony_ci} 1888c2ecf20Sopenharmony_ci 1898c2ecf20Sopenharmony_cistatic void pwm_mediatek_disable(struct pwm_chip *chip, struct pwm_device *pwm) 1908c2ecf20Sopenharmony_ci{ 1918c2ecf20Sopenharmony_ci struct pwm_mediatek_chip *pc = to_pwm_mediatek_chip(chip); 1928c2ecf20Sopenharmony_ci u32 value; 1938c2ecf20Sopenharmony_ci 1948c2ecf20Sopenharmony_ci value = readl(pc->regs); 1958c2ecf20Sopenharmony_ci value &= ~BIT(pwm->hwpwm); 1968c2ecf20Sopenharmony_ci writel(value, pc->regs); 1978c2ecf20Sopenharmony_ci 1988c2ecf20Sopenharmony_ci pwm_mediatek_clk_disable(chip, pwm); 1998c2ecf20Sopenharmony_ci} 2008c2ecf20Sopenharmony_ci 2018c2ecf20Sopenharmony_cistatic const struct pwm_ops pwm_mediatek_ops = { 2028c2ecf20Sopenharmony_ci .config = pwm_mediatek_config, 2038c2ecf20Sopenharmony_ci .enable = pwm_mediatek_enable, 2048c2ecf20Sopenharmony_ci .disable = pwm_mediatek_disable, 2058c2ecf20Sopenharmony_ci .owner = THIS_MODULE, 2068c2ecf20Sopenharmony_ci}; 2078c2ecf20Sopenharmony_ci 2088c2ecf20Sopenharmony_cistatic int pwm_mediatek_probe(struct platform_device *pdev) 2098c2ecf20Sopenharmony_ci{ 2108c2ecf20Sopenharmony_ci struct pwm_mediatek_chip *pc; 2118c2ecf20Sopenharmony_ci struct resource *res; 2128c2ecf20Sopenharmony_ci unsigned int i; 2138c2ecf20Sopenharmony_ci int ret; 2148c2ecf20Sopenharmony_ci 2158c2ecf20Sopenharmony_ci pc = devm_kzalloc(&pdev->dev, sizeof(*pc), GFP_KERNEL); 2168c2ecf20Sopenharmony_ci if (!pc) 2178c2ecf20Sopenharmony_ci return -ENOMEM; 2188c2ecf20Sopenharmony_ci 2198c2ecf20Sopenharmony_ci pc->soc = of_device_get_match_data(&pdev->dev); 2208c2ecf20Sopenharmony_ci 2218c2ecf20Sopenharmony_ci res = platform_get_resource(pdev, IORESOURCE_MEM, 0); 2228c2ecf20Sopenharmony_ci pc->regs = devm_ioremap_resource(&pdev->dev, res); 2238c2ecf20Sopenharmony_ci if (IS_ERR(pc->regs)) 2248c2ecf20Sopenharmony_ci return PTR_ERR(pc->regs); 2258c2ecf20Sopenharmony_ci 2268c2ecf20Sopenharmony_ci pc->clk_pwms = devm_kcalloc(&pdev->dev, pc->soc->num_pwms, 2278c2ecf20Sopenharmony_ci sizeof(*pc->clk_pwms), GFP_KERNEL); 2288c2ecf20Sopenharmony_ci if (!pc->clk_pwms) 2298c2ecf20Sopenharmony_ci return -ENOMEM; 2308c2ecf20Sopenharmony_ci 2318c2ecf20Sopenharmony_ci pc->clk_top = devm_clk_get(&pdev->dev, "top"); 2328c2ecf20Sopenharmony_ci if (IS_ERR(pc->clk_top)) { 2338c2ecf20Sopenharmony_ci dev_err(&pdev->dev, "clock: top fail: %ld\n", 2348c2ecf20Sopenharmony_ci PTR_ERR(pc->clk_top)); 2358c2ecf20Sopenharmony_ci return PTR_ERR(pc->clk_top); 2368c2ecf20Sopenharmony_ci } 2378c2ecf20Sopenharmony_ci 2388c2ecf20Sopenharmony_ci pc->clk_main = devm_clk_get(&pdev->dev, "main"); 2398c2ecf20Sopenharmony_ci if (IS_ERR(pc->clk_main)) { 2408c2ecf20Sopenharmony_ci dev_err(&pdev->dev, "clock: main fail: %ld\n", 2418c2ecf20Sopenharmony_ci PTR_ERR(pc->clk_main)); 2428c2ecf20Sopenharmony_ci return PTR_ERR(pc->clk_main); 2438c2ecf20Sopenharmony_ci } 2448c2ecf20Sopenharmony_ci 2458c2ecf20Sopenharmony_ci for (i = 0; i < pc->soc->num_pwms; i++) { 2468c2ecf20Sopenharmony_ci char name[8]; 2478c2ecf20Sopenharmony_ci 2488c2ecf20Sopenharmony_ci snprintf(name, sizeof(name), "pwm%d", i + 1); 2498c2ecf20Sopenharmony_ci 2508c2ecf20Sopenharmony_ci pc->clk_pwms[i] = devm_clk_get(&pdev->dev, name); 2518c2ecf20Sopenharmony_ci if (IS_ERR(pc->clk_pwms[i])) { 2528c2ecf20Sopenharmony_ci dev_err(&pdev->dev, "clock: %s fail: %ld\n", 2538c2ecf20Sopenharmony_ci name, PTR_ERR(pc->clk_pwms[i])); 2548c2ecf20Sopenharmony_ci return PTR_ERR(pc->clk_pwms[i]); 2558c2ecf20Sopenharmony_ci } 2568c2ecf20Sopenharmony_ci } 2578c2ecf20Sopenharmony_ci 2588c2ecf20Sopenharmony_ci platform_set_drvdata(pdev, pc); 2598c2ecf20Sopenharmony_ci 2608c2ecf20Sopenharmony_ci pc->chip.dev = &pdev->dev; 2618c2ecf20Sopenharmony_ci pc->chip.ops = &pwm_mediatek_ops; 2628c2ecf20Sopenharmony_ci pc->chip.base = -1; 2638c2ecf20Sopenharmony_ci pc->chip.npwm = pc->soc->num_pwms; 2648c2ecf20Sopenharmony_ci 2658c2ecf20Sopenharmony_ci ret = pwmchip_add(&pc->chip); 2668c2ecf20Sopenharmony_ci if (ret < 0) { 2678c2ecf20Sopenharmony_ci dev_err(&pdev->dev, "pwmchip_add() failed: %d\n", ret); 2688c2ecf20Sopenharmony_ci return ret; 2698c2ecf20Sopenharmony_ci } 2708c2ecf20Sopenharmony_ci 2718c2ecf20Sopenharmony_ci return 0; 2728c2ecf20Sopenharmony_ci} 2738c2ecf20Sopenharmony_ci 2748c2ecf20Sopenharmony_cistatic int pwm_mediatek_remove(struct platform_device *pdev) 2758c2ecf20Sopenharmony_ci{ 2768c2ecf20Sopenharmony_ci struct pwm_mediatek_chip *pc = platform_get_drvdata(pdev); 2778c2ecf20Sopenharmony_ci 2788c2ecf20Sopenharmony_ci return pwmchip_remove(&pc->chip); 2798c2ecf20Sopenharmony_ci} 2808c2ecf20Sopenharmony_ci 2818c2ecf20Sopenharmony_cistatic const struct pwm_mediatek_of_data mt2712_pwm_data = { 2828c2ecf20Sopenharmony_ci .num_pwms = 8, 2838c2ecf20Sopenharmony_ci .pwm45_fixup = false, 2848c2ecf20Sopenharmony_ci}; 2858c2ecf20Sopenharmony_ci 2868c2ecf20Sopenharmony_cistatic const struct pwm_mediatek_of_data mt7622_pwm_data = { 2878c2ecf20Sopenharmony_ci .num_pwms = 6, 2888c2ecf20Sopenharmony_ci .pwm45_fixup = false, 2898c2ecf20Sopenharmony_ci}; 2908c2ecf20Sopenharmony_ci 2918c2ecf20Sopenharmony_cistatic const struct pwm_mediatek_of_data mt7623_pwm_data = { 2928c2ecf20Sopenharmony_ci .num_pwms = 5, 2938c2ecf20Sopenharmony_ci .pwm45_fixup = true, 2948c2ecf20Sopenharmony_ci}; 2958c2ecf20Sopenharmony_ci 2968c2ecf20Sopenharmony_cistatic const struct pwm_mediatek_of_data mt7628_pwm_data = { 2978c2ecf20Sopenharmony_ci .num_pwms = 4, 2988c2ecf20Sopenharmony_ci .pwm45_fixup = true, 2998c2ecf20Sopenharmony_ci}; 3008c2ecf20Sopenharmony_ci 3018c2ecf20Sopenharmony_cistatic const struct pwm_mediatek_of_data mt7629_pwm_data = { 3028c2ecf20Sopenharmony_ci .num_pwms = 1, 3038c2ecf20Sopenharmony_ci .pwm45_fixup = false, 3048c2ecf20Sopenharmony_ci}; 3058c2ecf20Sopenharmony_ci 3068c2ecf20Sopenharmony_cistatic const struct pwm_mediatek_of_data mt8516_pwm_data = { 3078c2ecf20Sopenharmony_ci .num_pwms = 5, 3088c2ecf20Sopenharmony_ci .pwm45_fixup = false, 3098c2ecf20Sopenharmony_ci}; 3108c2ecf20Sopenharmony_ci 3118c2ecf20Sopenharmony_cistatic const struct of_device_id pwm_mediatek_of_match[] = { 3128c2ecf20Sopenharmony_ci { .compatible = "mediatek,mt2712-pwm", .data = &mt2712_pwm_data }, 3138c2ecf20Sopenharmony_ci { .compatible = "mediatek,mt7622-pwm", .data = &mt7622_pwm_data }, 3148c2ecf20Sopenharmony_ci { .compatible = "mediatek,mt7623-pwm", .data = &mt7623_pwm_data }, 3158c2ecf20Sopenharmony_ci { .compatible = "mediatek,mt7628-pwm", .data = &mt7628_pwm_data }, 3168c2ecf20Sopenharmony_ci { .compatible = "mediatek,mt7629-pwm", .data = &mt7629_pwm_data }, 3178c2ecf20Sopenharmony_ci { .compatible = "mediatek,mt8516-pwm", .data = &mt8516_pwm_data }, 3188c2ecf20Sopenharmony_ci { }, 3198c2ecf20Sopenharmony_ci}; 3208c2ecf20Sopenharmony_ciMODULE_DEVICE_TABLE(of, pwm_mediatek_of_match); 3218c2ecf20Sopenharmony_ci 3228c2ecf20Sopenharmony_cistatic struct platform_driver pwm_mediatek_driver = { 3238c2ecf20Sopenharmony_ci .driver = { 3248c2ecf20Sopenharmony_ci .name = "pwm-mediatek", 3258c2ecf20Sopenharmony_ci .of_match_table = pwm_mediatek_of_match, 3268c2ecf20Sopenharmony_ci }, 3278c2ecf20Sopenharmony_ci .probe = pwm_mediatek_probe, 3288c2ecf20Sopenharmony_ci .remove = pwm_mediatek_remove, 3298c2ecf20Sopenharmony_ci}; 3308c2ecf20Sopenharmony_cimodule_platform_driver(pwm_mediatek_driver); 3318c2ecf20Sopenharmony_ci 3328c2ecf20Sopenharmony_ciMODULE_AUTHOR("John Crispin <blogic@openwrt.org>"); 3338c2ecf20Sopenharmony_ciMODULE_LICENSE("GPL v2"); 334