18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 28c2ecf20Sopenharmony_ci/* 38c2ecf20Sopenharmony_ci * Imagination Technologies Pulse Width Modulator driver 48c2ecf20Sopenharmony_ci * 58c2ecf20Sopenharmony_ci * Copyright (c) 2014-2015, Imagination Technologies 68c2ecf20Sopenharmony_ci * 78c2ecf20Sopenharmony_ci * Based on drivers/pwm/pwm-tegra.c, Copyright (c) 2010, NVIDIA Corporation 88c2ecf20Sopenharmony_ci */ 98c2ecf20Sopenharmony_ci 108c2ecf20Sopenharmony_ci#include <linux/clk.h> 118c2ecf20Sopenharmony_ci#include <linux/err.h> 128c2ecf20Sopenharmony_ci#include <linux/io.h> 138c2ecf20Sopenharmony_ci#include <linux/mfd/syscon.h> 148c2ecf20Sopenharmony_ci#include <linux/module.h> 158c2ecf20Sopenharmony_ci#include <linux/of.h> 168c2ecf20Sopenharmony_ci#include <linux/of_device.h> 178c2ecf20Sopenharmony_ci#include <linux/platform_device.h> 188c2ecf20Sopenharmony_ci#include <linux/pm_runtime.h> 198c2ecf20Sopenharmony_ci#include <linux/pwm.h> 208c2ecf20Sopenharmony_ci#include <linux/regmap.h> 218c2ecf20Sopenharmony_ci#include <linux/slab.h> 228c2ecf20Sopenharmony_ci 238c2ecf20Sopenharmony_ci/* PWM registers */ 248c2ecf20Sopenharmony_ci#define PWM_CTRL_CFG 0x0000 258c2ecf20Sopenharmony_ci#define PWM_CTRL_CFG_NO_SUB_DIV 0 268c2ecf20Sopenharmony_ci#define PWM_CTRL_CFG_SUB_DIV0 1 278c2ecf20Sopenharmony_ci#define PWM_CTRL_CFG_SUB_DIV1 2 288c2ecf20Sopenharmony_ci#define PWM_CTRL_CFG_SUB_DIV0_DIV1 3 298c2ecf20Sopenharmony_ci#define PWM_CTRL_CFG_DIV_SHIFT(ch) ((ch) * 2 + 4) 308c2ecf20Sopenharmony_ci#define PWM_CTRL_CFG_DIV_MASK 0x3 318c2ecf20Sopenharmony_ci 328c2ecf20Sopenharmony_ci#define PWM_CH_CFG(ch) (0x4 + (ch) * 4) 338c2ecf20Sopenharmony_ci#define PWM_CH_CFG_TMBASE_SHIFT 0 348c2ecf20Sopenharmony_ci#define PWM_CH_CFG_DUTY_SHIFT 16 358c2ecf20Sopenharmony_ci 368c2ecf20Sopenharmony_ci#define PERIP_PWM_PDM_CONTROL 0x0140 378c2ecf20Sopenharmony_ci#define PERIP_PWM_PDM_CONTROL_CH_MASK 0x1 388c2ecf20Sopenharmony_ci#define PERIP_PWM_PDM_CONTROL_CH_SHIFT(ch) ((ch) * 4) 398c2ecf20Sopenharmony_ci 408c2ecf20Sopenharmony_ci#define IMG_PWM_PM_TIMEOUT 1000 /* ms */ 418c2ecf20Sopenharmony_ci 428c2ecf20Sopenharmony_ci/* 438c2ecf20Sopenharmony_ci * PWM period is specified with a timebase register, 448c2ecf20Sopenharmony_ci * in number of step periods. The PWM duty cycle is also 458c2ecf20Sopenharmony_ci * specified in step periods, in the [0, $timebase] range. 468c2ecf20Sopenharmony_ci * In other words, the timebase imposes the duty cycle 478c2ecf20Sopenharmony_ci * resolution. Therefore, let's constraint the timebase to 488c2ecf20Sopenharmony_ci * a minimum value to allow a sane range of duty cycle values. 498c2ecf20Sopenharmony_ci * Imposing a minimum timebase, will impose a maximum PWM frequency. 508c2ecf20Sopenharmony_ci * 518c2ecf20Sopenharmony_ci * The value chosen is completely arbitrary. 528c2ecf20Sopenharmony_ci */ 538c2ecf20Sopenharmony_ci#define MIN_TMBASE_STEPS 16 548c2ecf20Sopenharmony_ci 558c2ecf20Sopenharmony_ci#define IMG_PWM_NPWM 4 568c2ecf20Sopenharmony_ci 578c2ecf20Sopenharmony_cistruct img_pwm_soc_data { 588c2ecf20Sopenharmony_ci u32 max_timebase; 598c2ecf20Sopenharmony_ci}; 608c2ecf20Sopenharmony_ci 618c2ecf20Sopenharmony_cistruct img_pwm_chip { 628c2ecf20Sopenharmony_ci struct device *dev; 638c2ecf20Sopenharmony_ci struct pwm_chip chip; 648c2ecf20Sopenharmony_ci struct clk *pwm_clk; 658c2ecf20Sopenharmony_ci struct clk *sys_clk; 668c2ecf20Sopenharmony_ci void __iomem *base; 678c2ecf20Sopenharmony_ci struct regmap *periph_regs; 688c2ecf20Sopenharmony_ci int max_period_ns; 698c2ecf20Sopenharmony_ci int min_period_ns; 708c2ecf20Sopenharmony_ci const struct img_pwm_soc_data *data; 718c2ecf20Sopenharmony_ci u32 suspend_ctrl_cfg; 728c2ecf20Sopenharmony_ci u32 suspend_ch_cfg[IMG_PWM_NPWM]; 738c2ecf20Sopenharmony_ci}; 748c2ecf20Sopenharmony_ci 758c2ecf20Sopenharmony_cistatic inline struct img_pwm_chip *to_img_pwm_chip(struct pwm_chip *chip) 768c2ecf20Sopenharmony_ci{ 778c2ecf20Sopenharmony_ci return container_of(chip, struct img_pwm_chip, chip); 788c2ecf20Sopenharmony_ci} 798c2ecf20Sopenharmony_ci 808c2ecf20Sopenharmony_cistatic inline void img_pwm_writel(struct img_pwm_chip *chip, 818c2ecf20Sopenharmony_ci u32 reg, u32 val) 828c2ecf20Sopenharmony_ci{ 838c2ecf20Sopenharmony_ci writel(val, chip->base + reg); 848c2ecf20Sopenharmony_ci} 858c2ecf20Sopenharmony_ci 868c2ecf20Sopenharmony_cistatic inline u32 img_pwm_readl(struct img_pwm_chip *chip, 878c2ecf20Sopenharmony_ci u32 reg) 888c2ecf20Sopenharmony_ci{ 898c2ecf20Sopenharmony_ci return readl(chip->base + reg); 908c2ecf20Sopenharmony_ci} 918c2ecf20Sopenharmony_ci 928c2ecf20Sopenharmony_cistatic int img_pwm_config(struct pwm_chip *chip, struct pwm_device *pwm, 938c2ecf20Sopenharmony_ci int duty_ns, int period_ns) 948c2ecf20Sopenharmony_ci{ 958c2ecf20Sopenharmony_ci u32 val, div, duty, timebase; 968c2ecf20Sopenharmony_ci unsigned long mul, output_clk_hz, input_clk_hz; 978c2ecf20Sopenharmony_ci struct img_pwm_chip *pwm_chip = to_img_pwm_chip(chip); 988c2ecf20Sopenharmony_ci unsigned int max_timebase = pwm_chip->data->max_timebase; 998c2ecf20Sopenharmony_ci int ret; 1008c2ecf20Sopenharmony_ci 1018c2ecf20Sopenharmony_ci if (period_ns < pwm_chip->min_period_ns || 1028c2ecf20Sopenharmony_ci period_ns > pwm_chip->max_period_ns) { 1038c2ecf20Sopenharmony_ci dev_err(chip->dev, "configured period not in range\n"); 1048c2ecf20Sopenharmony_ci return -ERANGE; 1058c2ecf20Sopenharmony_ci } 1068c2ecf20Sopenharmony_ci 1078c2ecf20Sopenharmony_ci input_clk_hz = clk_get_rate(pwm_chip->pwm_clk); 1088c2ecf20Sopenharmony_ci output_clk_hz = DIV_ROUND_UP(NSEC_PER_SEC, period_ns); 1098c2ecf20Sopenharmony_ci 1108c2ecf20Sopenharmony_ci mul = DIV_ROUND_UP(input_clk_hz, output_clk_hz); 1118c2ecf20Sopenharmony_ci if (mul <= max_timebase) { 1128c2ecf20Sopenharmony_ci div = PWM_CTRL_CFG_NO_SUB_DIV; 1138c2ecf20Sopenharmony_ci timebase = DIV_ROUND_UP(mul, 1); 1148c2ecf20Sopenharmony_ci } else if (mul <= max_timebase * 8) { 1158c2ecf20Sopenharmony_ci div = PWM_CTRL_CFG_SUB_DIV0; 1168c2ecf20Sopenharmony_ci timebase = DIV_ROUND_UP(mul, 8); 1178c2ecf20Sopenharmony_ci } else if (mul <= max_timebase * 64) { 1188c2ecf20Sopenharmony_ci div = PWM_CTRL_CFG_SUB_DIV1; 1198c2ecf20Sopenharmony_ci timebase = DIV_ROUND_UP(mul, 64); 1208c2ecf20Sopenharmony_ci } else if (mul <= max_timebase * 512) { 1218c2ecf20Sopenharmony_ci div = PWM_CTRL_CFG_SUB_DIV0_DIV1; 1228c2ecf20Sopenharmony_ci timebase = DIV_ROUND_UP(mul, 512); 1238c2ecf20Sopenharmony_ci } else { 1248c2ecf20Sopenharmony_ci dev_err(chip->dev, 1258c2ecf20Sopenharmony_ci "failed to configure timebase steps/divider value\n"); 1268c2ecf20Sopenharmony_ci return -EINVAL; 1278c2ecf20Sopenharmony_ci } 1288c2ecf20Sopenharmony_ci 1298c2ecf20Sopenharmony_ci duty = DIV_ROUND_UP(timebase * duty_ns, period_ns); 1308c2ecf20Sopenharmony_ci 1318c2ecf20Sopenharmony_ci ret = pm_runtime_get_sync(chip->dev); 1328c2ecf20Sopenharmony_ci if (ret < 0) { 1338c2ecf20Sopenharmony_ci pm_runtime_put_autosuspend(chip->dev); 1348c2ecf20Sopenharmony_ci return ret; 1358c2ecf20Sopenharmony_ci } 1368c2ecf20Sopenharmony_ci 1378c2ecf20Sopenharmony_ci val = img_pwm_readl(pwm_chip, PWM_CTRL_CFG); 1388c2ecf20Sopenharmony_ci val &= ~(PWM_CTRL_CFG_DIV_MASK << PWM_CTRL_CFG_DIV_SHIFT(pwm->hwpwm)); 1398c2ecf20Sopenharmony_ci val |= (div & PWM_CTRL_CFG_DIV_MASK) << 1408c2ecf20Sopenharmony_ci PWM_CTRL_CFG_DIV_SHIFT(pwm->hwpwm); 1418c2ecf20Sopenharmony_ci img_pwm_writel(pwm_chip, PWM_CTRL_CFG, val); 1428c2ecf20Sopenharmony_ci 1438c2ecf20Sopenharmony_ci val = (duty << PWM_CH_CFG_DUTY_SHIFT) | 1448c2ecf20Sopenharmony_ci (timebase << PWM_CH_CFG_TMBASE_SHIFT); 1458c2ecf20Sopenharmony_ci img_pwm_writel(pwm_chip, PWM_CH_CFG(pwm->hwpwm), val); 1468c2ecf20Sopenharmony_ci 1478c2ecf20Sopenharmony_ci pm_runtime_mark_last_busy(chip->dev); 1488c2ecf20Sopenharmony_ci pm_runtime_put_autosuspend(chip->dev); 1498c2ecf20Sopenharmony_ci 1508c2ecf20Sopenharmony_ci return 0; 1518c2ecf20Sopenharmony_ci} 1528c2ecf20Sopenharmony_ci 1538c2ecf20Sopenharmony_cistatic int img_pwm_enable(struct pwm_chip *chip, struct pwm_device *pwm) 1548c2ecf20Sopenharmony_ci{ 1558c2ecf20Sopenharmony_ci u32 val; 1568c2ecf20Sopenharmony_ci struct img_pwm_chip *pwm_chip = to_img_pwm_chip(chip); 1578c2ecf20Sopenharmony_ci int ret; 1588c2ecf20Sopenharmony_ci 1598c2ecf20Sopenharmony_ci ret = pm_runtime_resume_and_get(chip->dev); 1608c2ecf20Sopenharmony_ci if (ret < 0) 1618c2ecf20Sopenharmony_ci return ret; 1628c2ecf20Sopenharmony_ci 1638c2ecf20Sopenharmony_ci val = img_pwm_readl(pwm_chip, PWM_CTRL_CFG); 1648c2ecf20Sopenharmony_ci val |= BIT(pwm->hwpwm); 1658c2ecf20Sopenharmony_ci img_pwm_writel(pwm_chip, PWM_CTRL_CFG, val); 1668c2ecf20Sopenharmony_ci 1678c2ecf20Sopenharmony_ci regmap_update_bits(pwm_chip->periph_regs, PERIP_PWM_PDM_CONTROL, 1688c2ecf20Sopenharmony_ci PERIP_PWM_PDM_CONTROL_CH_MASK << 1698c2ecf20Sopenharmony_ci PERIP_PWM_PDM_CONTROL_CH_SHIFT(pwm->hwpwm), 0); 1708c2ecf20Sopenharmony_ci 1718c2ecf20Sopenharmony_ci return 0; 1728c2ecf20Sopenharmony_ci} 1738c2ecf20Sopenharmony_ci 1748c2ecf20Sopenharmony_cistatic void img_pwm_disable(struct pwm_chip *chip, struct pwm_device *pwm) 1758c2ecf20Sopenharmony_ci{ 1768c2ecf20Sopenharmony_ci u32 val; 1778c2ecf20Sopenharmony_ci struct img_pwm_chip *pwm_chip = to_img_pwm_chip(chip); 1788c2ecf20Sopenharmony_ci 1798c2ecf20Sopenharmony_ci val = img_pwm_readl(pwm_chip, PWM_CTRL_CFG); 1808c2ecf20Sopenharmony_ci val &= ~BIT(pwm->hwpwm); 1818c2ecf20Sopenharmony_ci img_pwm_writel(pwm_chip, PWM_CTRL_CFG, val); 1828c2ecf20Sopenharmony_ci 1838c2ecf20Sopenharmony_ci pm_runtime_mark_last_busy(chip->dev); 1848c2ecf20Sopenharmony_ci pm_runtime_put_autosuspend(chip->dev); 1858c2ecf20Sopenharmony_ci} 1868c2ecf20Sopenharmony_ci 1878c2ecf20Sopenharmony_cistatic const struct pwm_ops img_pwm_ops = { 1888c2ecf20Sopenharmony_ci .config = img_pwm_config, 1898c2ecf20Sopenharmony_ci .enable = img_pwm_enable, 1908c2ecf20Sopenharmony_ci .disable = img_pwm_disable, 1918c2ecf20Sopenharmony_ci .owner = THIS_MODULE, 1928c2ecf20Sopenharmony_ci}; 1938c2ecf20Sopenharmony_ci 1948c2ecf20Sopenharmony_cistatic const struct img_pwm_soc_data pistachio_pwm = { 1958c2ecf20Sopenharmony_ci .max_timebase = 255, 1968c2ecf20Sopenharmony_ci}; 1978c2ecf20Sopenharmony_ci 1988c2ecf20Sopenharmony_cistatic const struct of_device_id img_pwm_of_match[] = { 1998c2ecf20Sopenharmony_ci { 2008c2ecf20Sopenharmony_ci .compatible = "img,pistachio-pwm", 2018c2ecf20Sopenharmony_ci .data = &pistachio_pwm, 2028c2ecf20Sopenharmony_ci }, 2038c2ecf20Sopenharmony_ci { } 2048c2ecf20Sopenharmony_ci}; 2058c2ecf20Sopenharmony_ciMODULE_DEVICE_TABLE(of, img_pwm_of_match); 2068c2ecf20Sopenharmony_ci 2078c2ecf20Sopenharmony_cistatic int img_pwm_runtime_suspend(struct device *dev) 2088c2ecf20Sopenharmony_ci{ 2098c2ecf20Sopenharmony_ci struct img_pwm_chip *pwm_chip = dev_get_drvdata(dev); 2108c2ecf20Sopenharmony_ci 2118c2ecf20Sopenharmony_ci clk_disable_unprepare(pwm_chip->pwm_clk); 2128c2ecf20Sopenharmony_ci clk_disable_unprepare(pwm_chip->sys_clk); 2138c2ecf20Sopenharmony_ci 2148c2ecf20Sopenharmony_ci return 0; 2158c2ecf20Sopenharmony_ci} 2168c2ecf20Sopenharmony_ci 2178c2ecf20Sopenharmony_cistatic int img_pwm_runtime_resume(struct device *dev) 2188c2ecf20Sopenharmony_ci{ 2198c2ecf20Sopenharmony_ci struct img_pwm_chip *pwm_chip = dev_get_drvdata(dev); 2208c2ecf20Sopenharmony_ci int ret; 2218c2ecf20Sopenharmony_ci 2228c2ecf20Sopenharmony_ci ret = clk_prepare_enable(pwm_chip->sys_clk); 2238c2ecf20Sopenharmony_ci if (ret < 0) { 2248c2ecf20Sopenharmony_ci dev_err(dev, "could not prepare or enable sys clock\n"); 2258c2ecf20Sopenharmony_ci return ret; 2268c2ecf20Sopenharmony_ci } 2278c2ecf20Sopenharmony_ci 2288c2ecf20Sopenharmony_ci ret = clk_prepare_enable(pwm_chip->pwm_clk); 2298c2ecf20Sopenharmony_ci if (ret < 0) { 2308c2ecf20Sopenharmony_ci dev_err(dev, "could not prepare or enable pwm clock\n"); 2318c2ecf20Sopenharmony_ci clk_disable_unprepare(pwm_chip->sys_clk); 2328c2ecf20Sopenharmony_ci return ret; 2338c2ecf20Sopenharmony_ci } 2348c2ecf20Sopenharmony_ci 2358c2ecf20Sopenharmony_ci return 0; 2368c2ecf20Sopenharmony_ci} 2378c2ecf20Sopenharmony_ci 2388c2ecf20Sopenharmony_cistatic int img_pwm_probe(struct platform_device *pdev) 2398c2ecf20Sopenharmony_ci{ 2408c2ecf20Sopenharmony_ci int ret; 2418c2ecf20Sopenharmony_ci u64 val; 2428c2ecf20Sopenharmony_ci unsigned long clk_rate; 2438c2ecf20Sopenharmony_ci struct resource *res; 2448c2ecf20Sopenharmony_ci struct img_pwm_chip *pwm; 2458c2ecf20Sopenharmony_ci const struct of_device_id *of_dev_id; 2468c2ecf20Sopenharmony_ci 2478c2ecf20Sopenharmony_ci pwm = devm_kzalloc(&pdev->dev, sizeof(*pwm), GFP_KERNEL); 2488c2ecf20Sopenharmony_ci if (!pwm) 2498c2ecf20Sopenharmony_ci return -ENOMEM; 2508c2ecf20Sopenharmony_ci 2518c2ecf20Sopenharmony_ci pwm->dev = &pdev->dev; 2528c2ecf20Sopenharmony_ci 2538c2ecf20Sopenharmony_ci res = platform_get_resource(pdev, IORESOURCE_MEM, 0); 2548c2ecf20Sopenharmony_ci pwm->base = devm_ioremap_resource(&pdev->dev, res); 2558c2ecf20Sopenharmony_ci if (IS_ERR(pwm->base)) 2568c2ecf20Sopenharmony_ci return PTR_ERR(pwm->base); 2578c2ecf20Sopenharmony_ci 2588c2ecf20Sopenharmony_ci of_dev_id = of_match_device(img_pwm_of_match, &pdev->dev); 2598c2ecf20Sopenharmony_ci if (!of_dev_id) 2608c2ecf20Sopenharmony_ci return -ENODEV; 2618c2ecf20Sopenharmony_ci pwm->data = of_dev_id->data; 2628c2ecf20Sopenharmony_ci 2638c2ecf20Sopenharmony_ci pwm->periph_regs = syscon_regmap_lookup_by_phandle(pdev->dev.of_node, 2648c2ecf20Sopenharmony_ci "img,cr-periph"); 2658c2ecf20Sopenharmony_ci if (IS_ERR(pwm->periph_regs)) 2668c2ecf20Sopenharmony_ci return PTR_ERR(pwm->periph_regs); 2678c2ecf20Sopenharmony_ci 2688c2ecf20Sopenharmony_ci pwm->sys_clk = devm_clk_get(&pdev->dev, "sys"); 2698c2ecf20Sopenharmony_ci if (IS_ERR(pwm->sys_clk)) { 2708c2ecf20Sopenharmony_ci dev_err(&pdev->dev, "failed to get system clock\n"); 2718c2ecf20Sopenharmony_ci return PTR_ERR(pwm->sys_clk); 2728c2ecf20Sopenharmony_ci } 2738c2ecf20Sopenharmony_ci 2748c2ecf20Sopenharmony_ci pwm->pwm_clk = devm_clk_get(&pdev->dev, "pwm"); 2758c2ecf20Sopenharmony_ci if (IS_ERR(pwm->pwm_clk)) { 2768c2ecf20Sopenharmony_ci dev_err(&pdev->dev, "failed to get pwm clock\n"); 2778c2ecf20Sopenharmony_ci return PTR_ERR(pwm->pwm_clk); 2788c2ecf20Sopenharmony_ci } 2798c2ecf20Sopenharmony_ci 2808c2ecf20Sopenharmony_ci platform_set_drvdata(pdev, pwm); 2818c2ecf20Sopenharmony_ci 2828c2ecf20Sopenharmony_ci pm_runtime_set_autosuspend_delay(&pdev->dev, IMG_PWM_PM_TIMEOUT); 2838c2ecf20Sopenharmony_ci pm_runtime_use_autosuspend(&pdev->dev); 2848c2ecf20Sopenharmony_ci pm_runtime_enable(&pdev->dev); 2858c2ecf20Sopenharmony_ci if (!pm_runtime_enabled(&pdev->dev)) { 2868c2ecf20Sopenharmony_ci ret = img_pwm_runtime_resume(&pdev->dev); 2878c2ecf20Sopenharmony_ci if (ret) 2888c2ecf20Sopenharmony_ci goto err_pm_disable; 2898c2ecf20Sopenharmony_ci } 2908c2ecf20Sopenharmony_ci 2918c2ecf20Sopenharmony_ci clk_rate = clk_get_rate(pwm->pwm_clk); 2928c2ecf20Sopenharmony_ci if (!clk_rate) { 2938c2ecf20Sopenharmony_ci dev_err(&pdev->dev, "pwm clock has no frequency\n"); 2948c2ecf20Sopenharmony_ci ret = -EINVAL; 2958c2ecf20Sopenharmony_ci goto err_suspend; 2968c2ecf20Sopenharmony_ci } 2978c2ecf20Sopenharmony_ci 2988c2ecf20Sopenharmony_ci /* The maximum input clock divider is 512 */ 2998c2ecf20Sopenharmony_ci val = (u64)NSEC_PER_SEC * 512 * pwm->data->max_timebase; 3008c2ecf20Sopenharmony_ci do_div(val, clk_rate); 3018c2ecf20Sopenharmony_ci pwm->max_period_ns = val; 3028c2ecf20Sopenharmony_ci 3038c2ecf20Sopenharmony_ci val = (u64)NSEC_PER_SEC * MIN_TMBASE_STEPS; 3048c2ecf20Sopenharmony_ci do_div(val, clk_rate); 3058c2ecf20Sopenharmony_ci pwm->min_period_ns = val; 3068c2ecf20Sopenharmony_ci 3078c2ecf20Sopenharmony_ci pwm->chip.dev = &pdev->dev; 3088c2ecf20Sopenharmony_ci pwm->chip.ops = &img_pwm_ops; 3098c2ecf20Sopenharmony_ci pwm->chip.base = -1; 3108c2ecf20Sopenharmony_ci pwm->chip.npwm = IMG_PWM_NPWM; 3118c2ecf20Sopenharmony_ci 3128c2ecf20Sopenharmony_ci ret = pwmchip_add(&pwm->chip); 3138c2ecf20Sopenharmony_ci if (ret < 0) { 3148c2ecf20Sopenharmony_ci dev_err(&pdev->dev, "pwmchip_add failed: %d\n", ret); 3158c2ecf20Sopenharmony_ci goto err_suspend; 3168c2ecf20Sopenharmony_ci } 3178c2ecf20Sopenharmony_ci 3188c2ecf20Sopenharmony_ci return 0; 3198c2ecf20Sopenharmony_ci 3208c2ecf20Sopenharmony_cierr_suspend: 3218c2ecf20Sopenharmony_ci if (!pm_runtime_enabled(&pdev->dev)) 3228c2ecf20Sopenharmony_ci img_pwm_runtime_suspend(&pdev->dev); 3238c2ecf20Sopenharmony_cierr_pm_disable: 3248c2ecf20Sopenharmony_ci pm_runtime_disable(&pdev->dev); 3258c2ecf20Sopenharmony_ci pm_runtime_dont_use_autosuspend(&pdev->dev); 3268c2ecf20Sopenharmony_ci return ret; 3278c2ecf20Sopenharmony_ci} 3288c2ecf20Sopenharmony_ci 3298c2ecf20Sopenharmony_cistatic int img_pwm_remove(struct platform_device *pdev) 3308c2ecf20Sopenharmony_ci{ 3318c2ecf20Sopenharmony_ci struct img_pwm_chip *pwm_chip = platform_get_drvdata(pdev); 3328c2ecf20Sopenharmony_ci 3338c2ecf20Sopenharmony_ci pm_runtime_disable(&pdev->dev); 3348c2ecf20Sopenharmony_ci if (!pm_runtime_status_suspended(&pdev->dev)) 3358c2ecf20Sopenharmony_ci img_pwm_runtime_suspend(&pdev->dev); 3368c2ecf20Sopenharmony_ci 3378c2ecf20Sopenharmony_ci return pwmchip_remove(&pwm_chip->chip); 3388c2ecf20Sopenharmony_ci} 3398c2ecf20Sopenharmony_ci 3408c2ecf20Sopenharmony_ci#ifdef CONFIG_PM_SLEEP 3418c2ecf20Sopenharmony_cistatic int img_pwm_suspend(struct device *dev) 3428c2ecf20Sopenharmony_ci{ 3438c2ecf20Sopenharmony_ci struct img_pwm_chip *pwm_chip = dev_get_drvdata(dev); 3448c2ecf20Sopenharmony_ci int i, ret; 3458c2ecf20Sopenharmony_ci 3468c2ecf20Sopenharmony_ci if (pm_runtime_status_suspended(dev)) { 3478c2ecf20Sopenharmony_ci ret = img_pwm_runtime_resume(dev); 3488c2ecf20Sopenharmony_ci if (ret) 3498c2ecf20Sopenharmony_ci return ret; 3508c2ecf20Sopenharmony_ci } 3518c2ecf20Sopenharmony_ci 3528c2ecf20Sopenharmony_ci for (i = 0; i < pwm_chip->chip.npwm; i++) 3538c2ecf20Sopenharmony_ci pwm_chip->suspend_ch_cfg[i] = img_pwm_readl(pwm_chip, 3548c2ecf20Sopenharmony_ci PWM_CH_CFG(i)); 3558c2ecf20Sopenharmony_ci 3568c2ecf20Sopenharmony_ci pwm_chip->suspend_ctrl_cfg = img_pwm_readl(pwm_chip, PWM_CTRL_CFG); 3578c2ecf20Sopenharmony_ci 3588c2ecf20Sopenharmony_ci img_pwm_runtime_suspend(dev); 3598c2ecf20Sopenharmony_ci 3608c2ecf20Sopenharmony_ci return 0; 3618c2ecf20Sopenharmony_ci} 3628c2ecf20Sopenharmony_ci 3638c2ecf20Sopenharmony_cistatic int img_pwm_resume(struct device *dev) 3648c2ecf20Sopenharmony_ci{ 3658c2ecf20Sopenharmony_ci struct img_pwm_chip *pwm_chip = dev_get_drvdata(dev); 3668c2ecf20Sopenharmony_ci int ret; 3678c2ecf20Sopenharmony_ci int i; 3688c2ecf20Sopenharmony_ci 3698c2ecf20Sopenharmony_ci ret = img_pwm_runtime_resume(dev); 3708c2ecf20Sopenharmony_ci if (ret) 3718c2ecf20Sopenharmony_ci return ret; 3728c2ecf20Sopenharmony_ci 3738c2ecf20Sopenharmony_ci for (i = 0; i < pwm_chip->chip.npwm; i++) 3748c2ecf20Sopenharmony_ci img_pwm_writel(pwm_chip, PWM_CH_CFG(i), 3758c2ecf20Sopenharmony_ci pwm_chip->suspend_ch_cfg[i]); 3768c2ecf20Sopenharmony_ci 3778c2ecf20Sopenharmony_ci img_pwm_writel(pwm_chip, PWM_CTRL_CFG, pwm_chip->suspend_ctrl_cfg); 3788c2ecf20Sopenharmony_ci 3798c2ecf20Sopenharmony_ci for (i = 0; i < pwm_chip->chip.npwm; i++) 3808c2ecf20Sopenharmony_ci if (pwm_chip->suspend_ctrl_cfg & BIT(i)) 3818c2ecf20Sopenharmony_ci regmap_update_bits(pwm_chip->periph_regs, 3828c2ecf20Sopenharmony_ci PERIP_PWM_PDM_CONTROL, 3838c2ecf20Sopenharmony_ci PERIP_PWM_PDM_CONTROL_CH_MASK << 3848c2ecf20Sopenharmony_ci PERIP_PWM_PDM_CONTROL_CH_SHIFT(i), 3858c2ecf20Sopenharmony_ci 0); 3868c2ecf20Sopenharmony_ci 3878c2ecf20Sopenharmony_ci if (pm_runtime_status_suspended(dev)) 3888c2ecf20Sopenharmony_ci img_pwm_runtime_suspend(dev); 3898c2ecf20Sopenharmony_ci 3908c2ecf20Sopenharmony_ci return 0; 3918c2ecf20Sopenharmony_ci} 3928c2ecf20Sopenharmony_ci#endif /* CONFIG_PM */ 3938c2ecf20Sopenharmony_ci 3948c2ecf20Sopenharmony_cistatic const struct dev_pm_ops img_pwm_pm_ops = { 3958c2ecf20Sopenharmony_ci SET_RUNTIME_PM_OPS(img_pwm_runtime_suspend, 3968c2ecf20Sopenharmony_ci img_pwm_runtime_resume, 3978c2ecf20Sopenharmony_ci NULL) 3988c2ecf20Sopenharmony_ci SET_SYSTEM_SLEEP_PM_OPS(img_pwm_suspend, img_pwm_resume) 3998c2ecf20Sopenharmony_ci}; 4008c2ecf20Sopenharmony_ci 4018c2ecf20Sopenharmony_cistatic struct platform_driver img_pwm_driver = { 4028c2ecf20Sopenharmony_ci .driver = { 4038c2ecf20Sopenharmony_ci .name = "img-pwm", 4048c2ecf20Sopenharmony_ci .pm = &img_pwm_pm_ops, 4058c2ecf20Sopenharmony_ci .of_match_table = img_pwm_of_match, 4068c2ecf20Sopenharmony_ci }, 4078c2ecf20Sopenharmony_ci .probe = img_pwm_probe, 4088c2ecf20Sopenharmony_ci .remove = img_pwm_remove, 4098c2ecf20Sopenharmony_ci}; 4108c2ecf20Sopenharmony_cimodule_platform_driver(img_pwm_driver); 4118c2ecf20Sopenharmony_ci 4128c2ecf20Sopenharmony_ciMODULE_AUTHOR("Sai Masarapu <Sai.Masarapu@imgtec.com>"); 4138c2ecf20Sopenharmony_ciMODULE_DESCRIPTION("Imagination Technologies PWM DAC driver"); 4148c2ecf20Sopenharmony_ciMODULE_LICENSE("GPL v2"); 415