18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0
28c2ecf20Sopenharmony_ci/*
38c2ecf20Sopenharmony_ci * Dummy driver for Intel's Image Signal Processor found on Bay Trail
48c2ecf20Sopenharmony_ci * and Cherry Trail devices. The sole purpose of this driver is to allow
58c2ecf20Sopenharmony_ci * the ISP to be put in D3.
68c2ecf20Sopenharmony_ci *
78c2ecf20Sopenharmony_ci * Copyright (C) 2018 Hans de Goede <hdegoede@redhat.com>
88c2ecf20Sopenharmony_ci *
98c2ecf20Sopenharmony_ci * Based on various non upstream patches for ISP support:
108c2ecf20Sopenharmony_ci * Copyright (C) 2010-2017 Intel Corporation. All rights reserved.
118c2ecf20Sopenharmony_ci * Copyright (c) 2010 Silicon Hive www.siliconhive.com.
128c2ecf20Sopenharmony_ci */
138c2ecf20Sopenharmony_ci
148c2ecf20Sopenharmony_ci#include <linux/delay.h>
158c2ecf20Sopenharmony_ci#include <linux/module.h>
168c2ecf20Sopenharmony_ci#include <linux/mod_devicetable.h>
178c2ecf20Sopenharmony_ci#include <linux/pci.h>
188c2ecf20Sopenharmony_ci#include <linux/pm_runtime.h>
198c2ecf20Sopenharmony_ci#include <asm/iosf_mbi.h>
208c2ecf20Sopenharmony_ci
218c2ecf20Sopenharmony_ci/* PCI configuration regs */
228c2ecf20Sopenharmony_ci#define PCI_INTERRUPT_CTRL		0x9c
238c2ecf20Sopenharmony_ci
248c2ecf20Sopenharmony_ci#define PCI_CSI_CONTROL			0xe8
258c2ecf20Sopenharmony_ci#define PCI_CSI_CONTROL_PORTS_OFF_MASK	0x7
268c2ecf20Sopenharmony_ci
278c2ecf20Sopenharmony_ci/* IOSF BT_MBI_UNIT_PMC regs */
288c2ecf20Sopenharmony_ci#define ISPSSPM0			0x39
298c2ecf20Sopenharmony_ci#define ISPSSPM0_ISPSSC_OFFSET		0
308c2ecf20Sopenharmony_ci#define ISPSSPM0_ISPSSC_MASK		0x00000003
318c2ecf20Sopenharmony_ci#define ISPSSPM0_ISPSSS_OFFSET		24
328c2ecf20Sopenharmony_ci#define ISPSSPM0_ISPSSS_MASK		0x03000000
338c2ecf20Sopenharmony_ci#define ISPSSPM0_IUNIT_POWER_ON		0x0
348c2ecf20Sopenharmony_ci#define ISPSSPM0_IUNIT_POWER_OFF	0x3
358c2ecf20Sopenharmony_ci
368c2ecf20Sopenharmony_cistatic int isp_set_power(struct pci_dev *dev, bool enable)
378c2ecf20Sopenharmony_ci{
388c2ecf20Sopenharmony_ci	unsigned long timeout;
398c2ecf20Sopenharmony_ci	u32 val = enable ? ISPSSPM0_IUNIT_POWER_ON : ISPSSPM0_IUNIT_POWER_OFF;
408c2ecf20Sopenharmony_ci
418c2ecf20Sopenharmony_ci	/* Write to ISPSSPM0 bit[1:0] to power on/off the IUNIT */
428c2ecf20Sopenharmony_ci	iosf_mbi_modify(BT_MBI_UNIT_PMC, MBI_REG_READ, ISPSSPM0,
438c2ecf20Sopenharmony_ci			val, ISPSSPM0_ISPSSC_MASK);
448c2ecf20Sopenharmony_ci
458c2ecf20Sopenharmony_ci	/*
468c2ecf20Sopenharmony_ci	 * There should be no IUNIT access while power-down is
478c2ecf20Sopenharmony_ci	 * in progress. HW sighting: 4567865.
488c2ecf20Sopenharmony_ci	 * Wait up to 50 ms for the IUNIT to shut down.
498c2ecf20Sopenharmony_ci	 * And we do the same for power on.
508c2ecf20Sopenharmony_ci	 */
518c2ecf20Sopenharmony_ci	timeout = jiffies + msecs_to_jiffies(50);
528c2ecf20Sopenharmony_ci	do {
538c2ecf20Sopenharmony_ci		u32 tmp;
548c2ecf20Sopenharmony_ci
558c2ecf20Sopenharmony_ci		/* Wait until ISPSSPM0 bit[25:24] shows the right value */
568c2ecf20Sopenharmony_ci		iosf_mbi_read(BT_MBI_UNIT_PMC, MBI_REG_READ, ISPSSPM0, &tmp);
578c2ecf20Sopenharmony_ci		tmp = (tmp & ISPSSPM0_ISPSSS_MASK) >> ISPSSPM0_ISPSSS_OFFSET;
588c2ecf20Sopenharmony_ci		if (tmp == val)
598c2ecf20Sopenharmony_ci			return 0;
608c2ecf20Sopenharmony_ci
618c2ecf20Sopenharmony_ci		usleep_range(1000, 2000);
628c2ecf20Sopenharmony_ci	} while (time_before(jiffies, timeout));
638c2ecf20Sopenharmony_ci
648c2ecf20Sopenharmony_ci	dev_err(&dev->dev, "IUNIT power-%s timeout.\n", enable ? "on" : "off");
658c2ecf20Sopenharmony_ci	return -EBUSY;
668c2ecf20Sopenharmony_ci}
678c2ecf20Sopenharmony_ci
688c2ecf20Sopenharmony_cistatic int isp_probe(struct pci_dev *dev, const struct pci_device_id *id)
698c2ecf20Sopenharmony_ci{
708c2ecf20Sopenharmony_ci	pm_runtime_allow(&dev->dev);
718c2ecf20Sopenharmony_ci	pm_runtime_put_sync_suspend(&dev->dev);
728c2ecf20Sopenharmony_ci
738c2ecf20Sopenharmony_ci	return 0;
748c2ecf20Sopenharmony_ci}
758c2ecf20Sopenharmony_ci
768c2ecf20Sopenharmony_cistatic void isp_remove(struct pci_dev *dev)
778c2ecf20Sopenharmony_ci{
788c2ecf20Sopenharmony_ci	pm_runtime_get_sync(&dev->dev);
798c2ecf20Sopenharmony_ci	pm_runtime_forbid(&dev->dev);
808c2ecf20Sopenharmony_ci}
818c2ecf20Sopenharmony_ci
828c2ecf20Sopenharmony_cistatic int isp_pci_suspend(struct device *dev)
838c2ecf20Sopenharmony_ci{
848c2ecf20Sopenharmony_ci	struct pci_dev *pdev = to_pci_dev(dev);
858c2ecf20Sopenharmony_ci	u32 val;
868c2ecf20Sopenharmony_ci
878c2ecf20Sopenharmony_ci	pci_write_config_dword(pdev, PCI_INTERRUPT_CTRL, 0);
888c2ecf20Sopenharmony_ci
898c2ecf20Sopenharmony_ci	/*
908c2ecf20Sopenharmony_ci	 * MRFLD IUNIT DPHY is located in an always-power-on island
918c2ecf20Sopenharmony_ci	 * MRFLD HW design need all CSI ports are disabled before
928c2ecf20Sopenharmony_ci	 * powering down the IUNIT.
938c2ecf20Sopenharmony_ci	 */
948c2ecf20Sopenharmony_ci	pci_read_config_dword(pdev, PCI_CSI_CONTROL, &val);
958c2ecf20Sopenharmony_ci	val |= PCI_CSI_CONTROL_PORTS_OFF_MASK;
968c2ecf20Sopenharmony_ci	pci_write_config_dword(pdev, PCI_CSI_CONTROL, val);
978c2ecf20Sopenharmony_ci
988c2ecf20Sopenharmony_ci	/*
998c2ecf20Sopenharmony_ci	 * We lose config space access when punit power gates
1008c2ecf20Sopenharmony_ci	 * the ISP. Can't use pci_set_power_state() because
1018c2ecf20Sopenharmony_ci	 * pmcsr won't actually change when we write to it.
1028c2ecf20Sopenharmony_ci	 */
1038c2ecf20Sopenharmony_ci	pci_save_state(pdev);
1048c2ecf20Sopenharmony_ci	pdev->current_state = PCI_D3cold;
1058c2ecf20Sopenharmony_ci	isp_set_power(pdev, false);
1068c2ecf20Sopenharmony_ci
1078c2ecf20Sopenharmony_ci	return 0;
1088c2ecf20Sopenharmony_ci}
1098c2ecf20Sopenharmony_ci
1108c2ecf20Sopenharmony_cistatic int isp_pci_resume(struct device *dev)
1118c2ecf20Sopenharmony_ci{
1128c2ecf20Sopenharmony_ci	struct pci_dev *pdev = to_pci_dev(dev);
1138c2ecf20Sopenharmony_ci
1148c2ecf20Sopenharmony_ci	isp_set_power(pdev, true);
1158c2ecf20Sopenharmony_ci	pdev->current_state = PCI_D0;
1168c2ecf20Sopenharmony_ci	pci_restore_state(pdev);
1178c2ecf20Sopenharmony_ci
1188c2ecf20Sopenharmony_ci	return 0;
1198c2ecf20Sopenharmony_ci}
1208c2ecf20Sopenharmony_ci
1218c2ecf20Sopenharmony_cistatic UNIVERSAL_DEV_PM_OPS(isp_pm_ops, isp_pci_suspend,
1228c2ecf20Sopenharmony_ci			    isp_pci_resume, NULL);
1238c2ecf20Sopenharmony_ci
1248c2ecf20Sopenharmony_cistatic const struct pci_device_id isp_id_table[] = {
1258c2ecf20Sopenharmony_ci	{ PCI_VDEVICE(INTEL, 0x0f38), },
1268c2ecf20Sopenharmony_ci	{ PCI_VDEVICE(INTEL, 0x22b8), },
1278c2ecf20Sopenharmony_ci	{ 0, }
1288c2ecf20Sopenharmony_ci};
1298c2ecf20Sopenharmony_ciMODULE_DEVICE_TABLE(pci, isp_id_table);
1308c2ecf20Sopenharmony_ci
1318c2ecf20Sopenharmony_cistatic struct pci_driver isp_pci_driver = {
1328c2ecf20Sopenharmony_ci	.name = "intel_atomisp2_pm",
1338c2ecf20Sopenharmony_ci	.id_table = isp_id_table,
1348c2ecf20Sopenharmony_ci	.probe = isp_probe,
1358c2ecf20Sopenharmony_ci	.remove = isp_remove,
1368c2ecf20Sopenharmony_ci	.driver.pm = &isp_pm_ops,
1378c2ecf20Sopenharmony_ci};
1388c2ecf20Sopenharmony_ci
1398c2ecf20Sopenharmony_cimodule_pci_driver(isp_pci_driver);
1408c2ecf20Sopenharmony_ci
1418c2ecf20Sopenharmony_ciMODULE_DESCRIPTION("Intel AtomISP2 dummy / power-management drv (for suspend)");
1428c2ecf20Sopenharmony_ciMODULE_AUTHOR("Hans de Goede <hdegoede@redhat.com>");
1438c2ecf20Sopenharmony_ciMODULE_LICENSE("GPL v2");
144