18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 28c2ecf20Sopenharmony_ci/* 38c2ecf20Sopenharmony_ci * at91 pinctrl driver based on at91 pinmux core 48c2ecf20Sopenharmony_ci * 58c2ecf20Sopenharmony_ci * Copyright (C) 2011-2012 Jean-Christophe PLAGNIOL-VILLARD <plagnioj@jcrosoft.com> 68c2ecf20Sopenharmony_ci */ 78c2ecf20Sopenharmony_ci 88c2ecf20Sopenharmony_ci#include <linux/clk.h> 98c2ecf20Sopenharmony_ci#include <linux/err.h> 108c2ecf20Sopenharmony_ci#include <linux/init.h> 118c2ecf20Sopenharmony_ci#include <linux/of.h> 128c2ecf20Sopenharmony_ci#include <linux/of_device.h> 138c2ecf20Sopenharmony_ci#include <linux/of_address.h> 148c2ecf20Sopenharmony_ci#include <linux/of_irq.h> 158c2ecf20Sopenharmony_ci#include <linux/slab.h> 168c2ecf20Sopenharmony_ci#include <linux/interrupt.h> 178c2ecf20Sopenharmony_ci#include <linux/io.h> 188c2ecf20Sopenharmony_ci#include <linux/gpio/driver.h> 198c2ecf20Sopenharmony_ci#include <linux/pinctrl/machine.h> 208c2ecf20Sopenharmony_ci#include <linux/pinctrl/pinconf.h> 218c2ecf20Sopenharmony_ci#include <linux/pinctrl/pinctrl.h> 228c2ecf20Sopenharmony_ci#include <linux/pinctrl/pinmux.h> 238c2ecf20Sopenharmony_ci/* Since we request GPIOs from ourself */ 248c2ecf20Sopenharmony_ci#include <linux/pinctrl/consumer.h> 258c2ecf20Sopenharmony_ci 268c2ecf20Sopenharmony_ci#include "pinctrl-at91.h" 278c2ecf20Sopenharmony_ci#include "core.h" 288c2ecf20Sopenharmony_ci 298c2ecf20Sopenharmony_ci#define MAX_GPIO_BANKS 5 308c2ecf20Sopenharmony_ci#define MAX_NB_GPIO_PER_BANK 32 318c2ecf20Sopenharmony_ci 328c2ecf20Sopenharmony_cistruct at91_pinctrl_mux_ops; 338c2ecf20Sopenharmony_ci 348c2ecf20Sopenharmony_cistruct at91_gpio_chip { 358c2ecf20Sopenharmony_ci struct gpio_chip chip; 368c2ecf20Sopenharmony_ci struct pinctrl_gpio_range range; 378c2ecf20Sopenharmony_ci struct at91_gpio_chip *next; /* Bank sharing same clock */ 388c2ecf20Sopenharmony_ci int pioc_hwirq; /* PIO bank interrupt identifier on AIC */ 398c2ecf20Sopenharmony_ci int pioc_virq; /* PIO bank Linux virtual interrupt */ 408c2ecf20Sopenharmony_ci int pioc_idx; /* PIO bank index */ 418c2ecf20Sopenharmony_ci void __iomem *regbase; /* PIO bank virtual address */ 428c2ecf20Sopenharmony_ci struct clk *clock; /* associated clock */ 438c2ecf20Sopenharmony_ci struct at91_pinctrl_mux_ops *ops; /* ops */ 448c2ecf20Sopenharmony_ci}; 458c2ecf20Sopenharmony_ci 468c2ecf20Sopenharmony_cistatic struct at91_gpio_chip *gpio_chips[MAX_GPIO_BANKS]; 478c2ecf20Sopenharmony_ci 488c2ecf20Sopenharmony_cistatic int gpio_banks; 498c2ecf20Sopenharmony_ci 508c2ecf20Sopenharmony_ci#define PULL_UP (1 << 0) 518c2ecf20Sopenharmony_ci#define MULTI_DRIVE (1 << 1) 528c2ecf20Sopenharmony_ci#define DEGLITCH (1 << 2) 538c2ecf20Sopenharmony_ci#define PULL_DOWN (1 << 3) 548c2ecf20Sopenharmony_ci#define DIS_SCHMIT (1 << 4) 558c2ecf20Sopenharmony_ci#define DRIVE_STRENGTH_SHIFT 5 568c2ecf20Sopenharmony_ci#define DRIVE_STRENGTH_MASK 0x3 578c2ecf20Sopenharmony_ci#define DRIVE_STRENGTH (DRIVE_STRENGTH_MASK << DRIVE_STRENGTH_SHIFT) 588c2ecf20Sopenharmony_ci#define OUTPUT (1 << 7) 598c2ecf20Sopenharmony_ci#define OUTPUT_VAL_SHIFT 8 608c2ecf20Sopenharmony_ci#define OUTPUT_VAL (0x1 << OUTPUT_VAL_SHIFT) 618c2ecf20Sopenharmony_ci#define SLEWRATE_SHIFT 9 628c2ecf20Sopenharmony_ci#define SLEWRATE_MASK 0x1 638c2ecf20Sopenharmony_ci#define SLEWRATE (SLEWRATE_MASK << SLEWRATE_SHIFT) 648c2ecf20Sopenharmony_ci#define DEBOUNCE (1 << 16) 658c2ecf20Sopenharmony_ci#define DEBOUNCE_VAL_SHIFT 17 668c2ecf20Sopenharmony_ci#define DEBOUNCE_VAL (0x3fff << DEBOUNCE_VAL_SHIFT) 678c2ecf20Sopenharmony_ci 688c2ecf20Sopenharmony_ci/* 698c2ecf20Sopenharmony_ci * These defines will translated the dt binding settings to our internal 708c2ecf20Sopenharmony_ci * settings. They are not necessarily the same value as the register setting. 718c2ecf20Sopenharmony_ci * The actual drive strength current of low, medium and high must be looked up 728c2ecf20Sopenharmony_ci * from the corresponding device datasheet. This value is different for pins 738c2ecf20Sopenharmony_ci * that are even in the same banks. It is also dependent on VCC. 748c2ecf20Sopenharmony_ci * DRIVE_STRENGTH_DEFAULT is just a placeholder to avoid changing the drive 758c2ecf20Sopenharmony_ci * strength when there is no dt config for it. 768c2ecf20Sopenharmony_ci */ 778c2ecf20Sopenharmony_cienum drive_strength_bit { 788c2ecf20Sopenharmony_ci DRIVE_STRENGTH_BIT_DEF, 798c2ecf20Sopenharmony_ci DRIVE_STRENGTH_BIT_LOW, 808c2ecf20Sopenharmony_ci DRIVE_STRENGTH_BIT_MED, 818c2ecf20Sopenharmony_ci DRIVE_STRENGTH_BIT_HI, 828c2ecf20Sopenharmony_ci}; 838c2ecf20Sopenharmony_ci 848c2ecf20Sopenharmony_ci#define DRIVE_STRENGTH_BIT_MSK(name) (DRIVE_STRENGTH_BIT_##name << \ 858c2ecf20Sopenharmony_ci DRIVE_STRENGTH_SHIFT) 868c2ecf20Sopenharmony_ci 878c2ecf20Sopenharmony_cienum slewrate_bit { 888c2ecf20Sopenharmony_ci SLEWRATE_BIT_ENA, 898c2ecf20Sopenharmony_ci SLEWRATE_BIT_DIS, 908c2ecf20Sopenharmony_ci}; 918c2ecf20Sopenharmony_ci 928c2ecf20Sopenharmony_ci#define SLEWRATE_BIT_MSK(name) (SLEWRATE_BIT_##name << SLEWRATE_SHIFT) 938c2ecf20Sopenharmony_ci 948c2ecf20Sopenharmony_ci/** 958c2ecf20Sopenharmony_ci * struct at91_pmx_func - describes AT91 pinmux functions 968c2ecf20Sopenharmony_ci * @name: the name of this specific function 978c2ecf20Sopenharmony_ci * @groups: corresponding pin groups 988c2ecf20Sopenharmony_ci * @ngroups: the number of groups 998c2ecf20Sopenharmony_ci */ 1008c2ecf20Sopenharmony_cistruct at91_pmx_func { 1018c2ecf20Sopenharmony_ci const char *name; 1028c2ecf20Sopenharmony_ci const char **groups; 1038c2ecf20Sopenharmony_ci unsigned ngroups; 1048c2ecf20Sopenharmony_ci}; 1058c2ecf20Sopenharmony_ci 1068c2ecf20Sopenharmony_cienum at91_mux { 1078c2ecf20Sopenharmony_ci AT91_MUX_GPIO = 0, 1088c2ecf20Sopenharmony_ci AT91_MUX_PERIPH_A = 1, 1098c2ecf20Sopenharmony_ci AT91_MUX_PERIPH_B = 2, 1108c2ecf20Sopenharmony_ci AT91_MUX_PERIPH_C = 3, 1118c2ecf20Sopenharmony_ci AT91_MUX_PERIPH_D = 4, 1128c2ecf20Sopenharmony_ci}; 1138c2ecf20Sopenharmony_ci 1148c2ecf20Sopenharmony_ci/** 1158c2ecf20Sopenharmony_ci * struct at91_pmx_pin - describes an At91 pin mux 1168c2ecf20Sopenharmony_ci * @bank: the bank of the pin 1178c2ecf20Sopenharmony_ci * @pin: the pin number in the @bank 1188c2ecf20Sopenharmony_ci * @mux: the mux mode : gpio or periph_x of the pin i.e. alternate function. 1198c2ecf20Sopenharmony_ci * @conf: the configuration of the pin: PULL_UP, MULTIDRIVE etc... 1208c2ecf20Sopenharmony_ci */ 1218c2ecf20Sopenharmony_cistruct at91_pmx_pin { 1228c2ecf20Sopenharmony_ci uint32_t bank; 1238c2ecf20Sopenharmony_ci uint32_t pin; 1248c2ecf20Sopenharmony_ci enum at91_mux mux; 1258c2ecf20Sopenharmony_ci unsigned long conf; 1268c2ecf20Sopenharmony_ci}; 1278c2ecf20Sopenharmony_ci 1288c2ecf20Sopenharmony_ci/** 1298c2ecf20Sopenharmony_ci * struct at91_pin_group - describes an At91 pin group 1308c2ecf20Sopenharmony_ci * @name: the name of this specific pin group 1318c2ecf20Sopenharmony_ci * @pins_conf: the mux mode for each pin in this group. The size of this 1328c2ecf20Sopenharmony_ci * array is the same as pins. 1338c2ecf20Sopenharmony_ci * @pins: an array of discrete physical pins used in this group, taken 1348c2ecf20Sopenharmony_ci * from the driver-local pin enumeration space 1358c2ecf20Sopenharmony_ci * @npins: the number of pins in this group array, i.e. the number of 1368c2ecf20Sopenharmony_ci * elements in .pins so we can iterate over that array 1378c2ecf20Sopenharmony_ci */ 1388c2ecf20Sopenharmony_cistruct at91_pin_group { 1398c2ecf20Sopenharmony_ci const char *name; 1408c2ecf20Sopenharmony_ci struct at91_pmx_pin *pins_conf; 1418c2ecf20Sopenharmony_ci unsigned int *pins; 1428c2ecf20Sopenharmony_ci unsigned npins; 1438c2ecf20Sopenharmony_ci}; 1448c2ecf20Sopenharmony_ci 1458c2ecf20Sopenharmony_ci/** 1468c2ecf20Sopenharmony_ci * struct at91_pinctrl_mux_ops - describes an AT91 mux ops group 1478c2ecf20Sopenharmony_ci * on new IP with support for periph C and D the way to mux in 1488c2ecf20Sopenharmony_ci * periph A and B has changed 1498c2ecf20Sopenharmony_ci * So provide the right call back 1508c2ecf20Sopenharmony_ci * if not present means the IP does not support it 1518c2ecf20Sopenharmony_ci * @get_periph: return the periph mode configured 1528c2ecf20Sopenharmony_ci * @mux_A_periph: mux as periph A 1538c2ecf20Sopenharmony_ci * @mux_B_periph: mux as periph B 1548c2ecf20Sopenharmony_ci * @mux_C_periph: mux as periph C 1558c2ecf20Sopenharmony_ci * @mux_D_periph: mux as periph D 1568c2ecf20Sopenharmony_ci * @get_deglitch: get deglitch status 1578c2ecf20Sopenharmony_ci * @set_deglitch: enable/disable deglitch 1588c2ecf20Sopenharmony_ci * @get_debounce: get debounce status 1598c2ecf20Sopenharmony_ci * @set_debounce: enable/disable debounce 1608c2ecf20Sopenharmony_ci * @get_pulldown: get pulldown status 1618c2ecf20Sopenharmony_ci * @set_pulldown: enable/disable pulldown 1628c2ecf20Sopenharmony_ci * @get_schmitt_trig: get schmitt trigger status 1638c2ecf20Sopenharmony_ci * @disable_schmitt_trig: disable schmitt trigger 1648c2ecf20Sopenharmony_ci * @get_drivestrength: get driver strength 1658c2ecf20Sopenharmony_ci * @set_drivestrength: set driver strength 1668c2ecf20Sopenharmony_ci * @get_slewrate: get slew rate 1678c2ecf20Sopenharmony_ci * @set_slewrate: set slew rate 1688c2ecf20Sopenharmony_ci * @irq_type: return irq type 1698c2ecf20Sopenharmony_ci */ 1708c2ecf20Sopenharmony_cistruct at91_pinctrl_mux_ops { 1718c2ecf20Sopenharmony_ci enum at91_mux (*get_periph)(void __iomem *pio, unsigned mask); 1728c2ecf20Sopenharmony_ci void (*mux_A_periph)(void __iomem *pio, unsigned mask); 1738c2ecf20Sopenharmony_ci void (*mux_B_periph)(void __iomem *pio, unsigned mask); 1748c2ecf20Sopenharmony_ci void (*mux_C_periph)(void __iomem *pio, unsigned mask); 1758c2ecf20Sopenharmony_ci void (*mux_D_periph)(void __iomem *pio, unsigned mask); 1768c2ecf20Sopenharmony_ci bool (*get_deglitch)(void __iomem *pio, unsigned pin); 1778c2ecf20Sopenharmony_ci void (*set_deglitch)(void __iomem *pio, unsigned mask, bool is_on); 1788c2ecf20Sopenharmony_ci bool (*get_debounce)(void __iomem *pio, unsigned pin, u32 *div); 1798c2ecf20Sopenharmony_ci void (*set_debounce)(void __iomem *pio, unsigned mask, bool is_on, u32 div); 1808c2ecf20Sopenharmony_ci bool (*get_pulldown)(void __iomem *pio, unsigned pin); 1818c2ecf20Sopenharmony_ci void (*set_pulldown)(void __iomem *pio, unsigned mask, bool is_on); 1828c2ecf20Sopenharmony_ci bool (*get_schmitt_trig)(void __iomem *pio, unsigned pin); 1838c2ecf20Sopenharmony_ci void (*disable_schmitt_trig)(void __iomem *pio, unsigned mask); 1848c2ecf20Sopenharmony_ci unsigned (*get_drivestrength)(void __iomem *pio, unsigned pin); 1858c2ecf20Sopenharmony_ci void (*set_drivestrength)(void __iomem *pio, unsigned pin, 1868c2ecf20Sopenharmony_ci u32 strength); 1878c2ecf20Sopenharmony_ci unsigned (*get_slewrate)(void __iomem *pio, unsigned pin); 1888c2ecf20Sopenharmony_ci void (*set_slewrate)(void __iomem *pio, unsigned pin, u32 slewrate); 1898c2ecf20Sopenharmony_ci /* irq */ 1908c2ecf20Sopenharmony_ci int (*irq_type)(struct irq_data *d, unsigned type); 1918c2ecf20Sopenharmony_ci}; 1928c2ecf20Sopenharmony_ci 1938c2ecf20Sopenharmony_cistatic int gpio_irq_type(struct irq_data *d, unsigned type); 1948c2ecf20Sopenharmony_cistatic int alt_gpio_irq_type(struct irq_data *d, unsigned type); 1958c2ecf20Sopenharmony_ci 1968c2ecf20Sopenharmony_cistruct at91_pinctrl { 1978c2ecf20Sopenharmony_ci struct device *dev; 1988c2ecf20Sopenharmony_ci struct pinctrl_dev *pctl; 1998c2ecf20Sopenharmony_ci 2008c2ecf20Sopenharmony_ci int nactive_banks; 2018c2ecf20Sopenharmony_ci 2028c2ecf20Sopenharmony_ci uint32_t *mux_mask; 2038c2ecf20Sopenharmony_ci int nmux; 2048c2ecf20Sopenharmony_ci 2058c2ecf20Sopenharmony_ci struct at91_pmx_func *functions; 2068c2ecf20Sopenharmony_ci int nfunctions; 2078c2ecf20Sopenharmony_ci 2088c2ecf20Sopenharmony_ci struct at91_pin_group *groups; 2098c2ecf20Sopenharmony_ci int ngroups; 2108c2ecf20Sopenharmony_ci 2118c2ecf20Sopenharmony_ci struct at91_pinctrl_mux_ops *ops; 2128c2ecf20Sopenharmony_ci}; 2138c2ecf20Sopenharmony_ci 2148c2ecf20Sopenharmony_cistatic inline const struct at91_pin_group *at91_pinctrl_find_group_by_name( 2158c2ecf20Sopenharmony_ci const struct at91_pinctrl *info, 2168c2ecf20Sopenharmony_ci const char *name) 2178c2ecf20Sopenharmony_ci{ 2188c2ecf20Sopenharmony_ci const struct at91_pin_group *grp = NULL; 2198c2ecf20Sopenharmony_ci int i; 2208c2ecf20Sopenharmony_ci 2218c2ecf20Sopenharmony_ci for (i = 0; i < info->ngroups; i++) { 2228c2ecf20Sopenharmony_ci if (strcmp(info->groups[i].name, name)) 2238c2ecf20Sopenharmony_ci continue; 2248c2ecf20Sopenharmony_ci 2258c2ecf20Sopenharmony_ci grp = &info->groups[i]; 2268c2ecf20Sopenharmony_ci dev_dbg(info->dev, "%s: %d 0:%d\n", name, grp->npins, grp->pins[0]); 2278c2ecf20Sopenharmony_ci break; 2288c2ecf20Sopenharmony_ci } 2298c2ecf20Sopenharmony_ci 2308c2ecf20Sopenharmony_ci return grp; 2318c2ecf20Sopenharmony_ci} 2328c2ecf20Sopenharmony_ci 2338c2ecf20Sopenharmony_cistatic int at91_get_groups_count(struct pinctrl_dev *pctldev) 2348c2ecf20Sopenharmony_ci{ 2358c2ecf20Sopenharmony_ci struct at91_pinctrl *info = pinctrl_dev_get_drvdata(pctldev); 2368c2ecf20Sopenharmony_ci 2378c2ecf20Sopenharmony_ci return info->ngroups; 2388c2ecf20Sopenharmony_ci} 2398c2ecf20Sopenharmony_ci 2408c2ecf20Sopenharmony_cistatic const char *at91_get_group_name(struct pinctrl_dev *pctldev, 2418c2ecf20Sopenharmony_ci unsigned selector) 2428c2ecf20Sopenharmony_ci{ 2438c2ecf20Sopenharmony_ci struct at91_pinctrl *info = pinctrl_dev_get_drvdata(pctldev); 2448c2ecf20Sopenharmony_ci 2458c2ecf20Sopenharmony_ci return info->groups[selector].name; 2468c2ecf20Sopenharmony_ci} 2478c2ecf20Sopenharmony_ci 2488c2ecf20Sopenharmony_cistatic int at91_get_group_pins(struct pinctrl_dev *pctldev, unsigned selector, 2498c2ecf20Sopenharmony_ci const unsigned **pins, 2508c2ecf20Sopenharmony_ci unsigned *npins) 2518c2ecf20Sopenharmony_ci{ 2528c2ecf20Sopenharmony_ci struct at91_pinctrl *info = pinctrl_dev_get_drvdata(pctldev); 2538c2ecf20Sopenharmony_ci 2548c2ecf20Sopenharmony_ci if (selector >= info->ngroups) 2558c2ecf20Sopenharmony_ci return -EINVAL; 2568c2ecf20Sopenharmony_ci 2578c2ecf20Sopenharmony_ci *pins = info->groups[selector].pins; 2588c2ecf20Sopenharmony_ci *npins = info->groups[selector].npins; 2598c2ecf20Sopenharmony_ci 2608c2ecf20Sopenharmony_ci return 0; 2618c2ecf20Sopenharmony_ci} 2628c2ecf20Sopenharmony_ci 2638c2ecf20Sopenharmony_cistatic void at91_pin_dbg_show(struct pinctrl_dev *pctldev, struct seq_file *s, 2648c2ecf20Sopenharmony_ci unsigned offset) 2658c2ecf20Sopenharmony_ci{ 2668c2ecf20Sopenharmony_ci seq_printf(s, "%s", dev_name(pctldev->dev)); 2678c2ecf20Sopenharmony_ci} 2688c2ecf20Sopenharmony_ci 2698c2ecf20Sopenharmony_cistatic int at91_dt_node_to_map(struct pinctrl_dev *pctldev, 2708c2ecf20Sopenharmony_ci struct device_node *np, 2718c2ecf20Sopenharmony_ci struct pinctrl_map **map, unsigned *num_maps) 2728c2ecf20Sopenharmony_ci{ 2738c2ecf20Sopenharmony_ci struct at91_pinctrl *info = pinctrl_dev_get_drvdata(pctldev); 2748c2ecf20Sopenharmony_ci const struct at91_pin_group *grp; 2758c2ecf20Sopenharmony_ci struct pinctrl_map *new_map; 2768c2ecf20Sopenharmony_ci struct device_node *parent; 2778c2ecf20Sopenharmony_ci int map_num = 1; 2788c2ecf20Sopenharmony_ci int i; 2798c2ecf20Sopenharmony_ci 2808c2ecf20Sopenharmony_ci /* 2818c2ecf20Sopenharmony_ci * first find the group of this node and check if we need to create 2828c2ecf20Sopenharmony_ci * config maps for pins 2838c2ecf20Sopenharmony_ci */ 2848c2ecf20Sopenharmony_ci grp = at91_pinctrl_find_group_by_name(info, np->name); 2858c2ecf20Sopenharmony_ci if (!grp) { 2868c2ecf20Sopenharmony_ci dev_err(info->dev, "unable to find group for node %pOFn\n", 2878c2ecf20Sopenharmony_ci np); 2888c2ecf20Sopenharmony_ci return -EINVAL; 2898c2ecf20Sopenharmony_ci } 2908c2ecf20Sopenharmony_ci 2918c2ecf20Sopenharmony_ci map_num += grp->npins; 2928c2ecf20Sopenharmony_ci new_map = devm_kcalloc(pctldev->dev, map_num, sizeof(*new_map), 2938c2ecf20Sopenharmony_ci GFP_KERNEL); 2948c2ecf20Sopenharmony_ci if (!new_map) 2958c2ecf20Sopenharmony_ci return -ENOMEM; 2968c2ecf20Sopenharmony_ci 2978c2ecf20Sopenharmony_ci *map = new_map; 2988c2ecf20Sopenharmony_ci *num_maps = map_num; 2998c2ecf20Sopenharmony_ci 3008c2ecf20Sopenharmony_ci /* create mux map */ 3018c2ecf20Sopenharmony_ci parent = of_get_parent(np); 3028c2ecf20Sopenharmony_ci if (!parent) { 3038c2ecf20Sopenharmony_ci devm_kfree(pctldev->dev, new_map); 3048c2ecf20Sopenharmony_ci return -EINVAL; 3058c2ecf20Sopenharmony_ci } 3068c2ecf20Sopenharmony_ci new_map[0].type = PIN_MAP_TYPE_MUX_GROUP; 3078c2ecf20Sopenharmony_ci new_map[0].data.mux.function = parent->name; 3088c2ecf20Sopenharmony_ci new_map[0].data.mux.group = np->name; 3098c2ecf20Sopenharmony_ci of_node_put(parent); 3108c2ecf20Sopenharmony_ci 3118c2ecf20Sopenharmony_ci /* create config map */ 3128c2ecf20Sopenharmony_ci new_map++; 3138c2ecf20Sopenharmony_ci for (i = 0; i < grp->npins; i++) { 3148c2ecf20Sopenharmony_ci new_map[i].type = PIN_MAP_TYPE_CONFIGS_PIN; 3158c2ecf20Sopenharmony_ci new_map[i].data.configs.group_or_pin = 3168c2ecf20Sopenharmony_ci pin_get_name(pctldev, grp->pins[i]); 3178c2ecf20Sopenharmony_ci new_map[i].data.configs.configs = &grp->pins_conf[i].conf; 3188c2ecf20Sopenharmony_ci new_map[i].data.configs.num_configs = 1; 3198c2ecf20Sopenharmony_ci } 3208c2ecf20Sopenharmony_ci 3218c2ecf20Sopenharmony_ci dev_dbg(pctldev->dev, "maps: function %s group %s num %d\n", 3228c2ecf20Sopenharmony_ci (*map)->data.mux.function, (*map)->data.mux.group, map_num); 3238c2ecf20Sopenharmony_ci 3248c2ecf20Sopenharmony_ci return 0; 3258c2ecf20Sopenharmony_ci} 3268c2ecf20Sopenharmony_ci 3278c2ecf20Sopenharmony_cistatic void at91_dt_free_map(struct pinctrl_dev *pctldev, 3288c2ecf20Sopenharmony_ci struct pinctrl_map *map, unsigned num_maps) 3298c2ecf20Sopenharmony_ci{ 3308c2ecf20Sopenharmony_ci} 3318c2ecf20Sopenharmony_ci 3328c2ecf20Sopenharmony_cistatic const struct pinctrl_ops at91_pctrl_ops = { 3338c2ecf20Sopenharmony_ci .get_groups_count = at91_get_groups_count, 3348c2ecf20Sopenharmony_ci .get_group_name = at91_get_group_name, 3358c2ecf20Sopenharmony_ci .get_group_pins = at91_get_group_pins, 3368c2ecf20Sopenharmony_ci .pin_dbg_show = at91_pin_dbg_show, 3378c2ecf20Sopenharmony_ci .dt_node_to_map = at91_dt_node_to_map, 3388c2ecf20Sopenharmony_ci .dt_free_map = at91_dt_free_map, 3398c2ecf20Sopenharmony_ci}; 3408c2ecf20Sopenharmony_ci 3418c2ecf20Sopenharmony_cistatic void __iomem *pin_to_controller(struct at91_pinctrl *info, 3428c2ecf20Sopenharmony_ci unsigned int bank) 3438c2ecf20Sopenharmony_ci{ 3448c2ecf20Sopenharmony_ci if (!gpio_chips[bank]) 3458c2ecf20Sopenharmony_ci return NULL; 3468c2ecf20Sopenharmony_ci 3478c2ecf20Sopenharmony_ci return gpio_chips[bank]->regbase; 3488c2ecf20Sopenharmony_ci} 3498c2ecf20Sopenharmony_ci 3508c2ecf20Sopenharmony_cistatic inline int pin_to_bank(unsigned pin) 3518c2ecf20Sopenharmony_ci{ 3528c2ecf20Sopenharmony_ci return pin /= MAX_NB_GPIO_PER_BANK; 3538c2ecf20Sopenharmony_ci} 3548c2ecf20Sopenharmony_ci 3558c2ecf20Sopenharmony_cistatic unsigned pin_to_mask(unsigned int pin) 3568c2ecf20Sopenharmony_ci{ 3578c2ecf20Sopenharmony_ci return 1 << pin; 3588c2ecf20Sopenharmony_ci} 3598c2ecf20Sopenharmony_ci 3608c2ecf20Sopenharmony_cistatic unsigned two_bit_pin_value_shift_amount(unsigned int pin) 3618c2ecf20Sopenharmony_ci{ 3628c2ecf20Sopenharmony_ci /* return the shift value for a pin for "two bit" per pin registers, 3638c2ecf20Sopenharmony_ci * i.e. drive strength */ 3648c2ecf20Sopenharmony_ci return 2*((pin >= MAX_NB_GPIO_PER_BANK/2) 3658c2ecf20Sopenharmony_ci ? pin - MAX_NB_GPIO_PER_BANK/2 : pin); 3668c2ecf20Sopenharmony_ci} 3678c2ecf20Sopenharmony_ci 3688c2ecf20Sopenharmony_cistatic unsigned sama5d3_get_drive_register(unsigned int pin) 3698c2ecf20Sopenharmony_ci{ 3708c2ecf20Sopenharmony_ci /* drive strength is split between two registers 3718c2ecf20Sopenharmony_ci * with two bits per pin */ 3728c2ecf20Sopenharmony_ci return (pin >= MAX_NB_GPIO_PER_BANK/2) 3738c2ecf20Sopenharmony_ci ? SAMA5D3_PIO_DRIVER2 : SAMA5D3_PIO_DRIVER1; 3748c2ecf20Sopenharmony_ci} 3758c2ecf20Sopenharmony_ci 3768c2ecf20Sopenharmony_cistatic unsigned at91sam9x5_get_drive_register(unsigned int pin) 3778c2ecf20Sopenharmony_ci{ 3788c2ecf20Sopenharmony_ci /* drive strength is split between two registers 3798c2ecf20Sopenharmony_ci * with two bits per pin */ 3808c2ecf20Sopenharmony_ci return (pin >= MAX_NB_GPIO_PER_BANK/2) 3818c2ecf20Sopenharmony_ci ? AT91SAM9X5_PIO_DRIVER2 : AT91SAM9X5_PIO_DRIVER1; 3828c2ecf20Sopenharmony_ci} 3838c2ecf20Sopenharmony_ci 3848c2ecf20Sopenharmony_cistatic void at91_mux_disable_interrupt(void __iomem *pio, unsigned mask) 3858c2ecf20Sopenharmony_ci{ 3868c2ecf20Sopenharmony_ci writel_relaxed(mask, pio + PIO_IDR); 3878c2ecf20Sopenharmony_ci} 3888c2ecf20Sopenharmony_ci 3898c2ecf20Sopenharmony_cistatic unsigned at91_mux_get_pullup(void __iomem *pio, unsigned pin) 3908c2ecf20Sopenharmony_ci{ 3918c2ecf20Sopenharmony_ci return !((readl_relaxed(pio + PIO_PUSR) >> pin) & 0x1); 3928c2ecf20Sopenharmony_ci} 3938c2ecf20Sopenharmony_ci 3948c2ecf20Sopenharmony_cistatic void at91_mux_set_pullup(void __iomem *pio, unsigned mask, bool on) 3958c2ecf20Sopenharmony_ci{ 3968c2ecf20Sopenharmony_ci if (on) 3978c2ecf20Sopenharmony_ci writel_relaxed(mask, pio + PIO_PPDDR); 3988c2ecf20Sopenharmony_ci 3998c2ecf20Sopenharmony_ci writel_relaxed(mask, pio + (on ? PIO_PUER : PIO_PUDR)); 4008c2ecf20Sopenharmony_ci} 4018c2ecf20Sopenharmony_ci 4028c2ecf20Sopenharmony_cistatic bool at91_mux_get_output(void __iomem *pio, unsigned int pin, bool *val) 4038c2ecf20Sopenharmony_ci{ 4048c2ecf20Sopenharmony_ci *val = (readl_relaxed(pio + PIO_ODSR) >> pin) & 0x1; 4058c2ecf20Sopenharmony_ci return (readl_relaxed(pio + PIO_OSR) >> pin) & 0x1; 4068c2ecf20Sopenharmony_ci} 4078c2ecf20Sopenharmony_ci 4088c2ecf20Sopenharmony_cistatic void at91_mux_set_output(void __iomem *pio, unsigned int mask, 4098c2ecf20Sopenharmony_ci bool is_on, bool val) 4108c2ecf20Sopenharmony_ci{ 4118c2ecf20Sopenharmony_ci writel_relaxed(mask, pio + (val ? PIO_SODR : PIO_CODR)); 4128c2ecf20Sopenharmony_ci writel_relaxed(mask, pio + (is_on ? PIO_OER : PIO_ODR)); 4138c2ecf20Sopenharmony_ci} 4148c2ecf20Sopenharmony_ci 4158c2ecf20Sopenharmony_cistatic unsigned at91_mux_get_multidrive(void __iomem *pio, unsigned pin) 4168c2ecf20Sopenharmony_ci{ 4178c2ecf20Sopenharmony_ci return (readl_relaxed(pio + PIO_MDSR) >> pin) & 0x1; 4188c2ecf20Sopenharmony_ci} 4198c2ecf20Sopenharmony_ci 4208c2ecf20Sopenharmony_cistatic void at91_mux_set_multidrive(void __iomem *pio, unsigned mask, bool on) 4218c2ecf20Sopenharmony_ci{ 4228c2ecf20Sopenharmony_ci writel_relaxed(mask, pio + (on ? PIO_MDER : PIO_MDDR)); 4238c2ecf20Sopenharmony_ci} 4248c2ecf20Sopenharmony_ci 4258c2ecf20Sopenharmony_cistatic void at91_mux_set_A_periph(void __iomem *pio, unsigned mask) 4268c2ecf20Sopenharmony_ci{ 4278c2ecf20Sopenharmony_ci writel_relaxed(mask, pio + PIO_ASR); 4288c2ecf20Sopenharmony_ci} 4298c2ecf20Sopenharmony_ci 4308c2ecf20Sopenharmony_cistatic void at91_mux_set_B_periph(void __iomem *pio, unsigned mask) 4318c2ecf20Sopenharmony_ci{ 4328c2ecf20Sopenharmony_ci writel_relaxed(mask, pio + PIO_BSR); 4338c2ecf20Sopenharmony_ci} 4348c2ecf20Sopenharmony_ci 4358c2ecf20Sopenharmony_cistatic void at91_mux_pio3_set_A_periph(void __iomem *pio, unsigned mask) 4368c2ecf20Sopenharmony_ci{ 4378c2ecf20Sopenharmony_ci 4388c2ecf20Sopenharmony_ci writel_relaxed(readl_relaxed(pio + PIO_ABCDSR1) & ~mask, 4398c2ecf20Sopenharmony_ci pio + PIO_ABCDSR1); 4408c2ecf20Sopenharmony_ci writel_relaxed(readl_relaxed(pio + PIO_ABCDSR2) & ~mask, 4418c2ecf20Sopenharmony_ci pio + PIO_ABCDSR2); 4428c2ecf20Sopenharmony_ci} 4438c2ecf20Sopenharmony_ci 4448c2ecf20Sopenharmony_cistatic void at91_mux_pio3_set_B_periph(void __iomem *pio, unsigned mask) 4458c2ecf20Sopenharmony_ci{ 4468c2ecf20Sopenharmony_ci writel_relaxed(readl_relaxed(pio + PIO_ABCDSR1) | mask, 4478c2ecf20Sopenharmony_ci pio + PIO_ABCDSR1); 4488c2ecf20Sopenharmony_ci writel_relaxed(readl_relaxed(pio + PIO_ABCDSR2) & ~mask, 4498c2ecf20Sopenharmony_ci pio + PIO_ABCDSR2); 4508c2ecf20Sopenharmony_ci} 4518c2ecf20Sopenharmony_ci 4528c2ecf20Sopenharmony_cistatic void at91_mux_pio3_set_C_periph(void __iomem *pio, unsigned mask) 4538c2ecf20Sopenharmony_ci{ 4548c2ecf20Sopenharmony_ci writel_relaxed(readl_relaxed(pio + PIO_ABCDSR1) & ~mask, pio + PIO_ABCDSR1); 4558c2ecf20Sopenharmony_ci writel_relaxed(readl_relaxed(pio + PIO_ABCDSR2) | mask, pio + PIO_ABCDSR2); 4568c2ecf20Sopenharmony_ci} 4578c2ecf20Sopenharmony_ci 4588c2ecf20Sopenharmony_cistatic void at91_mux_pio3_set_D_periph(void __iomem *pio, unsigned mask) 4598c2ecf20Sopenharmony_ci{ 4608c2ecf20Sopenharmony_ci writel_relaxed(readl_relaxed(pio + PIO_ABCDSR1) | mask, pio + PIO_ABCDSR1); 4618c2ecf20Sopenharmony_ci writel_relaxed(readl_relaxed(pio + PIO_ABCDSR2) | mask, pio + PIO_ABCDSR2); 4628c2ecf20Sopenharmony_ci} 4638c2ecf20Sopenharmony_ci 4648c2ecf20Sopenharmony_cistatic enum at91_mux at91_mux_pio3_get_periph(void __iomem *pio, unsigned mask) 4658c2ecf20Sopenharmony_ci{ 4668c2ecf20Sopenharmony_ci unsigned select; 4678c2ecf20Sopenharmony_ci 4688c2ecf20Sopenharmony_ci if (readl_relaxed(pio + PIO_PSR) & mask) 4698c2ecf20Sopenharmony_ci return AT91_MUX_GPIO; 4708c2ecf20Sopenharmony_ci 4718c2ecf20Sopenharmony_ci select = !!(readl_relaxed(pio + PIO_ABCDSR1) & mask); 4728c2ecf20Sopenharmony_ci select |= (!!(readl_relaxed(pio + PIO_ABCDSR2) & mask) << 1); 4738c2ecf20Sopenharmony_ci 4748c2ecf20Sopenharmony_ci return select + 1; 4758c2ecf20Sopenharmony_ci} 4768c2ecf20Sopenharmony_ci 4778c2ecf20Sopenharmony_cistatic enum at91_mux at91_mux_get_periph(void __iomem *pio, unsigned mask) 4788c2ecf20Sopenharmony_ci{ 4798c2ecf20Sopenharmony_ci unsigned select; 4808c2ecf20Sopenharmony_ci 4818c2ecf20Sopenharmony_ci if (readl_relaxed(pio + PIO_PSR) & mask) 4828c2ecf20Sopenharmony_ci return AT91_MUX_GPIO; 4838c2ecf20Sopenharmony_ci 4848c2ecf20Sopenharmony_ci select = readl_relaxed(pio + PIO_ABSR) & mask; 4858c2ecf20Sopenharmony_ci 4868c2ecf20Sopenharmony_ci return select + 1; 4878c2ecf20Sopenharmony_ci} 4888c2ecf20Sopenharmony_ci 4898c2ecf20Sopenharmony_cistatic bool at91_mux_get_deglitch(void __iomem *pio, unsigned pin) 4908c2ecf20Sopenharmony_ci{ 4918c2ecf20Sopenharmony_ci return (readl_relaxed(pio + PIO_IFSR) >> pin) & 0x1; 4928c2ecf20Sopenharmony_ci} 4938c2ecf20Sopenharmony_ci 4948c2ecf20Sopenharmony_cistatic void at91_mux_set_deglitch(void __iomem *pio, unsigned mask, bool is_on) 4958c2ecf20Sopenharmony_ci{ 4968c2ecf20Sopenharmony_ci writel_relaxed(mask, pio + (is_on ? PIO_IFER : PIO_IFDR)); 4978c2ecf20Sopenharmony_ci} 4988c2ecf20Sopenharmony_ci 4998c2ecf20Sopenharmony_cistatic bool at91_mux_pio3_get_deglitch(void __iomem *pio, unsigned pin) 5008c2ecf20Sopenharmony_ci{ 5018c2ecf20Sopenharmony_ci if ((readl_relaxed(pio + PIO_IFSR) >> pin) & 0x1) 5028c2ecf20Sopenharmony_ci return !((readl_relaxed(pio + PIO_IFSCSR) >> pin) & 0x1); 5038c2ecf20Sopenharmony_ci 5048c2ecf20Sopenharmony_ci return false; 5058c2ecf20Sopenharmony_ci} 5068c2ecf20Sopenharmony_ci 5078c2ecf20Sopenharmony_cistatic void at91_mux_pio3_set_deglitch(void __iomem *pio, unsigned mask, bool is_on) 5088c2ecf20Sopenharmony_ci{ 5098c2ecf20Sopenharmony_ci if (is_on) 5108c2ecf20Sopenharmony_ci writel_relaxed(mask, pio + PIO_IFSCDR); 5118c2ecf20Sopenharmony_ci at91_mux_set_deglitch(pio, mask, is_on); 5128c2ecf20Sopenharmony_ci} 5138c2ecf20Sopenharmony_ci 5148c2ecf20Sopenharmony_cistatic bool at91_mux_pio3_get_debounce(void __iomem *pio, unsigned pin, u32 *div) 5158c2ecf20Sopenharmony_ci{ 5168c2ecf20Sopenharmony_ci *div = readl_relaxed(pio + PIO_SCDR); 5178c2ecf20Sopenharmony_ci 5188c2ecf20Sopenharmony_ci return ((readl_relaxed(pio + PIO_IFSR) >> pin) & 0x1) && 5198c2ecf20Sopenharmony_ci ((readl_relaxed(pio + PIO_IFSCSR) >> pin) & 0x1); 5208c2ecf20Sopenharmony_ci} 5218c2ecf20Sopenharmony_ci 5228c2ecf20Sopenharmony_cistatic void at91_mux_pio3_set_debounce(void __iomem *pio, unsigned mask, 5238c2ecf20Sopenharmony_ci bool is_on, u32 div) 5248c2ecf20Sopenharmony_ci{ 5258c2ecf20Sopenharmony_ci if (is_on) { 5268c2ecf20Sopenharmony_ci writel_relaxed(mask, pio + PIO_IFSCER); 5278c2ecf20Sopenharmony_ci writel_relaxed(div & PIO_SCDR_DIV, pio + PIO_SCDR); 5288c2ecf20Sopenharmony_ci writel_relaxed(mask, pio + PIO_IFER); 5298c2ecf20Sopenharmony_ci } else 5308c2ecf20Sopenharmony_ci writel_relaxed(mask, pio + PIO_IFSCDR); 5318c2ecf20Sopenharmony_ci} 5328c2ecf20Sopenharmony_ci 5338c2ecf20Sopenharmony_cistatic bool at91_mux_pio3_get_pulldown(void __iomem *pio, unsigned pin) 5348c2ecf20Sopenharmony_ci{ 5358c2ecf20Sopenharmony_ci return !((readl_relaxed(pio + PIO_PPDSR) >> pin) & 0x1); 5368c2ecf20Sopenharmony_ci} 5378c2ecf20Sopenharmony_ci 5388c2ecf20Sopenharmony_cistatic void at91_mux_pio3_set_pulldown(void __iomem *pio, unsigned mask, bool is_on) 5398c2ecf20Sopenharmony_ci{ 5408c2ecf20Sopenharmony_ci if (is_on) 5418c2ecf20Sopenharmony_ci writel_relaxed(mask, pio + PIO_PUDR); 5428c2ecf20Sopenharmony_ci 5438c2ecf20Sopenharmony_ci writel_relaxed(mask, pio + (is_on ? PIO_PPDER : PIO_PPDDR)); 5448c2ecf20Sopenharmony_ci} 5458c2ecf20Sopenharmony_ci 5468c2ecf20Sopenharmony_cistatic void at91_mux_pio3_disable_schmitt_trig(void __iomem *pio, unsigned mask) 5478c2ecf20Sopenharmony_ci{ 5488c2ecf20Sopenharmony_ci writel_relaxed(readl_relaxed(pio + PIO_SCHMITT) | mask, pio + PIO_SCHMITT); 5498c2ecf20Sopenharmony_ci} 5508c2ecf20Sopenharmony_ci 5518c2ecf20Sopenharmony_cistatic bool at91_mux_pio3_get_schmitt_trig(void __iomem *pio, unsigned pin) 5528c2ecf20Sopenharmony_ci{ 5538c2ecf20Sopenharmony_ci return (readl_relaxed(pio + PIO_SCHMITT) >> pin) & 0x1; 5548c2ecf20Sopenharmony_ci} 5558c2ecf20Sopenharmony_ci 5568c2ecf20Sopenharmony_cistatic inline u32 read_drive_strength(void __iomem *reg, unsigned pin) 5578c2ecf20Sopenharmony_ci{ 5588c2ecf20Sopenharmony_ci unsigned tmp = readl_relaxed(reg); 5598c2ecf20Sopenharmony_ci 5608c2ecf20Sopenharmony_ci tmp = tmp >> two_bit_pin_value_shift_amount(pin); 5618c2ecf20Sopenharmony_ci 5628c2ecf20Sopenharmony_ci return tmp & DRIVE_STRENGTH_MASK; 5638c2ecf20Sopenharmony_ci} 5648c2ecf20Sopenharmony_ci 5658c2ecf20Sopenharmony_cistatic unsigned at91_mux_sama5d3_get_drivestrength(void __iomem *pio, 5668c2ecf20Sopenharmony_ci unsigned pin) 5678c2ecf20Sopenharmony_ci{ 5688c2ecf20Sopenharmony_ci unsigned tmp = read_drive_strength(pio + 5698c2ecf20Sopenharmony_ci sama5d3_get_drive_register(pin), pin); 5708c2ecf20Sopenharmony_ci 5718c2ecf20Sopenharmony_ci /* SAMA5 strength is 1:1 with our defines, 5728c2ecf20Sopenharmony_ci * except 0 is equivalent to low per datasheet */ 5738c2ecf20Sopenharmony_ci if (!tmp) 5748c2ecf20Sopenharmony_ci tmp = DRIVE_STRENGTH_BIT_MSK(LOW); 5758c2ecf20Sopenharmony_ci 5768c2ecf20Sopenharmony_ci return tmp; 5778c2ecf20Sopenharmony_ci} 5788c2ecf20Sopenharmony_ci 5798c2ecf20Sopenharmony_cistatic unsigned at91_mux_sam9x5_get_drivestrength(void __iomem *pio, 5808c2ecf20Sopenharmony_ci unsigned pin) 5818c2ecf20Sopenharmony_ci{ 5828c2ecf20Sopenharmony_ci unsigned tmp = read_drive_strength(pio + 5838c2ecf20Sopenharmony_ci at91sam9x5_get_drive_register(pin), pin); 5848c2ecf20Sopenharmony_ci 5858c2ecf20Sopenharmony_ci /* strength is inverse in SAM9x5s hardware with the pinctrl defines 5868c2ecf20Sopenharmony_ci * hardware: 0 = hi, 1 = med, 2 = low, 3 = rsvd */ 5878c2ecf20Sopenharmony_ci tmp = DRIVE_STRENGTH_BIT_MSK(HI) - tmp; 5888c2ecf20Sopenharmony_ci 5898c2ecf20Sopenharmony_ci return tmp; 5908c2ecf20Sopenharmony_ci} 5918c2ecf20Sopenharmony_ci 5928c2ecf20Sopenharmony_cistatic unsigned at91_mux_sam9x60_get_drivestrength(void __iomem *pio, 5938c2ecf20Sopenharmony_ci unsigned pin) 5948c2ecf20Sopenharmony_ci{ 5958c2ecf20Sopenharmony_ci unsigned tmp = readl_relaxed(pio + SAM9X60_PIO_DRIVER1); 5968c2ecf20Sopenharmony_ci 5978c2ecf20Sopenharmony_ci if (tmp & BIT(pin)) 5988c2ecf20Sopenharmony_ci return DRIVE_STRENGTH_BIT_HI; 5998c2ecf20Sopenharmony_ci 6008c2ecf20Sopenharmony_ci return DRIVE_STRENGTH_BIT_LOW; 6018c2ecf20Sopenharmony_ci} 6028c2ecf20Sopenharmony_ci 6038c2ecf20Sopenharmony_cistatic unsigned at91_mux_sam9x60_get_slewrate(void __iomem *pio, unsigned pin) 6048c2ecf20Sopenharmony_ci{ 6058c2ecf20Sopenharmony_ci unsigned tmp = readl_relaxed(pio + SAM9X60_PIO_SLEWR); 6068c2ecf20Sopenharmony_ci 6078c2ecf20Sopenharmony_ci if ((tmp & BIT(pin))) 6088c2ecf20Sopenharmony_ci return SLEWRATE_BIT_ENA; 6098c2ecf20Sopenharmony_ci 6108c2ecf20Sopenharmony_ci return SLEWRATE_BIT_DIS; 6118c2ecf20Sopenharmony_ci} 6128c2ecf20Sopenharmony_ci 6138c2ecf20Sopenharmony_cistatic void set_drive_strength(void __iomem *reg, unsigned pin, u32 strength) 6148c2ecf20Sopenharmony_ci{ 6158c2ecf20Sopenharmony_ci unsigned tmp = readl_relaxed(reg); 6168c2ecf20Sopenharmony_ci unsigned shift = two_bit_pin_value_shift_amount(pin); 6178c2ecf20Sopenharmony_ci 6188c2ecf20Sopenharmony_ci tmp &= ~(DRIVE_STRENGTH_MASK << shift); 6198c2ecf20Sopenharmony_ci tmp |= strength << shift; 6208c2ecf20Sopenharmony_ci 6218c2ecf20Sopenharmony_ci writel_relaxed(tmp, reg); 6228c2ecf20Sopenharmony_ci} 6238c2ecf20Sopenharmony_ci 6248c2ecf20Sopenharmony_cistatic void at91_mux_sama5d3_set_drivestrength(void __iomem *pio, unsigned pin, 6258c2ecf20Sopenharmony_ci u32 setting) 6268c2ecf20Sopenharmony_ci{ 6278c2ecf20Sopenharmony_ci /* do nothing if setting is zero */ 6288c2ecf20Sopenharmony_ci if (!setting) 6298c2ecf20Sopenharmony_ci return; 6308c2ecf20Sopenharmony_ci 6318c2ecf20Sopenharmony_ci /* strength is 1 to 1 with setting for SAMA5 */ 6328c2ecf20Sopenharmony_ci set_drive_strength(pio + sama5d3_get_drive_register(pin), pin, setting); 6338c2ecf20Sopenharmony_ci} 6348c2ecf20Sopenharmony_ci 6358c2ecf20Sopenharmony_cistatic void at91_mux_sam9x5_set_drivestrength(void __iomem *pio, unsigned pin, 6368c2ecf20Sopenharmony_ci u32 setting) 6378c2ecf20Sopenharmony_ci{ 6388c2ecf20Sopenharmony_ci /* do nothing if setting is zero */ 6398c2ecf20Sopenharmony_ci if (!setting) 6408c2ecf20Sopenharmony_ci return; 6418c2ecf20Sopenharmony_ci 6428c2ecf20Sopenharmony_ci /* strength is inverse on SAM9x5s with our defines 6438c2ecf20Sopenharmony_ci * 0 = hi, 1 = med, 2 = low, 3 = rsvd */ 6448c2ecf20Sopenharmony_ci setting = DRIVE_STRENGTH_BIT_MSK(HI) - setting; 6458c2ecf20Sopenharmony_ci 6468c2ecf20Sopenharmony_ci set_drive_strength(pio + at91sam9x5_get_drive_register(pin), pin, 6478c2ecf20Sopenharmony_ci setting); 6488c2ecf20Sopenharmony_ci} 6498c2ecf20Sopenharmony_ci 6508c2ecf20Sopenharmony_cistatic void at91_mux_sam9x60_set_drivestrength(void __iomem *pio, unsigned pin, 6518c2ecf20Sopenharmony_ci u32 setting) 6528c2ecf20Sopenharmony_ci{ 6538c2ecf20Sopenharmony_ci unsigned int tmp; 6548c2ecf20Sopenharmony_ci 6558c2ecf20Sopenharmony_ci if (setting <= DRIVE_STRENGTH_BIT_DEF || 6568c2ecf20Sopenharmony_ci setting == DRIVE_STRENGTH_BIT_MED || 6578c2ecf20Sopenharmony_ci setting > DRIVE_STRENGTH_BIT_HI) 6588c2ecf20Sopenharmony_ci return; 6598c2ecf20Sopenharmony_ci 6608c2ecf20Sopenharmony_ci tmp = readl_relaxed(pio + SAM9X60_PIO_DRIVER1); 6618c2ecf20Sopenharmony_ci 6628c2ecf20Sopenharmony_ci /* Strength is 0: low, 1: hi */ 6638c2ecf20Sopenharmony_ci if (setting == DRIVE_STRENGTH_BIT_LOW) 6648c2ecf20Sopenharmony_ci tmp &= ~BIT(pin); 6658c2ecf20Sopenharmony_ci else 6668c2ecf20Sopenharmony_ci tmp |= BIT(pin); 6678c2ecf20Sopenharmony_ci 6688c2ecf20Sopenharmony_ci writel_relaxed(tmp, pio + SAM9X60_PIO_DRIVER1); 6698c2ecf20Sopenharmony_ci} 6708c2ecf20Sopenharmony_ci 6718c2ecf20Sopenharmony_cistatic void at91_mux_sam9x60_set_slewrate(void __iomem *pio, unsigned pin, 6728c2ecf20Sopenharmony_ci u32 setting) 6738c2ecf20Sopenharmony_ci{ 6748c2ecf20Sopenharmony_ci unsigned int tmp; 6758c2ecf20Sopenharmony_ci 6768c2ecf20Sopenharmony_ci if (setting < SLEWRATE_BIT_ENA || setting > SLEWRATE_BIT_DIS) 6778c2ecf20Sopenharmony_ci return; 6788c2ecf20Sopenharmony_ci 6798c2ecf20Sopenharmony_ci tmp = readl_relaxed(pio + SAM9X60_PIO_SLEWR); 6808c2ecf20Sopenharmony_ci 6818c2ecf20Sopenharmony_ci if (setting == SLEWRATE_BIT_DIS) 6828c2ecf20Sopenharmony_ci tmp &= ~BIT(pin); 6838c2ecf20Sopenharmony_ci else 6848c2ecf20Sopenharmony_ci tmp |= BIT(pin); 6858c2ecf20Sopenharmony_ci 6868c2ecf20Sopenharmony_ci writel_relaxed(tmp, pio + SAM9X60_PIO_SLEWR); 6878c2ecf20Sopenharmony_ci} 6888c2ecf20Sopenharmony_ci 6898c2ecf20Sopenharmony_cistatic struct at91_pinctrl_mux_ops at91rm9200_ops = { 6908c2ecf20Sopenharmony_ci .get_periph = at91_mux_get_periph, 6918c2ecf20Sopenharmony_ci .mux_A_periph = at91_mux_set_A_periph, 6928c2ecf20Sopenharmony_ci .mux_B_periph = at91_mux_set_B_periph, 6938c2ecf20Sopenharmony_ci .get_deglitch = at91_mux_get_deglitch, 6948c2ecf20Sopenharmony_ci .set_deglitch = at91_mux_set_deglitch, 6958c2ecf20Sopenharmony_ci .irq_type = gpio_irq_type, 6968c2ecf20Sopenharmony_ci}; 6978c2ecf20Sopenharmony_ci 6988c2ecf20Sopenharmony_cistatic struct at91_pinctrl_mux_ops at91sam9x5_ops = { 6998c2ecf20Sopenharmony_ci .get_periph = at91_mux_pio3_get_periph, 7008c2ecf20Sopenharmony_ci .mux_A_periph = at91_mux_pio3_set_A_periph, 7018c2ecf20Sopenharmony_ci .mux_B_periph = at91_mux_pio3_set_B_periph, 7028c2ecf20Sopenharmony_ci .mux_C_periph = at91_mux_pio3_set_C_periph, 7038c2ecf20Sopenharmony_ci .mux_D_periph = at91_mux_pio3_set_D_periph, 7048c2ecf20Sopenharmony_ci .get_deglitch = at91_mux_pio3_get_deglitch, 7058c2ecf20Sopenharmony_ci .set_deglitch = at91_mux_pio3_set_deglitch, 7068c2ecf20Sopenharmony_ci .get_debounce = at91_mux_pio3_get_debounce, 7078c2ecf20Sopenharmony_ci .set_debounce = at91_mux_pio3_set_debounce, 7088c2ecf20Sopenharmony_ci .get_pulldown = at91_mux_pio3_get_pulldown, 7098c2ecf20Sopenharmony_ci .set_pulldown = at91_mux_pio3_set_pulldown, 7108c2ecf20Sopenharmony_ci .get_schmitt_trig = at91_mux_pio3_get_schmitt_trig, 7118c2ecf20Sopenharmony_ci .disable_schmitt_trig = at91_mux_pio3_disable_schmitt_trig, 7128c2ecf20Sopenharmony_ci .get_drivestrength = at91_mux_sam9x5_get_drivestrength, 7138c2ecf20Sopenharmony_ci .set_drivestrength = at91_mux_sam9x5_set_drivestrength, 7148c2ecf20Sopenharmony_ci .irq_type = alt_gpio_irq_type, 7158c2ecf20Sopenharmony_ci}; 7168c2ecf20Sopenharmony_ci 7178c2ecf20Sopenharmony_cistatic const struct at91_pinctrl_mux_ops sam9x60_ops = { 7188c2ecf20Sopenharmony_ci .get_periph = at91_mux_pio3_get_periph, 7198c2ecf20Sopenharmony_ci .mux_A_periph = at91_mux_pio3_set_A_periph, 7208c2ecf20Sopenharmony_ci .mux_B_periph = at91_mux_pio3_set_B_periph, 7218c2ecf20Sopenharmony_ci .mux_C_periph = at91_mux_pio3_set_C_periph, 7228c2ecf20Sopenharmony_ci .mux_D_periph = at91_mux_pio3_set_D_periph, 7238c2ecf20Sopenharmony_ci .get_deglitch = at91_mux_pio3_get_deglitch, 7248c2ecf20Sopenharmony_ci .set_deglitch = at91_mux_pio3_set_deglitch, 7258c2ecf20Sopenharmony_ci .get_debounce = at91_mux_pio3_get_debounce, 7268c2ecf20Sopenharmony_ci .set_debounce = at91_mux_pio3_set_debounce, 7278c2ecf20Sopenharmony_ci .get_pulldown = at91_mux_pio3_get_pulldown, 7288c2ecf20Sopenharmony_ci .set_pulldown = at91_mux_pio3_set_pulldown, 7298c2ecf20Sopenharmony_ci .get_schmitt_trig = at91_mux_pio3_get_schmitt_trig, 7308c2ecf20Sopenharmony_ci .disable_schmitt_trig = at91_mux_pio3_disable_schmitt_trig, 7318c2ecf20Sopenharmony_ci .get_drivestrength = at91_mux_sam9x60_get_drivestrength, 7328c2ecf20Sopenharmony_ci .set_drivestrength = at91_mux_sam9x60_set_drivestrength, 7338c2ecf20Sopenharmony_ci .get_slewrate = at91_mux_sam9x60_get_slewrate, 7348c2ecf20Sopenharmony_ci .set_slewrate = at91_mux_sam9x60_set_slewrate, 7358c2ecf20Sopenharmony_ci .irq_type = alt_gpio_irq_type, 7368c2ecf20Sopenharmony_ci}; 7378c2ecf20Sopenharmony_ci 7388c2ecf20Sopenharmony_cistatic struct at91_pinctrl_mux_ops sama5d3_ops = { 7398c2ecf20Sopenharmony_ci .get_periph = at91_mux_pio3_get_periph, 7408c2ecf20Sopenharmony_ci .mux_A_periph = at91_mux_pio3_set_A_periph, 7418c2ecf20Sopenharmony_ci .mux_B_periph = at91_mux_pio3_set_B_periph, 7428c2ecf20Sopenharmony_ci .mux_C_periph = at91_mux_pio3_set_C_periph, 7438c2ecf20Sopenharmony_ci .mux_D_periph = at91_mux_pio3_set_D_periph, 7448c2ecf20Sopenharmony_ci .get_deglitch = at91_mux_pio3_get_deglitch, 7458c2ecf20Sopenharmony_ci .set_deglitch = at91_mux_pio3_set_deglitch, 7468c2ecf20Sopenharmony_ci .get_debounce = at91_mux_pio3_get_debounce, 7478c2ecf20Sopenharmony_ci .set_debounce = at91_mux_pio3_set_debounce, 7488c2ecf20Sopenharmony_ci .get_pulldown = at91_mux_pio3_get_pulldown, 7498c2ecf20Sopenharmony_ci .set_pulldown = at91_mux_pio3_set_pulldown, 7508c2ecf20Sopenharmony_ci .get_schmitt_trig = at91_mux_pio3_get_schmitt_trig, 7518c2ecf20Sopenharmony_ci .disable_schmitt_trig = at91_mux_pio3_disable_schmitt_trig, 7528c2ecf20Sopenharmony_ci .get_drivestrength = at91_mux_sama5d3_get_drivestrength, 7538c2ecf20Sopenharmony_ci .set_drivestrength = at91_mux_sama5d3_set_drivestrength, 7548c2ecf20Sopenharmony_ci .irq_type = alt_gpio_irq_type, 7558c2ecf20Sopenharmony_ci}; 7568c2ecf20Sopenharmony_ci 7578c2ecf20Sopenharmony_cistatic void at91_pin_dbg(const struct device *dev, const struct at91_pmx_pin *pin) 7588c2ecf20Sopenharmony_ci{ 7598c2ecf20Sopenharmony_ci if (pin->mux) { 7608c2ecf20Sopenharmony_ci dev_dbg(dev, "pio%c%d configured as periph%c with conf = 0x%lx\n", 7618c2ecf20Sopenharmony_ci pin->bank + 'A', pin->pin, pin->mux - 1 + 'A', pin->conf); 7628c2ecf20Sopenharmony_ci } else { 7638c2ecf20Sopenharmony_ci dev_dbg(dev, "pio%c%d configured as gpio with conf = 0x%lx\n", 7648c2ecf20Sopenharmony_ci pin->bank + 'A', pin->pin, pin->conf); 7658c2ecf20Sopenharmony_ci } 7668c2ecf20Sopenharmony_ci} 7678c2ecf20Sopenharmony_ci 7688c2ecf20Sopenharmony_cistatic int pin_check_config(struct at91_pinctrl *info, const char *name, 7698c2ecf20Sopenharmony_ci int index, const struct at91_pmx_pin *pin) 7708c2ecf20Sopenharmony_ci{ 7718c2ecf20Sopenharmony_ci int mux; 7728c2ecf20Sopenharmony_ci 7738c2ecf20Sopenharmony_ci /* check if it's a valid config */ 7748c2ecf20Sopenharmony_ci if (pin->bank >= gpio_banks) { 7758c2ecf20Sopenharmony_ci dev_err(info->dev, "%s: pin conf %d bank_id %d >= nbanks %d\n", 7768c2ecf20Sopenharmony_ci name, index, pin->bank, gpio_banks); 7778c2ecf20Sopenharmony_ci return -EINVAL; 7788c2ecf20Sopenharmony_ci } 7798c2ecf20Sopenharmony_ci 7808c2ecf20Sopenharmony_ci if (!gpio_chips[pin->bank]) { 7818c2ecf20Sopenharmony_ci dev_err(info->dev, "%s: pin conf %d bank_id %d not enabled\n", 7828c2ecf20Sopenharmony_ci name, index, pin->bank); 7838c2ecf20Sopenharmony_ci return -ENXIO; 7848c2ecf20Sopenharmony_ci } 7858c2ecf20Sopenharmony_ci 7868c2ecf20Sopenharmony_ci if (pin->pin >= MAX_NB_GPIO_PER_BANK) { 7878c2ecf20Sopenharmony_ci dev_err(info->dev, "%s: pin conf %d pin_bank_id %d >= %d\n", 7888c2ecf20Sopenharmony_ci name, index, pin->pin, MAX_NB_GPIO_PER_BANK); 7898c2ecf20Sopenharmony_ci return -EINVAL; 7908c2ecf20Sopenharmony_ci } 7918c2ecf20Sopenharmony_ci 7928c2ecf20Sopenharmony_ci if (!pin->mux) 7938c2ecf20Sopenharmony_ci return 0; 7948c2ecf20Sopenharmony_ci 7958c2ecf20Sopenharmony_ci mux = pin->mux - 1; 7968c2ecf20Sopenharmony_ci 7978c2ecf20Sopenharmony_ci if (mux >= info->nmux) { 7988c2ecf20Sopenharmony_ci dev_err(info->dev, "%s: pin conf %d mux_id %d >= nmux %d\n", 7998c2ecf20Sopenharmony_ci name, index, mux, info->nmux); 8008c2ecf20Sopenharmony_ci return -EINVAL; 8018c2ecf20Sopenharmony_ci } 8028c2ecf20Sopenharmony_ci 8038c2ecf20Sopenharmony_ci if (!(info->mux_mask[pin->bank * info->nmux + mux] & 1 << pin->pin)) { 8048c2ecf20Sopenharmony_ci dev_err(info->dev, "%s: pin conf %d mux_id %d not supported for pio%c%d\n", 8058c2ecf20Sopenharmony_ci name, index, mux, pin->bank + 'A', pin->pin); 8068c2ecf20Sopenharmony_ci return -EINVAL; 8078c2ecf20Sopenharmony_ci } 8088c2ecf20Sopenharmony_ci 8098c2ecf20Sopenharmony_ci return 0; 8108c2ecf20Sopenharmony_ci} 8118c2ecf20Sopenharmony_ci 8128c2ecf20Sopenharmony_cistatic void at91_mux_gpio_disable(void __iomem *pio, unsigned mask) 8138c2ecf20Sopenharmony_ci{ 8148c2ecf20Sopenharmony_ci writel_relaxed(mask, pio + PIO_PDR); 8158c2ecf20Sopenharmony_ci} 8168c2ecf20Sopenharmony_ci 8178c2ecf20Sopenharmony_cistatic void at91_mux_gpio_enable(void __iomem *pio, unsigned mask, bool input) 8188c2ecf20Sopenharmony_ci{ 8198c2ecf20Sopenharmony_ci writel_relaxed(mask, pio + PIO_PER); 8208c2ecf20Sopenharmony_ci writel_relaxed(mask, pio + (input ? PIO_ODR : PIO_OER)); 8218c2ecf20Sopenharmony_ci} 8228c2ecf20Sopenharmony_ci 8238c2ecf20Sopenharmony_cistatic int at91_pmx_set(struct pinctrl_dev *pctldev, unsigned selector, 8248c2ecf20Sopenharmony_ci unsigned group) 8258c2ecf20Sopenharmony_ci{ 8268c2ecf20Sopenharmony_ci struct at91_pinctrl *info = pinctrl_dev_get_drvdata(pctldev); 8278c2ecf20Sopenharmony_ci const struct at91_pmx_pin *pins_conf = info->groups[group].pins_conf; 8288c2ecf20Sopenharmony_ci const struct at91_pmx_pin *pin; 8298c2ecf20Sopenharmony_ci uint32_t npins = info->groups[group].npins; 8308c2ecf20Sopenharmony_ci int i, ret; 8318c2ecf20Sopenharmony_ci unsigned mask; 8328c2ecf20Sopenharmony_ci void __iomem *pio; 8338c2ecf20Sopenharmony_ci 8348c2ecf20Sopenharmony_ci dev_dbg(info->dev, "enable function %s group %s\n", 8358c2ecf20Sopenharmony_ci info->functions[selector].name, info->groups[group].name); 8368c2ecf20Sopenharmony_ci 8378c2ecf20Sopenharmony_ci /* first check that all the pins of the group are valid with a valid 8388c2ecf20Sopenharmony_ci * parameter */ 8398c2ecf20Sopenharmony_ci for (i = 0; i < npins; i++) { 8408c2ecf20Sopenharmony_ci pin = &pins_conf[i]; 8418c2ecf20Sopenharmony_ci ret = pin_check_config(info, info->groups[group].name, i, pin); 8428c2ecf20Sopenharmony_ci if (ret) 8438c2ecf20Sopenharmony_ci return ret; 8448c2ecf20Sopenharmony_ci } 8458c2ecf20Sopenharmony_ci 8468c2ecf20Sopenharmony_ci for (i = 0; i < npins; i++) { 8478c2ecf20Sopenharmony_ci pin = &pins_conf[i]; 8488c2ecf20Sopenharmony_ci at91_pin_dbg(info->dev, pin); 8498c2ecf20Sopenharmony_ci pio = pin_to_controller(info, pin->bank); 8508c2ecf20Sopenharmony_ci 8518c2ecf20Sopenharmony_ci if (!pio) 8528c2ecf20Sopenharmony_ci continue; 8538c2ecf20Sopenharmony_ci 8548c2ecf20Sopenharmony_ci mask = pin_to_mask(pin->pin); 8558c2ecf20Sopenharmony_ci at91_mux_disable_interrupt(pio, mask); 8568c2ecf20Sopenharmony_ci switch (pin->mux) { 8578c2ecf20Sopenharmony_ci case AT91_MUX_GPIO: 8588c2ecf20Sopenharmony_ci at91_mux_gpio_enable(pio, mask, 1); 8598c2ecf20Sopenharmony_ci break; 8608c2ecf20Sopenharmony_ci case AT91_MUX_PERIPH_A: 8618c2ecf20Sopenharmony_ci info->ops->mux_A_periph(pio, mask); 8628c2ecf20Sopenharmony_ci break; 8638c2ecf20Sopenharmony_ci case AT91_MUX_PERIPH_B: 8648c2ecf20Sopenharmony_ci info->ops->mux_B_periph(pio, mask); 8658c2ecf20Sopenharmony_ci break; 8668c2ecf20Sopenharmony_ci case AT91_MUX_PERIPH_C: 8678c2ecf20Sopenharmony_ci if (!info->ops->mux_C_periph) 8688c2ecf20Sopenharmony_ci return -EINVAL; 8698c2ecf20Sopenharmony_ci info->ops->mux_C_periph(pio, mask); 8708c2ecf20Sopenharmony_ci break; 8718c2ecf20Sopenharmony_ci case AT91_MUX_PERIPH_D: 8728c2ecf20Sopenharmony_ci if (!info->ops->mux_D_periph) 8738c2ecf20Sopenharmony_ci return -EINVAL; 8748c2ecf20Sopenharmony_ci info->ops->mux_D_periph(pio, mask); 8758c2ecf20Sopenharmony_ci break; 8768c2ecf20Sopenharmony_ci } 8778c2ecf20Sopenharmony_ci if (pin->mux) 8788c2ecf20Sopenharmony_ci at91_mux_gpio_disable(pio, mask); 8798c2ecf20Sopenharmony_ci } 8808c2ecf20Sopenharmony_ci 8818c2ecf20Sopenharmony_ci return 0; 8828c2ecf20Sopenharmony_ci} 8838c2ecf20Sopenharmony_ci 8848c2ecf20Sopenharmony_cistatic int at91_pmx_get_funcs_count(struct pinctrl_dev *pctldev) 8858c2ecf20Sopenharmony_ci{ 8868c2ecf20Sopenharmony_ci struct at91_pinctrl *info = pinctrl_dev_get_drvdata(pctldev); 8878c2ecf20Sopenharmony_ci 8888c2ecf20Sopenharmony_ci return info->nfunctions; 8898c2ecf20Sopenharmony_ci} 8908c2ecf20Sopenharmony_ci 8918c2ecf20Sopenharmony_cistatic const char *at91_pmx_get_func_name(struct pinctrl_dev *pctldev, 8928c2ecf20Sopenharmony_ci unsigned selector) 8938c2ecf20Sopenharmony_ci{ 8948c2ecf20Sopenharmony_ci struct at91_pinctrl *info = pinctrl_dev_get_drvdata(pctldev); 8958c2ecf20Sopenharmony_ci 8968c2ecf20Sopenharmony_ci return info->functions[selector].name; 8978c2ecf20Sopenharmony_ci} 8988c2ecf20Sopenharmony_ci 8998c2ecf20Sopenharmony_cistatic int at91_pmx_get_groups(struct pinctrl_dev *pctldev, unsigned selector, 9008c2ecf20Sopenharmony_ci const char * const **groups, 9018c2ecf20Sopenharmony_ci unsigned * const num_groups) 9028c2ecf20Sopenharmony_ci{ 9038c2ecf20Sopenharmony_ci struct at91_pinctrl *info = pinctrl_dev_get_drvdata(pctldev); 9048c2ecf20Sopenharmony_ci 9058c2ecf20Sopenharmony_ci *groups = info->functions[selector].groups; 9068c2ecf20Sopenharmony_ci *num_groups = info->functions[selector].ngroups; 9078c2ecf20Sopenharmony_ci 9088c2ecf20Sopenharmony_ci return 0; 9098c2ecf20Sopenharmony_ci} 9108c2ecf20Sopenharmony_ci 9118c2ecf20Sopenharmony_cistatic int at91_gpio_request_enable(struct pinctrl_dev *pctldev, 9128c2ecf20Sopenharmony_ci struct pinctrl_gpio_range *range, 9138c2ecf20Sopenharmony_ci unsigned offset) 9148c2ecf20Sopenharmony_ci{ 9158c2ecf20Sopenharmony_ci struct at91_pinctrl *npct = pinctrl_dev_get_drvdata(pctldev); 9168c2ecf20Sopenharmony_ci struct at91_gpio_chip *at91_chip; 9178c2ecf20Sopenharmony_ci struct gpio_chip *chip; 9188c2ecf20Sopenharmony_ci unsigned mask; 9198c2ecf20Sopenharmony_ci 9208c2ecf20Sopenharmony_ci if (!range) { 9218c2ecf20Sopenharmony_ci dev_err(npct->dev, "invalid range\n"); 9228c2ecf20Sopenharmony_ci return -EINVAL; 9238c2ecf20Sopenharmony_ci } 9248c2ecf20Sopenharmony_ci if (!range->gc) { 9258c2ecf20Sopenharmony_ci dev_err(npct->dev, "missing GPIO chip in range\n"); 9268c2ecf20Sopenharmony_ci return -EINVAL; 9278c2ecf20Sopenharmony_ci } 9288c2ecf20Sopenharmony_ci chip = range->gc; 9298c2ecf20Sopenharmony_ci at91_chip = gpiochip_get_data(chip); 9308c2ecf20Sopenharmony_ci 9318c2ecf20Sopenharmony_ci dev_dbg(npct->dev, "enable pin %u as GPIO\n", offset); 9328c2ecf20Sopenharmony_ci 9338c2ecf20Sopenharmony_ci mask = 1 << (offset - chip->base); 9348c2ecf20Sopenharmony_ci 9358c2ecf20Sopenharmony_ci dev_dbg(npct->dev, "enable pin %u as PIO%c%d 0x%x\n", 9368c2ecf20Sopenharmony_ci offset, 'A' + range->id, offset - chip->base, mask); 9378c2ecf20Sopenharmony_ci 9388c2ecf20Sopenharmony_ci writel_relaxed(mask, at91_chip->regbase + PIO_PER); 9398c2ecf20Sopenharmony_ci 9408c2ecf20Sopenharmony_ci return 0; 9418c2ecf20Sopenharmony_ci} 9428c2ecf20Sopenharmony_ci 9438c2ecf20Sopenharmony_cistatic void at91_gpio_disable_free(struct pinctrl_dev *pctldev, 9448c2ecf20Sopenharmony_ci struct pinctrl_gpio_range *range, 9458c2ecf20Sopenharmony_ci unsigned offset) 9468c2ecf20Sopenharmony_ci{ 9478c2ecf20Sopenharmony_ci struct at91_pinctrl *npct = pinctrl_dev_get_drvdata(pctldev); 9488c2ecf20Sopenharmony_ci 9498c2ecf20Sopenharmony_ci dev_dbg(npct->dev, "disable pin %u as GPIO\n", offset); 9508c2ecf20Sopenharmony_ci /* Set the pin to some default state, GPIO is usually default */ 9518c2ecf20Sopenharmony_ci} 9528c2ecf20Sopenharmony_ci 9538c2ecf20Sopenharmony_cistatic const struct pinmux_ops at91_pmx_ops = { 9548c2ecf20Sopenharmony_ci .get_functions_count = at91_pmx_get_funcs_count, 9558c2ecf20Sopenharmony_ci .get_function_name = at91_pmx_get_func_name, 9568c2ecf20Sopenharmony_ci .get_function_groups = at91_pmx_get_groups, 9578c2ecf20Sopenharmony_ci .set_mux = at91_pmx_set, 9588c2ecf20Sopenharmony_ci .gpio_request_enable = at91_gpio_request_enable, 9598c2ecf20Sopenharmony_ci .gpio_disable_free = at91_gpio_disable_free, 9608c2ecf20Sopenharmony_ci}; 9618c2ecf20Sopenharmony_ci 9628c2ecf20Sopenharmony_cistatic int at91_pinconf_get(struct pinctrl_dev *pctldev, 9638c2ecf20Sopenharmony_ci unsigned pin_id, unsigned long *config) 9648c2ecf20Sopenharmony_ci{ 9658c2ecf20Sopenharmony_ci struct at91_pinctrl *info = pinctrl_dev_get_drvdata(pctldev); 9668c2ecf20Sopenharmony_ci void __iomem *pio; 9678c2ecf20Sopenharmony_ci unsigned pin; 9688c2ecf20Sopenharmony_ci int div; 9698c2ecf20Sopenharmony_ci bool out; 9708c2ecf20Sopenharmony_ci 9718c2ecf20Sopenharmony_ci *config = 0; 9728c2ecf20Sopenharmony_ci dev_dbg(info->dev, "%s:%d, pin_id=%d", __func__, __LINE__, pin_id); 9738c2ecf20Sopenharmony_ci pio = pin_to_controller(info, pin_to_bank(pin_id)); 9748c2ecf20Sopenharmony_ci 9758c2ecf20Sopenharmony_ci if (!pio) 9768c2ecf20Sopenharmony_ci return -EINVAL; 9778c2ecf20Sopenharmony_ci 9788c2ecf20Sopenharmony_ci pin = pin_id % MAX_NB_GPIO_PER_BANK; 9798c2ecf20Sopenharmony_ci 9808c2ecf20Sopenharmony_ci if (at91_mux_get_multidrive(pio, pin)) 9818c2ecf20Sopenharmony_ci *config |= MULTI_DRIVE; 9828c2ecf20Sopenharmony_ci 9838c2ecf20Sopenharmony_ci if (at91_mux_get_pullup(pio, pin)) 9848c2ecf20Sopenharmony_ci *config |= PULL_UP; 9858c2ecf20Sopenharmony_ci 9868c2ecf20Sopenharmony_ci if (info->ops->get_deglitch && info->ops->get_deglitch(pio, pin)) 9878c2ecf20Sopenharmony_ci *config |= DEGLITCH; 9888c2ecf20Sopenharmony_ci if (info->ops->get_debounce && info->ops->get_debounce(pio, pin, &div)) 9898c2ecf20Sopenharmony_ci *config |= DEBOUNCE | (div << DEBOUNCE_VAL_SHIFT); 9908c2ecf20Sopenharmony_ci if (info->ops->get_pulldown && info->ops->get_pulldown(pio, pin)) 9918c2ecf20Sopenharmony_ci *config |= PULL_DOWN; 9928c2ecf20Sopenharmony_ci if (info->ops->get_schmitt_trig && info->ops->get_schmitt_trig(pio, pin)) 9938c2ecf20Sopenharmony_ci *config |= DIS_SCHMIT; 9948c2ecf20Sopenharmony_ci if (info->ops->get_drivestrength) 9958c2ecf20Sopenharmony_ci *config |= (info->ops->get_drivestrength(pio, pin) 9968c2ecf20Sopenharmony_ci << DRIVE_STRENGTH_SHIFT); 9978c2ecf20Sopenharmony_ci if (info->ops->get_slewrate) 9988c2ecf20Sopenharmony_ci *config |= (info->ops->get_slewrate(pio, pin) << SLEWRATE_SHIFT); 9998c2ecf20Sopenharmony_ci if (at91_mux_get_output(pio, pin, &out)) 10008c2ecf20Sopenharmony_ci *config |= OUTPUT | (out << OUTPUT_VAL_SHIFT); 10018c2ecf20Sopenharmony_ci 10028c2ecf20Sopenharmony_ci return 0; 10038c2ecf20Sopenharmony_ci} 10048c2ecf20Sopenharmony_ci 10058c2ecf20Sopenharmony_cistatic int at91_pinconf_set(struct pinctrl_dev *pctldev, 10068c2ecf20Sopenharmony_ci unsigned pin_id, unsigned long *configs, 10078c2ecf20Sopenharmony_ci unsigned num_configs) 10088c2ecf20Sopenharmony_ci{ 10098c2ecf20Sopenharmony_ci struct at91_pinctrl *info = pinctrl_dev_get_drvdata(pctldev); 10108c2ecf20Sopenharmony_ci unsigned mask; 10118c2ecf20Sopenharmony_ci void __iomem *pio; 10128c2ecf20Sopenharmony_ci int i; 10138c2ecf20Sopenharmony_ci unsigned long config; 10148c2ecf20Sopenharmony_ci unsigned pin; 10158c2ecf20Sopenharmony_ci 10168c2ecf20Sopenharmony_ci for (i = 0; i < num_configs; i++) { 10178c2ecf20Sopenharmony_ci config = configs[i]; 10188c2ecf20Sopenharmony_ci 10198c2ecf20Sopenharmony_ci dev_dbg(info->dev, 10208c2ecf20Sopenharmony_ci "%s:%d, pin_id=%d, config=0x%lx", 10218c2ecf20Sopenharmony_ci __func__, __LINE__, pin_id, config); 10228c2ecf20Sopenharmony_ci pio = pin_to_controller(info, pin_to_bank(pin_id)); 10238c2ecf20Sopenharmony_ci 10248c2ecf20Sopenharmony_ci if (!pio) 10258c2ecf20Sopenharmony_ci return -EINVAL; 10268c2ecf20Sopenharmony_ci 10278c2ecf20Sopenharmony_ci pin = pin_id % MAX_NB_GPIO_PER_BANK; 10288c2ecf20Sopenharmony_ci mask = pin_to_mask(pin); 10298c2ecf20Sopenharmony_ci 10308c2ecf20Sopenharmony_ci if (config & PULL_UP && config & PULL_DOWN) 10318c2ecf20Sopenharmony_ci return -EINVAL; 10328c2ecf20Sopenharmony_ci 10338c2ecf20Sopenharmony_ci at91_mux_set_output(pio, mask, config & OUTPUT, 10348c2ecf20Sopenharmony_ci (config & OUTPUT_VAL) >> OUTPUT_VAL_SHIFT); 10358c2ecf20Sopenharmony_ci at91_mux_set_pullup(pio, mask, config & PULL_UP); 10368c2ecf20Sopenharmony_ci at91_mux_set_multidrive(pio, mask, config & MULTI_DRIVE); 10378c2ecf20Sopenharmony_ci if (info->ops->set_deglitch) 10388c2ecf20Sopenharmony_ci info->ops->set_deglitch(pio, mask, config & DEGLITCH); 10398c2ecf20Sopenharmony_ci if (info->ops->set_debounce) 10408c2ecf20Sopenharmony_ci info->ops->set_debounce(pio, mask, config & DEBOUNCE, 10418c2ecf20Sopenharmony_ci (config & DEBOUNCE_VAL) >> DEBOUNCE_VAL_SHIFT); 10428c2ecf20Sopenharmony_ci if (info->ops->set_pulldown) 10438c2ecf20Sopenharmony_ci info->ops->set_pulldown(pio, mask, config & PULL_DOWN); 10448c2ecf20Sopenharmony_ci if (info->ops->disable_schmitt_trig && config & DIS_SCHMIT) 10458c2ecf20Sopenharmony_ci info->ops->disable_schmitt_trig(pio, mask); 10468c2ecf20Sopenharmony_ci if (info->ops->set_drivestrength) 10478c2ecf20Sopenharmony_ci info->ops->set_drivestrength(pio, pin, 10488c2ecf20Sopenharmony_ci (config & DRIVE_STRENGTH) 10498c2ecf20Sopenharmony_ci >> DRIVE_STRENGTH_SHIFT); 10508c2ecf20Sopenharmony_ci if (info->ops->set_slewrate) 10518c2ecf20Sopenharmony_ci info->ops->set_slewrate(pio, pin, 10528c2ecf20Sopenharmony_ci (config & SLEWRATE) >> SLEWRATE_SHIFT); 10538c2ecf20Sopenharmony_ci 10548c2ecf20Sopenharmony_ci } /* for each config */ 10558c2ecf20Sopenharmony_ci 10568c2ecf20Sopenharmony_ci return 0; 10578c2ecf20Sopenharmony_ci} 10588c2ecf20Sopenharmony_ci 10598c2ecf20Sopenharmony_ci#define DBG_SHOW_FLAG(flag) do { \ 10608c2ecf20Sopenharmony_ci if (config & flag) { \ 10618c2ecf20Sopenharmony_ci if (num_conf) \ 10628c2ecf20Sopenharmony_ci seq_puts(s, "|"); \ 10638c2ecf20Sopenharmony_ci seq_puts(s, #flag); \ 10648c2ecf20Sopenharmony_ci num_conf++; \ 10658c2ecf20Sopenharmony_ci } \ 10668c2ecf20Sopenharmony_ci} while (0) 10678c2ecf20Sopenharmony_ci 10688c2ecf20Sopenharmony_ci#define DBG_SHOW_FLAG_MASKED(mask, flag, name) do { \ 10698c2ecf20Sopenharmony_ci if ((config & mask) == flag) { \ 10708c2ecf20Sopenharmony_ci if (num_conf) \ 10718c2ecf20Sopenharmony_ci seq_puts(s, "|"); \ 10728c2ecf20Sopenharmony_ci seq_puts(s, #name); \ 10738c2ecf20Sopenharmony_ci num_conf++; \ 10748c2ecf20Sopenharmony_ci } \ 10758c2ecf20Sopenharmony_ci} while (0) 10768c2ecf20Sopenharmony_ci 10778c2ecf20Sopenharmony_cistatic void at91_pinconf_dbg_show(struct pinctrl_dev *pctldev, 10788c2ecf20Sopenharmony_ci struct seq_file *s, unsigned pin_id) 10798c2ecf20Sopenharmony_ci{ 10808c2ecf20Sopenharmony_ci unsigned long config; 10818c2ecf20Sopenharmony_ci int val, num_conf = 0; 10828c2ecf20Sopenharmony_ci 10838c2ecf20Sopenharmony_ci at91_pinconf_get(pctldev, pin_id, &config); 10848c2ecf20Sopenharmony_ci 10858c2ecf20Sopenharmony_ci DBG_SHOW_FLAG(MULTI_DRIVE); 10868c2ecf20Sopenharmony_ci DBG_SHOW_FLAG(PULL_UP); 10878c2ecf20Sopenharmony_ci DBG_SHOW_FLAG(PULL_DOWN); 10888c2ecf20Sopenharmony_ci DBG_SHOW_FLAG(DIS_SCHMIT); 10898c2ecf20Sopenharmony_ci DBG_SHOW_FLAG(DEGLITCH); 10908c2ecf20Sopenharmony_ci DBG_SHOW_FLAG_MASKED(DRIVE_STRENGTH, DRIVE_STRENGTH_BIT_MSK(LOW), 10918c2ecf20Sopenharmony_ci DRIVE_STRENGTH_LOW); 10928c2ecf20Sopenharmony_ci DBG_SHOW_FLAG_MASKED(DRIVE_STRENGTH, DRIVE_STRENGTH_BIT_MSK(MED), 10938c2ecf20Sopenharmony_ci DRIVE_STRENGTH_MED); 10948c2ecf20Sopenharmony_ci DBG_SHOW_FLAG_MASKED(DRIVE_STRENGTH, DRIVE_STRENGTH_BIT_MSK(HI), 10958c2ecf20Sopenharmony_ci DRIVE_STRENGTH_HI); 10968c2ecf20Sopenharmony_ci DBG_SHOW_FLAG(SLEWRATE); 10978c2ecf20Sopenharmony_ci DBG_SHOW_FLAG(DEBOUNCE); 10988c2ecf20Sopenharmony_ci if (config & DEBOUNCE) { 10998c2ecf20Sopenharmony_ci val = config >> DEBOUNCE_VAL_SHIFT; 11008c2ecf20Sopenharmony_ci seq_printf(s, "(%d)", val); 11018c2ecf20Sopenharmony_ci } 11028c2ecf20Sopenharmony_ci 11038c2ecf20Sopenharmony_ci return; 11048c2ecf20Sopenharmony_ci} 11058c2ecf20Sopenharmony_ci 11068c2ecf20Sopenharmony_cistatic void at91_pinconf_group_dbg_show(struct pinctrl_dev *pctldev, 11078c2ecf20Sopenharmony_ci struct seq_file *s, unsigned group) 11088c2ecf20Sopenharmony_ci{ 11098c2ecf20Sopenharmony_ci} 11108c2ecf20Sopenharmony_ci 11118c2ecf20Sopenharmony_cistatic const struct pinconf_ops at91_pinconf_ops = { 11128c2ecf20Sopenharmony_ci .pin_config_get = at91_pinconf_get, 11138c2ecf20Sopenharmony_ci .pin_config_set = at91_pinconf_set, 11148c2ecf20Sopenharmony_ci .pin_config_dbg_show = at91_pinconf_dbg_show, 11158c2ecf20Sopenharmony_ci .pin_config_group_dbg_show = at91_pinconf_group_dbg_show, 11168c2ecf20Sopenharmony_ci}; 11178c2ecf20Sopenharmony_ci 11188c2ecf20Sopenharmony_cistatic struct pinctrl_desc at91_pinctrl_desc = { 11198c2ecf20Sopenharmony_ci .pctlops = &at91_pctrl_ops, 11208c2ecf20Sopenharmony_ci .pmxops = &at91_pmx_ops, 11218c2ecf20Sopenharmony_ci .confops = &at91_pinconf_ops, 11228c2ecf20Sopenharmony_ci .owner = THIS_MODULE, 11238c2ecf20Sopenharmony_ci}; 11248c2ecf20Sopenharmony_ci 11258c2ecf20Sopenharmony_cistatic const char *gpio_compat = "atmel,at91rm9200-gpio"; 11268c2ecf20Sopenharmony_ci 11278c2ecf20Sopenharmony_cistatic void at91_pinctrl_child_count(struct at91_pinctrl *info, 11288c2ecf20Sopenharmony_ci struct device_node *np) 11298c2ecf20Sopenharmony_ci{ 11308c2ecf20Sopenharmony_ci struct device_node *child; 11318c2ecf20Sopenharmony_ci 11328c2ecf20Sopenharmony_ci for_each_child_of_node(np, child) { 11338c2ecf20Sopenharmony_ci if (of_device_is_compatible(child, gpio_compat)) { 11348c2ecf20Sopenharmony_ci if (of_device_is_available(child)) 11358c2ecf20Sopenharmony_ci info->nactive_banks++; 11368c2ecf20Sopenharmony_ci } else { 11378c2ecf20Sopenharmony_ci info->nfunctions++; 11388c2ecf20Sopenharmony_ci info->ngroups += of_get_child_count(child); 11398c2ecf20Sopenharmony_ci } 11408c2ecf20Sopenharmony_ci } 11418c2ecf20Sopenharmony_ci} 11428c2ecf20Sopenharmony_ci 11438c2ecf20Sopenharmony_cistatic int at91_pinctrl_mux_mask(struct at91_pinctrl *info, 11448c2ecf20Sopenharmony_ci struct device_node *np) 11458c2ecf20Sopenharmony_ci{ 11468c2ecf20Sopenharmony_ci int ret = 0; 11478c2ecf20Sopenharmony_ci int size; 11488c2ecf20Sopenharmony_ci const __be32 *list; 11498c2ecf20Sopenharmony_ci 11508c2ecf20Sopenharmony_ci list = of_get_property(np, "atmel,mux-mask", &size); 11518c2ecf20Sopenharmony_ci if (!list) { 11528c2ecf20Sopenharmony_ci dev_err(info->dev, "can not read the mux-mask of %d\n", size); 11538c2ecf20Sopenharmony_ci return -EINVAL; 11548c2ecf20Sopenharmony_ci } 11558c2ecf20Sopenharmony_ci 11568c2ecf20Sopenharmony_ci size /= sizeof(*list); 11578c2ecf20Sopenharmony_ci if (!size || size % gpio_banks) { 11588c2ecf20Sopenharmony_ci dev_err(info->dev, "wrong mux mask array should be by %d\n", gpio_banks); 11598c2ecf20Sopenharmony_ci return -EINVAL; 11608c2ecf20Sopenharmony_ci } 11618c2ecf20Sopenharmony_ci info->nmux = size / gpio_banks; 11628c2ecf20Sopenharmony_ci 11638c2ecf20Sopenharmony_ci info->mux_mask = devm_kcalloc(info->dev, size, sizeof(u32), 11648c2ecf20Sopenharmony_ci GFP_KERNEL); 11658c2ecf20Sopenharmony_ci if (!info->mux_mask) 11668c2ecf20Sopenharmony_ci return -ENOMEM; 11678c2ecf20Sopenharmony_ci 11688c2ecf20Sopenharmony_ci ret = of_property_read_u32_array(np, "atmel,mux-mask", 11698c2ecf20Sopenharmony_ci info->mux_mask, size); 11708c2ecf20Sopenharmony_ci if (ret) 11718c2ecf20Sopenharmony_ci dev_err(info->dev, "can not read the mux-mask of %d\n", size); 11728c2ecf20Sopenharmony_ci return ret; 11738c2ecf20Sopenharmony_ci} 11748c2ecf20Sopenharmony_ci 11758c2ecf20Sopenharmony_cistatic int at91_pinctrl_parse_groups(struct device_node *np, 11768c2ecf20Sopenharmony_ci struct at91_pin_group *grp, 11778c2ecf20Sopenharmony_ci struct at91_pinctrl *info, u32 index) 11788c2ecf20Sopenharmony_ci{ 11798c2ecf20Sopenharmony_ci struct at91_pmx_pin *pin; 11808c2ecf20Sopenharmony_ci int size; 11818c2ecf20Sopenharmony_ci const __be32 *list; 11828c2ecf20Sopenharmony_ci int i, j; 11838c2ecf20Sopenharmony_ci 11848c2ecf20Sopenharmony_ci dev_dbg(info->dev, "group(%d): %pOFn\n", index, np); 11858c2ecf20Sopenharmony_ci 11868c2ecf20Sopenharmony_ci /* Initialise group */ 11878c2ecf20Sopenharmony_ci grp->name = np->name; 11888c2ecf20Sopenharmony_ci 11898c2ecf20Sopenharmony_ci /* 11908c2ecf20Sopenharmony_ci * the binding format is atmel,pins = <bank pin mux CONFIG ...>, 11918c2ecf20Sopenharmony_ci * do sanity check and calculate pins number 11928c2ecf20Sopenharmony_ci */ 11938c2ecf20Sopenharmony_ci list = of_get_property(np, "atmel,pins", &size); 11948c2ecf20Sopenharmony_ci /* we do not check return since it's safe node passed down */ 11958c2ecf20Sopenharmony_ci size /= sizeof(*list); 11968c2ecf20Sopenharmony_ci if (!size || size % 4) { 11978c2ecf20Sopenharmony_ci dev_err(info->dev, "wrong pins number or pins and configs should be by 4\n"); 11988c2ecf20Sopenharmony_ci return -EINVAL; 11998c2ecf20Sopenharmony_ci } 12008c2ecf20Sopenharmony_ci 12018c2ecf20Sopenharmony_ci grp->npins = size / 4; 12028c2ecf20Sopenharmony_ci pin = grp->pins_conf = devm_kcalloc(info->dev, 12038c2ecf20Sopenharmony_ci grp->npins, 12048c2ecf20Sopenharmony_ci sizeof(struct at91_pmx_pin), 12058c2ecf20Sopenharmony_ci GFP_KERNEL); 12068c2ecf20Sopenharmony_ci grp->pins = devm_kcalloc(info->dev, grp->npins, sizeof(unsigned int), 12078c2ecf20Sopenharmony_ci GFP_KERNEL); 12088c2ecf20Sopenharmony_ci if (!grp->pins_conf || !grp->pins) 12098c2ecf20Sopenharmony_ci return -ENOMEM; 12108c2ecf20Sopenharmony_ci 12118c2ecf20Sopenharmony_ci for (i = 0, j = 0; i < size; i += 4, j++) { 12128c2ecf20Sopenharmony_ci pin->bank = be32_to_cpu(*list++); 12138c2ecf20Sopenharmony_ci pin->pin = be32_to_cpu(*list++); 12148c2ecf20Sopenharmony_ci grp->pins[j] = pin->bank * MAX_NB_GPIO_PER_BANK + pin->pin; 12158c2ecf20Sopenharmony_ci pin->mux = be32_to_cpu(*list++); 12168c2ecf20Sopenharmony_ci pin->conf = be32_to_cpu(*list++); 12178c2ecf20Sopenharmony_ci 12188c2ecf20Sopenharmony_ci at91_pin_dbg(info->dev, pin); 12198c2ecf20Sopenharmony_ci pin++; 12208c2ecf20Sopenharmony_ci } 12218c2ecf20Sopenharmony_ci 12228c2ecf20Sopenharmony_ci return 0; 12238c2ecf20Sopenharmony_ci} 12248c2ecf20Sopenharmony_ci 12258c2ecf20Sopenharmony_cistatic int at91_pinctrl_parse_functions(struct device_node *np, 12268c2ecf20Sopenharmony_ci struct at91_pinctrl *info, u32 index) 12278c2ecf20Sopenharmony_ci{ 12288c2ecf20Sopenharmony_ci struct device_node *child; 12298c2ecf20Sopenharmony_ci struct at91_pmx_func *func; 12308c2ecf20Sopenharmony_ci struct at91_pin_group *grp; 12318c2ecf20Sopenharmony_ci int ret; 12328c2ecf20Sopenharmony_ci static u32 grp_index; 12338c2ecf20Sopenharmony_ci u32 i = 0; 12348c2ecf20Sopenharmony_ci 12358c2ecf20Sopenharmony_ci dev_dbg(info->dev, "parse function(%d): %pOFn\n", index, np); 12368c2ecf20Sopenharmony_ci 12378c2ecf20Sopenharmony_ci func = &info->functions[index]; 12388c2ecf20Sopenharmony_ci 12398c2ecf20Sopenharmony_ci /* Initialise function */ 12408c2ecf20Sopenharmony_ci func->name = np->name; 12418c2ecf20Sopenharmony_ci func->ngroups = of_get_child_count(np); 12428c2ecf20Sopenharmony_ci if (func->ngroups == 0) { 12438c2ecf20Sopenharmony_ci dev_err(info->dev, "no groups defined\n"); 12448c2ecf20Sopenharmony_ci return -EINVAL; 12458c2ecf20Sopenharmony_ci } 12468c2ecf20Sopenharmony_ci func->groups = devm_kcalloc(info->dev, 12478c2ecf20Sopenharmony_ci func->ngroups, sizeof(char *), GFP_KERNEL); 12488c2ecf20Sopenharmony_ci if (!func->groups) 12498c2ecf20Sopenharmony_ci return -ENOMEM; 12508c2ecf20Sopenharmony_ci 12518c2ecf20Sopenharmony_ci for_each_child_of_node(np, child) { 12528c2ecf20Sopenharmony_ci func->groups[i] = child->name; 12538c2ecf20Sopenharmony_ci grp = &info->groups[grp_index++]; 12548c2ecf20Sopenharmony_ci ret = at91_pinctrl_parse_groups(child, grp, info, i++); 12558c2ecf20Sopenharmony_ci if (ret) { 12568c2ecf20Sopenharmony_ci of_node_put(child); 12578c2ecf20Sopenharmony_ci return ret; 12588c2ecf20Sopenharmony_ci } 12598c2ecf20Sopenharmony_ci } 12608c2ecf20Sopenharmony_ci 12618c2ecf20Sopenharmony_ci return 0; 12628c2ecf20Sopenharmony_ci} 12638c2ecf20Sopenharmony_ci 12648c2ecf20Sopenharmony_cistatic const struct of_device_id at91_pinctrl_of_match[] = { 12658c2ecf20Sopenharmony_ci { .compatible = "atmel,sama5d3-pinctrl", .data = &sama5d3_ops }, 12668c2ecf20Sopenharmony_ci { .compatible = "atmel,at91sam9x5-pinctrl", .data = &at91sam9x5_ops }, 12678c2ecf20Sopenharmony_ci { .compatible = "atmel,at91rm9200-pinctrl", .data = &at91rm9200_ops }, 12688c2ecf20Sopenharmony_ci { .compatible = "microchip,sam9x60-pinctrl", .data = &sam9x60_ops }, 12698c2ecf20Sopenharmony_ci { /* sentinel */ } 12708c2ecf20Sopenharmony_ci}; 12718c2ecf20Sopenharmony_ci 12728c2ecf20Sopenharmony_cistatic int at91_pinctrl_probe_dt(struct platform_device *pdev, 12738c2ecf20Sopenharmony_ci struct at91_pinctrl *info) 12748c2ecf20Sopenharmony_ci{ 12758c2ecf20Sopenharmony_ci int ret = 0; 12768c2ecf20Sopenharmony_ci int i, j; 12778c2ecf20Sopenharmony_ci uint32_t *tmp; 12788c2ecf20Sopenharmony_ci struct device_node *np = pdev->dev.of_node; 12798c2ecf20Sopenharmony_ci struct device_node *child; 12808c2ecf20Sopenharmony_ci 12818c2ecf20Sopenharmony_ci if (!np) 12828c2ecf20Sopenharmony_ci return -ENODEV; 12838c2ecf20Sopenharmony_ci 12848c2ecf20Sopenharmony_ci info->dev = &pdev->dev; 12858c2ecf20Sopenharmony_ci info->ops = (struct at91_pinctrl_mux_ops *) 12868c2ecf20Sopenharmony_ci of_match_device(at91_pinctrl_of_match, &pdev->dev)->data; 12878c2ecf20Sopenharmony_ci at91_pinctrl_child_count(info, np); 12888c2ecf20Sopenharmony_ci 12898c2ecf20Sopenharmony_ci if (gpio_banks < 1) { 12908c2ecf20Sopenharmony_ci dev_err(&pdev->dev, "you need to specify at least one gpio-controller\n"); 12918c2ecf20Sopenharmony_ci return -EINVAL; 12928c2ecf20Sopenharmony_ci } 12938c2ecf20Sopenharmony_ci 12948c2ecf20Sopenharmony_ci ret = at91_pinctrl_mux_mask(info, np); 12958c2ecf20Sopenharmony_ci if (ret) 12968c2ecf20Sopenharmony_ci return ret; 12978c2ecf20Sopenharmony_ci 12988c2ecf20Sopenharmony_ci dev_dbg(&pdev->dev, "nmux = %d\n", info->nmux); 12998c2ecf20Sopenharmony_ci 13008c2ecf20Sopenharmony_ci dev_dbg(&pdev->dev, "mux-mask\n"); 13018c2ecf20Sopenharmony_ci tmp = info->mux_mask; 13028c2ecf20Sopenharmony_ci for (i = 0; i < gpio_banks; i++) { 13038c2ecf20Sopenharmony_ci for (j = 0; j < info->nmux; j++, tmp++) { 13048c2ecf20Sopenharmony_ci dev_dbg(&pdev->dev, "%d:%d\t0x%x\n", i, j, tmp[0]); 13058c2ecf20Sopenharmony_ci } 13068c2ecf20Sopenharmony_ci } 13078c2ecf20Sopenharmony_ci 13088c2ecf20Sopenharmony_ci dev_dbg(&pdev->dev, "nfunctions = %d\n", info->nfunctions); 13098c2ecf20Sopenharmony_ci dev_dbg(&pdev->dev, "ngroups = %d\n", info->ngroups); 13108c2ecf20Sopenharmony_ci info->functions = devm_kcalloc(&pdev->dev, 13118c2ecf20Sopenharmony_ci info->nfunctions, 13128c2ecf20Sopenharmony_ci sizeof(struct at91_pmx_func), 13138c2ecf20Sopenharmony_ci GFP_KERNEL); 13148c2ecf20Sopenharmony_ci if (!info->functions) 13158c2ecf20Sopenharmony_ci return -ENOMEM; 13168c2ecf20Sopenharmony_ci 13178c2ecf20Sopenharmony_ci info->groups = devm_kcalloc(&pdev->dev, 13188c2ecf20Sopenharmony_ci info->ngroups, 13198c2ecf20Sopenharmony_ci sizeof(struct at91_pin_group), 13208c2ecf20Sopenharmony_ci GFP_KERNEL); 13218c2ecf20Sopenharmony_ci if (!info->groups) 13228c2ecf20Sopenharmony_ci return -ENOMEM; 13238c2ecf20Sopenharmony_ci 13248c2ecf20Sopenharmony_ci dev_dbg(&pdev->dev, "nbanks = %d\n", gpio_banks); 13258c2ecf20Sopenharmony_ci dev_dbg(&pdev->dev, "nfunctions = %d\n", info->nfunctions); 13268c2ecf20Sopenharmony_ci dev_dbg(&pdev->dev, "ngroups = %d\n", info->ngroups); 13278c2ecf20Sopenharmony_ci 13288c2ecf20Sopenharmony_ci i = 0; 13298c2ecf20Sopenharmony_ci 13308c2ecf20Sopenharmony_ci for_each_child_of_node(np, child) { 13318c2ecf20Sopenharmony_ci if (of_device_is_compatible(child, gpio_compat)) 13328c2ecf20Sopenharmony_ci continue; 13338c2ecf20Sopenharmony_ci ret = at91_pinctrl_parse_functions(child, info, i++); 13348c2ecf20Sopenharmony_ci if (ret) { 13358c2ecf20Sopenharmony_ci dev_err(&pdev->dev, "failed to parse function\n"); 13368c2ecf20Sopenharmony_ci of_node_put(child); 13378c2ecf20Sopenharmony_ci return ret; 13388c2ecf20Sopenharmony_ci } 13398c2ecf20Sopenharmony_ci } 13408c2ecf20Sopenharmony_ci 13418c2ecf20Sopenharmony_ci return 0; 13428c2ecf20Sopenharmony_ci} 13438c2ecf20Sopenharmony_ci 13448c2ecf20Sopenharmony_cistatic int at91_pinctrl_probe(struct platform_device *pdev) 13458c2ecf20Sopenharmony_ci{ 13468c2ecf20Sopenharmony_ci struct at91_pinctrl *info; 13478c2ecf20Sopenharmony_ci struct pinctrl_pin_desc *pdesc; 13488c2ecf20Sopenharmony_ci int ret, i, j, k, ngpio_chips_enabled = 0; 13498c2ecf20Sopenharmony_ci 13508c2ecf20Sopenharmony_ci info = devm_kzalloc(&pdev->dev, sizeof(*info), GFP_KERNEL); 13518c2ecf20Sopenharmony_ci if (!info) 13528c2ecf20Sopenharmony_ci return -ENOMEM; 13538c2ecf20Sopenharmony_ci 13548c2ecf20Sopenharmony_ci ret = at91_pinctrl_probe_dt(pdev, info); 13558c2ecf20Sopenharmony_ci if (ret) 13568c2ecf20Sopenharmony_ci return ret; 13578c2ecf20Sopenharmony_ci 13588c2ecf20Sopenharmony_ci /* 13598c2ecf20Sopenharmony_ci * We need all the GPIO drivers to probe FIRST, or we will not be able 13608c2ecf20Sopenharmony_ci * to obtain references to the struct gpio_chip * for them, and we 13618c2ecf20Sopenharmony_ci * need this to proceed. 13628c2ecf20Sopenharmony_ci */ 13638c2ecf20Sopenharmony_ci for (i = 0; i < gpio_banks; i++) 13648c2ecf20Sopenharmony_ci if (gpio_chips[i]) 13658c2ecf20Sopenharmony_ci ngpio_chips_enabled++; 13668c2ecf20Sopenharmony_ci 13678c2ecf20Sopenharmony_ci if (ngpio_chips_enabled < info->nactive_banks) { 13688c2ecf20Sopenharmony_ci dev_warn(&pdev->dev, 13698c2ecf20Sopenharmony_ci "All GPIO chips are not registered yet (%d/%d)\n", 13708c2ecf20Sopenharmony_ci ngpio_chips_enabled, info->nactive_banks); 13718c2ecf20Sopenharmony_ci devm_kfree(&pdev->dev, info); 13728c2ecf20Sopenharmony_ci return -EPROBE_DEFER; 13738c2ecf20Sopenharmony_ci } 13748c2ecf20Sopenharmony_ci 13758c2ecf20Sopenharmony_ci at91_pinctrl_desc.name = dev_name(&pdev->dev); 13768c2ecf20Sopenharmony_ci at91_pinctrl_desc.npins = gpio_banks * MAX_NB_GPIO_PER_BANK; 13778c2ecf20Sopenharmony_ci at91_pinctrl_desc.pins = pdesc = 13788c2ecf20Sopenharmony_ci devm_kcalloc(&pdev->dev, 13798c2ecf20Sopenharmony_ci at91_pinctrl_desc.npins, sizeof(*pdesc), 13808c2ecf20Sopenharmony_ci GFP_KERNEL); 13818c2ecf20Sopenharmony_ci 13828c2ecf20Sopenharmony_ci if (!at91_pinctrl_desc.pins) 13838c2ecf20Sopenharmony_ci return -ENOMEM; 13848c2ecf20Sopenharmony_ci 13858c2ecf20Sopenharmony_ci for (i = 0, k = 0; i < gpio_banks; i++) { 13868c2ecf20Sopenharmony_ci for (j = 0; j < MAX_NB_GPIO_PER_BANK; j++, k++) { 13878c2ecf20Sopenharmony_ci pdesc->number = k; 13888c2ecf20Sopenharmony_ci pdesc->name = kasprintf(GFP_KERNEL, "pio%c%d", i + 'A', j); 13898c2ecf20Sopenharmony_ci pdesc++; 13908c2ecf20Sopenharmony_ci } 13918c2ecf20Sopenharmony_ci } 13928c2ecf20Sopenharmony_ci 13938c2ecf20Sopenharmony_ci platform_set_drvdata(pdev, info); 13948c2ecf20Sopenharmony_ci info->pctl = devm_pinctrl_register(&pdev->dev, &at91_pinctrl_desc, 13958c2ecf20Sopenharmony_ci info); 13968c2ecf20Sopenharmony_ci 13978c2ecf20Sopenharmony_ci if (IS_ERR(info->pctl)) { 13988c2ecf20Sopenharmony_ci dev_err(&pdev->dev, "could not register AT91 pinctrl driver\n"); 13998c2ecf20Sopenharmony_ci return PTR_ERR(info->pctl); 14008c2ecf20Sopenharmony_ci } 14018c2ecf20Sopenharmony_ci 14028c2ecf20Sopenharmony_ci /* We will handle a range of GPIO pins */ 14038c2ecf20Sopenharmony_ci for (i = 0; i < gpio_banks; i++) 14048c2ecf20Sopenharmony_ci if (gpio_chips[i]) 14058c2ecf20Sopenharmony_ci pinctrl_add_gpio_range(info->pctl, &gpio_chips[i]->range); 14068c2ecf20Sopenharmony_ci 14078c2ecf20Sopenharmony_ci dev_info(&pdev->dev, "initialized AT91 pinctrl driver\n"); 14088c2ecf20Sopenharmony_ci 14098c2ecf20Sopenharmony_ci return 0; 14108c2ecf20Sopenharmony_ci} 14118c2ecf20Sopenharmony_ci 14128c2ecf20Sopenharmony_cistatic int at91_gpio_get_direction(struct gpio_chip *chip, unsigned offset) 14138c2ecf20Sopenharmony_ci{ 14148c2ecf20Sopenharmony_ci struct at91_gpio_chip *at91_gpio = gpiochip_get_data(chip); 14158c2ecf20Sopenharmony_ci void __iomem *pio = at91_gpio->regbase; 14168c2ecf20Sopenharmony_ci unsigned mask = 1 << offset; 14178c2ecf20Sopenharmony_ci u32 osr; 14188c2ecf20Sopenharmony_ci 14198c2ecf20Sopenharmony_ci osr = readl_relaxed(pio + PIO_OSR); 14208c2ecf20Sopenharmony_ci if (osr & mask) 14218c2ecf20Sopenharmony_ci return GPIO_LINE_DIRECTION_OUT; 14228c2ecf20Sopenharmony_ci 14238c2ecf20Sopenharmony_ci return GPIO_LINE_DIRECTION_IN; 14248c2ecf20Sopenharmony_ci} 14258c2ecf20Sopenharmony_ci 14268c2ecf20Sopenharmony_cistatic int at91_gpio_direction_input(struct gpio_chip *chip, unsigned offset) 14278c2ecf20Sopenharmony_ci{ 14288c2ecf20Sopenharmony_ci struct at91_gpio_chip *at91_gpio = gpiochip_get_data(chip); 14298c2ecf20Sopenharmony_ci void __iomem *pio = at91_gpio->regbase; 14308c2ecf20Sopenharmony_ci unsigned mask = 1 << offset; 14318c2ecf20Sopenharmony_ci 14328c2ecf20Sopenharmony_ci writel_relaxed(mask, pio + PIO_ODR); 14338c2ecf20Sopenharmony_ci return 0; 14348c2ecf20Sopenharmony_ci} 14358c2ecf20Sopenharmony_ci 14368c2ecf20Sopenharmony_cistatic int at91_gpio_get(struct gpio_chip *chip, unsigned offset) 14378c2ecf20Sopenharmony_ci{ 14388c2ecf20Sopenharmony_ci struct at91_gpio_chip *at91_gpio = gpiochip_get_data(chip); 14398c2ecf20Sopenharmony_ci void __iomem *pio = at91_gpio->regbase; 14408c2ecf20Sopenharmony_ci unsigned mask = 1 << offset; 14418c2ecf20Sopenharmony_ci u32 pdsr; 14428c2ecf20Sopenharmony_ci 14438c2ecf20Sopenharmony_ci pdsr = readl_relaxed(pio + PIO_PDSR); 14448c2ecf20Sopenharmony_ci return (pdsr & mask) != 0; 14458c2ecf20Sopenharmony_ci} 14468c2ecf20Sopenharmony_ci 14478c2ecf20Sopenharmony_cistatic void at91_gpio_set(struct gpio_chip *chip, unsigned offset, 14488c2ecf20Sopenharmony_ci int val) 14498c2ecf20Sopenharmony_ci{ 14508c2ecf20Sopenharmony_ci struct at91_gpio_chip *at91_gpio = gpiochip_get_data(chip); 14518c2ecf20Sopenharmony_ci void __iomem *pio = at91_gpio->regbase; 14528c2ecf20Sopenharmony_ci unsigned mask = 1 << offset; 14538c2ecf20Sopenharmony_ci 14548c2ecf20Sopenharmony_ci writel_relaxed(mask, pio + (val ? PIO_SODR : PIO_CODR)); 14558c2ecf20Sopenharmony_ci} 14568c2ecf20Sopenharmony_ci 14578c2ecf20Sopenharmony_cistatic void at91_gpio_set_multiple(struct gpio_chip *chip, 14588c2ecf20Sopenharmony_ci unsigned long *mask, unsigned long *bits) 14598c2ecf20Sopenharmony_ci{ 14608c2ecf20Sopenharmony_ci struct at91_gpio_chip *at91_gpio = gpiochip_get_data(chip); 14618c2ecf20Sopenharmony_ci void __iomem *pio = at91_gpio->regbase; 14628c2ecf20Sopenharmony_ci 14638c2ecf20Sopenharmony_ci#define BITS_MASK(bits) (((bits) == 32) ? ~0U : (BIT(bits) - 1)) 14648c2ecf20Sopenharmony_ci /* Mask additionally to ngpio as not all GPIO controllers have 32 pins */ 14658c2ecf20Sopenharmony_ci uint32_t set_mask = (*mask & *bits) & BITS_MASK(chip->ngpio); 14668c2ecf20Sopenharmony_ci uint32_t clear_mask = (*mask & ~(*bits)) & BITS_MASK(chip->ngpio); 14678c2ecf20Sopenharmony_ci 14688c2ecf20Sopenharmony_ci writel_relaxed(set_mask, pio + PIO_SODR); 14698c2ecf20Sopenharmony_ci writel_relaxed(clear_mask, pio + PIO_CODR); 14708c2ecf20Sopenharmony_ci} 14718c2ecf20Sopenharmony_ci 14728c2ecf20Sopenharmony_cistatic int at91_gpio_direction_output(struct gpio_chip *chip, unsigned offset, 14738c2ecf20Sopenharmony_ci int val) 14748c2ecf20Sopenharmony_ci{ 14758c2ecf20Sopenharmony_ci struct at91_gpio_chip *at91_gpio = gpiochip_get_data(chip); 14768c2ecf20Sopenharmony_ci void __iomem *pio = at91_gpio->regbase; 14778c2ecf20Sopenharmony_ci unsigned mask = 1 << offset; 14788c2ecf20Sopenharmony_ci 14798c2ecf20Sopenharmony_ci writel_relaxed(mask, pio + (val ? PIO_SODR : PIO_CODR)); 14808c2ecf20Sopenharmony_ci writel_relaxed(mask, pio + PIO_OER); 14818c2ecf20Sopenharmony_ci 14828c2ecf20Sopenharmony_ci return 0; 14838c2ecf20Sopenharmony_ci} 14848c2ecf20Sopenharmony_ci 14858c2ecf20Sopenharmony_ci#ifdef CONFIG_DEBUG_FS 14868c2ecf20Sopenharmony_cistatic void at91_gpio_dbg_show(struct seq_file *s, struct gpio_chip *chip) 14878c2ecf20Sopenharmony_ci{ 14888c2ecf20Sopenharmony_ci enum at91_mux mode; 14898c2ecf20Sopenharmony_ci int i; 14908c2ecf20Sopenharmony_ci struct at91_gpio_chip *at91_gpio = gpiochip_get_data(chip); 14918c2ecf20Sopenharmony_ci void __iomem *pio = at91_gpio->regbase; 14928c2ecf20Sopenharmony_ci const char *gpio_label; 14938c2ecf20Sopenharmony_ci 14948c2ecf20Sopenharmony_ci for_each_requested_gpio(chip, i, gpio_label) { 14958c2ecf20Sopenharmony_ci unsigned mask = pin_to_mask(i); 14968c2ecf20Sopenharmony_ci 14978c2ecf20Sopenharmony_ci mode = at91_gpio->ops->get_periph(pio, mask); 14988c2ecf20Sopenharmony_ci seq_printf(s, "[%s] GPIO%s%d: ", 14998c2ecf20Sopenharmony_ci gpio_label, chip->label, i); 15008c2ecf20Sopenharmony_ci if (mode == AT91_MUX_GPIO) { 15018c2ecf20Sopenharmony_ci seq_printf(s, "[gpio] "); 15028c2ecf20Sopenharmony_ci seq_printf(s, "%s ", 15038c2ecf20Sopenharmony_ci readl_relaxed(pio + PIO_OSR) & mask ? 15048c2ecf20Sopenharmony_ci "output" : "input"); 15058c2ecf20Sopenharmony_ci seq_printf(s, "%s\n", 15068c2ecf20Sopenharmony_ci readl_relaxed(pio + PIO_PDSR) & mask ? 15078c2ecf20Sopenharmony_ci "set" : "clear"); 15088c2ecf20Sopenharmony_ci } else { 15098c2ecf20Sopenharmony_ci seq_printf(s, "[periph %c]\n", 15108c2ecf20Sopenharmony_ci mode + 'A' - 1); 15118c2ecf20Sopenharmony_ci } 15128c2ecf20Sopenharmony_ci } 15138c2ecf20Sopenharmony_ci} 15148c2ecf20Sopenharmony_ci#else 15158c2ecf20Sopenharmony_ci#define at91_gpio_dbg_show NULL 15168c2ecf20Sopenharmony_ci#endif 15178c2ecf20Sopenharmony_ci 15188c2ecf20Sopenharmony_ci/* Several AIC controller irqs are dispatched through this GPIO handler. 15198c2ecf20Sopenharmony_ci * To use any AT91_PIN_* as an externally triggered IRQ, first call 15208c2ecf20Sopenharmony_ci * at91_set_gpio_input() then maybe enable its glitch filter. 15218c2ecf20Sopenharmony_ci * Then just request_irq() with the pin ID; it works like any ARM IRQ 15228c2ecf20Sopenharmony_ci * handler. 15238c2ecf20Sopenharmony_ci * First implementation always triggers on rising and falling edges 15248c2ecf20Sopenharmony_ci * whereas the newer PIO3 can be additionally configured to trigger on 15258c2ecf20Sopenharmony_ci * level, edge with any polarity. 15268c2ecf20Sopenharmony_ci * 15278c2ecf20Sopenharmony_ci * Alternatively, certain pins may be used directly as IRQ0..IRQ6 after 15288c2ecf20Sopenharmony_ci * configuring them with at91_set_a_periph() or at91_set_b_periph(). 15298c2ecf20Sopenharmony_ci * IRQ0..IRQ6 should be configurable, e.g. level vs edge triggering. 15308c2ecf20Sopenharmony_ci */ 15318c2ecf20Sopenharmony_ci 15328c2ecf20Sopenharmony_cistatic void gpio_irq_mask(struct irq_data *d) 15338c2ecf20Sopenharmony_ci{ 15348c2ecf20Sopenharmony_ci struct at91_gpio_chip *at91_gpio = irq_data_get_irq_chip_data(d); 15358c2ecf20Sopenharmony_ci void __iomem *pio = at91_gpio->regbase; 15368c2ecf20Sopenharmony_ci unsigned mask = 1 << d->hwirq; 15378c2ecf20Sopenharmony_ci 15388c2ecf20Sopenharmony_ci if (pio) 15398c2ecf20Sopenharmony_ci writel_relaxed(mask, pio + PIO_IDR); 15408c2ecf20Sopenharmony_ci} 15418c2ecf20Sopenharmony_ci 15428c2ecf20Sopenharmony_cistatic void gpio_irq_unmask(struct irq_data *d) 15438c2ecf20Sopenharmony_ci{ 15448c2ecf20Sopenharmony_ci struct at91_gpio_chip *at91_gpio = irq_data_get_irq_chip_data(d); 15458c2ecf20Sopenharmony_ci void __iomem *pio = at91_gpio->regbase; 15468c2ecf20Sopenharmony_ci unsigned mask = 1 << d->hwirq; 15478c2ecf20Sopenharmony_ci 15488c2ecf20Sopenharmony_ci if (pio) 15498c2ecf20Sopenharmony_ci writel_relaxed(mask, pio + PIO_IER); 15508c2ecf20Sopenharmony_ci} 15518c2ecf20Sopenharmony_ci 15528c2ecf20Sopenharmony_cistatic int gpio_irq_type(struct irq_data *d, unsigned type) 15538c2ecf20Sopenharmony_ci{ 15548c2ecf20Sopenharmony_ci switch (type) { 15558c2ecf20Sopenharmony_ci case IRQ_TYPE_NONE: 15568c2ecf20Sopenharmony_ci case IRQ_TYPE_EDGE_BOTH: 15578c2ecf20Sopenharmony_ci return 0; 15588c2ecf20Sopenharmony_ci default: 15598c2ecf20Sopenharmony_ci return -EINVAL; 15608c2ecf20Sopenharmony_ci } 15618c2ecf20Sopenharmony_ci} 15628c2ecf20Sopenharmony_ci 15638c2ecf20Sopenharmony_ci/* Alternate irq type for PIO3 support */ 15648c2ecf20Sopenharmony_cistatic int alt_gpio_irq_type(struct irq_data *d, unsigned type) 15658c2ecf20Sopenharmony_ci{ 15668c2ecf20Sopenharmony_ci struct at91_gpio_chip *at91_gpio = irq_data_get_irq_chip_data(d); 15678c2ecf20Sopenharmony_ci void __iomem *pio = at91_gpio->regbase; 15688c2ecf20Sopenharmony_ci unsigned mask = 1 << d->hwirq; 15698c2ecf20Sopenharmony_ci 15708c2ecf20Sopenharmony_ci switch (type) { 15718c2ecf20Sopenharmony_ci case IRQ_TYPE_EDGE_RISING: 15728c2ecf20Sopenharmony_ci irq_set_handler_locked(d, handle_simple_irq); 15738c2ecf20Sopenharmony_ci writel_relaxed(mask, pio + PIO_ESR); 15748c2ecf20Sopenharmony_ci writel_relaxed(mask, pio + PIO_REHLSR); 15758c2ecf20Sopenharmony_ci break; 15768c2ecf20Sopenharmony_ci case IRQ_TYPE_EDGE_FALLING: 15778c2ecf20Sopenharmony_ci irq_set_handler_locked(d, handle_simple_irq); 15788c2ecf20Sopenharmony_ci writel_relaxed(mask, pio + PIO_ESR); 15798c2ecf20Sopenharmony_ci writel_relaxed(mask, pio + PIO_FELLSR); 15808c2ecf20Sopenharmony_ci break; 15818c2ecf20Sopenharmony_ci case IRQ_TYPE_LEVEL_LOW: 15828c2ecf20Sopenharmony_ci irq_set_handler_locked(d, handle_level_irq); 15838c2ecf20Sopenharmony_ci writel_relaxed(mask, pio + PIO_LSR); 15848c2ecf20Sopenharmony_ci writel_relaxed(mask, pio + PIO_FELLSR); 15858c2ecf20Sopenharmony_ci break; 15868c2ecf20Sopenharmony_ci case IRQ_TYPE_LEVEL_HIGH: 15878c2ecf20Sopenharmony_ci irq_set_handler_locked(d, handle_level_irq); 15888c2ecf20Sopenharmony_ci writel_relaxed(mask, pio + PIO_LSR); 15898c2ecf20Sopenharmony_ci writel_relaxed(mask, pio + PIO_REHLSR); 15908c2ecf20Sopenharmony_ci break; 15918c2ecf20Sopenharmony_ci case IRQ_TYPE_EDGE_BOTH: 15928c2ecf20Sopenharmony_ci /* 15938c2ecf20Sopenharmony_ci * disable additional interrupt modes: 15948c2ecf20Sopenharmony_ci * fall back to default behavior 15958c2ecf20Sopenharmony_ci */ 15968c2ecf20Sopenharmony_ci irq_set_handler_locked(d, handle_simple_irq); 15978c2ecf20Sopenharmony_ci writel_relaxed(mask, pio + PIO_AIMDR); 15988c2ecf20Sopenharmony_ci return 0; 15998c2ecf20Sopenharmony_ci case IRQ_TYPE_NONE: 16008c2ecf20Sopenharmony_ci default: 16018c2ecf20Sopenharmony_ci pr_warn("AT91: No type for GPIO irq offset %d\n", d->irq); 16028c2ecf20Sopenharmony_ci return -EINVAL; 16038c2ecf20Sopenharmony_ci } 16048c2ecf20Sopenharmony_ci 16058c2ecf20Sopenharmony_ci /* enable additional interrupt modes */ 16068c2ecf20Sopenharmony_ci writel_relaxed(mask, pio + PIO_AIMER); 16078c2ecf20Sopenharmony_ci 16088c2ecf20Sopenharmony_ci return 0; 16098c2ecf20Sopenharmony_ci} 16108c2ecf20Sopenharmony_ci 16118c2ecf20Sopenharmony_cistatic void gpio_irq_ack(struct irq_data *d) 16128c2ecf20Sopenharmony_ci{ 16138c2ecf20Sopenharmony_ci /* the interrupt is already cleared before by reading ISR */ 16148c2ecf20Sopenharmony_ci} 16158c2ecf20Sopenharmony_ci 16168c2ecf20Sopenharmony_ci#ifdef CONFIG_PM 16178c2ecf20Sopenharmony_ci 16188c2ecf20Sopenharmony_cistatic u32 wakeups[MAX_GPIO_BANKS]; 16198c2ecf20Sopenharmony_cistatic u32 backups[MAX_GPIO_BANKS]; 16208c2ecf20Sopenharmony_ci 16218c2ecf20Sopenharmony_cistatic int gpio_irq_set_wake(struct irq_data *d, unsigned state) 16228c2ecf20Sopenharmony_ci{ 16238c2ecf20Sopenharmony_ci struct at91_gpio_chip *at91_gpio = irq_data_get_irq_chip_data(d); 16248c2ecf20Sopenharmony_ci unsigned bank = at91_gpio->pioc_idx; 16258c2ecf20Sopenharmony_ci unsigned mask = 1 << d->hwirq; 16268c2ecf20Sopenharmony_ci 16278c2ecf20Sopenharmony_ci if (unlikely(bank >= MAX_GPIO_BANKS)) 16288c2ecf20Sopenharmony_ci return -EINVAL; 16298c2ecf20Sopenharmony_ci 16308c2ecf20Sopenharmony_ci if (state) 16318c2ecf20Sopenharmony_ci wakeups[bank] |= mask; 16328c2ecf20Sopenharmony_ci else 16338c2ecf20Sopenharmony_ci wakeups[bank] &= ~mask; 16348c2ecf20Sopenharmony_ci 16358c2ecf20Sopenharmony_ci irq_set_irq_wake(at91_gpio->pioc_virq, state); 16368c2ecf20Sopenharmony_ci 16378c2ecf20Sopenharmony_ci return 0; 16388c2ecf20Sopenharmony_ci} 16398c2ecf20Sopenharmony_ci 16408c2ecf20Sopenharmony_civoid at91_pinctrl_gpio_suspend(void) 16418c2ecf20Sopenharmony_ci{ 16428c2ecf20Sopenharmony_ci int i; 16438c2ecf20Sopenharmony_ci 16448c2ecf20Sopenharmony_ci for (i = 0; i < gpio_banks; i++) { 16458c2ecf20Sopenharmony_ci void __iomem *pio; 16468c2ecf20Sopenharmony_ci 16478c2ecf20Sopenharmony_ci if (!gpio_chips[i]) 16488c2ecf20Sopenharmony_ci continue; 16498c2ecf20Sopenharmony_ci 16508c2ecf20Sopenharmony_ci pio = gpio_chips[i]->regbase; 16518c2ecf20Sopenharmony_ci 16528c2ecf20Sopenharmony_ci backups[i] = readl_relaxed(pio + PIO_IMR); 16538c2ecf20Sopenharmony_ci writel_relaxed(backups[i], pio + PIO_IDR); 16548c2ecf20Sopenharmony_ci writel_relaxed(wakeups[i], pio + PIO_IER); 16558c2ecf20Sopenharmony_ci 16568c2ecf20Sopenharmony_ci if (!wakeups[i]) 16578c2ecf20Sopenharmony_ci clk_disable_unprepare(gpio_chips[i]->clock); 16588c2ecf20Sopenharmony_ci else 16598c2ecf20Sopenharmony_ci printk(KERN_DEBUG "GPIO-%c may wake for %08x\n", 16608c2ecf20Sopenharmony_ci 'A'+i, wakeups[i]); 16618c2ecf20Sopenharmony_ci } 16628c2ecf20Sopenharmony_ci} 16638c2ecf20Sopenharmony_ci 16648c2ecf20Sopenharmony_civoid at91_pinctrl_gpio_resume(void) 16658c2ecf20Sopenharmony_ci{ 16668c2ecf20Sopenharmony_ci int i; 16678c2ecf20Sopenharmony_ci 16688c2ecf20Sopenharmony_ci for (i = 0; i < gpio_banks; i++) { 16698c2ecf20Sopenharmony_ci void __iomem *pio; 16708c2ecf20Sopenharmony_ci 16718c2ecf20Sopenharmony_ci if (!gpio_chips[i]) 16728c2ecf20Sopenharmony_ci continue; 16738c2ecf20Sopenharmony_ci 16748c2ecf20Sopenharmony_ci pio = gpio_chips[i]->regbase; 16758c2ecf20Sopenharmony_ci 16768c2ecf20Sopenharmony_ci if (!wakeups[i]) 16778c2ecf20Sopenharmony_ci clk_prepare_enable(gpio_chips[i]->clock); 16788c2ecf20Sopenharmony_ci 16798c2ecf20Sopenharmony_ci writel_relaxed(wakeups[i], pio + PIO_IDR); 16808c2ecf20Sopenharmony_ci writel_relaxed(backups[i], pio + PIO_IER); 16818c2ecf20Sopenharmony_ci } 16828c2ecf20Sopenharmony_ci} 16838c2ecf20Sopenharmony_ci 16848c2ecf20Sopenharmony_ci#else 16858c2ecf20Sopenharmony_ci#define gpio_irq_set_wake NULL 16868c2ecf20Sopenharmony_ci#endif /* CONFIG_PM */ 16878c2ecf20Sopenharmony_ci 16888c2ecf20Sopenharmony_cistatic void gpio_irq_handler(struct irq_desc *desc) 16898c2ecf20Sopenharmony_ci{ 16908c2ecf20Sopenharmony_ci struct irq_chip *chip = irq_desc_get_chip(desc); 16918c2ecf20Sopenharmony_ci struct gpio_chip *gpio_chip = irq_desc_get_handler_data(desc); 16928c2ecf20Sopenharmony_ci struct at91_gpio_chip *at91_gpio = gpiochip_get_data(gpio_chip); 16938c2ecf20Sopenharmony_ci void __iomem *pio = at91_gpio->regbase; 16948c2ecf20Sopenharmony_ci unsigned long isr; 16958c2ecf20Sopenharmony_ci int n; 16968c2ecf20Sopenharmony_ci 16978c2ecf20Sopenharmony_ci chained_irq_enter(chip, desc); 16988c2ecf20Sopenharmony_ci for (;;) { 16998c2ecf20Sopenharmony_ci /* Reading ISR acks pending (edge triggered) GPIO interrupts. 17008c2ecf20Sopenharmony_ci * When there are none pending, we're finished unless we need 17018c2ecf20Sopenharmony_ci * to process multiple banks (like ID_PIOCDE on sam9263). 17028c2ecf20Sopenharmony_ci */ 17038c2ecf20Sopenharmony_ci isr = readl_relaxed(pio + PIO_ISR) & readl_relaxed(pio + PIO_IMR); 17048c2ecf20Sopenharmony_ci if (!isr) { 17058c2ecf20Sopenharmony_ci if (!at91_gpio->next) 17068c2ecf20Sopenharmony_ci break; 17078c2ecf20Sopenharmony_ci at91_gpio = at91_gpio->next; 17088c2ecf20Sopenharmony_ci pio = at91_gpio->regbase; 17098c2ecf20Sopenharmony_ci gpio_chip = &at91_gpio->chip; 17108c2ecf20Sopenharmony_ci continue; 17118c2ecf20Sopenharmony_ci } 17128c2ecf20Sopenharmony_ci 17138c2ecf20Sopenharmony_ci for_each_set_bit(n, &isr, BITS_PER_LONG) { 17148c2ecf20Sopenharmony_ci generic_handle_irq(irq_find_mapping( 17158c2ecf20Sopenharmony_ci gpio_chip->irq.domain, n)); 17168c2ecf20Sopenharmony_ci } 17178c2ecf20Sopenharmony_ci } 17188c2ecf20Sopenharmony_ci chained_irq_exit(chip, desc); 17198c2ecf20Sopenharmony_ci /* now it may re-trigger */ 17208c2ecf20Sopenharmony_ci} 17218c2ecf20Sopenharmony_ci 17228c2ecf20Sopenharmony_cistatic int at91_gpio_of_irq_setup(struct platform_device *pdev, 17238c2ecf20Sopenharmony_ci struct at91_gpio_chip *at91_gpio) 17248c2ecf20Sopenharmony_ci{ 17258c2ecf20Sopenharmony_ci struct gpio_chip *gpiochip_prev = NULL; 17268c2ecf20Sopenharmony_ci struct at91_gpio_chip *prev = NULL; 17278c2ecf20Sopenharmony_ci struct irq_data *d = irq_get_irq_data(at91_gpio->pioc_virq); 17288c2ecf20Sopenharmony_ci struct irq_chip *gpio_irqchip; 17298c2ecf20Sopenharmony_ci struct gpio_irq_chip *girq; 17308c2ecf20Sopenharmony_ci int i; 17318c2ecf20Sopenharmony_ci 17328c2ecf20Sopenharmony_ci gpio_irqchip = devm_kzalloc(&pdev->dev, sizeof(*gpio_irqchip), 17338c2ecf20Sopenharmony_ci GFP_KERNEL); 17348c2ecf20Sopenharmony_ci if (!gpio_irqchip) 17358c2ecf20Sopenharmony_ci return -ENOMEM; 17368c2ecf20Sopenharmony_ci 17378c2ecf20Sopenharmony_ci at91_gpio->pioc_hwirq = irqd_to_hwirq(d); 17388c2ecf20Sopenharmony_ci 17398c2ecf20Sopenharmony_ci gpio_irqchip->name = "GPIO"; 17408c2ecf20Sopenharmony_ci gpio_irqchip->irq_ack = gpio_irq_ack; 17418c2ecf20Sopenharmony_ci gpio_irqchip->irq_disable = gpio_irq_mask; 17428c2ecf20Sopenharmony_ci gpio_irqchip->irq_mask = gpio_irq_mask; 17438c2ecf20Sopenharmony_ci gpio_irqchip->irq_unmask = gpio_irq_unmask; 17448c2ecf20Sopenharmony_ci gpio_irqchip->irq_set_wake = gpio_irq_set_wake, 17458c2ecf20Sopenharmony_ci gpio_irqchip->irq_set_type = at91_gpio->ops->irq_type; 17468c2ecf20Sopenharmony_ci 17478c2ecf20Sopenharmony_ci /* Disable irqs of this PIO controller */ 17488c2ecf20Sopenharmony_ci writel_relaxed(~0, at91_gpio->regbase + PIO_IDR); 17498c2ecf20Sopenharmony_ci 17508c2ecf20Sopenharmony_ci /* 17518c2ecf20Sopenharmony_ci * Let the generic code handle this edge IRQ, the the chained 17528c2ecf20Sopenharmony_ci * handler will perform the actual work of handling the parent 17538c2ecf20Sopenharmony_ci * interrupt. 17548c2ecf20Sopenharmony_ci */ 17558c2ecf20Sopenharmony_ci girq = &at91_gpio->chip.irq; 17568c2ecf20Sopenharmony_ci girq->chip = gpio_irqchip; 17578c2ecf20Sopenharmony_ci girq->default_type = IRQ_TYPE_NONE; 17588c2ecf20Sopenharmony_ci girq->handler = handle_edge_irq; 17598c2ecf20Sopenharmony_ci 17608c2ecf20Sopenharmony_ci /* 17618c2ecf20Sopenharmony_ci * The top level handler handles one bank of GPIOs, except 17628c2ecf20Sopenharmony_ci * on some SoC it can handle up to three... 17638c2ecf20Sopenharmony_ci * We only set up the handler for the first of the list. 17648c2ecf20Sopenharmony_ci */ 17658c2ecf20Sopenharmony_ci gpiochip_prev = irq_get_handler_data(at91_gpio->pioc_virq); 17668c2ecf20Sopenharmony_ci if (!gpiochip_prev) { 17678c2ecf20Sopenharmony_ci girq->parent_handler = gpio_irq_handler; 17688c2ecf20Sopenharmony_ci girq->num_parents = 1; 17698c2ecf20Sopenharmony_ci girq->parents = devm_kcalloc(&pdev->dev, 1, 17708c2ecf20Sopenharmony_ci sizeof(*girq->parents), 17718c2ecf20Sopenharmony_ci GFP_KERNEL); 17728c2ecf20Sopenharmony_ci if (!girq->parents) 17738c2ecf20Sopenharmony_ci return -ENOMEM; 17748c2ecf20Sopenharmony_ci girq->parents[0] = at91_gpio->pioc_virq; 17758c2ecf20Sopenharmony_ci return 0; 17768c2ecf20Sopenharmony_ci } 17778c2ecf20Sopenharmony_ci 17788c2ecf20Sopenharmony_ci prev = gpiochip_get_data(gpiochip_prev); 17798c2ecf20Sopenharmony_ci /* we can only have 2 banks before */ 17808c2ecf20Sopenharmony_ci for (i = 0; i < 2; i++) { 17818c2ecf20Sopenharmony_ci if (prev->next) { 17828c2ecf20Sopenharmony_ci prev = prev->next; 17838c2ecf20Sopenharmony_ci } else { 17848c2ecf20Sopenharmony_ci prev->next = at91_gpio; 17858c2ecf20Sopenharmony_ci return 0; 17868c2ecf20Sopenharmony_ci } 17878c2ecf20Sopenharmony_ci } 17888c2ecf20Sopenharmony_ci 17898c2ecf20Sopenharmony_ci return -EINVAL; 17908c2ecf20Sopenharmony_ci} 17918c2ecf20Sopenharmony_ci 17928c2ecf20Sopenharmony_ci/* This structure is replicated for each GPIO block allocated at probe time */ 17938c2ecf20Sopenharmony_cistatic const struct gpio_chip at91_gpio_template = { 17948c2ecf20Sopenharmony_ci .request = gpiochip_generic_request, 17958c2ecf20Sopenharmony_ci .free = gpiochip_generic_free, 17968c2ecf20Sopenharmony_ci .get_direction = at91_gpio_get_direction, 17978c2ecf20Sopenharmony_ci .direction_input = at91_gpio_direction_input, 17988c2ecf20Sopenharmony_ci .get = at91_gpio_get, 17998c2ecf20Sopenharmony_ci .direction_output = at91_gpio_direction_output, 18008c2ecf20Sopenharmony_ci .set = at91_gpio_set, 18018c2ecf20Sopenharmony_ci .set_multiple = at91_gpio_set_multiple, 18028c2ecf20Sopenharmony_ci .dbg_show = at91_gpio_dbg_show, 18038c2ecf20Sopenharmony_ci .can_sleep = false, 18048c2ecf20Sopenharmony_ci .ngpio = MAX_NB_GPIO_PER_BANK, 18058c2ecf20Sopenharmony_ci}; 18068c2ecf20Sopenharmony_ci 18078c2ecf20Sopenharmony_cistatic const struct of_device_id at91_gpio_of_match[] = { 18088c2ecf20Sopenharmony_ci { .compatible = "atmel,at91sam9x5-gpio", .data = &at91sam9x5_ops, }, 18098c2ecf20Sopenharmony_ci { .compatible = "atmel,at91rm9200-gpio", .data = &at91rm9200_ops }, 18108c2ecf20Sopenharmony_ci { .compatible = "microchip,sam9x60-gpio", .data = &sam9x60_ops }, 18118c2ecf20Sopenharmony_ci { /* sentinel */ } 18128c2ecf20Sopenharmony_ci}; 18138c2ecf20Sopenharmony_ci 18148c2ecf20Sopenharmony_cistatic int at91_gpio_probe(struct platform_device *pdev) 18158c2ecf20Sopenharmony_ci{ 18168c2ecf20Sopenharmony_ci struct device_node *np = pdev->dev.of_node; 18178c2ecf20Sopenharmony_ci struct at91_gpio_chip *at91_chip = NULL; 18188c2ecf20Sopenharmony_ci struct gpio_chip *chip; 18198c2ecf20Sopenharmony_ci struct pinctrl_gpio_range *range; 18208c2ecf20Sopenharmony_ci int ret = 0; 18218c2ecf20Sopenharmony_ci int irq, i; 18228c2ecf20Sopenharmony_ci int alias_idx = of_alias_get_id(np, "gpio"); 18238c2ecf20Sopenharmony_ci uint32_t ngpio; 18248c2ecf20Sopenharmony_ci char **names; 18258c2ecf20Sopenharmony_ci 18268c2ecf20Sopenharmony_ci BUG_ON(alias_idx >= ARRAY_SIZE(gpio_chips)); 18278c2ecf20Sopenharmony_ci if (gpio_chips[alias_idx]) { 18288c2ecf20Sopenharmony_ci ret = -EBUSY; 18298c2ecf20Sopenharmony_ci goto err; 18308c2ecf20Sopenharmony_ci } 18318c2ecf20Sopenharmony_ci 18328c2ecf20Sopenharmony_ci irq = platform_get_irq(pdev, 0); 18338c2ecf20Sopenharmony_ci if (irq < 0) { 18348c2ecf20Sopenharmony_ci ret = irq; 18358c2ecf20Sopenharmony_ci goto err; 18368c2ecf20Sopenharmony_ci } 18378c2ecf20Sopenharmony_ci 18388c2ecf20Sopenharmony_ci at91_chip = devm_kzalloc(&pdev->dev, sizeof(*at91_chip), GFP_KERNEL); 18398c2ecf20Sopenharmony_ci if (!at91_chip) { 18408c2ecf20Sopenharmony_ci ret = -ENOMEM; 18418c2ecf20Sopenharmony_ci goto err; 18428c2ecf20Sopenharmony_ci } 18438c2ecf20Sopenharmony_ci 18448c2ecf20Sopenharmony_ci at91_chip->regbase = devm_platform_ioremap_resource(pdev, 0); 18458c2ecf20Sopenharmony_ci if (IS_ERR(at91_chip->regbase)) { 18468c2ecf20Sopenharmony_ci ret = PTR_ERR(at91_chip->regbase); 18478c2ecf20Sopenharmony_ci goto err; 18488c2ecf20Sopenharmony_ci } 18498c2ecf20Sopenharmony_ci 18508c2ecf20Sopenharmony_ci at91_chip->ops = (struct at91_pinctrl_mux_ops *) 18518c2ecf20Sopenharmony_ci of_match_device(at91_gpio_of_match, &pdev->dev)->data; 18528c2ecf20Sopenharmony_ci at91_chip->pioc_virq = irq; 18538c2ecf20Sopenharmony_ci at91_chip->pioc_idx = alias_idx; 18548c2ecf20Sopenharmony_ci 18558c2ecf20Sopenharmony_ci at91_chip->clock = devm_clk_get(&pdev->dev, NULL); 18568c2ecf20Sopenharmony_ci if (IS_ERR(at91_chip->clock)) { 18578c2ecf20Sopenharmony_ci dev_err(&pdev->dev, "failed to get clock, ignoring.\n"); 18588c2ecf20Sopenharmony_ci ret = PTR_ERR(at91_chip->clock); 18598c2ecf20Sopenharmony_ci goto err; 18608c2ecf20Sopenharmony_ci } 18618c2ecf20Sopenharmony_ci 18628c2ecf20Sopenharmony_ci ret = clk_prepare_enable(at91_chip->clock); 18638c2ecf20Sopenharmony_ci if (ret) { 18648c2ecf20Sopenharmony_ci dev_err(&pdev->dev, "failed to prepare and enable clock, ignoring.\n"); 18658c2ecf20Sopenharmony_ci goto clk_enable_err; 18668c2ecf20Sopenharmony_ci } 18678c2ecf20Sopenharmony_ci 18688c2ecf20Sopenharmony_ci at91_chip->chip = at91_gpio_template; 18698c2ecf20Sopenharmony_ci 18708c2ecf20Sopenharmony_ci chip = &at91_chip->chip; 18718c2ecf20Sopenharmony_ci chip->of_node = np; 18728c2ecf20Sopenharmony_ci chip->label = dev_name(&pdev->dev); 18738c2ecf20Sopenharmony_ci chip->parent = &pdev->dev; 18748c2ecf20Sopenharmony_ci chip->owner = THIS_MODULE; 18758c2ecf20Sopenharmony_ci chip->base = alias_idx * MAX_NB_GPIO_PER_BANK; 18768c2ecf20Sopenharmony_ci 18778c2ecf20Sopenharmony_ci if (!of_property_read_u32(np, "#gpio-lines", &ngpio)) { 18788c2ecf20Sopenharmony_ci if (ngpio >= MAX_NB_GPIO_PER_BANK) 18798c2ecf20Sopenharmony_ci pr_err("at91_gpio.%d, gpio-nb >= %d failback to %d\n", 18808c2ecf20Sopenharmony_ci alias_idx, MAX_NB_GPIO_PER_BANK, MAX_NB_GPIO_PER_BANK); 18818c2ecf20Sopenharmony_ci else 18828c2ecf20Sopenharmony_ci chip->ngpio = ngpio; 18838c2ecf20Sopenharmony_ci } 18848c2ecf20Sopenharmony_ci 18858c2ecf20Sopenharmony_ci names = devm_kcalloc(&pdev->dev, chip->ngpio, sizeof(char *), 18868c2ecf20Sopenharmony_ci GFP_KERNEL); 18878c2ecf20Sopenharmony_ci 18888c2ecf20Sopenharmony_ci if (!names) { 18898c2ecf20Sopenharmony_ci ret = -ENOMEM; 18908c2ecf20Sopenharmony_ci goto clk_enable_err; 18918c2ecf20Sopenharmony_ci } 18928c2ecf20Sopenharmony_ci 18938c2ecf20Sopenharmony_ci for (i = 0; i < chip->ngpio; i++) 18948c2ecf20Sopenharmony_ci names[i] = devm_kasprintf(&pdev->dev, GFP_KERNEL, "pio%c%d", alias_idx + 'A', i); 18958c2ecf20Sopenharmony_ci 18968c2ecf20Sopenharmony_ci chip->names = (const char *const *)names; 18978c2ecf20Sopenharmony_ci 18988c2ecf20Sopenharmony_ci range = &at91_chip->range; 18998c2ecf20Sopenharmony_ci range->name = chip->label; 19008c2ecf20Sopenharmony_ci range->id = alias_idx; 19018c2ecf20Sopenharmony_ci range->pin_base = range->base = range->id * MAX_NB_GPIO_PER_BANK; 19028c2ecf20Sopenharmony_ci 19038c2ecf20Sopenharmony_ci range->npins = chip->ngpio; 19048c2ecf20Sopenharmony_ci range->gc = chip; 19058c2ecf20Sopenharmony_ci 19068c2ecf20Sopenharmony_ci ret = at91_gpio_of_irq_setup(pdev, at91_chip); 19078c2ecf20Sopenharmony_ci if (ret) 19088c2ecf20Sopenharmony_ci goto gpiochip_add_err; 19098c2ecf20Sopenharmony_ci 19108c2ecf20Sopenharmony_ci ret = gpiochip_add_data(chip, at91_chip); 19118c2ecf20Sopenharmony_ci if (ret) 19128c2ecf20Sopenharmony_ci goto gpiochip_add_err; 19138c2ecf20Sopenharmony_ci 19148c2ecf20Sopenharmony_ci gpio_chips[alias_idx] = at91_chip; 19158c2ecf20Sopenharmony_ci gpio_banks = max(gpio_banks, alias_idx + 1); 19168c2ecf20Sopenharmony_ci 19178c2ecf20Sopenharmony_ci dev_info(&pdev->dev, "at address %p\n", at91_chip->regbase); 19188c2ecf20Sopenharmony_ci 19198c2ecf20Sopenharmony_ci return 0; 19208c2ecf20Sopenharmony_ci 19218c2ecf20Sopenharmony_cigpiochip_add_err: 19228c2ecf20Sopenharmony_ciclk_enable_err: 19238c2ecf20Sopenharmony_ci clk_disable_unprepare(at91_chip->clock); 19248c2ecf20Sopenharmony_cierr: 19258c2ecf20Sopenharmony_ci dev_err(&pdev->dev, "Failure %i for GPIO %i\n", ret, alias_idx); 19268c2ecf20Sopenharmony_ci 19278c2ecf20Sopenharmony_ci return ret; 19288c2ecf20Sopenharmony_ci} 19298c2ecf20Sopenharmony_ci 19308c2ecf20Sopenharmony_cistatic struct platform_driver at91_gpio_driver = { 19318c2ecf20Sopenharmony_ci .driver = { 19328c2ecf20Sopenharmony_ci .name = "gpio-at91", 19338c2ecf20Sopenharmony_ci .of_match_table = at91_gpio_of_match, 19348c2ecf20Sopenharmony_ci }, 19358c2ecf20Sopenharmony_ci .probe = at91_gpio_probe, 19368c2ecf20Sopenharmony_ci}; 19378c2ecf20Sopenharmony_ci 19388c2ecf20Sopenharmony_cistatic struct platform_driver at91_pinctrl_driver = { 19398c2ecf20Sopenharmony_ci .driver = { 19408c2ecf20Sopenharmony_ci .name = "pinctrl-at91", 19418c2ecf20Sopenharmony_ci .of_match_table = at91_pinctrl_of_match, 19428c2ecf20Sopenharmony_ci }, 19438c2ecf20Sopenharmony_ci .probe = at91_pinctrl_probe, 19448c2ecf20Sopenharmony_ci}; 19458c2ecf20Sopenharmony_ci 19468c2ecf20Sopenharmony_cistatic struct platform_driver * const drivers[] = { 19478c2ecf20Sopenharmony_ci &at91_gpio_driver, 19488c2ecf20Sopenharmony_ci &at91_pinctrl_driver, 19498c2ecf20Sopenharmony_ci}; 19508c2ecf20Sopenharmony_ci 19518c2ecf20Sopenharmony_cistatic int __init at91_pinctrl_init(void) 19528c2ecf20Sopenharmony_ci{ 19538c2ecf20Sopenharmony_ci return platform_register_drivers(drivers, ARRAY_SIZE(drivers)); 19548c2ecf20Sopenharmony_ci} 19558c2ecf20Sopenharmony_ciarch_initcall(at91_pinctrl_init); 1956