18c2ecf20Sopenharmony_ci/*
28c2ecf20Sopenharmony_ci * Marvell 37xx SoC pinctrl driver
38c2ecf20Sopenharmony_ci *
48c2ecf20Sopenharmony_ci * Copyright (C) 2017 Marvell
58c2ecf20Sopenharmony_ci *
68c2ecf20Sopenharmony_ci * Gregory CLEMENT <gregory.clement@free-electrons.com>
78c2ecf20Sopenharmony_ci *
88c2ecf20Sopenharmony_ci * This file is licensed under the terms of the GNU General Public
98c2ecf20Sopenharmony_ci * License version 2 or later. This program is licensed "as is"
108c2ecf20Sopenharmony_ci * without any warranty of any kind, whether express or implied.
118c2ecf20Sopenharmony_ci */
128c2ecf20Sopenharmony_ci
138c2ecf20Sopenharmony_ci#include <linux/gpio/driver.h>
148c2ecf20Sopenharmony_ci#include <linux/mfd/syscon.h>
158c2ecf20Sopenharmony_ci#include <linux/of.h>
168c2ecf20Sopenharmony_ci#include <linux/of_address.h>
178c2ecf20Sopenharmony_ci#include <linux/of_device.h>
188c2ecf20Sopenharmony_ci#include <linux/of_irq.h>
198c2ecf20Sopenharmony_ci#include <linux/pinctrl/pinconf-generic.h>
208c2ecf20Sopenharmony_ci#include <linux/pinctrl/pinconf.h>
218c2ecf20Sopenharmony_ci#include <linux/pinctrl/pinctrl.h>
228c2ecf20Sopenharmony_ci#include <linux/pinctrl/pinmux.h>
238c2ecf20Sopenharmony_ci#include <linux/platform_device.h>
248c2ecf20Sopenharmony_ci#include <linux/regmap.h>
258c2ecf20Sopenharmony_ci#include <linux/slab.h>
268c2ecf20Sopenharmony_ci
278c2ecf20Sopenharmony_ci#include "../pinctrl-utils.h"
288c2ecf20Sopenharmony_ci
298c2ecf20Sopenharmony_ci#define OUTPUT_EN	0x0
308c2ecf20Sopenharmony_ci#define INPUT_VAL	0x10
318c2ecf20Sopenharmony_ci#define OUTPUT_VAL	0x18
328c2ecf20Sopenharmony_ci#define OUTPUT_CTL	0x20
338c2ecf20Sopenharmony_ci#define SELECTION	0x30
348c2ecf20Sopenharmony_ci
358c2ecf20Sopenharmony_ci#define IRQ_EN		0x0
368c2ecf20Sopenharmony_ci#define IRQ_POL		0x08
378c2ecf20Sopenharmony_ci#define IRQ_STATUS	0x10
388c2ecf20Sopenharmony_ci#define IRQ_WKUP	0x18
398c2ecf20Sopenharmony_ci
408c2ecf20Sopenharmony_ci#define NB_FUNCS 3
418c2ecf20Sopenharmony_ci#define GPIO_PER_REG	32
428c2ecf20Sopenharmony_ci
438c2ecf20Sopenharmony_ci/**
448c2ecf20Sopenharmony_ci * struct armada_37xx_pin_group: represents group of pins of a pinmux function.
458c2ecf20Sopenharmony_ci * The pins of a pinmux groups are composed of one or two groups of contiguous
468c2ecf20Sopenharmony_ci * pins.
478c2ecf20Sopenharmony_ci * @name:	Name of the pin group, used to lookup the group.
488c2ecf20Sopenharmony_ci * @start_pin:	Index of the first pin of the main range of pins belonging to
498c2ecf20Sopenharmony_ci *		the group
508c2ecf20Sopenharmony_ci * @npins:	Number of pins included in the first range
518c2ecf20Sopenharmony_ci * @reg_mask:	Bit mask matching the group in the selection register
528c2ecf20Sopenharmony_ci * @val:	Value to write to the registers for a given function
538c2ecf20Sopenharmony_ci * @extra_pin:	Index of the first pin of the optional second range of pins
548c2ecf20Sopenharmony_ci *		belonging to the group
558c2ecf20Sopenharmony_ci * @extra_npins:Number of pins included in the second optional range
568c2ecf20Sopenharmony_ci * @funcs:	A list of pinmux functions that can be selected for this group.
578c2ecf20Sopenharmony_ci * @pins:	List of the pins included in the group
588c2ecf20Sopenharmony_ci */
598c2ecf20Sopenharmony_cistruct armada_37xx_pin_group {
608c2ecf20Sopenharmony_ci	const char	*name;
618c2ecf20Sopenharmony_ci	unsigned int	start_pin;
628c2ecf20Sopenharmony_ci	unsigned int	npins;
638c2ecf20Sopenharmony_ci	u32		reg_mask;
648c2ecf20Sopenharmony_ci	u32		val[NB_FUNCS];
658c2ecf20Sopenharmony_ci	unsigned int	extra_pin;
668c2ecf20Sopenharmony_ci	unsigned int	extra_npins;
678c2ecf20Sopenharmony_ci	const char	*funcs[NB_FUNCS];
688c2ecf20Sopenharmony_ci	unsigned int	*pins;
698c2ecf20Sopenharmony_ci};
708c2ecf20Sopenharmony_ci
718c2ecf20Sopenharmony_cistruct armada_37xx_pin_data {
728c2ecf20Sopenharmony_ci	u8				nr_pins;
738c2ecf20Sopenharmony_ci	char				*name;
748c2ecf20Sopenharmony_ci	struct armada_37xx_pin_group	*groups;
758c2ecf20Sopenharmony_ci	int				ngroups;
768c2ecf20Sopenharmony_ci};
778c2ecf20Sopenharmony_ci
788c2ecf20Sopenharmony_cistruct armada_37xx_pmx_func {
798c2ecf20Sopenharmony_ci	const char		*name;
808c2ecf20Sopenharmony_ci	const char		**groups;
818c2ecf20Sopenharmony_ci	unsigned int		ngroups;
828c2ecf20Sopenharmony_ci};
838c2ecf20Sopenharmony_ci
848c2ecf20Sopenharmony_cistruct armada_37xx_pm_state {
858c2ecf20Sopenharmony_ci	u32 out_en_l;
868c2ecf20Sopenharmony_ci	u32 out_en_h;
878c2ecf20Sopenharmony_ci	u32 out_val_l;
888c2ecf20Sopenharmony_ci	u32 out_val_h;
898c2ecf20Sopenharmony_ci	u32 irq_en_l;
908c2ecf20Sopenharmony_ci	u32 irq_en_h;
918c2ecf20Sopenharmony_ci	u32 irq_pol_l;
928c2ecf20Sopenharmony_ci	u32 irq_pol_h;
938c2ecf20Sopenharmony_ci	u32 selection;
948c2ecf20Sopenharmony_ci};
958c2ecf20Sopenharmony_ci
968c2ecf20Sopenharmony_cistruct armada_37xx_pinctrl {
978c2ecf20Sopenharmony_ci	struct regmap			*regmap;
988c2ecf20Sopenharmony_ci	void __iomem			*base;
998c2ecf20Sopenharmony_ci	const struct armada_37xx_pin_data	*data;
1008c2ecf20Sopenharmony_ci	struct device			*dev;
1018c2ecf20Sopenharmony_ci	struct gpio_chip		gpio_chip;
1028c2ecf20Sopenharmony_ci	struct irq_chip			irq_chip;
1038c2ecf20Sopenharmony_ci	spinlock_t			irq_lock;
1048c2ecf20Sopenharmony_ci	struct pinctrl_desc		pctl;
1058c2ecf20Sopenharmony_ci	struct pinctrl_dev		*pctl_dev;
1068c2ecf20Sopenharmony_ci	struct armada_37xx_pin_group	*groups;
1078c2ecf20Sopenharmony_ci	unsigned int			ngroups;
1088c2ecf20Sopenharmony_ci	struct armada_37xx_pmx_func	*funcs;
1098c2ecf20Sopenharmony_ci	unsigned int			nfuncs;
1108c2ecf20Sopenharmony_ci	struct armada_37xx_pm_state	pm;
1118c2ecf20Sopenharmony_ci};
1128c2ecf20Sopenharmony_ci
1138c2ecf20Sopenharmony_ci#define PIN_GRP(_name, _start, _nr, _mask, _func1, _func2)	\
1148c2ecf20Sopenharmony_ci	{					\
1158c2ecf20Sopenharmony_ci		.name = _name,			\
1168c2ecf20Sopenharmony_ci		.start_pin = _start,		\
1178c2ecf20Sopenharmony_ci		.npins = _nr,			\
1188c2ecf20Sopenharmony_ci		.reg_mask = _mask,		\
1198c2ecf20Sopenharmony_ci		.val = {0, _mask},		\
1208c2ecf20Sopenharmony_ci		.funcs = {_func1, _func2}	\
1218c2ecf20Sopenharmony_ci	}
1228c2ecf20Sopenharmony_ci
1238c2ecf20Sopenharmony_ci#define PIN_GRP_GPIO(_name, _start, _nr, _mask, _func1)	\
1248c2ecf20Sopenharmony_ci	{					\
1258c2ecf20Sopenharmony_ci		.name = _name,			\
1268c2ecf20Sopenharmony_ci		.start_pin = _start,		\
1278c2ecf20Sopenharmony_ci		.npins = _nr,			\
1288c2ecf20Sopenharmony_ci		.reg_mask = _mask,		\
1298c2ecf20Sopenharmony_ci		.val = {0, _mask},		\
1308c2ecf20Sopenharmony_ci		.funcs = {_func1, "gpio"}	\
1318c2ecf20Sopenharmony_ci	}
1328c2ecf20Sopenharmony_ci
1338c2ecf20Sopenharmony_ci#define PIN_GRP_GPIO_2(_name, _start, _nr, _mask, _val1, _val2, _func1)   \
1348c2ecf20Sopenharmony_ci	{					\
1358c2ecf20Sopenharmony_ci		.name = _name,			\
1368c2ecf20Sopenharmony_ci		.start_pin = _start,		\
1378c2ecf20Sopenharmony_ci		.npins = _nr,			\
1388c2ecf20Sopenharmony_ci		.reg_mask = _mask,		\
1398c2ecf20Sopenharmony_ci		.val = {_val1, _val2},		\
1408c2ecf20Sopenharmony_ci		.funcs = {_func1, "gpio"}	\
1418c2ecf20Sopenharmony_ci	}
1428c2ecf20Sopenharmony_ci
1438c2ecf20Sopenharmony_ci#define PIN_GRP_GPIO_3(_name, _start, _nr, _mask, _v1, _v2, _v3, _f1, _f2) \
1448c2ecf20Sopenharmony_ci	{					\
1458c2ecf20Sopenharmony_ci		.name = _name,			\
1468c2ecf20Sopenharmony_ci		.start_pin = _start,		\
1478c2ecf20Sopenharmony_ci		.npins = _nr,			\
1488c2ecf20Sopenharmony_ci		.reg_mask = _mask,		\
1498c2ecf20Sopenharmony_ci		.val = {_v1, _v2, _v3},	\
1508c2ecf20Sopenharmony_ci		.funcs = {_f1, _f2, "gpio"}	\
1518c2ecf20Sopenharmony_ci	}
1528c2ecf20Sopenharmony_ci
1538c2ecf20Sopenharmony_ci#define PIN_GRP_EXTRA(_name, _start, _nr, _mask, _v1, _v2, _start2, _nr2, \
1548c2ecf20Sopenharmony_ci		      _f1, _f2)				\
1558c2ecf20Sopenharmony_ci	{						\
1568c2ecf20Sopenharmony_ci		.name = _name,				\
1578c2ecf20Sopenharmony_ci		.start_pin = _start,			\
1588c2ecf20Sopenharmony_ci		.npins = _nr,				\
1598c2ecf20Sopenharmony_ci		.reg_mask = _mask,			\
1608c2ecf20Sopenharmony_ci		.val = {_v1, _v2},			\
1618c2ecf20Sopenharmony_ci		.extra_pin = _start2,			\
1628c2ecf20Sopenharmony_ci		.extra_npins = _nr2,			\
1638c2ecf20Sopenharmony_ci		.funcs = {_f1, _f2}			\
1648c2ecf20Sopenharmony_ci	}
1658c2ecf20Sopenharmony_ci
1668c2ecf20Sopenharmony_cistatic struct armada_37xx_pin_group armada_37xx_nb_groups[] = {
1678c2ecf20Sopenharmony_ci	PIN_GRP_GPIO("jtag", 20, 5, BIT(0), "jtag"),
1688c2ecf20Sopenharmony_ci	PIN_GRP_GPIO("sdio0", 8, 3, BIT(1), "sdio"),
1698c2ecf20Sopenharmony_ci	PIN_GRP_GPIO("emmc_nb", 27, 9, BIT(2), "emmc"),
1708c2ecf20Sopenharmony_ci	PIN_GRP_GPIO_3("pwm0", 11, 1, BIT(3) | BIT(20), 0, BIT(20), BIT(3),
1718c2ecf20Sopenharmony_ci		       "pwm", "led"),
1728c2ecf20Sopenharmony_ci	PIN_GRP_GPIO_3("pwm1", 12, 1, BIT(4) | BIT(21), 0, BIT(21), BIT(4),
1738c2ecf20Sopenharmony_ci		       "pwm", "led"),
1748c2ecf20Sopenharmony_ci	PIN_GRP_GPIO_3("pwm2", 13, 1, BIT(5) | BIT(22), 0, BIT(22), BIT(5),
1758c2ecf20Sopenharmony_ci		       "pwm", "led"),
1768c2ecf20Sopenharmony_ci	PIN_GRP_GPIO_3("pwm3", 14, 1, BIT(6) | BIT(23), 0, BIT(23), BIT(6),
1778c2ecf20Sopenharmony_ci		       "pwm", "led"),
1788c2ecf20Sopenharmony_ci	PIN_GRP_GPIO("pmic1", 7, 1, BIT(7), "pmic"),
1798c2ecf20Sopenharmony_ci	PIN_GRP_GPIO("pmic0", 6, 1, BIT(8), "pmic"),
1808c2ecf20Sopenharmony_ci	PIN_GRP_GPIO("i2c2", 2, 2, BIT(9), "i2c"),
1818c2ecf20Sopenharmony_ci	PIN_GRP_GPIO("i2c1", 0, 2, BIT(10), "i2c"),
1828c2ecf20Sopenharmony_ci	PIN_GRP_GPIO("spi_cs1", 17, 1, BIT(12), "spi"),
1838c2ecf20Sopenharmony_ci	PIN_GRP_GPIO_2("spi_cs2", 18, 1, BIT(13) | BIT(19), 0, BIT(13), "spi"),
1848c2ecf20Sopenharmony_ci	PIN_GRP_GPIO_2("spi_cs3", 19, 1, BIT(14) | BIT(19), 0, BIT(14), "spi"),
1858c2ecf20Sopenharmony_ci	PIN_GRP_GPIO("onewire", 4, 1, BIT(16), "onewire"),
1868c2ecf20Sopenharmony_ci	PIN_GRP_GPIO("uart1", 25, 2, BIT(17), "uart"),
1878c2ecf20Sopenharmony_ci	PIN_GRP_GPIO("spi_quad", 15, 2, BIT(18), "spi"),
1888c2ecf20Sopenharmony_ci	PIN_GRP_EXTRA("uart2", 9, 2, BIT(1) | BIT(13) | BIT(14) | BIT(19),
1898c2ecf20Sopenharmony_ci		      BIT(1) | BIT(13) | BIT(14), BIT(1) | BIT(19),
1908c2ecf20Sopenharmony_ci		      18, 2, "gpio", "uart"),
1918c2ecf20Sopenharmony_ci};
1928c2ecf20Sopenharmony_ci
1938c2ecf20Sopenharmony_cistatic struct armada_37xx_pin_group armada_37xx_sb_groups[] = {
1948c2ecf20Sopenharmony_ci	PIN_GRP_GPIO("usb32_drvvbus0", 0, 1, BIT(0), "drvbus"),
1958c2ecf20Sopenharmony_ci	PIN_GRP_GPIO("usb2_drvvbus1", 1, 1, BIT(1), "drvbus"),
1968c2ecf20Sopenharmony_ci	PIN_GRP_GPIO("sdio_sb", 24, 6, BIT(2), "sdio"),
1978c2ecf20Sopenharmony_ci	PIN_GRP_GPIO("rgmii", 6, 12, BIT(3), "mii"),
1988c2ecf20Sopenharmony_ci	PIN_GRP_GPIO("smi", 18, 2, BIT(4), "smi"),
1998c2ecf20Sopenharmony_ci	PIN_GRP_GPIO("pcie1", 3, 1, BIT(5), "pcie"), /* this actually controls "pcie1_reset" */
2008c2ecf20Sopenharmony_ci	PIN_GRP_GPIO("pcie1_clkreq", 4, 1, BIT(9), "pcie"),
2018c2ecf20Sopenharmony_ci	PIN_GRP_GPIO("pcie1_wakeup", 5, 1, BIT(10), "pcie"),
2028c2ecf20Sopenharmony_ci	PIN_GRP_GPIO("ptp", 20, 3, BIT(11) | BIT(12) | BIT(13), "ptp"),
2038c2ecf20Sopenharmony_ci	PIN_GRP("ptp_clk", 21, 1, BIT(6), "ptp", "mii"),
2048c2ecf20Sopenharmony_ci	PIN_GRP("ptp_trig", 22, 1, BIT(7), "ptp", "mii"),
2058c2ecf20Sopenharmony_ci	PIN_GRP_GPIO_3("mii_col", 23, 1, BIT(8) | BIT(14), 0, BIT(8), BIT(14),
2068c2ecf20Sopenharmony_ci		       "mii", "mii_err"),
2078c2ecf20Sopenharmony_ci};
2088c2ecf20Sopenharmony_ci
2098c2ecf20Sopenharmony_cistatic const struct armada_37xx_pin_data armada_37xx_pin_nb = {
2108c2ecf20Sopenharmony_ci	.nr_pins = 36,
2118c2ecf20Sopenharmony_ci	.name = "GPIO1",
2128c2ecf20Sopenharmony_ci	.groups = armada_37xx_nb_groups,
2138c2ecf20Sopenharmony_ci	.ngroups = ARRAY_SIZE(armada_37xx_nb_groups),
2148c2ecf20Sopenharmony_ci};
2158c2ecf20Sopenharmony_ci
2168c2ecf20Sopenharmony_cistatic const struct armada_37xx_pin_data armada_37xx_pin_sb = {
2178c2ecf20Sopenharmony_ci	.nr_pins = 30,
2188c2ecf20Sopenharmony_ci	.name = "GPIO2",
2198c2ecf20Sopenharmony_ci	.groups = armada_37xx_sb_groups,
2208c2ecf20Sopenharmony_ci	.ngroups = ARRAY_SIZE(armada_37xx_sb_groups),
2218c2ecf20Sopenharmony_ci};
2228c2ecf20Sopenharmony_ci
2238c2ecf20Sopenharmony_cistatic inline void armada_37xx_update_reg(unsigned int *reg,
2248c2ecf20Sopenharmony_ci					  unsigned int *offset)
2258c2ecf20Sopenharmony_ci{
2268c2ecf20Sopenharmony_ci	/* We never have more than 2 registers */
2278c2ecf20Sopenharmony_ci	if (*offset >= GPIO_PER_REG) {
2288c2ecf20Sopenharmony_ci		*offset -= GPIO_PER_REG;
2298c2ecf20Sopenharmony_ci		*reg += sizeof(u32);
2308c2ecf20Sopenharmony_ci	}
2318c2ecf20Sopenharmony_ci}
2328c2ecf20Sopenharmony_ci
2338c2ecf20Sopenharmony_cistatic struct armada_37xx_pin_group *armada_37xx_find_next_grp_by_pin(
2348c2ecf20Sopenharmony_ci	struct armada_37xx_pinctrl *info, int pin, int *grp)
2358c2ecf20Sopenharmony_ci{
2368c2ecf20Sopenharmony_ci	while (*grp < info->ngroups) {
2378c2ecf20Sopenharmony_ci		struct armada_37xx_pin_group *group = &info->groups[*grp];
2388c2ecf20Sopenharmony_ci		int j;
2398c2ecf20Sopenharmony_ci
2408c2ecf20Sopenharmony_ci		*grp = *grp + 1;
2418c2ecf20Sopenharmony_ci		for (j = 0; j < (group->npins + group->extra_npins); j++)
2428c2ecf20Sopenharmony_ci			if (group->pins[j] == pin)
2438c2ecf20Sopenharmony_ci				return group;
2448c2ecf20Sopenharmony_ci	}
2458c2ecf20Sopenharmony_ci	return NULL;
2468c2ecf20Sopenharmony_ci}
2478c2ecf20Sopenharmony_ci
2488c2ecf20Sopenharmony_cistatic int armada_37xx_pin_config_group_get(struct pinctrl_dev *pctldev,
2498c2ecf20Sopenharmony_ci			    unsigned int selector, unsigned long *config)
2508c2ecf20Sopenharmony_ci{
2518c2ecf20Sopenharmony_ci	return -ENOTSUPP;
2528c2ecf20Sopenharmony_ci}
2538c2ecf20Sopenharmony_ci
2548c2ecf20Sopenharmony_cistatic int armada_37xx_pin_config_group_set(struct pinctrl_dev *pctldev,
2558c2ecf20Sopenharmony_ci			    unsigned int selector, unsigned long *configs,
2568c2ecf20Sopenharmony_ci			    unsigned int num_configs)
2578c2ecf20Sopenharmony_ci{
2588c2ecf20Sopenharmony_ci	return -ENOTSUPP;
2598c2ecf20Sopenharmony_ci}
2608c2ecf20Sopenharmony_ci
2618c2ecf20Sopenharmony_cistatic const struct pinconf_ops armada_37xx_pinconf_ops = {
2628c2ecf20Sopenharmony_ci	.is_generic = true,
2638c2ecf20Sopenharmony_ci	.pin_config_group_get = armada_37xx_pin_config_group_get,
2648c2ecf20Sopenharmony_ci	.pin_config_group_set = armada_37xx_pin_config_group_set,
2658c2ecf20Sopenharmony_ci};
2668c2ecf20Sopenharmony_ci
2678c2ecf20Sopenharmony_cistatic int armada_37xx_get_groups_count(struct pinctrl_dev *pctldev)
2688c2ecf20Sopenharmony_ci{
2698c2ecf20Sopenharmony_ci	struct armada_37xx_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
2708c2ecf20Sopenharmony_ci
2718c2ecf20Sopenharmony_ci	return info->ngroups;
2728c2ecf20Sopenharmony_ci}
2738c2ecf20Sopenharmony_ci
2748c2ecf20Sopenharmony_cistatic const char *armada_37xx_get_group_name(struct pinctrl_dev *pctldev,
2758c2ecf20Sopenharmony_ci					      unsigned int group)
2768c2ecf20Sopenharmony_ci{
2778c2ecf20Sopenharmony_ci	struct armada_37xx_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
2788c2ecf20Sopenharmony_ci
2798c2ecf20Sopenharmony_ci	return info->groups[group].name;
2808c2ecf20Sopenharmony_ci}
2818c2ecf20Sopenharmony_ci
2828c2ecf20Sopenharmony_cistatic int armada_37xx_get_group_pins(struct pinctrl_dev *pctldev,
2838c2ecf20Sopenharmony_ci				      unsigned int selector,
2848c2ecf20Sopenharmony_ci				      const unsigned int **pins,
2858c2ecf20Sopenharmony_ci				      unsigned int *npins)
2868c2ecf20Sopenharmony_ci{
2878c2ecf20Sopenharmony_ci	struct armada_37xx_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
2888c2ecf20Sopenharmony_ci
2898c2ecf20Sopenharmony_ci	if (selector >= info->ngroups)
2908c2ecf20Sopenharmony_ci		return -EINVAL;
2918c2ecf20Sopenharmony_ci
2928c2ecf20Sopenharmony_ci	*pins = info->groups[selector].pins;
2938c2ecf20Sopenharmony_ci	*npins = info->groups[selector].npins +
2948c2ecf20Sopenharmony_ci		info->groups[selector].extra_npins;
2958c2ecf20Sopenharmony_ci
2968c2ecf20Sopenharmony_ci	return 0;
2978c2ecf20Sopenharmony_ci}
2988c2ecf20Sopenharmony_ci
2998c2ecf20Sopenharmony_cistatic const struct pinctrl_ops armada_37xx_pctrl_ops = {
3008c2ecf20Sopenharmony_ci	.get_groups_count	= armada_37xx_get_groups_count,
3018c2ecf20Sopenharmony_ci	.get_group_name		= armada_37xx_get_group_name,
3028c2ecf20Sopenharmony_ci	.get_group_pins		= armada_37xx_get_group_pins,
3038c2ecf20Sopenharmony_ci	.dt_node_to_map		= pinconf_generic_dt_node_to_map_group,
3048c2ecf20Sopenharmony_ci	.dt_free_map		= pinctrl_utils_free_map,
3058c2ecf20Sopenharmony_ci};
3068c2ecf20Sopenharmony_ci
3078c2ecf20Sopenharmony_ci/*
3088c2ecf20Sopenharmony_ci * Pinmux_ops handling
3098c2ecf20Sopenharmony_ci */
3108c2ecf20Sopenharmony_ci
3118c2ecf20Sopenharmony_cistatic int armada_37xx_pmx_get_funcs_count(struct pinctrl_dev *pctldev)
3128c2ecf20Sopenharmony_ci{
3138c2ecf20Sopenharmony_ci	struct armada_37xx_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
3148c2ecf20Sopenharmony_ci
3158c2ecf20Sopenharmony_ci	return info->nfuncs;
3168c2ecf20Sopenharmony_ci}
3178c2ecf20Sopenharmony_ci
3188c2ecf20Sopenharmony_cistatic const char *armada_37xx_pmx_get_func_name(struct pinctrl_dev *pctldev,
3198c2ecf20Sopenharmony_ci						 unsigned int selector)
3208c2ecf20Sopenharmony_ci{
3218c2ecf20Sopenharmony_ci	struct armada_37xx_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
3228c2ecf20Sopenharmony_ci
3238c2ecf20Sopenharmony_ci	return info->funcs[selector].name;
3248c2ecf20Sopenharmony_ci}
3258c2ecf20Sopenharmony_ci
3268c2ecf20Sopenharmony_cistatic int armada_37xx_pmx_get_groups(struct pinctrl_dev *pctldev,
3278c2ecf20Sopenharmony_ci				      unsigned int selector,
3288c2ecf20Sopenharmony_ci				      const char * const **groups,
3298c2ecf20Sopenharmony_ci				      unsigned int * const num_groups)
3308c2ecf20Sopenharmony_ci{
3318c2ecf20Sopenharmony_ci	struct armada_37xx_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
3328c2ecf20Sopenharmony_ci
3338c2ecf20Sopenharmony_ci	*groups = info->funcs[selector].groups;
3348c2ecf20Sopenharmony_ci	*num_groups = info->funcs[selector].ngroups;
3358c2ecf20Sopenharmony_ci
3368c2ecf20Sopenharmony_ci	return 0;
3378c2ecf20Sopenharmony_ci}
3388c2ecf20Sopenharmony_ci
3398c2ecf20Sopenharmony_cistatic int armada_37xx_pmx_set_by_name(struct pinctrl_dev *pctldev,
3408c2ecf20Sopenharmony_ci				       const char *name,
3418c2ecf20Sopenharmony_ci				       struct armada_37xx_pin_group *grp)
3428c2ecf20Sopenharmony_ci{
3438c2ecf20Sopenharmony_ci	struct armada_37xx_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
3448c2ecf20Sopenharmony_ci	unsigned int reg = SELECTION;
3458c2ecf20Sopenharmony_ci	unsigned int mask = grp->reg_mask;
3468c2ecf20Sopenharmony_ci	int func, val;
3478c2ecf20Sopenharmony_ci
3488c2ecf20Sopenharmony_ci	dev_dbg(info->dev, "enable function %s group %s\n",
3498c2ecf20Sopenharmony_ci		name, grp->name);
3508c2ecf20Sopenharmony_ci
3518c2ecf20Sopenharmony_ci	func = match_string(grp->funcs, NB_FUNCS, name);
3528c2ecf20Sopenharmony_ci	if (func < 0)
3538c2ecf20Sopenharmony_ci		return -ENOTSUPP;
3548c2ecf20Sopenharmony_ci
3558c2ecf20Sopenharmony_ci	val = grp->val[func];
3568c2ecf20Sopenharmony_ci
3578c2ecf20Sopenharmony_ci	regmap_update_bits(info->regmap, reg, mask, val);
3588c2ecf20Sopenharmony_ci
3598c2ecf20Sopenharmony_ci	return 0;
3608c2ecf20Sopenharmony_ci}
3618c2ecf20Sopenharmony_ci
3628c2ecf20Sopenharmony_cistatic int armada_37xx_pmx_set(struct pinctrl_dev *pctldev,
3638c2ecf20Sopenharmony_ci			       unsigned int selector,
3648c2ecf20Sopenharmony_ci			       unsigned int group)
3658c2ecf20Sopenharmony_ci{
3668c2ecf20Sopenharmony_ci
3678c2ecf20Sopenharmony_ci	struct armada_37xx_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
3688c2ecf20Sopenharmony_ci	struct armada_37xx_pin_group *grp = &info->groups[group];
3698c2ecf20Sopenharmony_ci	const char *name = info->funcs[selector].name;
3708c2ecf20Sopenharmony_ci
3718c2ecf20Sopenharmony_ci	return armada_37xx_pmx_set_by_name(pctldev, name, grp);
3728c2ecf20Sopenharmony_ci}
3738c2ecf20Sopenharmony_ci
3748c2ecf20Sopenharmony_cistatic inline void armada_37xx_irq_update_reg(unsigned int *reg,
3758c2ecf20Sopenharmony_ci					  struct irq_data *d)
3768c2ecf20Sopenharmony_ci{
3778c2ecf20Sopenharmony_ci	int offset = irqd_to_hwirq(d);
3788c2ecf20Sopenharmony_ci
3798c2ecf20Sopenharmony_ci	armada_37xx_update_reg(reg, &offset);
3808c2ecf20Sopenharmony_ci}
3818c2ecf20Sopenharmony_ci
3828c2ecf20Sopenharmony_cistatic int armada_37xx_gpio_direction_input(struct gpio_chip *chip,
3838c2ecf20Sopenharmony_ci					    unsigned int offset)
3848c2ecf20Sopenharmony_ci{
3858c2ecf20Sopenharmony_ci	struct armada_37xx_pinctrl *info = gpiochip_get_data(chip);
3868c2ecf20Sopenharmony_ci	unsigned int reg = OUTPUT_EN;
3878c2ecf20Sopenharmony_ci	unsigned int mask;
3888c2ecf20Sopenharmony_ci
3898c2ecf20Sopenharmony_ci	armada_37xx_update_reg(&reg, &offset);
3908c2ecf20Sopenharmony_ci	mask = BIT(offset);
3918c2ecf20Sopenharmony_ci
3928c2ecf20Sopenharmony_ci	return regmap_update_bits(info->regmap, reg, mask, 0);
3938c2ecf20Sopenharmony_ci}
3948c2ecf20Sopenharmony_ci
3958c2ecf20Sopenharmony_cistatic int armada_37xx_gpio_get_direction(struct gpio_chip *chip,
3968c2ecf20Sopenharmony_ci					  unsigned int offset)
3978c2ecf20Sopenharmony_ci{
3988c2ecf20Sopenharmony_ci	struct armada_37xx_pinctrl *info = gpiochip_get_data(chip);
3998c2ecf20Sopenharmony_ci	unsigned int reg = OUTPUT_EN;
4008c2ecf20Sopenharmony_ci	unsigned int val, mask;
4018c2ecf20Sopenharmony_ci
4028c2ecf20Sopenharmony_ci	armada_37xx_update_reg(&reg, &offset);
4038c2ecf20Sopenharmony_ci	mask = BIT(offset);
4048c2ecf20Sopenharmony_ci	regmap_read(info->regmap, reg, &val);
4058c2ecf20Sopenharmony_ci
4068c2ecf20Sopenharmony_ci	if (val & mask)
4078c2ecf20Sopenharmony_ci		return GPIO_LINE_DIRECTION_OUT;
4088c2ecf20Sopenharmony_ci
4098c2ecf20Sopenharmony_ci	return GPIO_LINE_DIRECTION_IN;
4108c2ecf20Sopenharmony_ci}
4118c2ecf20Sopenharmony_ci
4128c2ecf20Sopenharmony_cistatic int armada_37xx_gpio_direction_output(struct gpio_chip *chip,
4138c2ecf20Sopenharmony_ci					     unsigned int offset, int value)
4148c2ecf20Sopenharmony_ci{
4158c2ecf20Sopenharmony_ci	struct armada_37xx_pinctrl *info = gpiochip_get_data(chip);
4168c2ecf20Sopenharmony_ci	unsigned int reg = OUTPUT_EN;
4178c2ecf20Sopenharmony_ci	unsigned int mask, val, ret;
4188c2ecf20Sopenharmony_ci
4198c2ecf20Sopenharmony_ci	armada_37xx_update_reg(&reg, &offset);
4208c2ecf20Sopenharmony_ci	mask = BIT(offset);
4218c2ecf20Sopenharmony_ci
4228c2ecf20Sopenharmony_ci	ret = regmap_update_bits(info->regmap, reg, mask, mask);
4238c2ecf20Sopenharmony_ci
4248c2ecf20Sopenharmony_ci	if (ret)
4258c2ecf20Sopenharmony_ci		return ret;
4268c2ecf20Sopenharmony_ci
4278c2ecf20Sopenharmony_ci	reg = OUTPUT_VAL;
4288c2ecf20Sopenharmony_ci	val = value ? mask : 0;
4298c2ecf20Sopenharmony_ci	regmap_update_bits(info->regmap, reg, mask, val);
4308c2ecf20Sopenharmony_ci
4318c2ecf20Sopenharmony_ci	return 0;
4328c2ecf20Sopenharmony_ci}
4338c2ecf20Sopenharmony_ci
4348c2ecf20Sopenharmony_cistatic int armada_37xx_gpio_get(struct gpio_chip *chip, unsigned int offset)
4358c2ecf20Sopenharmony_ci{
4368c2ecf20Sopenharmony_ci	struct armada_37xx_pinctrl *info = gpiochip_get_data(chip);
4378c2ecf20Sopenharmony_ci	unsigned int reg = INPUT_VAL;
4388c2ecf20Sopenharmony_ci	unsigned int val, mask;
4398c2ecf20Sopenharmony_ci
4408c2ecf20Sopenharmony_ci	armada_37xx_update_reg(&reg, &offset);
4418c2ecf20Sopenharmony_ci	mask = BIT(offset);
4428c2ecf20Sopenharmony_ci
4438c2ecf20Sopenharmony_ci	regmap_read(info->regmap, reg, &val);
4448c2ecf20Sopenharmony_ci
4458c2ecf20Sopenharmony_ci	return (val & mask) != 0;
4468c2ecf20Sopenharmony_ci}
4478c2ecf20Sopenharmony_ci
4488c2ecf20Sopenharmony_cistatic void armada_37xx_gpio_set(struct gpio_chip *chip, unsigned int offset,
4498c2ecf20Sopenharmony_ci				 int value)
4508c2ecf20Sopenharmony_ci{
4518c2ecf20Sopenharmony_ci	struct armada_37xx_pinctrl *info = gpiochip_get_data(chip);
4528c2ecf20Sopenharmony_ci	unsigned int reg = OUTPUT_VAL;
4538c2ecf20Sopenharmony_ci	unsigned int mask, val;
4548c2ecf20Sopenharmony_ci
4558c2ecf20Sopenharmony_ci	armada_37xx_update_reg(&reg, &offset);
4568c2ecf20Sopenharmony_ci	mask = BIT(offset);
4578c2ecf20Sopenharmony_ci	val = value ? mask : 0;
4588c2ecf20Sopenharmony_ci
4598c2ecf20Sopenharmony_ci	regmap_update_bits(info->regmap, reg, mask, val);
4608c2ecf20Sopenharmony_ci}
4618c2ecf20Sopenharmony_ci
4628c2ecf20Sopenharmony_cistatic int armada_37xx_pmx_gpio_set_direction(struct pinctrl_dev *pctldev,
4638c2ecf20Sopenharmony_ci					      struct pinctrl_gpio_range *range,
4648c2ecf20Sopenharmony_ci					      unsigned int offset, bool input)
4658c2ecf20Sopenharmony_ci{
4668c2ecf20Sopenharmony_ci	struct armada_37xx_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
4678c2ecf20Sopenharmony_ci	struct gpio_chip *chip = range->gc;
4688c2ecf20Sopenharmony_ci
4698c2ecf20Sopenharmony_ci	dev_dbg(info->dev, "gpio_direction for pin %u as %s-%d to %s\n",
4708c2ecf20Sopenharmony_ci		offset, range->name, offset, input ? "input" : "output");
4718c2ecf20Sopenharmony_ci
4728c2ecf20Sopenharmony_ci	if (input)
4738c2ecf20Sopenharmony_ci		armada_37xx_gpio_direction_input(chip, offset);
4748c2ecf20Sopenharmony_ci	else
4758c2ecf20Sopenharmony_ci		armada_37xx_gpio_direction_output(chip, offset, 0);
4768c2ecf20Sopenharmony_ci
4778c2ecf20Sopenharmony_ci	return 0;
4788c2ecf20Sopenharmony_ci}
4798c2ecf20Sopenharmony_ci
4808c2ecf20Sopenharmony_cistatic int armada_37xx_gpio_request_enable(struct pinctrl_dev *pctldev,
4818c2ecf20Sopenharmony_ci					   struct pinctrl_gpio_range *range,
4828c2ecf20Sopenharmony_ci					   unsigned int offset)
4838c2ecf20Sopenharmony_ci{
4848c2ecf20Sopenharmony_ci	struct armada_37xx_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
4858c2ecf20Sopenharmony_ci	struct armada_37xx_pin_group *group;
4868c2ecf20Sopenharmony_ci	int grp = 0;
4878c2ecf20Sopenharmony_ci
4888c2ecf20Sopenharmony_ci	dev_dbg(info->dev, "requesting gpio %d\n", offset);
4898c2ecf20Sopenharmony_ci
4908c2ecf20Sopenharmony_ci	while ((group = armada_37xx_find_next_grp_by_pin(info, offset, &grp)))
4918c2ecf20Sopenharmony_ci		armada_37xx_pmx_set_by_name(pctldev, "gpio", group);
4928c2ecf20Sopenharmony_ci
4938c2ecf20Sopenharmony_ci	return 0;
4948c2ecf20Sopenharmony_ci}
4958c2ecf20Sopenharmony_ci
4968c2ecf20Sopenharmony_cistatic const struct pinmux_ops armada_37xx_pmx_ops = {
4978c2ecf20Sopenharmony_ci	.get_functions_count	= armada_37xx_pmx_get_funcs_count,
4988c2ecf20Sopenharmony_ci	.get_function_name	= armada_37xx_pmx_get_func_name,
4998c2ecf20Sopenharmony_ci	.get_function_groups	= armada_37xx_pmx_get_groups,
5008c2ecf20Sopenharmony_ci	.set_mux		= armada_37xx_pmx_set,
5018c2ecf20Sopenharmony_ci	.gpio_request_enable	= armada_37xx_gpio_request_enable,
5028c2ecf20Sopenharmony_ci	.gpio_set_direction	= armada_37xx_pmx_gpio_set_direction,
5038c2ecf20Sopenharmony_ci};
5048c2ecf20Sopenharmony_ci
5058c2ecf20Sopenharmony_cistatic const struct gpio_chip armada_37xx_gpiolib_chip = {
5068c2ecf20Sopenharmony_ci	.request = gpiochip_generic_request,
5078c2ecf20Sopenharmony_ci	.free = gpiochip_generic_free,
5088c2ecf20Sopenharmony_ci	.set = armada_37xx_gpio_set,
5098c2ecf20Sopenharmony_ci	.get = armada_37xx_gpio_get,
5108c2ecf20Sopenharmony_ci	.get_direction	= armada_37xx_gpio_get_direction,
5118c2ecf20Sopenharmony_ci	.direction_input = armada_37xx_gpio_direction_input,
5128c2ecf20Sopenharmony_ci	.direction_output = armada_37xx_gpio_direction_output,
5138c2ecf20Sopenharmony_ci	.owner = THIS_MODULE,
5148c2ecf20Sopenharmony_ci};
5158c2ecf20Sopenharmony_ci
5168c2ecf20Sopenharmony_cistatic void armada_37xx_irq_ack(struct irq_data *d)
5178c2ecf20Sopenharmony_ci{
5188c2ecf20Sopenharmony_ci	struct gpio_chip *chip = irq_data_get_irq_chip_data(d);
5198c2ecf20Sopenharmony_ci	struct armada_37xx_pinctrl *info = gpiochip_get_data(chip);
5208c2ecf20Sopenharmony_ci	u32 reg = IRQ_STATUS;
5218c2ecf20Sopenharmony_ci	unsigned long flags;
5228c2ecf20Sopenharmony_ci
5238c2ecf20Sopenharmony_ci	armada_37xx_irq_update_reg(&reg, d);
5248c2ecf20Sopenharmony_ci	spin_lock_irqsave(&info->irq_lock, flags);
5258c2ecf20Sopenharmony_ci	writel(d->mask, info->base + reg);
5268c2ecf20Sopenharmony_ci	spin_unlock_irqrestore(&info->irq_lock, flags);
5278c2ecf20Sopenharmony_ci}
5288c2ecf20Sopenharmony_ci
5298c2ecf20Sopenharmony_cistatic void armada_37xx_irq_mask(struct irq_data *d)
5308c2ecf20Sopenharmony_ci{
5318c2ecf20Sopenharmony_ci	struct gpio_chip *chip = irq_data_get_irq_chip_data(d);
5328c2ecf20Sopenharmony_ci	struct armada_37xx_pinctrl *info = gpiochip_get_data(chip);
5338c2ecf20Sopenharmony_ci	u32 val, reg = IRQ_EN;
5348c2ecf20Sopenharmony_ci	unsigned long flags;
5358c2ecf20Sopenharmony_ci
5368c2ecf20Sopenharmony_ci	armada_37xx_irq_update_reg(&reg, d);
5378c2ecf20Sopenharmony_ci	spin_lock_irqsave(&info->irq_lock, flags);
5388c2ecf20Sopenharmony_ci	val = readl(info->base + reg);
5398c2ecf20Sopenharmony_ci	writel(val & ~d->mask, info->base + reg);
5408c2ecf20Sopenharmony_ci	spin_unlock_irqrestore(&info->irq_lock, flags);
5418c2ecf20Sopenharmony_ci}
5428c2ecf20Sopenharmony_ci
5438c2ecf20Sopenharmony_cistatic void armada_37xx_irq_unmask(struct irq_data *d)
5448c2ecf20Sopenharmony_ci{
5458c2ecf20Sopenharmony_ci	struct gpio_chip *chip = irq_data_get_irq_chip_data(d);
5468c2ecf20Sopenharmony_ci	struct armada_37xx_pinctrl *info = gpiochip_get_data(chip);
5478c2ecf20Sopenharmony_ci	u32 val, reg = IRQ_EN;
5488c2ecf20Sopenharmony_ci	unsigned long flags;
5498c2ecf20Sopenharmony_ci
5508c2ecf20Sopenharmony_ci	armada_37xx_irq_update_reg(&reg, d);
5518c2ecf20Sopenharmony_ci	spin_lock_irqsave(&info->irq_lock, flags);
5528c2ecf20Sopenharmony_ci	val = readl(info->base + reg);
5538c2ecf20Sopenharmony_ci	writel(val | d->mask, info->base + reg);
5548c2ecf20Sopenharmony_ci	spin_unlock_irqrestore(&info->irq_lock, flags);
5558c2ecf20Sopenharmony_ci}
5568c2ecf20Sopenharmony_ci
5578c2ecf20Sopenharmony_cistatic int armada_37xx_irq_set_wake(struct irq_data *d, unsigned int on)
5588c2ecf20Sopenharmony_ci{
5598c2ecf20Sopenharmony_ci	struct gpio_chip *chip = irq_data_get_irq_chip_data(d);
5608c2ecf20Sopenharmony_ci	struct armada_37xx_pinctrl *info = gpiochip_get_data(chip);
5618c2ecf20Sopenharmony_ci	u32 val, reg = IRQ_WKUP;
5628c2ecf20Sopenharmony_ci	unsigned long flags;
5638c2ecf20Sopenharmony_ci
5648c2ecf20Sopenharmony_ci	armada_37xx_irq_update_reg(&reg, d);
5658c2ecf20Sopenharmony_ci	spin_lock_irqsave(&info->irq_lock, flags);
5668c2ecf20Sopenharmony_ci	val = readl(info->base + reg);
5678c2ecf20Sopenharmony_ci	if (on)
5688c2ecf20Sopenharmony_ci		val |= (BIT(d->hwirq % GPIO_PER_REG));
5698c2ecf20Sopenharmony_ci	else
5708c2ecf20Sopenharmony_ci		val &= ~(BIT(d->hwirq % GPIO_PER_REG));
5718c2ecf20Sopenharmony_ci	writel(val, info->base + reg);
5728c2ecf20Sopenharmony_ci	spin_unlock_irqrestore(&info->irq_lock, flags);
5738c2ecf20Sopenharmony_ci
5748c2ecf20Sopenharmony_ci	return 0;
5758c2ecf20Sopenharmony_ci}
5768c2ecf20Sopenharmony_ci
5778c2ecf20Sopenharmony_cistatic int armada_37xx_irq_set_type(struct irq_data *d, unsigned int type)
5788c2ecf20Sopenharmony_ci{
5798c2ecf20Sopenharmony_ci	struct gpio_chip *chip = irq_data_get_irq_chip_data(d);
5808c2ecf20Sopenharmony_ci	struct armada_37xx_pinctrl *info = gpiochip_get_data(chip);
5818c2ecf20Sopenharmony_ci	u32 val, reg = IRQ_POL;
5828c2ecf20Sopenharmony_ci	unsigned long flags;
5838c2ecf20Sopenharmony_ci
5848c2ecf20Sopenharmony_ci	spin_lock_irqsave(&info->irq_lock, flags);
5858c2ecf20Sopenharmony_ci	armada_37xx_irq_update_reg(&reg, d);
5868c2ecf20Sopenharmony_ci	val = readl(info->base + reg);
5878c2ecf20Sopenharmony_ci	switch (type) {
5888c2ecf20Sopenharmony_ci	case IRQ_TYPE_EDGE_RISING:
5898c2ecf20Sopenharmony_ci		val &= ~(BIT(d->hwirq % GPIO_PER_REG));
5908c2ecf20Sopenharmony_ci		break;
5918c2ecf20Sopenharmony_ci	case IRQ_TYPE_EDGE_FALLING:
5928c2ecf20Sopenharmony_ci		val |= (BIT(d->hwirq % GPIO_PER_REG));
5938c2ecf20Sopenharmony_ci		break;
5948c2ecf20Sopenharmony_ci	case IRQ_TYPE_EDGE_BOTH: {
5958c2ecf20Sopenharmony_ci		u32 in_val, in_reg = INPUT_VAL;
5968c2ecf20Sopenharmony_ci
5978c2ecf20Sopenharmony_ci		armada_37xx_irq_update_reg(&in_reg, d);
5988c2ecf20Sopenharmony_ci		regmap_read(info->regmap, in_reg, &in_val);
5998c2ecf20Sopenharmony_ci
6008c2ecf20Sopenharmony_ci		/* Set initial polarity based on current input level. */
6018c2ecf20Sopenharmony_ci		if (in_val & BIT(d->hwirq % GPIO_PER_REG))
6028c2ecf20Sopenharmony_ci			val |= BIT(d->hwirq % GPIO_PER_REG);	/* falling */
6038c2ecf20Sopenharmony_ci		else
6048c2ecf20Sopenharmony_ci			val &= ~(BIT(d->hwirq % GPIO_PER_REG));	/* rising */
6058c2ecf20Sopenharmony_ci		break;
6068c2ecf20Sopenharmony_ci	}
6078c2ecf20Sopenharmony_ci	default:
6088c2ecf20Sopenharmony_ci		spin_unlock_irqrestore(&info->irq_lock, flags);
6098c2ecf20Sopenharmony_ci		return -EINVAL;
6108c2ecf20Sopenharmony_ci	}
6118c2ecf20Sopenharmony_ci	writel(val, info->base + reg);
6128c2ecf20Sopenharmony_ci	spin_unlock_irqrestore(&info->irq_lock, flags);
6138c2ecf20Sopenharmony_ci
6148c2ecf20Sopenharmony_ci	return 0;
6158c2ecf20Sopenharmony_ci}
6168c2ecf20Sopenharmony_ci
6178c2ecf20Sopenharmony_cistatic int armada_37xx_edge_both_irq_swap_pol(struct armada_37xx_pinctrl *info,
6188c2ecf20Sopenharmony_ci					     u32 pin_idx)
6198c2ecf20Sopenharmony_ci{
6208c2ecf20Sopenharmony_ci	u32 reg_idx = pin_idx / GPIO_PER_REG;
6218c2ecf20Sopenharmony_ci	u32 bit_num = pin_idx % GPIO_PER_REG;
6228c2ecf20Sopenharmony_ci	u32 p, l, ret;
6238c2ecf20Sopenharmony_ci	unsigned long flags;
6248c2ecf20Sopenharmony_ci
6258c2ecf20Sopenharmony_ci	regmap_read(info->regmap, INPUT_VAL + 4*reg_idx, &l);
6268c2ecf20Sopenharmony_ci
6278c2ecf20Sopenharmony_ci	spin_lock_irqsave(&info->irq_lock, flags);
6288c2ecf20Sopenharmony_ci	p = readl(info->base + IRQ_POL + 4 * reg_idx);
6298c2ecf20Sopenharmony_ci	if ((p ^ l) & (1 << bit_num)) {
6308c2ecf20Sopenharmony_ci		/*
6318c2ecf20Sopenharmony_ci		 * For the gpios which are used for both-edge irqs, when their
6328c2ecf20Sopenharmony_ci		 * interrupts happen, their input levels are changed,
6338c2ecf20Sopenharmony_ci		 * yet their interrupt polarities are kept in old values, we
6348c2ecf20Sopenharmony_ci		 * should synchronize their interrupt polarities; for example,
6358c2ecf20Sopenharmony_ci		 * at first a gpio's input level is low and its interrupt
6368c2ecf20Sopenharmony_ci		 * polarity control is "Detect rising edge", then the gpio has
6378c2ecf20Sopenharmony_ci		 * a interrupt , its level turns to high, we should change its
6388c2ecf20Sopenharmony_ci		 * polarity control to "Detect falling edge" correspondingly.
6398c2ecf20Sopenharmony_ci		 */
6408c2ecf20Sopenharmony_ci		p ^= 1 << bit_num;
6418c2ecf20Sopenharmony_ci		writel(p, info->base + IRQ_POL + 4 * reg_idx);
6428c2ecf20Sopenharmony_ci		ret = 0;
6438c2ecf20Sopenharmony_ci	} else {
6448c2ecf20Sopenharmony_ci		/* Spurious irq */
6458c2ecf20Sopenharmony_ci		ret = -1;
6468c2ecf20Sopenharmony_ci	}
6478c2ecf20Sopenharmony_ci
6488c2ecf20Sopenharmony_ci	spin_unlock_irqrestore(&info->irq_lock, flags);
6498c2ecf20Sopenharmony_ci	return ret;
6508c2ecf20Sopenharmony_ci}
6518c2ecf20Sopenharmony_ci
6528c2ecf20Sopenharmony_cistatic void armada_37xx_irq_handler(struct irq_desc *desc)
6538c2ecf20Sopenharmony_ci{
6548c2ecf20Sopenharmony_ci	struct gpio_chip *gc = irq_desc_get_handler_data(desc);
6558c2ecf20Sopenharmony_ci	struct irq_chip *chip = irq_desc_get_chip(desc);
6568c2ecf20Sopenharmony_ci	struct armada_37xx_pinctrl *info = gpiochip_get_data(gc);
6578c2ecf20Sopenharmony_ci	struct irq_domain *d = gc->irq.domain;
6588c2ecf20Sopenharmony_ci	int i;
6598c2ecf20Sopenharmony_ci
6608c2ecf20Sopenharmony_ci	chained_irq_enter(chip, desc);
6618c2ecf20Sopenharmony_ci	for (i = 0; i <= d->revmap_size / GPIO_PER_REG; i++) {
6628c2ecf20Sopenharmony_ci		u32 status;
6638c2ecf20Sopenharmony_ci		unsigned long flags;
6648c2ecf20Sopenharmony_ci
6658c2ecf20Sopenharmony_ci		spin_lock_irqsave(&info->irq_lock, flags);
6668c2ecf20Sopenharmony_ci		status = readl_relaxed(info->base + IRQ_STATUS + 4 * i);
6678c2ecf20Sopenharmony_ci		/* Manage only the interrupt that was enabled */
6688c2ecf20Sopenharmony_ci		status &= readl_relaxed(info->base + IRQ_EN + 4 * i);
6698c2ecf20Sopenharmony_ci		spin_unlock_irqrestore(&info->irq_lock, flags);
6708c2ecf20Sopenharmony_ci		while (status) {
6718c2ecf20Sopenharmony_ci			u32 hwirq = ffs(status) - 1;
6728c2ecf20Sopenharmony_ci			u32 virq = irq_find_mapping(d, hwirq +
6738c2ecf20Sopenharmony_ci						     i * GPIO_PER_REG);
6748c2ecf20Sopenharmony_ci			u32 t = irq_get_trigger_type(virq);
6758c2ecf20Sopenharmony_ci
6768c2ecf20Sopenharmony_ci			if ((t & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH) {
6778c2ecf20Sopenharmony_ci				/* Swap polarity (race with GPIO line) */
6788c2ecf20Sopenharmony_ci				if (armada_37xx_edge_both_irq_swap_pol(info,
6798c2ecf20Sopenharmony_ci					hwirq + i * GPIO_PER_REG)) {
6808c2ecf20Sopenharmony_ci					/*
6818c2ecf20Sopenharmony_ci					 * For spurious irq, which gpio level
6828c2ecf20Sopenharmony_ci					 * is not as expected after incoming
6838c2ecf20Sopenharmony_ci					 * edge, just ack the gpio irq.
6848c2ecf20Sopenharmony_ci					 */
6858c2ecf20Sopenharmony_ci					writel(1 << hwirq,
6868c2ecf20Sopenharmony_ci					       info->base +
6878c2ecf20Sopenharmony_ci					       IRQ_STATUS + 4 * i);
6888c2ecf20Sopenharmony_ci					goto update_status;
6898c2ecf20Sopenharmony_ci				}
6908c2ecf20Sopenharmony_ci			}
6918c2ecf20Sopenharmony_ci
6928c2ecf20Sopenharmony_ci			generic_handle_irq(virq);
6938c2ecf20Sopenharmony_ci
6948c2ecf20Sopenharmony_ciupdate_status:
6958c2ecf20Sopenharmony_ci			/* Update status in case a new IRQ appears */
6968c2ecf20Sopenharmony_ci			spin_lock_irqsave(&info->irq_lock, flags);
6978c2ecf20Sopenharmony_ci			status = readl_relaxed(info->base +
6988c2ecf20Sopenharmony_ci					       IRQ_STATUS + 4 * i);
6998c2ecf20Sopenharmony_ci			/* Manage only the interrupt that was enabled */
7008c2ecf20Sopenharmony_ci			status &= readl_relaxed(info->base + IRQ_EN + 4 * i);
7018c2ecf20Sopenharmony_ci			spin_unlock_irqrestore(&info->irq_lock, flags);
7028c2ecf20Sopenharmony_ci		}
7038c2ecf20Sopenharmony_ci	}
7048c2ecf20Sopenharmony_ci	chained_irq_exit(chip, desc);
7058c2ecf20Sopenharmony_ci}
7068c2ecf20Sopenharmony_ci
7078c2ecf20Sopenharmony_cistatic unsigned int armada_37xx_irq_startup(struct irq_data *d)
7088c2ecf20Sopenharmony_ci{
7098c2ecf20Sopenharmony_ci	/*
7108c2ecf20Sopenharmony_ci	 * The mask field is a "precomputed bitmask for accessing the
7118c2ecf20Sopenharmony_ci	 * chip registers" which was introduced for the generic
7128c2ecf20Sopenharmony_ci	 * irqchip framework. As we don't use this framework, we can
7138c2ecf20Sopenharmony_ci	 * reuse this field for our own usage.
7148c2ecf20Sopenharmony_ci	 */
7158c2ecf20Sopenharmony_ci	d->mask = BIT(d->hwirq % GPIO_PER_REG);
7168c2ecf20Sopenharmony_ci
7178c2ecf20Sopenharmony_ci	armada_37xx_irq_unmask(d);
7188c2ecf20Sopenharmony_ci
7198c2ecf20Sopenharmony_ci	return 0;
7208c2ecf20Sopenharmony_ci}
7218c2ecf20Sopenharmony_ci
7228c2ecf20Sopenharmony_cistatic int armada_37xx_irqchip_register(struct platform_device *pdev,
7238c2ecf20Sopenharmony_ci					struct armada_37xx_pinctrl *info)
7248c2ecf20Sopenharmony_ci{
7258c2ecf20Sopenharmony_ci	struct device_node *np = info->dev->of_node;
7268c2ecf20Sopenharmony_ci	struct gpio_chip *gc = &info->gpio_chip;
7278c2ecf20Sopenharmony_ci	struct irq_chip *irqchip = &info->irq_chip;
7288c2ecf20Sopenharmony_ci	struct gpio_irq_chip *girq = &gc->irq;
7298c2ecf20Sopenharmony_ci	struct device *dev = &pdev->dev;
7308c2ecf20Sopenharmony_ci	struct resource res;
7318c2ecf20Sopenharmony_ci	int ret = -ENODEV, i, nr_irq_parent;
7328c2ecf20Sopenharmony_ci
7338c2ecf20Sopenharmony_ci	/* Check if we have at least one gpio-controller child node */
7348c2ecf20Sopenharmony_ci	for_each_child_of_node(info->dev->of_node, np) {
7358c2ecf20Sopenharmony_ci		if (of_property_read_bool(np, "gpio-controller")) {
7368c2ecf20Sopenharmony_ci			ret = 0;
7378c2ecf20Sopenharmony_ci			break;
7388c2ecf20Sopenharmony_ci		}
7398c2ecf20Sopenharmony_ci	}
7408c2ecf20Sopenharmony_ci	if (ret) {
7418c2ecf20Sopenharmony_ci		dev_err(dev, "no gpio-controller child node\n");
7428c2ecf20Sopenharmony_ci		return ret;
7438c2ecf20Sopenharmony_ci	}
7448c2ecf20Sopenharmony_ci
7458c2ecf20Sopenharmony_ci	nr_irq_parent = of_irq_count(np);
7468c2ecf20Sopenharmony_ci	spin_lock_init(&info->irq_lock);
7478c2ecf20Sopenharmony_ci
7488c2ecf20Sopenharmony_ci	if (!nr_irq_parent) {
7498c2ecf20Sopenharmony_ci		dev_err(dev, "invalid or no IRQ\n");
7508c2ecf20Sopenharmony_ci		return 0;
7518c2ecf20Sopenharmony_ci	}
7528c2ecf20Sopenharmony_ci
7538c2ecf20Sopenharmony_ci	if (of_address_to_resource(info->dev->of_node, 1, &res)) {
7548c2ecf20Sopenharmony_ci		dev_err(dev, "cannot find IO resource\n");
7558c2ecf20Sopenharmony_ci		return -ENOENT;
7568c2ecf20Sopenharmony_ci	}
7578c2ecf20Sopenharmony_ci
7588c2ecf20Sopenharmony_ci	info->base = devm_ioremap_resource(info->dev, &res);
7598c2ecf20Sopenharmony_ci	if (IS_ERR(info->base))
7608c2ecf20Sopenharmony_ci		return PTR_ERR(info->base);
7618c2ecf20Sopenharmony_ci
7628c2ecf20Sopenharmony_ci	irqchip->irq_ack = armada_37xx_irq_ack;
7638c2ecf20Sopenharmony_ci	irqchip->irq_mask = armada_37xx_irq_mask;
7648c2ecf20Sopenharmony_ci	irqchip->irq_unmask = armada_37xx_irq_unmask;
7658c2ecf20Sopenharmony_ci	irqchip->irq_set_wake = armada_37xx_irq_set_wake;
7668c2ecf20Sopenharmony_ci	irqchip->irq_set_type = armada_37xx_irq_set_type;
7678c2ecf20Sopenharmony_ci	irqchip->irq_startup = armada_37xx_irq_startup;
7688c2ecf20Sopenharmony_ci	irqchip->name = info->data->name;
7698c2ecf20Sopenharmony_ci	girq->chip = irqchip;
7708c2ecf20Sopenharmony_ci	girq->parent_handler = armada_37xx_irq_handler;
7718c2ecf20Sopenharmony_ci	/*
7728c2ecf20Sopenharmony_ci	 * Many interrupts are connected to the parent interrupt
7738c2ecf20Sopenharmony_ci	 * controller. But we do not take advantage of this and use
7748c2ecf20Sopenharmony_ci	 * the chained irq with all of them.
7758c2ecf20Sopenharmony_ci	 */
7768c2ecf20Sopenharmony_ci	girq->num_parents = nr_irq_parent;
7778c2ecf20Sopenharmony_ci	girq->parents = devm_kcalloc(&pdev->dev, nr_irq_parent,
7788c2ecf20Sopenharmony_ci				     sizeof(*girq->parents), GFP_KERNEL);
7798c2ecf20Sopenharmony_ci	if (!girq->parents)
7808c2ecf20Sopenharmony_ci		return -ENOMEM;
7818c2ecf20Sopenharmony_ci	for (i = 0; i < nr_irq_parent; i++) {
7828c2ecf20Sopenharmony_ci		int irq = irq_of_parse_and_map(np, i);
7838c2ecf20Sopenharmony_ci
7848c2ecf20Sopenharmony_ci		if (!irq)
7858c2ecf20Sopenharmony_ci			continue;
7868c2ecf20Sopenharmony_ci		girq->parents[i] = irq;
7878c2ecf20Sopenharmony_ci	}
7888c2ecf20Sopenharmony_ci	girq->default_type = IRQ_TYPE_NONE;
7898c2ecf20Sopenharmony_ci	girq->handler = handle_edge_irq;
7908c2ecf20Sopenharmony_ci
7918c2ecf20Sopenharmony_ci	return 0;
7928c2ecf20Sopenharmony_ci}
7938c2ecf20Sopenharmony_ci
7948c2ecf20Sopenharmony_cistatic int armada_37xx_gpiochip_register(struct platform_device *pdev,
7958c2ecf20Sopenharmony_ci					struct armada_37xx_pinctrl *info)
7968c2ecf20Sopenharmony_ci{
7978c2ecf20Sopenharmony_ci	struct device_node *np;
7988c2ecf20Sopenharmony_ci	struct gpio_chip *gc;
7998c2ecf20Sopenharmony_ci	int ret = -ENODEV;
8008c2ecf20Sopenharmony_ci
8018c2ecf20Sopenharmony_ci	for_each_child_of_node(info->dev->of_node, np) {
8028c2ecf20Sopenharmony_ci		if (of_find_property(np, "gpio-controller", NULL)) {
8038c2ecf20Sopenharmony_ci			ret = 0;
8048c2ecf20Sopenharmony_ci			break;
8058c2ecf20Sopenharmony_ci		}
8068c2ecf20Sopenharmony_ci	}
8078c2ecf20Sopenharmony_ci	if (ret)
8088c2ecf20Sopenharmony_ci		return ret;
8098c2ecf20Sopenharmony_ci
8108c2ecf20Sopenharmony_ci	info->gpio_chip = armada_37xx_gpiolib_chip;
8118c2ecf20Sopenharmony_ci
8128c2ecf20Sopenharmony_ci	gc = &info->gpio_chip;
8138c2ecf20Sopenharmony_ci	gc->ngpio = info->data->nr_pins;
8148c2ecf20Sopenharmony_ci	gc->parent = &pdev->dev;
8158c2ecf20Sopenharmony_ci	gc->base = -1;
8168c2ecf20Sopenharmony_ci	gc->of_node = np;
8178c2ecf20Sopenharmony_ci	gc->label = info->data->name;
8188c2ecf20Sopenharmony_ci
8198c2ecf20Sopenharmony_ci	ret = armada_37xx_irqchip_register(pdev, info);
8208c2ecf20Sopenharmony_ci	if (ret)
8218c2ecf20Sopenharmony_ci		return ret;
8228c2ecf20Sopenharmony_ci	ret = devm_gpiochip_add_data(&pdev->dev, gc, info);
8238c2ecf20Sopenharmony_ci	if (ret)
8248c2ecf20Sopenharmony_ci		return ret;
8258c2ecf20Sopenharmony_ci
8268c2ecf20Sopenharmony_ci	return 0;
8278c2ecf20Sopenharmony_ci}
8288c2ecf20Sopenharmony_ci
8298c2ecf20Sopenharmony_ci/**
8308c2ecf20Sopenharmony_ci * armada_37xx_add_function() - Add a new function to the list
8318c2ecf20Sopenharmony_ci * @funcs: array of function to add the new one
8328c2ecf20Sopenharmony_ci * @funcsize: size of the remaining space for the function
8338c2ecf20Sopenharmony_ci * @name: name of the function to add
8348c2ecf20Sopenharmony_ci *
8358c2ecf20Sopenharmony_ci * If it is a new function then create it by adding its name else
8368c2ecf20Sopenharmony_ci * increment the number of group associated to this function.
8378c2ecf20Sopenharmony_ci */
8388c2ecf20Sopenharmony_cistatic int armada_37xx_add_function(struct armada_37xx_pmx_func *funcs,
8398c2ecf20Sopenharmony_ci				    int *funcsize, const char *name)
8408c2ecf20Sopenharmony_ci{
8418c2ecf20Sopenharmony_ci	int i = 0;
8428c2ecf20Sopenharmony_ci
8438c2ecf20Sopenharmony_ci	if (*funcsize <= 0)
8448c2ecf20Sopenharmony_ci		return -EOVERFLOW;
8458c2ecf20Sopenharmony_ci
8468c2ecf20Sopenharmony_ci	while (funcs->ngroups) {
8478c2ecf20Sopenharmony_ci		/* function already there */
8488c2ecf20Sopenharmony_ci		if (strcmp(funcs->name, name) == 0) {
8498c2ecf20Sopenharmony_ci			funcs->ngroups++;
8508c2ecf20Sopenharmony_ci
8518c2ecf20Sopenharmony_ci			return -EEXIST;
8528c2ecf20Sopenharmony_ci		}
8538c2ecf20Sopenharmony_ci		funcs++;
8548c2ecf20Sopenharmony_ci		i++;
8558c2ecf20Sopenharmony_ci	}
8568c2ecf20Sopenharmony_ci
8578c2ecf20Sopenharmony_ci	/* append new unique function */
8588c2ecf20Sopenharmony_ci	funcs->name = name;
8598c2ecf20Sopenharmony_ci	funcs->ngroups = 1;
8608c2ecf20Sopenharmony_ci	(*funcsize)--;
8618c2ecf20Sopenharmony_ci
8628c2ecf20Sopenharmony_ci	return 0;
8638c2ecf20Sopenharmony_ci}
8648c2ecf20Sopenharmony_ci
8658c2ecf20Sopenharmony_ci/**
8668c2ecf20Sopenharmony_ci * armada_37xx_fill_group() - complete the group array
8678c2ecf20Sopenharmony_ci * @info: info driver instance
8688c2ecf20Sopenharmony_ci *
8698c2ecf20Sopenharmony_ci * Based on the data available from the armada_37xx_pin_group array
8708c2ecf20Sopenharmony_ci * completes the last member of the struct for each function: the list
8718c2ecf20Sopenharmony_ci * of the groups associated to this function.
8728c2ecf20Sopenharmony_ci *
8738c2ecf20Sopenharmony_ci */
8748c2ecf20Sopenharmony_cistatic int armada_37xx_fill_group(struct armada_37xx_pinctrl *info)
8758c2ecf20Sopenharmony_ci{
8768c2ecf20Sopenharmony_ci	int n, num = 0, funcsize = info->data->nr_pins;
8778c2ecf20Sopenharmony_ci
8788c2ecf20Sopenharmony_ci	for (n = 0; n < info->ngroups; n++) {
8798c2ecf20Sopenharmony_ci		struct armada_37xx_pin_group *grp = &info->groups[n];
8808c2ecf20Sopenharmony_ci		int i, j, f;
8818c2ecf20Sopenharmony_ci
8828c2ecf20Sopenharmony_ci		grp->pins = devm_kcalloc(info->dev,
8838c2ecf20Sopenharmony_ci					 grp->npins + grp->extra_npins,
8848c2ecf20Sopenharmony_ci					 sizeof(*grp->pins),
8858c2ecf20Sopenharmony_ci					 GFP_KERNEL);
8868c2ecf20Sopenharmony_ci		if (!grp->pins)
8878c2ecf20Sopenharmony_ci			return -ENOMEM;
8888c2ecf20Sopenharmony_ci
8898c2ecf20Sopenharmony_ci		for (i = 0; i < grp->npins; i++)
8908c2ecf20Sopenharmony_ci			grp->pins[i] = grp->start_pin + i;
8918c2ecf20Sopenharmony_ci
8928c2ecf20Sopenharmony_ci		for (j = 0; j < grp->extra_npins; j++)
8938c2ecf20Sopenharmony_ci			grp->pins[i+j] = grp->extra_pin + j;
8948c2ecf20Sopenharmony_ci
8958c2ecf20Sopenharmony_ci		for (f = 0; (f < NB_FUNCS) && grp->funcs[f]; f++) {
8968c2ecf20Sopenharmony_ci			int ret;
8978c2ecf20Sopenharmony_ci			/* check for unique functions and count groups */
8988c2ecf20Sopenharmony_ci			ret = armada_37xx_add_function(info->funcs, &funcsize,
8998c2ecf20Sopenharmony_ci					    grp->funcs[f]);
9008c2ecf20Sopenharmony_ci			if (ret == -EOVERFLOW)
9018c2ecf20Sopenharmony_ci				dev_err(info->dev,
9028c2ecf20Sopenharmony_ci					"More functions than pins(%d)\n",
9038c2ecf20Sopenharmony_ci					info->data->nr_pins);
9048c2ecf20Sopenharmony_ci			if (ret < 0)
9058c2ecf20Sopenharmony_ci				continue;
9068c2ecf20Sopenharmony_ci			num++;
9078c2ecf20Sopenharmony_ci		}
9088c2ecf20Sopenharmony_ci	}
9098c2ecf20Sopenharmony_ci
9108c2ecf20Sopenharmony_ci	info->nfuncs = num;
9118c2ecf20Sopenharmony_ci
9128c2ecf20Sopenharmony_ci	return 0;
9138c2ecf20Sopenharmony_ci}
9148c2ecf20Sopenharmony_ci
9158c2ecf20Sopenharmony_ci/**
9168c2ecf20Sopenharmony_ci * armada_37xx_fill_funcs() - complete the funcs array
9178c2ecf20Sopenharmony_ci * @info: info driver instance
9188c2ecf20Sopenharmony_ci *
9198c2ecf20Sopenharmony_ci * Based on the data available from the armada_37xx_pin_group array
9208c2ecf20Sopenharmony_ci * completes the last two member of the struct for each group:
9218c2ecf20Sopenharmony_ci * - the list of the pins included in the group
9228c2ecf20Sopenharmony_ci * - the list of pinmux functions that can be selected for this group
9238c2ecf20Sopenharmony_ci *
9248c2ecf20Sopenharmony_ci */
9258c2ecf20Sopenharmony_cistatic int armada_37xx_fill_func(struct armada_37xx_pinctrl *info)
9268c2ecf20Sopenharmony_ci{
9278c2ecf20Sopenharmony_ci	struct armada_37xx_pmx_func *funcs = info->funcs;
9288c2ecf20Sopenharmony_ci	int n;
9298c2ecf20Sopenharmony_ci
9308c2ecf20Sopenharmony_ci	for (n = 0; n < info->nfuncs; n++) {
9318c2ecf20Sopenharmony_ci		const char *name = funcs[n].name;
9328c2ecf20Sopenharmony_ci		const char **groups;
9338c2ecf20Sopenharmony_ci		int g;
9348c2ecf20Sopenharmony_ci
9358c2ecf20Sopenharmony_ci		funcs[n].groups = devm_kcalloc(info->dev,
9368c2ecf20Sopenharmony_ci					       funcs[n].ngroups,
9378c2ecf20Sopenharmony_ci					       sizeof(*(funcs[n].groups)),
9388c2ecf20Sopenharmony_ci					       GFP_KERNEL);
9398c2ecf20Sopenharmony_ci		if (!funcs[n].groups)
9408c2ecf20Sopenharmony_ci			return -ENOMEM;
9418c2ecf20Sopenharmony_ci
9428c2ecf20Sopenharmony_ci		groups = funcs[n].groups;
9438c2ecf20Sopenharmony_ci
9448c2ecf20Sopenharmony_ci		for (g = 0; g < info->ngroups; g++) {
9458c2ecf20Sopenharmony_ci			struct armada_37xx_pin_group *gp = &info->groups[g];
9468c2ecf20Sopenharmony_ci			int f;
9478c2ecf20Sopenharmony_ci
9488c2ecf20Sopenharmony_ci			f = match_string(gp->funcs, NB_FUNCS, name);
9498c2ecf20Sopenharmony_ci			if (f < 0)
9508c2ecf20Sopenharmony_ci				continue;
9518c2ecf20Sopenharmony_ci
9528c2ecf20Sopenharmony_ci			*groups = gp->name;
9538c2ecf20Sopenharmony_ci			groups++;
9548c2ecf20Sopenharmony_ci		}
9558c2ecf20Sopenharmony_ci	}
9568c2ecf20Sopenharmony_ci	return 0;
9578c2ecf20Sopenharmony_ci}
9588c2ecf20Sopenharmony_ci
9598c2ecf20Sopenharmony_cistatic int armada_37xx_pinctrl_register(struct platform_device *pdev,
9608c2ecf20Sopenharmony_ci					struct armada_37xx_pinctrl *info)
9618c2ecf20Sopenharmony_ci{
9628c2ecf20Sopenharmony_ci	const struct armada_37xx_pin_data *pin_data = info->data;
9638c2ecf20Sopenharmony_ci	struct pinctrl_desc *ctrldesc = &info->pctl;
9648c2ecf20Sopenharmony_ci	struct pinctrl_pin_desc *pindesc, *pdesc;
9658c2ecf20Sopenharmony_ci	int pin, ret;
9668c2ecf20Sopenharmony_ci
9678c2ecf20Sopenharmony_ci	info->groups = pin_data->groups;
9688c2ecf20Sopenharmony_ci	info->ngroups = pin_data->ngroups;
9698c2ecf20Sopenharmony_ci
9708c2ecf20Sopenharmony_ci	ctrldesc->name = "armada_37xx-pinctrl";
9718c2ecf20Sopenharmony_ci	ctrldesc->owner = THIS_MODULE;
9728c2ecf20Sopenharmony_ci	ctrldesc->pctlops = &armada_37xx_pctrl_ops;
9738c2ecf20Sopenharmony_ci	ctrldesc->pmxops = &armada_37xx_pmx_ops;
9748c2ecf20Sopenharmony_ci	ctrldesc->confops = &armada_37xx_pinconf_ops;
9758c2ecf20Sopenharmony_ci
9768c2ecf20Sopenharmony_ci	pindesc = devm_kcalloc(&pdev->dev,
9778c2ecf20Sopenharmony_ci			       pin_data->nr_pins, sizeof(*pindesc),
9788c2ecf20Sopenharmony_ci			       GFP_KERNEL);
9798c2ecf20Sopenharmony_ci	if (!pindesc)
9808c2ecf20Sopenharmony_ci		return -ENOMEM;
9818c2ecf20Sopenharmony_ci
9828c2ecf20Sopenharmony_ci	ctrldesc->pins = pindesc;
9838c2ecf20Sopenharmony_ci	ctrldesc->npins = pin_data->nr_pins;
9848c2ecf20Sopenharmony_ci
9858c2ecf20Sopenharmony_ci	pdesc = pindesc;
9868c2ecf20Sopenharmony_ci	for (pin = 0; pin < pin_data->nr_pins; pin++) {
9878c2ecf20Sopenharmony_ci		pdesc->number = pin;
9888c2ecf20Sopenharmony_ci		pdesc->name = kasprintf(GFP_KERNEL, "%s-%d",
9898c2ecf20Sopenharmony_ci					pin_data->name, pin);
9908c2ecf20Sopenharmony_ci		pdesc++;
9918c2ecf20Sopenharmony_ci	}
9928c2ecf20Sopenharmony_ci
9938c2ecf20Sopenharmony_ci	/*
9948c2ecf20Sopenharmony_ci	 * we allocate functions for number of pins and hope there are
9958c2ecf20Sopenharmony_ci	 * fewer unique functions than pins available
9968c2ecf20Sopenharmony_ci	 */
9978c2ecf20Sopenharmony_ci	info->funcs = devm_kcalloc(&pdev->dev,
9988c2ecf20Sopenharmony_ci				   pin_data->nr_pins,
9998c2ecf20Sopenharmony_ci				   sizeof(struct armada_37xx_pmx_func),
10008c2ecf20Sopenharmony_ci				   GFP_KERNEL);
10018c2ecf20Sopenharmony_ci	if (!info->funcs)
10028c2ecf20Sopenharmony_ci		return -ENOMEM;
10038c2ecf20Sopenharmony_ci
10048c2ecf20Sopenharmony_ci
10058c2ecf20Sopenharmony_ci	ret = armada_37xx_fill_group(info);
10068c2ecf20Sopenharmony_ci	if (ret)
10078c2ecf20Sopenharmony_ci		return ret;
10088c2ecf20Sopenharmony_ci
10098c2ecf20Sopenharmony_ci	ret = armada_37xx_fill_func(info);
10108c2ecf20Sopenharmony_ci	if (ret)
10118c2ecf20Sopenharmony_ci		return ret;
10128c2ecf20Sopenharmony_ci
10138c2ecf20Sopenharmony_ci	info->pctl_dev = devm_pinctrl_register(&pdev->dev, ctrldesc, info);
10148c2ecf20Sopenharmony_ci	if (IS_ERR(info->pctl_dev)) {
10158c2ecf20Sopenharmony_ci		dev_err(&pdev->dev, "could not register pinctrl driver\n");
10168c2ecf20Sopenharmony_ci		return PTR_ERR(info->pctl_dev);
10178c2ecf20Sopenharmony_ci	}
10188c2ecf20Sopenharmony_ci
10198c2ecf20Sopenharmony_ci	return 0;
10208c2ecf20Sopenharmony_ci}
10218c2ecf20Sopenharmony_ci
10228c2ecf20Sopenharmony_ci#if defined(CONFIG_PM)
10238c2ecf20Sopenharmony_cistatic int armada_3700_pinctrl_suspend(struct device *dev)
10248c2ecf20Sopenharmony_ci{
10258c2ecf20Sopenharmony_ci	struct armada_37xx_pinctrl *info = dev_get_drvdata(dev);
10268c2ecf20Sopenharmony_ci
10278c2ecf20Sopenharmony_ci	/* Save GPIO state */
10288c2ecf20Sopenharmony_ci	regmap_read(info->regmap, OUTPUT_EN, &info->pm.out_en_l);
10298c2ecf20Sopenharmony_ci	regmap_read(info->regmap, OUTPUT_EN + sizeof(u32), &info->pm.out_en_h);
10308c2ecf20Sopenharmony_ci	regmap_read(info->regmap, OUTPUT_VAL, &info->pm.out_val_l);
10318c2ecf20Sopenharmony_ci	regmap_read(info->regmap, OUTPUT_VAL + sizeof(u32),
10328c2ecf20Sopenharmony_ci		    &info->pm.out_val_h);
10338c2ecf20Sopenharmony_ci
10348c2ecf20Sopenharmony_ci	info->pm.irq_en_l = readl(info->base + IRQ_EN);
10358c2ecf20Sopenharmony_ci	info->pm.irq_en_h = readl(info->base + IRQ_EN + sizeof(u32));
10368c2ecf20Sopenharmony_ci	info->pm.irq_pol_l = readl(info->base + IRQ_POL);
10378c2ecf20Sopenharmony_ci	info->pm.irq_pol_h = readl(info->base + IRQ_POL + sizeof(u32));
10388c2ecf20Sopenharmony_ci
10398c2ecf20Sopenharmony_ci	/* Save pinctrl state */
10408c2ecf20Sopenharmony_ci	regmap_read(info->regmap, SELECTION, &info->pm.selection);
10418c2ecf20Sopenharmony_ci
10428c2ecf20Sopenharmony_ci	return 0;
10438c2ecf20Sopenharmony_ci}
10448c2ecf20Sopenharmony_ci
10458c2ecf20Sopenharmony_cistatic int armada_3700_pinctrl_resume(struct device *dev)
10468c2ecf20Sopenharmony_ci{
10478c2ecf20Sopenharmony_ci	struct armada_37xx_pinctrl *info = dev_get_drvdata(dev);
10488c2ecf20Sopenharmony_ci	struct gpio_chip *gc;
10498c2ecf20Sopenharmony_ci	struct irq_domain *d;
10508c2ecf20Sopenharmony_ci	int i;
10518c2ecf20Sopenharmony_ci
10528c2ecf20Sopenharmony_ci	/* Restore GPIO state */
10538c2ecf20Sopenharmony_ci	regmap_write(info->regmap, OUTPUT_EN, info->pm.out_en_l);
10548c2ecf20Sopenharmony_ci	regmap_write(info->regmap, OUTPUT_EN + sizeof(u32),
10558c2ecf20Sopenharmony_ci		     info->pm.out_en_h);
10568c2ecf20Sopenharmony_ci	regmap_write(info->regmap, OUTPUT_VAL, info->pm.out_val_l);
10578c2ecf20Sopenharmony_ci	regmap_write(info->regmap, OUTPUT_VAL + sizeof(u32),
10588c2ecf20Sopenharmony_ci		     info->pm.out_val_h);
10598c2ecf20Sopenharmony_ci
10608c2ecf20Sopenharmony_ci	/*
10618c2ecf20Sopenharmony_ci	 * Input levels may change during suspend, which is not monitored at
10628c2ecf20Sopenharmony_ci	 * that time. GPIOs used for both-edge IRQs may not be synchronized
10638c2ecf20Sopenharmony_ci	 * anymore with their polarities (rising/falling edge) and must be
10648c2ecf20Sopenharmony_ci	 * re-configured manually.
10658c2ecf20Sopenharmony_ci	 */
10668c2ecf20Sopenharmony_ci	gc = &info->gpio_chip;
10678c2ecf20Sopenharmony_ci	d = gc->irq.domain;
10688c2ecf20Sopenharmony_ci	for (i = 0; i < gc->ngpio; i++) {
10698c2ecf20Sopenharmony_ci		u32 irq_bit = BIT(i % GPIO_PER_REG);
10708c2ecf20Sopenharmony_ci		u32 mask, *irq_pol, input_reg, virq, type, level;
10718c2ecf20Sopenharmony_ci
10728c2ecf20Sopenharmony_ci		if (i < GPIO_PER_REG) {
10738c2ecf20Sopenharmony_ci			mask = info->pm.irq_en_l;
10748c2ecf20Sopenharmony_ci			irq_pol = &info->pm.irq_pol_l;
10758c2ecf20Sopenharmony_ci			input_reg = INPUT_VAL;
10768c2ecf20Sopenharmony_ci		} else {
10778c2ecf20Sopenharmony_ci			mask = info->pm.irq_en_h;
10788c2ecf20Sopenharmony_ci			irq_pol = &info->pm.irq_pol_h;
10798c2ecf20Sopenharmony_ci			input_reg = INPUT_VAL + sizeof(u32);
10808c2ecf20Sopenharmony_ci		}
10818c2ecf20Sopenharmony_ci
10828c2ecf20Sopenharmony_ci		if (!(mask & irq_bit))
10838c2ecf20Sopenharmony_ci			continue;
10848c2ecf20Sopenharmony_ci
10858c2ecf20Sopenharmony_ci		virq = irq_find_mapping(d, i);
10868c2ecf20Sopenharmony_ci		type = irq_get_trigger_type(virq);
10878c2ecf20Sopenharmony_ci
10888c2ecf20Sopenharmony_ci		/*
10898c2ecf20Sopenharmony_ci		 * Synchronize level and polarity for both-edge irqs:
10908c2ecf20Sopenharmony_ci		 *     - a high input level expects a falling edge,
10918c2ecf20Sopenharmony_ci		 *     - a low input level exepects a rising edge.
10928c2ecf20Sopenharmony_ci		 */
10938c2ecf20Sopenharmony_ci		if ((type & IRQ_TYPE_SENSE_MASK) ==
10948c2ecf20Sopenharmony_ci		    IRQ_TYPE_EDGE_BOTH) {
10958c2ecf20Sopenharmony_ci			regmap_read(info->regmap, input_reg, &level);
10968c2ecf20Sopenharmony_ci			if ((*irq_pol ^ level) & irq_bit)
10978c2ecf20Sopenharmony_ci				*irq_pol ^= irq_bit;
10988c2ecf20Sopenharmony_ci		}
10998c2ecf20Sopenharmony_ci	}
11008c2ecf20Sopenharmony_ci
11018c2ecf20Sopenharmony_ci	writel(info->pm.irq_en_l, info->base + IRQ_EN);
11028c2ecf20Sopenharmony_ci	writel(info->pm.irq_en_h, info->base + IRQ_EN + sizeof(u32));
11038c2ecf20Sopenharmony_ci	writel(info->pm.irq_pol_l, info->base + IRQ_POL);
11048c2ecf20Sopenharmony_ci	writel(info->pm.irq_pol_h, info->base + IRQ_POL + sizeof(u32));
11058c2ecf20Sopenharmony_ci
11068c2ecf20Sopenharmony_ci	/* Restore pinctrl state */
11078c2ecf20Sopenharmony_ci	regmap_write(info->regmap, SELECTION, info->pm.selection);
11088c2ecf20Sopenharmony_ci
11098c2ecf20Sopenharmony_ci	return 0;
11108c2ecf20Sopenharmony_ci}
11118c2ecf20Sopenharmony_ci
11128c2ecf20Sopenharmony_ci/*
11138c2ecf20Sopenharmony_ci * Since pinctrl is an infrastructure module, its resume should be issued prior
11148c2ecf20Sopenharmony_ci * to other IO drivers.
11158c2ecf20Sopenharmony_ci */
11168c2ecf20Sopenharmony_cistatic const struct dev_pm_ops armada_3700_pinctrl_pm_ops = {
11178c2ecf20Sopenharmony_ci	.suspend_noirq = armada_3700_pinctrl_suspend,
11188c2ecf20Sopenharmony_ci	.resume_noirq = armada_3700_pinctrl_resume,
11198c2ecf20Sopenharmony_ci};
11208c2ecf20Sopenharmony_ci
11218c2ecf20Sopenharmony_ci#define PINCTRL_ARMADA_37XX_DEV_PM_OPS (&armada_3700_pinctrl_pm_ops)
11228c2ecf20Sopenharmony_ci#else
11238c2ecf20Sopenharmony_ci#define PINCTRL_ARMADA_37XX_DEV_PM_OPS NULL
11248c2ecf20Sopenharmony_ci#endif /* CONFIG_PM */
11258c2ecf20Sopenharmony_ci
11268c2ecf20Sopenharmony_cistatic const struct of_device_id armada_37xx_pinctrl_of_match[] = {
11278c2ecf20Sopenharmony_ci	{
11288c2ecf20Sopenharmony_ci		.compatible = "marvell,armada3710-sb-pinctrl",
11298c2ecf20Sopenharmony_ci		.data = &armada_37xx_pin_sb,
11308c2ecf20Sopenharmony_ci	},
11318c2ecf20Sopenharmony_ci	{
11328c2ecf20Sopenharmony_ci		.compatible = "marvell,armada3710-nb-pinctrl",
11338c2ecf20Sopenharmony_ci		.data = &armada_37xx_pin_nb,
11348c2ecf20Sopenharmony_ci	},
11358c2ecf20Sopenharmony_ci	{ },
11368c2ecf20Sopenharmony_ci};
11378c2ecf20Sopenharmony_ci
11388c2ecf20Sopenharmony_cistatic int __init armada_37xx_pinctrl_probe(struct platform_device *pdev)
11398c2ecf20Sopenharmony_ci{
11408c2ecf20Sopenharmony_ci	struct armada_37xx_pinctrl *info;
11418c2ecf20Sopenharmony_ci	struct device *dev = &pdev->dev;
11428c2ecf20Sopenharmony_ci	struct device_node *np = dev->of_node;
11438c2ecf20Sopenharmony_ci	struct regmap *regmap;
11448c2ecf20Sopenharmony_ci	int ret;
11458c2ecf20Sopenharmony_ci
11468c2ecf20Sopenharmony_ci	info = devm_kzalloc(dev, sizeof(struct armada_37xx_pinctrl),
11478c2ecf20Sopenharmony_ci			    GFP_KERNEL);
11488c2ecf20Sopenharmony_ci	if (!info)
11498c2ecf20Sopenharmony_ci		return -ENOMEM;
11508c2ecf20Sopenharmony_ci
11518c2ecf20Sopenharmony_ci	info->dev = dev;
11528c2ecf20Sopenharmony_ci
11538c2ecf20Sopenharmony_ci	regmap = syscon_node_to_regmap(np);
11548c2ecf20Sopenharmony_ci	if (IS_ERR(regmap)) {
11558c2ecf20Sopenharmony_ci		dev_err(&pdev->dev, "cannot get regmap\n");
11568c2ecf20Sopenharmony_ci		return PTR_ERR(regmap);
11578c2ecf20Sopenharmony_ci	}
11588c2ecf20Sopenharmony_ci	info->regmap = regmap;
11598c2ecf20Sopenharmony_ci
11608c2ecf20Sopenharmony_ci	info->data = of_device_get_match_data(dev);
11618c2ecf20Sopenharmony_ci
11628c2ecf20Sopenharmony_ci	ret = armada_37xx_pinctrl_register(pdev, info);
11638c2ecf20Sopenharmony_ci	if (ret)
11648c2ecf20Sopenharmony_ci		return ret;
11658c2ecf20Sopenharmony_ci
11668c2ecf20Sopenharmony_ci	ret = armada_37xx_gpiochip_register(pdev, info);
11678c2ecf20Sopenharmony_ci	if (ret)
11688c2ecf20Sopenharmony_ci		return ret;
11698c2ecf20Sopenharmony_ci
11708c2ecf20Sopenharmony_ci	platform_set_drvdata(pdev, info);
11718c2ecf20Sopenharmony_ci
11728c2ecf20Sopenharmony_ci	return 0;
11738c2ecf20Sopenharmony_ci}
11748c2ecf20Sopenharmony_ci
11758c2ecf20Sopenharmony_cistatic struct platform_driver armada_37xx_pinctrl_driver = {
11768c2ecf20Sopenharmony_ci	.driver = {
11778c2ecf20Sopenharmony_ci		.name = "armada-37xx-pinctrl",
11788c2ecf20Sopenharmony_ci		.of_match_table = armada_37xx_pinctrl_of_match,
11798c2ecf20Sopenharmony_ci		.pm = PINCTRL_ARMADA_37XX_DEV_PM_OPS,
11808c2ecf20Sopenharmony_ci	},
11818c2ecf20Sopenharmony_ci};
11828c2ecf20Sopenharmony_ci
11838c2ecf20Sopenharmony_cibuiltin_platform_driver_probe(armada_37xx_pinctrl_driver,
11848c2ecf20Sopenharmony_ci			      armada_37xx_pinctrl_probe);
1185