18c2ecf20Sopenharmony_ci/* SPDX-License-Identifier: GPL-2.0 */
28c2ecf20Sopenharmony_ci/*
38c2ecf20Sopenharmony_ci * Core pinctrl/GPIO driver for Intel GPIO controllers
48c2ecf20Sopenharmony_ci *
58c2ecf20Sopenharmony_ci * Copyright (C) 2015, Intel Corporation
68c2ecf20Sopenharmony_ci * Authors: Mathias Nyman <mathias.nyman@linux.intel.com>
78c2ecf20Sopenharmony_ci *          Mika Westerberg <mika.westerberg@linux.intel.com>
88c2ecf20Sopenharmony_ci */
98c2ecf20Sopenharmony_ci
108c2ecf20Sopenharmony_ci#ifndef PINCTRL_INTEL_H
118c2ecf20Sopenharmony_ci#define PINCTRL_INTEL_H
128c2ecf20Sopenharmony_ci
138c2ecf20Sopenharmony_ci#include <linux/bits.h>
148c2ecf20Sopenharmony_ci#include <linux/compiler_types.h>
158c2ecf20Sopenharmony_ci#include <linux/gpio/driver.h>
168c2ecf20Sopenharmony_ci#include <linux/irq.h>
178c2ecf20Sopenharmony_ci#include <linux/kernel.h>
188c2ecf20Sopenharmony_ci#include <linux/pm.h>
198c2ecf20Sopenharmony_ci#include <linux/pinctrl/pinctrl.h>
208c2ecf20Sopenharmony_ci#include <linux/spinlock_types.h>
218c2ecf20Sopenharmony_ci
228c2ecf20Sopenharmony_cistruct platform_device;
238c2ecf20Sopenharmony_cistruct device;
248c2ecf20Sopenharmony_ci
258c2ecf20Sopenharmony_ci/**
268c2ecf20Sopenharmony_ci * struct intel_pingroup - Description about group of pins
278c2ecf20Sopenharmony_ci * @name: Name of the groups
288c2ecf20Sopenharmony_ci * @pins: All pins in this group
298c2ecf20Sopenharmony_ci * @npins: Number of pins in this groups
308c2ecf20Sopenharmony_ci * @mode: Native mode in which the group is muxed out @pins. Used if @modes
318c2ecf20Sopenharmony_ci *        is %NULL.
328c2ecf20Sopenharmony_ci * @modes: If not %NULL this will hold mode for each pin in @pins
338c2ecf20Sopenharmony_ci */
348c2ecf20Sopenharmony_cistruct intel_pingroup {
358c2ecf20Sopenharmony_ci	const char *name;
368c2ecf20Sopenharmony_ci	const unsigned int *pins;
378c2ecf20Sopenharmony_ci	size_t npins;
388c2ecf20Sopenharmony_ci	unsigned short mode;
398c2ecf20Sopenharmony_ci	const unsigned int *modes;
408c2ecf20Sopenharmony_ci};
418c2ecf20Sopenharmony_ci
428c2ecf20Sopenharmony_ci/**
438c2ecf20Sopenharmony_ci * struct intel_function - Description about a function
448c2ecf20Sopenharmony_ci * @name: Name of the function
458c2ecf20Sopenharmony_ci * @groups: An array of groups for this function
468c2ecf20Sopenharmony_ci * @ngroups: Number of groups in @groups
478c2ecf20Sopenharmony_ci */
488c2ecf20Sopenharmony_cistruct intel_function {
498c2ecf20Sopenharmony_ci	const char *name;
508c2ecf20Sopenharmony_ci	const char * const *groups;
518c2ecf20Sopenharmony_ci	size_t ngroups;
528c2ecf20Sopenharmony_ci};
538c2ecf20Sopenharmony_ci
548c2ecf20Sopenharmony_ci/**
558c2ecf20Sopenharmony_ci * struct intel_padgroup - Hardware pad group information
568c2ecf20Sopenharmony_ci * @reg_num: GPI_IS register number
578c2ecf20Sopenharmony_ci * @base: Starting pin of this group
588c2ecf20Sopenharmony_ci * @size: Size of this group (maximum is 32).
598c2ecf20Sopenharmony_ci * @gpio_base: Starting GPIO base of this group
608c2ecf20Sopenharmony_ci * @padown_num: PAD_OWN register number (assigned by the core driver)
618c2ecf20Sopenharmony_ci *
628c2ecf20Sopenharmony_ci * If pad groups of a community are not the same size, use this structure
638c2ecf20Sopenharmony_ci * to specify them.
648c2ecf20Sopenharmony_ci */
658c2ecf20Sopenharmony_cistruct intel_padgroup {
668c2ecf20Sopenharmony_ci	unsigned int reg_num;
678c2ecf20Sopenharmony_ci	unsigned int base;
688c2ecf20Sopenharmony_ci	unsigned int size;
698c2ecf20Sopenharmony_ci	int gpio_base;
708c2ecf20Sopenharmony_ci	unsigned int padown_num;
718c2ecf20Sopenharmony_ci};
728c2ecf20Sopenharmony_ci
738c2ecf20Sopenharmony_ci/**
748c2ecf20Sopenharmony_ci * enum - Special treatment for GPIO base in pad group
758c2ecf20Sopenharmony_ci *
768c2ecf20Sopenharmony_ci * @INTEL_GPIO_BASE_ZERO:	force GPIO base to be 0
778c2ecf20Sopenharmony_ci * @INTEL_GPIO_BASE_NOMAP:	no GPIO mapping should be created
788c2ecf20Sopenharmony_ci * @INTEL_GPIO_BASE_MATCH:	matches with starting pin number
798c2ecf20Sopenharmony_ci */
808c2ecf20Sopenharmony_cienum {
818c2ecf20Sopenharmony_ci	INTEL_GPIO_BASE_ZERO	= -2,
828c2ecf20Sopenharmony_ci	INTEL_GPIO_BASE_NOMAP	= -1,
838c2ecf20Sopenharmony_ci	INTEL_GPIO_BASE_MATCH	= 0,
848c2ecf20Sopenharmony_ci};
858c2ecf20Sopenharmony_ci
868c2ecf20Sopenharmony_ci/**
878c2ecf20Sopenharmony_ci * struct intel_community - Intel pin community description
888c2ecf20Sopenharmony_ci * @barno: MMIO BAR number where registers for this community reside
898c2ecf20Sopenharmony_ci * @padown_offset: Register offset of PAD_OWN register from @regs. If %0
908c2ecf20Sopenharmony_ci *                 then there is no support for owner.
918c2ecf20Sopenharmony_ci * @padcfglock_offset: Register offset of PADCFGLOCK from @regs. If %0 then
928c2ecf20Sopenharmony_ci *                     locking is not supported.
938c2ecf20Sopenharmony_ci * @hostown_offset: Register offset of HOSTSW_OWN from @regs. If %0 then it
948c2ecf20Sopenharmony_ci *                  is assumed that the host owns the pin (rather than
958c2ecf20Sopenharmony_ci *                  ACPI).
968c2ecf20Sopenharmony_ci * @is_offset: Register offset of GPI_IS from @regs.
978c2ecf20Sopenharmony_ci * @ie_offset: Register offset of GPI_IE from @regs.
988c2ecf20Sopenharmony_ci * @features: Additional features supported by the hardware
998c2ecf20Sopenharmony_ci * @pin_base: Starting pin of pins in this community
1008c2ecf20Sopenharmony_ci * @npins: Number of pins in this community
1018c2ecf20Sopenharmony_ci * @gpp_size: Maximum number of pads in each group, such as PADCFGLOCK,
1028c2ecf20Sopenharmony_ci *            HOSTSW_OWN, GPI_IS, GPI_IE. Used when @gpps is %NULL.
1038c2ecf20Sopenharmony_ci * @gpp_num_padown_regs: Number of pad registers each pad group consumes at
1048c2ecf20Sopenharmony_ci *			 minimum. Use %0 if the number of registers can be
1058c2ecf20Sopenharmony_ci *			 determined by the size of the group.
1068c2ecf20Sopenharmony_ci * @gpps: Pad groups if the controller has variable size pad groups
1078c2ecf20Sopenharmony_ci * @ngpps: Number of pad groups in this community
1088c2ecf20Sopenharmony_ci * @pad_map: Optional non-linear mapping of the pads
1098c2ecf20Sopenharmony_ci * @nirqs: Optional total number of IRQs this community can generate
1108c2ecf20Sopenharmony_ci * @acpi_space_id: Optional address space ID for ACPI OpRegion handler
1118c2ecf20Sopenharmony_ci * @regs: Community specific common registers (reserved for core driver)
1128c2ecf20Sopenharmony_ci * @pad_regs: Community specific pad registers (reserved for core driver)
1138c2ecf20Sopenharmony_ci *
1148c2ecf20Sopenharmony_ci * In some of Intel GPIO host controllers this driver supports each pad group
1158c2ecf20Sopenharmony_ci * is of equal size (except the last one). In that case the driver can just
1168c2ecf20Sopenharmony_ci * fill in @gpp_size field and let the core driver to handle the rest. If
1178c2ecf20Sopenharmony_ci * the controller has pad groups of variable size the client driver can
1188c2ecf20Sopenharmony_ci * pass custom @gpps and @ngpps instead.
1198c2ecf20Sopenharmony_ci */
1208c2ecf20Sopenharmony_cistruct intel_community {
1218c2ecf20Sopenharmony_ci	unsigned int barno;
1228c2ecf20Sopenharmony_ci	unsigned int padown_offset;
1238c2ecf20Sopenharmony_ci	unsigned int padcfglock_offset;
1248c2ecf20Sopenharmony_ci	unsigned int hostown_offset;
1258c2ecf20Sopenharmony_ci	unsigned int is_offset;
1268c2ecf20Sopenharmony_ci	unsigned int ie_offset;
1278c2ecf20Sopenharmony_ci	unsigned int features;
1288c2ecf20Sopenharmony_ci	unsigned int pin_base;
1298c2ecf20Sopenharmony_ci	size_t npins;
1308c2ecf20Sopenharmony_ci	unsigned int gpp_size;
1318c2ecf20Sopenharmony_ci	unsigned int gpp_num_padown_regs;
1328c2ecf20Sopenharmony_ci	const struct intel_padgroup *gpps;
1338c2ecf20Sopenharmony_ci	size_t ngpps;
1348c2ecf20Sopenharmony_ci	const unsigned int *pad_map;
1358c2ecf20Sopenharmony_ci	unsigned short nirqs;
1368c2ecf20Sopenharmony_ci	unsigned short acpi_space_id;
1378c2ecf20Sopenharmony_ci
1388c2ecf20Sopenharmony_ci	/* Reserved for the core driver */
1398c2ecf20Sopenharmony_ci	void __iomem *regs;
1408c2ecf20Sopenharmony_ci	void __iomem *pad_regs;
1418c2ecf20Sopenharmony_ci};
1428c2ecf20Sopenharmony_ci
1438c2ecf20Sopenharmony_ci/* Additional features supported by the hardware */
1448c2ecf20Sopenharmony_ci#define PINCTRL_FEATURE_DEBOUNCE	BIT(0)
1458c2ecf20Sopenharmony_ci#define PINCTRL_FEATURE_1K_PD		BIT(1)
1468c2ecf20Sopenharmony_ci
1478c2ecf20Sopenharmony_ci/**
1488c2ecf20Sopenharmony_ci * PIN_GROUP - Declare a pin group
1498c2ecf20Sopenharmony_ci * @n: Name of the group
1508c2ecf20Sopenharmony_ci * @p: An array of pins this group consists
1518c2ecf20Sopenharmony_ci * @m: Mode which the pins are put when this group is active. Can be either
1528c2ecf20Sopenharmony_ci *     a single integer or an array of integers in which case mode is per
1538c2ecf20Sopenharmony_ci *     pin.
1548c2ecf20Sopenharmony_ci */
1558c2ecf20Sopenharmony_ci#define PIN_GROUP(n, p, m)					\
1568c2ecf20Sopenharmony_ci	{							\
1578c2ecf20Sopenharmony_ci		.name = (n),					\
1588c2ecf20Sopenharmony_ci		.pins = (p),					\
1598c2ecf20Sopenharmony_ci		.npins = ARRAY_SIZE((p)),			\
1608c2ecf20Sopenharmony_ci		.mode = __builtin_choose_expr(			\
1618c2ecf20Sopenharmony_ci			__builtin_constant_p((m)), (m), 0),	\
1628c2ecf20Sopenharmony_ci		.modes = __builtin_choose_expr(			\
1638c2ecf20Sopenharmony_ci			__builtin_constant_p((m)), NULL, (m)),	\
1648c2ecf20Sopenharmony_ci	}
1658c2ecf20Sopenharmony_ci
1668c2ecf20Sopenharmony_ci#define FUNCTION(n, g)				\
1678c2ecf20Sopenharmony_ci	{					\
1688c2ecf20Sopenharmony_ci		.name = (n),			\
1698c2ecf20Sopenharmony_ci		.groups = (g),			\
1708c2ecf20Sopenharmony_ci		.ngroups = ARRAY_SIZE((g)),	\
1718c2ecf20Sopenharmony_ci	}
1728c2ecf20Sopenharmony_ci
1738c2ecf20Sopenharmony_ci/**
1748c2ecf20Sopenharmony_ci * struct intel_pinctrl_soc_data - Intel pin controller per-SoC configuration
1758c2ecf20Sopenharmony_ci * @uid: ACPI _UID for the probe driver use if needed
1768c2ecf20Sopenharmony_ci * @pins: Array if pins this pinctrl controls
1778c2ecf20Sopenharmony_ci * @npins: Number of pins in the array
1788c2ecf20Sopenharmony_ci * @groups: Array of pin groups
1798c2ecf20Sopenharmony_ci * @ngroups: Number of groups in the array
1808c2ecf20Sopenharmony_ci * @functions: Array of functions
1818c2ecf20Sopenharmony_ci * @nfunctions: Number of functions in the array
1828c2ecf20Sopenharmony_ci * @communities: Array of communities this pinctrl handles
1838c2ecf20Sopenharmony_ci * @ncommunities: Number of communities in the array
1848c2ecf20Sopenharmony_ci *
1858c2ecf20Sopenharmony_ci * The @communities is used as a template by the core driver. It will make
1868c2ecf20Sopenharmony_ci * copy of all communities and fill in rest of the information.
1878c2ecf20Sopenharmony_ci */
1888c2ecf20Sopenharmony_cistruct intel_pinctrl_soc_data {
1898c2ecf20Sopenharmony_ci	const char *uid;
1908c2ecf20Sopenharmony_ci	const struct pinctrl_pin_desc *pins;
1918c2ecf20Sopenharmony_ci	size_t npins;
1928c2ecf20Sopenharmony_ci	const struct intel_pingroup *groups;
1938c2ecf20Sopenharmony_ci	size_t ngroups;
1948c2ecf20Sopenharmony_ci	const struct intel_function *functions;
1958c2ecf20Sopenharmony_ci	size_t nfunctions;
1968c2ecf20Sopenharmony_ci	const struct intel_community *communities;
1978c2ecf20Sopenharmony_ci	size_t ncommunities;
1988c2ecf20Sopenharmony_ci};
1998c2ecf20Sopenharmony_ci
2008c2ecf20Sopenharmony_ciconst struct intel_pinctrl_soc_data *intel_pinctrl_get_soc_data(struct platform_device *pdev);
2018c2ecf20Sopenharmony_ci
2028c2ecf20Sopenharmony_cistruct intel_pad_context;
2038c2ecf20Sopenharmony_cistruct intel_community_context;
2048c2ecf20Sopenharmony_ci
2058c2ecf20Sopenharmony_ci/**
2068c2ecf20Sopenharmony_ci * struct intel_pinctrl_context - context to be saved during suspend-resume
2078c2ecf20Sopenharmony_ci * @pads: Opaque context per pad (driver dependent)
2088c2ecf20Sopenharmony_ci * @communities: Opaque context per community (driver dependent)
2098c2ecf20Sopenharmony_ci */
2108c2ecf20Sopenharmony_cistruct intel_pinctrl_context {
2118c2ecf20Sopenharmony_ci	struct intel_pad_context *pads;
2128c2ecf20Sopenharmony_ci	struct intel_community_context *communities;
2138c2ecf20Sopenharmony_ci};
2148c2ecf20Sopenharmony_ci
2158c2ecf20Sopenharmony_ci/**
2168c2ecf20Sopenharmony_ci * struct intel_pinctrl - Intel pinctrl private structure
2178c2ecf20Sopenharmony_ci * @dev: Pointer to the device structure
2188c2ecf20Sopenharmony_ci * @lock: Lock to serialize register access
2198c2ecf20Sopenharmony_ci * @pctldesc: Pin controller description
2208c2ecf20Sopenharmony_ci * @pctldev: Pointer to the pin controller device
2218c2ecf20Sopenharmony_ci * @chip: GPIO chip in this pin controller
2228c2ecf20Sopenharmony_ci * @irqchip: IRQ chip in this pin controller
2238c2ecf20Sopenharmony_ci * @soc: SoC/PCH specific pin configuration data
2248c2ecf20Sopenharmony_ci * @communities: All communities in this pin controller
2258c2ecf20Sopenharmony_ci * @ncommunities: Number of communities in this pin controller
2268c2ecf20Sopenharmony_ci * @context: Configuration saved over system sleep
2278c2ecf20Sopenharmony_ci * @irq: pinctrl/GPIO chip irq number
2288c2ecf20Sopenharmony_ci */
2298c2ecf20Sopenharmony_cistruct intel_pinctrl {
2308c2ecf20Sopenharmony_ci	struct device *dev;
2318c2ecf20Sopenharmony_ci	raw_spinlock_t lock;
2328c2ecf20Sopenharmony_ci	struct pinctrl_desc pctldesc;
2338c2ecf20Sopenharmony_ci	struct pinctrl_dev *pctldev;
2348c2ecf20Sopenharmony_ci	struct gpio_chip chip;
2358c2ecf20Sopenharmony_ci	struct irq_chip irqchip;
2368c2ecf20Sopenharmony_ci	const struct intel_pinctrl_soc_data *soc;
2378c2ecf20Sopenharmony_ci	struct intel_community *communities;
2388c2ecf20Sopenharmony_ci	size_t ncommunities;
2398c2ecf20Sopenharmony_ci	struct intel_pinctrl_context context;
2408c2ecf20Sopenharmony_ci	int irq;
2418c2ecf20Sopenharmony_ci};
2428c2ecf20Sopenharmony_ci
2438c2ecf20Sopenharmony_ciint intel_pinctrl_probe_by_hid(struct platform_device *pdev);
2448c2ecf20Sopenharmony_ciint intel_pinctrl_probe_by_uid(struct platform_device *pdev);
2458c2ecf20Sopenharmony_ci
2468c2ecf20Sopenharmony_ci#ifdef CONFIG_PM_SLEEP
2478c2ecf20Sopenharmony_ciint intel_pinctrl_suspend_noirq(struct device *dev);
2488c2ecf20Sopenharmony_ciint intel_pinctrl_resume_noirq(struct device *dev);
2498c2ecf20Sopenharmony_ci#endif
2508c2ecf20Sopenharmony_ci
2518c2ecf20Sopenharmony_ci#define INTEL_PINCTRL_PM_OPS(_name)					\
2528c2ecf20Sopenharmony_ciconst struct dev_pm_ops _name = {					\
2538c2ecf20Sopenharmony_ci	SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(intel_pinctrl_suspend_noirq,	\
2548c2ecf20Sopenharmony_ci				      intel_pinctrl_resume_noirq)	\
2558c2ecf20Sopenharmony_ci}
2568c2ecf20Sopenharmony_ci
2578c2ecf20Sopenharmony_ci#endif /* PINCTRL_INTEL_H */
258