18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 28c2ecf20Sopenharmony_ci/* 38c2ecf20Sopenharmony_ci * Intel pinctrl/GPIO core driver. 48c2ecf20Sopenharmony_ci * 58c2ecf20Sopenharmony_ci * Copyright (C) 2015, Intel Corporation 68c2ecf20Sopenharmony_ci * Authors: Mathias Nyman <mathias.nyman@linux.intel.com> 78c2ecf20Sopenharmony_ci * Mika Westerberg <mika.westerberg@linux.intel.com> 88c2ecf20Sopenharmony_ci */ 98c2ecf20Sopenharmony_ci 108c2ecf20Sopenharmony_ci#include <linux/acpi.h> 118c2ecf20Sopenharmony_ci#include <linux/gpio/driver.h> 128c2ecf20Sopenharmony_ci#include <linux/interrupt.h> 138c2ecf20Sopenharmony_ci#include <linux/log2.h> 148c2ecf20Sopenharmony_ci#include <linux/module.h> 158c2ecf20Sopenharmony_ci#include <linux/platform_device.h> 168c2ecf20Sopenharmony_ci#include <linux/property.h> 178c2ecf20Sopenharmony_ci#include <linux/time.h> 188c2ecf20Sopenharmony_ci 198c2ecf20Sopenharmony_ci#include <linux/pinctrl/pinctrl.h> 208c2ecf20Sopenharmony_ci#include <linux/pinctrl/pinmux.h> 218c2ecf20Sopenharmony_ci#include <linux/pinctrl/pinconf.h> 228c2ecf20Sopenharmony_ci#include <linux/pinctrl/pinconf-generic.h> 238c2ecf20Sopenharmony_ci 248c2ecf20Sopenharmony_ci#include "../core.h" 258c2ecf20Sopenharmony_ci#include "pinctrl-intel.h" 268c2ecf20Sopenharmony_ci 278c2ecf20Sopenharmony_ci/* Offset from regs */ 288c2ecf20Sopenharmony_ci#define REVID 0x000 298c2ecf20Sopenharmony_ci#define REVID_SHIFT 16 308c2ecf20Sopenharmony_ci#define REVID_MASK GENMASK(31, 16) 318c2ecf20Sopenharmony_ci 328c2ecf20Sopenharmony_ci#define PADBAR 0x00c 338c2ecf20Sopenharmony_ci 348c2ecf20Sopenharmony_ci#define PADOWN_BITS 4 358c2ecf20Sopenharmony_ci#define PADOWN_SHIFT(p) ((p) % 8 * PADOWN_BITS) 368c2ecf20Sopenharmony_ci#define PADOWN_MASK(p) (GENMASK(3, 0) << PADOWN_SHIFT(p)) 378c2ecf20Sopenharmony_ci#define PADOWN_GPP(p) ((p) / 8) 388c2ecf20Sopenharmony_ci 398c2ecf20Sopenharmony_ci/* Offset from pad_regs */ 408c2ecf20Sopenharmony_ci#define PADCFG0 0x000 418c2ecf20Sopenharmony_ci#define PADCFG0_RXEVCFG_SHIFT 25 428c2ecf20Sopenharmony_ci#define PADCFG0_RXEVCFG_MASK GENMASK(26, 25) 438c2ecf20Sopenharmony_ci#define PADCFG0_RXEVCFG_LEVEL 0 448c2ecf20Sopenharmony_ci#define PADCFG0_RXEVCFG_EDGE 1 458c2ecf20Sopenharmony_ci#define PADCFG0_RXEVCFG_DISABLED 2 468c2ecf20Sopenharmony_ci#define PADCFG0_RXEVCFG_EDGE_BOTH 3 478c2ecf20Sopenharmony_ci#define PADCFG0_PREGFRXSEL BIT(24) 488c2ecf20Sopenharmony_ci#define PADCFG0_RXINV BIT(23) 498c2ecf20Sopenharmony_ci#define PADCFG0_GPIROUTIOXAPIC BIT(20) 508c2ecf20Sopenharmony_ci#define PADCFG0_GPIROUTSCI BIT(19) 518c2ecf20Sopenharmony_ci#define PADCFG0_GPIROUTSMI BIT(18) 528c2ecf20Sopenharmony_ci#define PADCFG0_GPIROUTNMI BIT(17) 538c2ecf20Sopenharmony_ci#define PADCFG0_PMODE_SHIFT 10 548c2ecf20Sopenharmony_ci#define PADCFG0_PMODE_MASK GENMASK(13, 10) 558c2ecf20Sopenharmony_ci#define PADCFG0_PMODE_GPIO 0 568c2ecf20Sopenharmony_ci#define PADCFG0_GPIORXDIS BIT(9) 578c2ecf20Sopenharmony_ci#define PADCFG0_GPIOTXDIS BIT(8) 588c2ecf20Sopenharmony_ci#define PADCFG0_GPIORXSTATE BIT(1) 598c2ecf20Sopenharmony_ci#define PADCFG0_GPIOTXSTATE BIT(0) 608c2ecf20Sopenharmony_ci 618c2ecf20Sopenharmony_ci#define PADCFG1 0x004 628c2ecf20Sopenharmony_ci#define PADCFG1_TERM_UP BIT(13) 638c2ecf20Sopenharmony_ci#define PADCFG1_TERM_SHIFT 10 648c2ecf20Sopenharmony_ci#define PADCFG1_TERM_MASK GENMASK(12, 10) 658c2ecf20Sopenharmony_ci#define PADCFG1_TERM_20K BIT(2) 668c2ecf20Sopenharmony_ci#define PADCFG1_TERM_5K BIT(1) 678c2ecf20Sopenharmony_ci#define PADCFG1_TERM_1K BIT(0) 688c2ecf20Sopenharmony_ci#define PADCFG1_TERM_833 (BIT(1) | BIT(0)) 698c2ecf20Sopenharmony_ci 708c2ecf20Sopenharmony_ci#define PADCFG2 0x008 718c2ecf20Sopenharmony_ci#define PADCFG2_DEBEN BIT(0) 728c2ecf20Sopenharmony_ci#define PADCFG2_DEBOUNCE_SHIFT 1 738c2ecf20Sopenharmony_ci#define PADCFG2_DEBOUNCE_MASK GENMASK(4, 1) 748c2ecf20Sopenharmony_ci 758c2ecf20Sopenharmony_ci#define DEBOUNCE_PERIOD_NSEC 31250 768c2ecf20Sopenharmony_ci 778c2ecf20Sopenharmony_cistruct intel_pad_context { 788c2ecf20Sopenharmony_ci u32 padcfg0; 798c2ecf20Sopenharmony_ci u32 padcfg1; 808c2ecf20Sopenharmony_ci u32 padcfg2; 818c2ecf20Sopenharmony_ci}; 828c2ecf20Sopenharmony_ci 838c2ecf20Sopenharmony_cistruct intel_community_context { 848c2ecf20Sopenharmony_ci u32 *intmask; 858c2ecf20Sopenharmony_ci u32 *hostown; 868c2ecf20Sopenharmony_ci}; 878c2ecf20Sopenharmony_ci 888c2ecf20Sopenharmony_ci#define pin_to_padno(c, p) ((p) - (c)->pin_base) 898c2ecf20Sopenharmony_ci#define padgroup_offset(g, p) ((p) - (g)->base) 908c2ecf20Sopenharmony_ci 918c2ecf20Sopenharmony_cistatic struct intel_community *intel_get_community(struct intel_pinctrl *pctrl, 928c2ecf20Sopenharmony_ci unsigned int pin) 938c2ecf20Sopenharmony_ci{ 948c2ecf20Sopenharmony_ci struct intel_community *community; 958c2ecf20Sopenharmony_ci int i; 968c2ecf20Sopenharmony_ci 978c2ecf20Sopenharmony_ci for (i = 0; i < pctrl->ncommunities; i++) { 988c2ecf20Sopenharmony_ci community = &pctrl->communities[i]; 998c2ecf20Sopenharmony_ci if (pin >= community->pin_base && 1008c2ecf20Sopenharmony_ci pin < community->pin_base + community->npins) 1018c2ecf20Sopenharmony_ci return community; 1028c2ecf20Sopenharmony_ci } 1038c2ecf20Sopenharmony_ci 1048c2ecf20Sopenharmony_ci dev_warn(pctrl->dev, "failed to find community for pin %u\n", pin); 1058c2ecf20Sopenharmony_ci return NULL; 1068c2ecf20Sopenharmony_ci} 1078c2ecf20Sopenharmony_ci 1088c2ecf20Sopenharmony_cistatic const struct intel_padgroup * 1098c2ecf20Sopenharmony_ciintel_community_get_padgroup(const struct intel_community *community, 1108c2ecf20Sopenharmony_ci unsigned int pin) 1118c2ecf20Sopenharmony_ci{ 1128c2ecf20Sopenharmony_ci int i; 1138c2ecf20Sopenharmony_ci 1148c2ecf20Sopenharmony_ci for (i = 0; i < community->ngpps; i++) { 1158c2ecf20Sopenharmony_ci const struct intel_padgroup *padgrp = &community->gpps[i]; 1168c2ecf20Sopenharmony_ci 1178c2ecf20Sopenharmony_ci if (pin >= padgrp->base && pin < padgrp->base + padgrp->size) 1188c2ecf20Sopenharmony_ci return padgrp; 1198c2ecf20Sopenharmony_ci } 1208c2ecf20Sopenharmony_ci 1218c2ecf20Sopenharmony_ci return NULL; 1228c2ecf20Sopenharmony_ci} 1238c2ecf20Sopenharmony_ci 1248c2ecf20Sopenharmony_cistatic void __iomem *intel_get_padcfg(struct intel_pinctrl *pctrl, 1258c2ecf20Sopenharmony_ci unsigned int pin, unsigned int reg) 1268c2ecf20Sopenharmony_ci{ 1278c2ecf20Sopenharmony_ci const struct intel_community *community; 1288c2ecf20Sopenharmony_ci unsigned int padno; 1298c2ecf20Sopenharmony_ci size_t nregs; 1308c2ecf20Sopenharmony_ci 1318c2ecf20Sopenharmony_ci community = intel_get_community(pctrl, pin); 1328c2ecf20Sopenharmony_ci if (!community) 1338c2ecf20Sopenharmony_ci return NULL; 1348c2ecf20Sopenharmony_ci 1358c2ecf20Sopenharmony_ci padno = pin_to_padno(community, pin); 1368c2ecf20Sopenharmony_ci nregs = (community->features & PINCTRL_FEATURE_DEBOUNCE) ? 4 : 2; 1378c2ecf20Sopenharmony_ci 1388c2ecf20Sopenharmony_ci if (reg >= nregs * 4) 1398c2ecf20Sopenharmony_ci return NULL; 1408c2ecf20Sopenharmony_ci 1418c2ecf20Sopenharmony_ci return community->pad_regs + reg + padno * nregs * 4; 1428c2ecf20Sopenharmony_ci} 1438c2ecf20Sopenharmony_ci 1448c2ecf20Sopenharmony_cistatic bool intel_pad_owned_by_host(struct intel_pinctrl *pctrl, unsigned int pin) 1458c2ecf20Sopenharmony_ci{ 1468c2ecf20Sopenharmony_ci const struct intel_community *community; 1478c2ecf20Sopenharmony_ci const struct intel_padgroup *padgrp; 1488c2ecf20Sopenharmony_ci unsigned int gpp, offset, gpp_offset; 1498c2ecf20Sopenharmony_ci void __iomem *padown; 1508c2ecf20Sopenharmony_ci 1518c2ecf20Sopenharmony_ci community = intel_get_community(pctrl, pin); 1528c2ecf20Sopenharmony_ci if (!community) 1538c2ecf20Sopenharmony_ci return false; 1548c2ecf20Sopenharmony_ci if (!community->padown_offset) 1558c2ecf20Sopenharmony_ci return true; 1568c2ecf20Sopenharmony_ci 1578c2ecf20Sopenharmony_ci padgrp = intel_community_get_padgroup(community, pin); 1588c2ecf20Sopenharmony_ci if (!padgrp) 1598c2ecf20Sopenharmony_ci return false; 1608c2ecf20Sopenharmony_ci 1618c2ecf20Sopenharmony_ci gpp_offset = padgroup_offset(padgrp, pin); 1628c2ecf20Sopenharmony_ci gpp = PADOWN_GPP(gpp_offset); 1638c2ecf20Sopenharmony_ci offset = community->padown_offset + padgrp->padown_num * 4 + gpp * 4; 1648c2ecf20Sopenharmony_ci padown = community->regs + offset; 1658c2ecf20Sopenharmony_ci 1668c2ecf20Sopenharmony_ci return !(readl(padown) & PADOWN_MASK(gpp_offset)); 1678c2ecf20Sopenharmony_ci} 1688c2ecf20Sopenharmony_ci 1698c2ecf20Sopenharmony_cistatic bool intel_pad_acpi_mode(struct intel_pinctrl *pctrl, unsigned int pin) 1708c2ecf20Sopenharmony_ci{ 1718c2ecf20Sopenharmony_ci const struct intel_community *community; 1728c2ecf20Sopenharmony_ci const struct intel_padgroup *padgrp; 1738c2ecf20Sopenharmony_ci unsigned int offset, gpp_offset; 1748c2ecf20Sopenharmony_ci void __iomem *hostown; 1758c2ecf20Sopenharmony_ci 1768c2ecf20Sopenharmony_ci community = intel_get_community(pctrl, pin); 1778c2ecf20Sopenharmony_ci if (!community) 1788c2ecf20Sopenharmony_ci return true; 1798c2ecf20Sopenharmony_ci if (!community->hostown_offset) 1808c2ecf20Sopenharmony_ci return false; 1818c2ecf20Sopenharmony_ci 1828c2ecf20Sopenharmony_ci padgrp = intel_community_get_padgroup(community, pin); 1838c2ecf20Sopenharmony_ci if (!padgrp) 1848c2ecf20Sopenharmony_ci return true; 1858c2ecf20Sopenharmony_ci 1868c2ecf20Sopenharmony_ci gpp_offset = padgroup_offset(padgrp, pin); 1878c2ecf20Sopenharmony_ci offset = community->hostown_offset + padgrp->reg_num * 4; 1888c2ecf20Sopenharmony_ci hostown = community->regs + offset; 1898c2ecf20Sopenharmony_ci 1908c2ecf20Sopenharmony_ci return !(readl(hostown) & BIT(gpp_offset)); 1918c2ecf20Sopenharmony_ci} 1928c2ecf20Sopenharmony_ci 1938c2ecf20Sopenharmony_ci/** 1948c2ecf20Sopenharmony_ci * enum - Locking variants of the pad configuration 1958c2ecf20Sopenharmony_ci * 1968c2ecf20Sopenharmony_ci * @PAD_UNLOCKED: pad is fully controlled by the configuration registers 1978c2ecf20Sopenharmony_ci * @PAD_LOCKED: pad configuration registers, except TX state, are locked 1988c2ecf20Sopenharmony_ci * @PAD_LOCKED_TX: pad configuration TX state is locked 1998c2ecf20Sopenharmony_ci * @PAD_LOCKED_FULL: pad configuration registers are locked completely 2008c2ecf20Sopenharmony_ci * 2018c2ecf20Sopenharmony_ci * Locking is considered as read-only mode for corresponding registers and 2028c2ecf20Sopenharmony_ci * their respective fields. That said, TX state bit is locked separately from 2038c2ecf20Sopenharmony_ci * the main locking scheme. 2048c2ecf20Sopenharmony_ci */ 2058c2ecf20Sopenharmony_cienum { 2068c2ecf20Sopenharmony_ci PAD_UNLOCKED = 0, 2078c2ecf20Sopenharmony_ci PAD_LOCKED = 1, 2088c2ecf20Sopenharmony_ci PAD_LOCKED_TX = 2, 2098c2ecf20Sopenharmony_ci PAD_LOCKED_FULL = PAD_LOCKED | PAD_LOCKED_TX, 2108c2ecf20Sopenharmony_ci}; 2118c2ecf20Sopenharmony_ci 2128c2ecf20Sopenharmony_cistatic int intel_pad_locked(struct intel_pinctrl *pctrl, unsigned int pin) 2138c2ecf20Sopenharmony_ci{ 2148c2ecf20Sopenharmony_ci struct intel_community *community; 2158c2ecf20Sopenharmony_ci const struct intel_padgroup *padgrp; 2168c2ecf20Sopenharmony_ci unsigned int offset, gpp_offset; 2178c2ecf20Sopenharmony_ci u32 value; 2188c2ecf20Sopenharmony_ci int ret = PAD_UNLOCKED; 2198c2ecf20Sopenharmony_ci 2208c2ecf20Sopenharmony_ci community = intel_get_community(pctrl, pin); 2218c2ecf20Sopenharmony_ci if (!community) 2228c2ecf20Sopenharmony_ci return PAD_LOCKED_FULL; 2238c2ecf20Sopenharmony_ci if (!community->padcfglock_offset) 2248c2ecf20Sopenharmony_ci return PAD_UNLOCKED; 2258c2ecf20Sopenharmony_ci 2268c2ecf20Sopenharmony_ci padgrp = intel_community_get_padgroup(community, pin); 2278c2ecf20Sopenharmony_ci if (!padgrp) 2288c2ecf20Sopenharmony_ci return PAD_LOCKED_FULL; 2298c2ecf20Sopenharmony_ci 2308c2ecf20Sopenharmony_ci gpp_offset = padgroup_offset(padgrp, pin); 2318c2ecf20Sopenharmony_ci 2328c2ecf20Sopenharmony_ci /* 2338c2ecf20Sopenharmony_ci * If PADCFGLOCK and PADCFGLOCKTX bits are both clear for this pad, 2348c2ecf20Sopenharmony_ci * the pad is considered unlocked. Any other case means that it is 2358c2ecf20Sopenharmony_ci * either fully or partially locked. 2368c2ecf20Sopenharmony_ci */ 2378c2ecf20Sopenharmony_ci offset = community->padcfglock_offset + 0 + padgrp->reg_num * 8; 2388c2ecf20Sopenharmony_ci value = readl(community->regs + offset); 2398c2ecf20Sopenharmony_ci if (value & BIT(gpp_offset)) 2408c2ecf20Sopenharmony_ci ret |= PAD_LOCKED; 2418c2ecf20Sopenharmony_ci 2428c2ecf20Sopenharmony_ci offset = community->padcfglock_offset + 4 + padgrp->reg_num * 8; 2438c2ecf20Sopenharmony_ci value = readl(community->regs + offset); 2448c2ecf20Sopenharmony_ci if (value & BIT(gpp_offset)) 2458c2ecf20Sopenharmony_ci ret |= PAD_LOCKED_TX; 2468c2ecf20Sopenharmony_ci 2478c2ecf20Sopenharmony_ci return ret; 2488c2ecf20Sopenharmony_ci} 2498c2ecf20Sopenharmony_ci 2508c2ecf20Sopenharmony_cistatic bool intel_pad_is_unlocked(struct intel_pinctrl *pctrl, unsigned int pin) 2518c2ecf20Sopenharmony_ci{ 2528c2ecf20Sopenharmony_ci return (intel_pad_locked(pctrl, pin) & PAD_LOCKED) == PAD_UNLOCKED; 2538c2ecf20Sopenharmony_ci} 2548c2ecf20Sopenharmony_ci 2558c2ecf20Sopenharmony_cistatic bool intel_pad_usable(struct intel_pinctrl *pctrl, unsigned int pin) 2568c2ecf20Sopenharmony_ci{ 2578c2ecf20Sopenharmony_ci return intel_pad_owned_by_host(pctrl, pin) && intel_pad_is_unlocked(pctrl, pin); 2588c2ecf20Sopenharmony_ci} 2598c2ecf20Sopenharmony_ci 2608c2ecf20Sopenharmony_cistatic int intel_get_groups_count(struct pinctrl_dev *pctldev) 2618c2ecf20Sopenharmony_ci{ 2628c2ecf20Sopenharmony_ci struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); 2638c2ecf20Sopenharmony_ci 2648c2ecf20Sopenharmony_ci return pctrl->soc->ngroups; 2658c2ecf20Sopenharmony_ci} 2668c2ecf20Sopenharmony_ci 2678c2ecf20Sopenharmony_cistatic const char *intel_get_group_name(struct pinctrl_dev *pctldev, 2688c2ecf20Sopenharmony_ci unsigned int group) 2698c2ecf20Sopenharmony_ci{ 2708c2ecf20Sopenharmony_ci struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); 2718c2ecf20Sopenharmony_ci 2728c2ecf20Sopenharmony_ci return pctrl->soc->groups[group].name; 2738c2ecf20Sopenharmony_ci} 2748c2ecf20Sopenharmony_ci 2758c2ecf20Sopenharmony_cistatic int intel_get_group_pins(struct pinctrl_dev *pctldev, unsigned int group, 2768c2ecf20Sopenharmony_ci const unsigned int **pins, unsigned int *npins) 2778c2ecf20Sopenharmony_ci{ 2788c2ecf20Sopenharmony_ci struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); 2798c2ecf20Sopenharmony_ci 2808c2ecf20Sopenharmony_ci *pins = pctrl->soc->groups[group].pins; 2818c2ecf20Sopenharmony_ci *npins = pctrl->soc->groups[group].npins; 2828c2ecf20Sopenharmony_ci return 0; 2838c2ecf20Sopenharmony_ci} 2848c2ecf20Sopenharmony_ci 2858c2ecf20Sopenharmony_cistatic void intel_pin_dbg_show(struct pinctrl_dev *pctldev, struct seq_file *s, 2868c2ecf20Sopenharmony_ci unsigned int pin) 2878c2ecf20Sopenharmony_ci{ 2888c2ecf20Sopenharmony_ci struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); 2898c2ecf20Sopenharmony_ci void __iomem *padcfg; 2908c2ecf20Sopenharmony_ci u32 cfg0, cfg1, mode; 2918c2ecf20Sopenharmony_ci int locked; 2928c2ecf20Sopenharmony_ci bool acpi; 2938c2ecf20Sopenharmony_ci 2948c2ecf20Sopenharmony_ci if (!intel_pad_owned_by_host(pctrl, pin)) { 2958c2ecf20Sopenharmony_ci seq_puts(s, "not available"); 2968c2ecf20Sopenharmony_ci return; 2978c2ecf20Sopenharmony_ci } 2988c2ecf20Sopenharmony_ci 2998c2ecf20Sopenharmony_ci cfg0 = readl(intel_get_padcfg(pctrl, pin, PADCFG0)); 3008c2ecf20Sopenharmony_ci cfg1 = readl(intel_get_padcfg(pctrl, pin, PADCFG1)); 3018c2ecf20Sopenharmony_ci 3028c2ecf20Sopenharmony_ci mode = (cfg0 & PADCFG0_PMODE_MASK) >> PADCFG0_PMODE_SHIFT; 3038c2ecf20Sopenharmony_ci if (mode == PADCFG0_PMODE_GPIO) 3048c2ecf20Sopenharmony_ci seq_puts(s, "GPIO "); 3058c2ecf20Sopenharmony_ci else 3068c2ecf20Sopenharmony_ci seq_printf(s, "mode %d ", mode); 3078c2ecf20Sopenharmony_ci 3088c2ecf20Sopenharmony_ci seq_printf(s, "0x%08x 0x%08x", cfg0, cfg1); 3098c2ecf20Sopenharmony_ci 3108c2ecf20Sopenharmony_ci /* Dump the additional PADCFG registers if available */ 3118c2ecf20Sopenharmony_ci padcfg = intel_get_padcfg(pctrl, pin, PADCFG2); 3128c2ecf20Sopenharmony_ci if (padcfg) 3138c2ecf20Sopenharmony_ci seq_printf(s, " 0x%08x", readl(padcfg)); 3148c2ecf20Sopenharmony_ci 3158c2ecf20Sopenharmony_ci locked = intel_pad_locked(pctrl, pin); 3168c2ecf20Sopenharmony_ci acpi = intel_pad_acpi_mode(pctrl, pin); 3178c2ecf20Sopenharmony_ci 3188c2ecf20Sopenharmony_ci if (locked || acpi) { 3198c2ecf20Sopenharmony_ci seq_puts(s, " ["); 3208c2ecf20Sopenharmony_ci if (locked) 3218c2ecf20Sopenharmony_ci seq_puts(s, "LOCKED"); 3228c2ecf20Sopenharmony_ci if ((locked & PAD_LOCKED_FULL) == PAD_LOCKED_TX) 3238c2ecf20Sopenharmony_ci seq_puts(s, " tx"); 3248c2ecf20Sopenharmony_ci else if ((locked & PAD_LOCKED_FULL) == PAD_LOCKED_FULL) 3258c2ecf20Sopenharmony_ci seq_puts(s, " full"); 3268c2ecf20Sopenharmony_ci 3278c2ecf20Sopenharmony_ci if (locked && acpi) 3288c2ecf20Sopenharmony_ci seq_puts(s, ", "); 3298c2ecf20Sopenharmony_ci 3308c2ecf20Sopenharmony_ci if (acpi) 3318c2ecf20Sopenharmony_ci seq_puts(s, "ACPI"); 3328c2ecf20Sopenharmony_ci seq_puts(s, "]"); 3338c2ecf20Sopenharmony_ci } 3348c2ecf20Sopenharmony_ci} 3358c2ecf20Sopenharmony_ci 3368c2ecf20Sopenharmony_cistatic const struct pinctrl_ops intel_pinctrl_ops = { 3378c2ecf20Sopenharmony_ci .get_groups_count = intel_get_groups_count, 3388c2ecf20Sopenharmony_ci .get_group_name = intel_get_group_name, 3398c2ecf20Sopenharmony_ci .get_group_pins = intel_get_group_pins, 3408c2ecf20Sopenharmony_ci .pin_dbg_show = intel_pin_dbg_show, 3418c2ecf20Sopenharmony_ci}; 3428c2ecf20Sopenharmony_ci 3438c2ecf20Sopenharmony_cistatic int intel_get_functions_count(struct pinctrl_dev *pctldev) 3448c2ecf20Sopenharmony_ci{ 3458c2ecf20Sopenharmony_ci struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); 3468c2ecf20Sopenharmony_ci 3478c2ecf20Sopenharmony_ci return pctrl->soc->nfunctions; 3488c2ecf20Sopenharmony_ci} 3498c2ecf20Sopenharmony_ci 3508c2ecf20Sopenharmony_cistatic const char *intel_get_function_name(struct pinctrl_dev *pctldev, 3518c2ecf20Sopenharmony_ci unsigned int function) 3528c2ecf20Sopenharmony_ci{ 3538c2ecf20Sopenharmony_ci struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); 3548c2ecf20Sopenharmony_ci 3558c2ecf20Sopenharmony_ci return pctrl->soc->functions[function].name; 3568c2ecf20Sopenharmony_ci} 3578c2ecf20Sopenharmony_ci 3588c2ecf20Sopenharmony_cistatic int intel_get_function_groups(struct pinctrl_dev *pctldev, 3598c2ecf20Sopenharmony_ci unsigned int function, 3608c2ecf20Sopenharmony_ci const char * const **groups, 3618c2ecf20Sopenharmony_ci unsigned int * const ngroups) 3628c2ecf20Sopenharmony_ci{ 3638c2ecf20Sopenharmony_ci struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); 3648c2ecf20Sopenharmony_ci 3658c2ecf20Sopenharmony_ci *groups = pctrl->soc->functions[function].groups; 3668c2ecf20Sopenharmony_ci *ngroups = pctrl->soc->functions[function].ngroups; 3678c2ecf20Sopenharmony_ci return 0; 3688c2ecf20Sopenharmony_ci} 3698c2ecf20Sopenharmony_ci 3708c2ecf20Sopenharmony_cistatic int intel_pinmux_set_mux(struct pinctrl_dev *pctldev, 3718c2ecf20Sopenharmony_ci unsigned int function, unsigned int group) 3728c2ecf20Sopenharmony_ci{ 3738c2ecf20Sopenharmony_ci struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); 3748c2ecf20Sopenharmony_ci const struct intel_pingroup *grp = &pctrl->soc->groups[group]; 3758c2ecf20Sopenharmony_ci unsigned long flags; 3768c2ecf20Sopenharmony_ci int i; 3778c2ecf20Sopenharmony_ci 3788c2ecf20Sopenharmony_ci raw_spin_lock_irqsave(&pctrl->lock, flags); 3798c2ecf20Sopenharmony_ci 3808c2ecf20Sopenharmony_ci /* 3818c2ecf20Sopenharmony_ci * All pins in the groups needs to be accessible and writable 3828c2ecf20Sopenharmony_ci * before we can enable the mux for this group. 3838c2ecf20Sopenharmony_ci */ 3848c2ecf20Sopenharmony_ci for (i = 0; i < grp->npins; i++) { 3858c2ecf20Sopenharmony_ci if (!intel_pad_usable(pctrl, grp->pins[i])) { 3868c2ecf20Sopenharmony_ci raw_spin_unlock_irqrestore(&pctrl->lock, flags); 3878c2ecf20Sopenharmony_ci return -EBUSY; 3888c2ecf20Sopenharmony_ci } 3898c2ecf20Sopenharmony_ci } 3908c2ecf20Sopenharmony_ci 3918c2ecf20Sopenharmony_ci /* Now enable the mux setting for each pin in the group */ 3928c2ecf20Sopenharmony_ci for (i = 0; i < grp->npins; i++) { 3938c2ecf20Sopenharmony_ci void __iomem *padcfg0; 3948c2ecf20Sopenharmony_ci u32 value; 3958c2ecf20Sopenharmony_ci 3968c2ecf20Sopenharmony_ci padcfg0 = intel_get_padcfg(pctrl, grp->pins[i], PADCFG0); 3978c2ecf20Sopenharmony_ci value = readl(padcfg0); 3988c2ecf20Sopenharmony_ci 3998c2ecf20Sopenharmony_ci value &= ~PADCFG0_PMODE_MASK; 4008c2ecf20Sopenharmony_ci 4018c2ecf20Sopenharmony_ci if (grp->modes) 4028c2ecf20Sopenharmony_ci value |= grp->modes[i] << PADCFG0_PMODE_SHIFT; 4038c2ecf20Sopenharmony_ci else 4048c2ecf20Sopenharmony_ci value |= grp->mode << PADCFG0_PMODE_SHIFT; 4058c2ecf20Sopenharmony_ci 4068c2ecf20Sopenharmony_ci writel(value, padcfg0); 4078c2ecf20Sopenharmony_ci } 4088c2ecf20Sopenharmony_ci 4098c2ecf20Sopenharmony_ci raw_spin_unlock_irqrestore(&pctrl->lock, flags); 4108c2ecf20Sopenharmony_ci 4118c2ecf20Sopenharmony_ci return 0; 4128c2ecf20Sopenharmony_ci} 4138c2ecf20Sopenharmony_ci 4148c2ecf20Sopenharmony_cistatic void __intel_gpio_set_direction(void __iomem *padcfg0, bool input) 4158c2ecf20Sopenharmony_ci{ 4168c2ecf20Sopenharmony_ci u32 value; 4178c2ecf20Sopenharmony_ci 4188c2ecf20Sopenharmony_ci value = readl(padcfg0); 4198c2ecf20Sopenharmony_ci if (input) { 4208c2ecf20Sopenharmony_ci value &= ~PADCFG0_GPIORXDIS; 4218c2ecf20Sopenharmony_ci value |= PADCFG0_GPIOTXDIS; 4228c2ecf20Sopenharmony_ci } else { 4238c2ecf20Sopenharmony_ci value &= ~PADCFG0_GPIOTXDIS; 4248c2ecf20Sopenharmony_ci value |= PADCFG0_GPIORXDIS; 4258c2ecf20Sopenharmony_ci } 4268c2ecf20Sopenharmony_ci writel(value, padcfg0); 4278c2ecf20Sopenharmony_ci} 4288c2ecf20Sopenharmony_ci 4298c2ecf20Sopenharmony_cistatic int __intel_gpio_get_gpio_mode(u32 value) 4308c2ecf20Sopenharmony_ci{ 4318c2ecf20Sopenharmony_ci return (value & PADCFG0_PMODE_MASK) >> PADCFG0_PMODE_SHIFT; 4328c2ecf20Sopenharmony_ci} 4338c2ecf20Sopenharmony_ci 4348c2ecf20Sopenharmony_cistatic int intel_gpio_get_gpio_mode(void __iomem *padcfg0) 4358c2ecf20Sopenharmony_ci{ 4368c2ecf20Sopenharmony_ci return __intel_gpio_get_gpio_mode(readl(padcfg0)); 4378c2ecf20Sopenharmony_ci} 4388c2ecf20Sopenharmony_ci 4398c2ecf20Sopenharmony_cistatic void intel_gpio_set_gpio_mode(void __iomem *padcfg0) 4408c2ecf20Sopenharmony_ci{ 4418c2ecf20Sopenharmony_ci u32 value; 4428c2ecf20Sopenharmony_ci 4438c2ecf20Sopenharmony_ci value = readl(padcfg0); 4448c2ecf20Sopenharmony_ci 4458c2ecf20Sopenharmony_ci /* Put the pad into GPIO mode */ 4468c2ecf20Sopenharmony_ci value &= ~PADCFG0_PMODE_MASK; 4478c2ecf20Sopenharmony_ci value |= PADCFG0_PMODE_GPIO; 4488c2ecf20Sopenharmony_ci 4498c2ecf20Sopenharmony_ci /* Disable TX buffer and enable RX (this will be input) */ 4508c2ecf20Sopenharmony_ci value &= ~PADCFG0_GPIORXDIS; 4518c2ecf20Sopenharmony_ci value |= PADCFG0_GPIOTXDIS; 4528c2ecf20Sopenharmony_ci 4538c2ecf20Sopenharmony_ci /* Disable SCI/SMI/NMI generation */ 4548c2ecf20Sopenharmony_ci value &= ~(PADCFG0_GPIROUTIOXAPIC | PADCFG0_GPIROUTSCI); 4558c2ecf20Sopenharmony_ci value &= ~(PADCFG0_GPIROUTSMI | PADCFG0_GPIROUTNMI); 4568c2ecf20Sopenharmony_ci 4578c2ecf20Sopenharmony_ci writel(value, padcfg0); 4588c2ecf20Sopenharmony_ci} 4598c2ecf20Sopenharmony_ci 4608c2ecf20Sopenharmony_cistatic int intel_gpio_request_enable(struct pinctrl_dev *pctldev, 4618c2ecf20Sopenharmony_ci struct pinctrl_gpio_range *range, 4628c2ecf20Sopenharmony_ci unsigned int pin) 4638c2ecf20Sopenharmony_ci{ 4648c2ecf20Sopenharmony_ci struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); 4658c2ecf20Sopenharmony_ci void __iomem *padcfg0; 4668c2ecf20Sopenharmony_ci unsigned long flags; 4678c2ecf20Sopenharmony_ci 4688c2ecf20Sopenharmony_ci padcfg0 = intel_get_padcfg(pctrl, pin, PADCFG0); 4698c2ecf20Sopenharmony_ci 4708c2ecf20Sopenharmony_ci raw_spin_lock_irqsave(&pctrl->lock, flags); 4718c2ecf20Sopenharmony_ci 4728c2ecf20Sopenharmony_ci if (!intel_pad_owned_by_host(pctrl, pin)) { 4738c2ecf20Sopenharmony_ci raw_spin_unlock_irqrestore(&pctrl->lock, flags); 4748c2ecf20Sopenharmony_ci return -EBUSY; 4758c2ecf20Sopenharmony_ci } 4768c2ecf20Sopenharmony_ci 4778c2ecf20Sopenharmony_ci if (!intel_pad_is_unlocked(pctrl, pin)) { 4788c2ecf20Sopenharmony_ci raw_spin_unlock_irqrestore(&pctrl->lock, flags); 4798c2ecf20Sopenharmony_ci return 0; 4808c2ecf20Sopenharmony_ci } 4818c2ecf20Sopenharmony_ci 4828c2ecf20Sopenharmony_ci /* 4838c2ecf20Sopenharmony_ci * If pin is already configured in GPIO mode, we assume that 4848c2ecf20Sopenharmony_ci * firmware provides correct settings. In such case we avoid 4858c2ecf20Sopenharmony_ci * potential glitches on the pin. Otherwise, for the pin in 4868c2ecf20Sopenharmony_ci * alternative mode, consumer has to supply respective flags. 4878c2ecf20Sopenharmony_ci */ 4888c2ecf20Sopenharmony_ci if (intel_gpio_get_gpio_mode(padcfg0) == PADCFG0_PMODE_GPIO) { 4898c2ecf20Sopenharmony_ci raw_spin_unlock_irqrestore(&pctrl->lock, flags); 4908c2ecf20Sopenharmony_ci return 0; 4918c2ecf20Sopenharmony_ci } 4928c2ecf20Sopenharmony_ci 4938c2ecf20Sopenharmony_ci intel_gpio_set_gpio_mode(padcfg0); 4948c2ecf20Sopenharmony_ci 4958c2ecf20Sopenharmony_ci raw_spin_unlock_irqrestore(&pctrl->lock, flags); 4968c2ecf20Sopenharmony_ci 4978c2ecf20Sopenharmony_ci return 0; 4988c2ecf20Sopenharmony_ci} 4998c2ecf20Sopenharmony_ci 5008c2ecf20Sopenharmony_cistatic int intel_gpio_set_direction(struct pinctrl_dev *pctldev, 5018c2ecf20Sopenharmony_ci struct pinctrl_gpio_range *range, 5028c2ecf20Sopenharmony_ci unsigned int pin, bool input) 5038c2ecf20Sopenharmony_ci{ 5048c2ecf20Sopenharmony_ci struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); 5058c2ecf20Sopenharmony_ci void __iomem *padcfg0; 5068c2ecf20Sopenharmony_ci unsigned long flags; 5078c2ecf20Sopenharmony_ci 5088c2ecf20Sopenharmony_ci padcfg0 = intel_get_padcfg(pctrl, pin, PADCFG0); 5098c2ecf20Sopenharmony_ci 5108c2ecf20Sopenharmony_ci raw_spin_lock_irqsave(&pctrl->lock, flags); 5118c2ecf20Sopenharmony_ci __intel_gpio_set_direction(padcfg0, input); 5128c2ecf20Sopenharmony_ci raw_spin_unlock_irqrestore(&pctrl->lock, flags); 5138c2ecf20Sopenharmony_ci 5148c2ecf20Sopenharmony_ci return 0; 5158c2ecf20Sopenharmony_ci} 5168c2ecf20Sopenharmony_ci 5178c2ecf20Sopenharmony_cistatic const struct pinmux_ops intel_pinmux_ops = { 5188c2ecf20Sopenharmony_ci .get_functions_count = intel_get_functions_count, 5198c2ecf20Sopenharmony_ci .get_function_name = intel_get_function_name, 5208c2ecf20Sopenharmony_ci .get_function_groups = intel_get_function_groups, 5218c2ecf20Sopenharmony_ci .set_mux = intel_pinmux_set_mux, 5228c2ecf20Sopenharmony_ci .gpio_request_enable = intel_gpio_request_enable, 5238c2ecf20Sopenharmony_ci .gpio_set_direction = intel_gpio_set_direction, 5248c2ecf20Sopenharmony_ci}; 5258c2ecf20Sopenharmony_ci 5268c2ecf20Sopenharmony_cistatic int intel_config_get_pull(struct intel_pinctrl *pctrl, unsigned int pin, 5278c2ecf20Sopenharmony_ci enum pin_config_param param, u32 *arg) 5288c2ecf20Sopenharmony_ci{ 5298c2ecf20Sopenharmony_ci const struct intel_community *community; 5308c2ecf20Sopenharmony_ci void __iomem *padcfg1; 5318c2ecf20Sopenharmony_ci unsigned long flags; 5328c2ecf20Sopenharmony_ci u32 value, term; 5338c2ecf20Sopenharmony_ci 5348c2ecf20Sopenharmony_ci community = intel_get_community(pctrl, pin); 5358c2ecf20Sopenharmony_ci padcfg1 = intel_get_padcfg(pctrl, pin, PADCFG1); 5368c2ecf20Sopenharmony_ci 5378c2ecf20Sopenharmony_ci raw_spin_lock_irqsave(&pctrl->lock, flags); 5388c2ecf20Sopenharmony_ci value = readl(padcfg1); 5398c2ecf20Sopenharmony_ci raw_spin_unlock_irqrestore(&pctrl->lock, flags); 5408c2ecf20Sopenharmony_ci 5418c2ecf20Sopenharmony_ci term = (value & PADCFG1_TERM_MASK) >> PADCFG1_TERM_SHIFT; 5428c2ecf20Sopenharmony_ci 5438c2ecf20Sopenharmony_ci switch (param) { 5448c2ecf20Sopenharmony_ci case PIN_CONFIG_BIAS_DISABLE: 5458c2ecf20Sopenharmony_ci if (term) 5468c2ecf20Sopenharmony_ci return -EINVAL; 5478c2ecf20Sopenharmony_ci break; 5488c2ecf20Sopenharmony_ci 5498c2ecf20Sopenharmony_ci case PIN_CONFIG_BIAS_PULL_UP: 5508c2ecf20Sopenharmony_ci if (!term || !(value & PADCFG1_TERM_UP)) 5518c2ecf20Sopenharmony_ci return -EINVAL; 5528c2ecf20Sopenharmony_ci 5538c2ecf20Sopenharmony_ci switch (term) { 5548c2ecf20Sopenharmony_ci case PADCFG1_TERM_833: 5558c2ecf20Sopenharmony_ci *arg = 833; 5568c2ecf20Sopenharmony_ci break; 5578c2ecf20Sopenharmony_ci case PADCFG1_TERM_1K: 5588c2ecf20Sopenharmony_ci *arg = 1000; 5598c2ecf20Sopenharmony_ci break; 5608c2ecf20Sopenharmony_ci case PADCFG1_TERM_5K: 5618c2ecf20Sopenharmony_ci *arg = 5000; 5628c2ecf20Sopenharmony_ci break; 5638c2ecf20Sopenharmony_ci case PADCFG1_TERM_20K: 5648c2ecf20Sopenharmony_ci *arg = 20000; 5658c2ecf20Sopenharmony_ci break; 5668c2ecf20Sopenharmony_ci } 5678c2ecf20Sopenharmony_ci 5688c2ecf20Sopenharmony_ci break; 5698c2ecf20Sopenharmony_ci 5708c2ecf20Sopenharmony_ci case PIN_CONFIG_BIAS_PULL_DOWN: 5718c2ecf20Sopenharmony_ci if (!term || value & PADCFG1_TERM_UP) 5728c2ecf20Sopenharmony_ci return -EINVAL; 5738c2ecf20Sopenharmony_ci 5748c2ecf20Sopenharmony_ci switch (term) { 5758c2ecf20Sopenharmony_ci case PADCFG1_TERM_833: 5768c2ecf20Sopenharmony_ci if (!(community->features & PINCTRL_FEATURE_1K_PD)) 5778c2ecf20Sopenharmony_ci return -EINVAL; 5788c2ecf20Sopenharmony_ci *arg = 833; 5798c2ecf20Sopenharmony_ci break; 5808c2ecf20Sopenharmony_ci case PADCFG1_TERM_1K: 5818c2ecf20Sopenharmony_ci if (!(community->features & PINCTRL_FEATURE_1K_PD)) 5828c2ecf20Sopenharmony_ci return -EINVAL; 5838c2ecf20Sopenharmony_ci *arg = 1000; 5848c2ecf20Sopenharmony_ci break; 5858c2ecf20Sopenharmony_ci case PADCFG1_TERM_5K: 5868c2ecf20Sopenharmony_ci *arg = 5000; 5878c2ecf20Sopenharmony_ci break; 5888c2ecf20Sopenharmony_ci case PADCFG1_TERM_20K: 5898c2ecf20Sopenharmony_ci *arg = 20000; 5908c2ecf20Sopenharmony_ci break; 5918c2ecf20Sopenharmony_ci } 5928c2ecf20Sopenharmony_ci 5938c2ecf20Sopenharmony_ci break; 5948c2ecf20Sopenharmony_ci 5958c2ecf20Sopenharmony_ci default: 5968c2ecf20Sopenharmony_ci return -EINVAL; 5978c2ecf20Sopenharmony_ci } 5988c2ecf20Sopenharmony_ci 5998c2ecf20Sopenharmony_ci return 0; 6008c2ecf20Sopenharmony_ci} 6018c2ecf20Sopenharmony_ci 6028c2ecf20Sopenharmony_cistatic int intel_config_get_debounce(struct intel_pinctrl *pctrl, unsigned int pin, 6038c2ecf20Sopenharmony_ci enum pin_config_param param, u32 *arg) 6048c2ecf20Sopenharmony_ci{ 6058c2ecf20Sopenharmony_ci void __iomem *padcfg2; 6068c2ecf20Sopenharmony_ci unsigned long flags; 6078c2ecf20Sopenharmony_ci unsigned long v; 6088c2ecf20Sopenharmony_ci u32 value2; 6098c2ecf20Sopenharmony_ci 6108c2ecf20Sopenharmony_ci padcfg2 = intel_get_padcfg(pctrl, pin, PADCFG2); 6118c2ecf20Sopenharmony_ci if (!padcfg2) 6128c2ecf20Sopenharmony_ci return -ENOTSUPP; 6138c2ecf20Sopenharmony_ci 6148c2ecf20Sopenharmony_ci raw_spin_lock_irqsave(&pctrl->lock, flags); 6158c2ecf20Sopenharmony_ci value2 = readl(padcfg2); 6168c2ecf20Sopenharmony_ci raw_spin_unlock_irqrestore(&pctrl->lock, flags); 6178c2ecf20Sopenharmony_ci if (!(value2 & PADCFG2_DEBEN)) 6188c2ecf20Sopenharmony_ci return -EINVAL; 6198c2ecf20Sopenharmony_ci 6208c2ecf20Sopenharmony_ci v = (value2 & PADCFG2_DEBOUNCE_MASK) >> PADCFG2_DEBOUNCE_SHIFT; 6218c2ecf20Sopenharmony_ci *arg = BIT(v) * DEBOUNCE_PERIOD_NSEC / NSEC_PER_USEC; 6228c2ecf20Sopenharmony_ci 6238c2ecf20Sopenharmony_ci return 0; 6248c2ecf20Sopenharmony_ci} 6258c2ecf20Sopenharmony_ci 6268c2ecf20Sopenharmony_cistatic int intel_config_get(struct pinctrl_dev *pctldev, unsigned int pin, 6278c2ecf20Sopenharmony_ci unsigned long *config) 6288c2ecf20Sopenharmony_ci{ 6298c2ecf20Sopenharmony_ci struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); 6308c2ecf20Sopenharmony_ci enum pin_config_param param = pinconf_to_config_param(*config); 6318c2ecf20Sopenharmony_ci u32 arg = 0; 6328c2ecf20Sopenharmony_ci int ret; 6338c2ecf20Sopenharmony_ci 6348c2ecf20Sopenharmony_ci if (!intel_pad_owned_by_host(pctrl, pin)) 6358c2ecf20Sopenharmony_ci return -ENOTSUPP; 6368c2ecf20Sopenharmony_ci 6378c2ecf20Sopenharmony_ci switch (param) { 6388c2ecf20Sopenharmony_ci case PIN_CONFIG_BIAS_DISABLE: 6398c2ecf20Sopenharmony_ci case PIN_CONFIG_BIAS_PULL_UP: 6408c2ecf20Sopenharmony_ci case PIN_CONFIG_BIAS_PULL_DOWN: 6418c2ecf20Sopenharmony_ci ret = intel_config_get_pull(pctrl, pin, param, &arg); 6428c2ecf20Sopenharmony_ci if (ret) 6438c2ecf20Sopenharmony_ci return ret; 6448c2ecf20Sopenharmony_ci break; 6458c2ecf20Sopenharmony_ci 6468c2ecf20Sopenharmony_ci case PIN_CONFIG_INPUT_DEBOUNCE: 6478c2ecf20Sopenharmony_ci ret = intel_config_get_debounce(pctrl, pin, param, &arg); 6488c2ecf20Sopenharmony_ci if (ret) 6498c2ecf20Sopenharmony_ci return ret; 6508c2ecf20Sopenharmony_ci break; 6518c2ecf20Sopenharmony_ci 6528c2ecf20Sopenharmony_ci default: 6538c2ecf20Sopenharmony_ci return -ENOTSUPP; 6548c2ecf20Sopenharmony_ci } 6558c2ecf20Sopenharmony_ci 6568c2ecf20Sopenharmony_ci *config = pinconf_to_config_packed(param, arg); 6578c2ecf20Sopenharmony_ci return 0; 6588c2ecf20Sopenharmony_ci} 6598c2ecf20Sopenharmony_ci 6608c2ecf20Sopenharmony_cistatic int intel_config_set_pull(struct intel_pinctrl *pctrl, unsigned int pin, 6618c2ecf20Sopenharmony_ci unsigned long config) 6628c2ecf20Sopenharmony_ci{ 6638c2ecf20Sopenharmony_ci unsigned int param = pinconf_to_config_param(config); 6648c2ecf20Sopenharmony_ci unsigned int arg = pinconf_to_config_argument(config); 6658c2ecf20Sopenharmony_ci const struct intel_community *community; 6668c2ecf20Sopenharmony_ci void __iomem *padcfg1; 6678c2ecf20Sopenharmony_ci unsigned long flags; 6688c2ecf20Sopenharmony_ci int ret = 0; 6698c2ecf20Sopenharmony_ci u32 value; 6708c2ecf20Sopenharmony_ci 6718c2ecf20Sopenharmony_ci community = intel_get_community(pctrl, pin); 6728c2ecf20Sopenharmony_ci padcfg1 = intel_get_padcfg(pctrl, pin, PADCFG1); 6738c2ecf20Sopenharmony_ci 6748c2ecf20Sopenharmony_ci raw_spin_lock_irqsave(&pctrl->lock, flags); 6758c2ecf20Sopenharmony_ci 6768c2ecf20Sopenharmony_ci value = readl(padcfg1); 6778c2ecf20Sopenharmony_ci 6788c2ecf20Sopenharmony_ci switch (param) { 6798c2ecf20Sopenharmony_ci case PIN_CONFIG_BIAS_DISABLE: 6808c2ecf20Sopenharmony_ci value &= ~(PADCFG1_TERM_MASK | PADCFG1_TERM_UP); 6818c2ecf20Sopenharmony_ci break; 6828c2ecf20Sopenharmony_ci 6838c2ecf20Sopenharmony_ci case PIN_CONFIG_BIAS_PULL_UP: 6848c2ecf20Sopenharmony_ci value &= ~PADCFG1_TERM_MASK; 6858c2ecf20Sopenharmony_ci 6868c2ecf20Sopenharmony_ci value |= PADCFG1_TERM_UP; 6878c2ecf20Sopenharmony_ci 6888c2ecf20Sopenharmony_ci /* Set default strength value in case none is given */ 6898c2ecf20Sopenharmony_ci if (arg == 1) 6908c2ecf20Sopenharmony_ci arg = 5000; 6918c2ecf20Sopenharmony_ci 6928c2ecf20Sopenharmony_ci switch (arg) { 6938c2ecf20Sopenharmony_ci case 20000: 6948c2ecf20Sopenharmony_ci value |= PADCFG1_TERM_20K << PADCFG1_TERM_SHIFT; 6958c2ecf20Sopenharmony_ci break; 6968c2ecf20Sopenharmony_ci case 5000: 6978c2ecf20Sopenharmony_ci value |= PADCFG1_TERM_5K << PADCFG1_TERM_SHIFT; 6988c2ecf20Sopenharmony_ci break; 6998c2ecf20Sopenharmony_ci case 1000: 7008c2ecf20Sopenharmony_ci value |= PADCFG1_TERM_1K << PADCFG1_TERM_SHIFT; 7018c2ecf20Sopenharmony_ci break; 7028c2ecf20Sopenharmony_ci case 833: 7038c2ecf20Sopenharmony_ci value |= PADCFG1_TERM_833 << PADCFG1_TERM_SHIFT; 7048c2ecf20Sopenharmony_ci break; 7058c2ecf20Sopenharmony_ci default: 7068c2ecf20Sopenharmony_ci ret = -EINVAL; 7078c2ecf20Sopenharmony_ci } 7088c2ecf20Sopenharmony_ci 7098c2ecf20Sopenharmony_ci break; 7108c2ecf20Sopenharmony_ci 7118c2ecf20Sopenharmony_ci case PIN_CONFIG_BIAS_PULL_DOWN: 7128c2ecf20Sopenharmony_ci value &= ~(PADCFG1_TERM_UP | PADCFG1_TERM_MASK); 7138c2ecf20Sopenharmony_ci 7148c2ecf20Sopenharmony_ci /* Set default strength value in case none is given */ 7158c2ecf20Sopenharmony_ci if (arg == 1) 7168c2ecf20Sopenharmony_ci arg = 5000; 7178c2ecf20Sopenharmony_ci 7188c2ecf20Sopenharmony_ci switch (arg) { 7198c2ecf20Sopenharmony_ci case 20000: 7208c2ecf20Sopenharmony_ci value |= PADCFG1_TERM_20K << PADCFG1_TERM_SHIFT; 7218c2ecf20Sopenharmony_ci break; 7228c2ecf20Sopenharmony_ci case 5000: 7238c2ecf20Sopenharmony_ci value |= PADCFG1_TERM_5K << PADCFG1_TERM_SHIFT; 7248c2ecf20Sopenharmony_ci break; 7258c2ecf20Sopenharmony_ci case 1000: 7268c2ecf20Sopenharmony_ci if (!(community->features & PINCTRL_FEATURE_1K_PD)) { 7278c2ecf20Sopenharmony_ci ret = -EINVAL; 7288c2ecf20Sopenharmony_ci break; 7298c2ecf20Sopenharmony_ci } 7308c2ecf20Sopenharmony_ci value |= PADCFG1_TERM_1K << PADCFG1_TERM_SHIFT; 7318c2ecf20Sopenharmony_ci break; 7328c2ecf20Sopenharmony_ci case 833: 7338c2ecf20Sopenharmony_ci if (!(community->features & PINCTRL_FEATURE_1K_PD)) { 7348c2ecf20Sopenharmony_ci ret = -EINVAL; 7358c2ecf20Sopenharmony_ci break; 7368c2ecf20Sopenharmony_ci } 7378c2ecf20Sopenharmony_ci value |= PADCFG1_TERM_833 << PADCFG1_TERM_SHIFT; 7388c2ecf20Sopenharmony_ci break; 7398c2ecf20Sopenharmony_ci default: 7408c2ecf20Sopenharmony_ci ret = -EINVAL; 7418c2ecf20Sopenharmony_ci } 7428c2ecf20Sopenharmony_ci 7438c2ecf20Sopenharmony_ci break; 7448c2ecf20Sopenharmony_ci } 7458c2ecf20Sopenharmony_ci 7468c2ecf20Sopenharmony_ci if (!ret) 7478c2ecf20Sopenharmony_ci writel(value, padcfg1); 7488c2ecf20Sopenharmony_ci 7498c2ecf20Sopenharmony_ci raw_spin_unlock_irqrestore(&pctrl->lock, flags); 7508c2ecf20Sopenharmony_ci 7518c2ecf20Sopenharmony_ci return ret; 7528c2ecf20Sopenharmony_ci} 7538c2ecf20Sopenharmony_ci 7548c2ecf20Sopenharmony_cistatic int intel_config_set_debounce(struct intel_pinctrl *pctrl, 7558c2ecf20Sopenharmony_ci unsigned int pin, unsigned int debounce) 7568c2ecf20Sopenharmony_ci{ 7578c2ecf20Sopenharmony_ci void __iomem *padcfg0, *padcfg2; 7588c2ecf20Sopenharmony_ci unsigned long flags; 7598c2ecf20Sopenharmony_ci u32 value0, value2; 7608c2ecf20Sopenharmony_ci 7618c2ecf20Sopenharmony_ci padcfg2 = intel_get_padcfg(pctrl, pin, PADCFG2); 7628c2ecf20Sopenharmony_ci if (!padcfg2) 7638c2ecf20Sopenharmony_ci return -ENOTSUPP; 7648c2ecf20Sopenharmony_ci 7658c2ecf20Sopenharmony_ci padcfg0 = intel_get_padcfg(pctrl, pin, PADCFG0); 7668c2ecf20Sopenharmony_ci 7678c2ecf20Sopenharmony_ci raw_spin_lock_irqsave(&pctrl->lock, flags); 7688c2ecf20Sopenharmony_ci 7698c2ecf20Sopenharmony_ci value0 = readl(padcfg0); 7708c2ecf20Sopenharmony_ci value2 = readl(padcfg2); 7718c2ecf20Sopenharmony_ci 7728c2ecf20Sopenharmony_ci /* Disable glitch filter and debouncer */ 7738c2ecf20Sopenharmony_ci value0 &= ~PADCFG0_PREGFRXSEL; 7748c2ecf20Sopenharmony_ci value2 &= ~(PADCFG2_DEBEN | PADCFG2_DEBOUNCE_MASK); 7758c2ecf20Sopenharmony_ci 7768c2ecf20Sopenharmony_ci if (debounce) { 7778c2ecf20Sopenharmony_ci unsigned long v; 7788c2ecf20Sopenharmony_ci 7798c2ecf20Sopenharmony_ci v = order_base_2(debounce * NSEC_PER_USEC / DEBOUNCE_PERIOD_NSEC); 7808c2ecf20Sopenharmony_ci if (v < 3 || v > 15) { 7818c2ecf20Sopenharmony_ci raw_spin_unlock_irqrestore(&pctrl->lock, flags); 7828c2ecf20Sopenharmony_ci return -EINVAL; 7838c2ecf20Sopenharmony_ci } 7848c2ecf20Sopenharmony_ci 7858c2ecf20Sopenharmony_ci /* Enable glitch filter and debouncer */ 7868c2ecf20Sopenharmony_ci value0 |= PADCFG0_PREGFRXSEL; 7878c2ecf20Sopenharmony_ci value2 |= v << PADCFG2_DEBOUNCE_SHIFT; 7888c2ecf20Sopenharmony_ci value2 |= PADCFG2_DEBEN; 7898c2ecf20Sopenharmony_ci } 7908c2ecf20Sopenharmony_ci 7918c2ecf20Sopenharmony_ci writel(value0, padcfg0); 7928c2ecf20Sopenharmony_ci writel(value2, padcfg2); 7938c2ecf20Sopenharmony_ci 7948c2ecf20Sopenharmony_ci raw_spin_unlock_irqrestore(&pctrl->lock, flags); 7958c2ecf20Sopenharmony_ci 7968c2ecf20Sopenharmony_ci return 0; 7978c2ecf20Sopenharmony_ci} 7988c2ecf20Sopenharmony_ci 7998c2ecf20Sopenharmony_cistatic int intel_config_set(struct pinctrl_dev *pctldev, unsigned int pin, 8008c2ecf20Sopenharmony_ci unsigned long *configs, unsigned int nconfigs) 8018c2ecf20Sopenharmony_ci{ 8028c2ecf20Sopenharmony_ci struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); 8038c2ecf20Sopenharmony_ci int i, ret; 8048c2ecf20Sopenharmony_ci 8058c2ecf20Sopenharmony_ci if (!intel_pad_usable(pctrl, pin)) 8068c2ecf20Sopenharmony_ci return -ENOTSUPP; 8078c2ecf20Sopenharmony_ci 8088c2ecf20Sopenharmony_ci for (i = 0; i < nconfigs; i++) { 8098c2ecf20Sopenharmony_ci switch (pinconf_to_config_param(configs[i])) { 8108c2ecf20Sopenharmony_ci case PIN_CONFIG_BIAS_DISABLE: 8118c2ecf20Sopenharmony_ci case PIN_CONFIG_BIAS_PULL_UP: 8128c2ecf20Sopenharmony_ci case PIN_CONFIG_BIAS_PULL_DOWN: 8138c2ecf20Sopenharmony_ci ret = intel_config_set_pull(pctrl, pin, configs[i]); 8148c2ecf20Sopenharmony_ci if (ret) 8158c2ecf20Sopenharmony_ci return ret; 8168c2ecf20Sopenharmony_ci break; 8178c2ecf20Sopenharmony_ci 8188c2ecf20Sopenharmony_ci case PIN_CONFIG_INPUT_DEBOUNCE: 8198c2ecf20Sopenharmony_ci ret = intel_config_set_debounce(pctrl, pin, 8208c2ecf20Sopenharmony_ci pinconf_to_config_argument(configs[i])); 8218c2ecf20Sopenharmony_ci if (ret) 8228c2ecf20Sopenharmony_ci return ret; 8238c2ecf20Sopenharmony_ci break; 8248c2ecf20Sopenharmony_ci 8258c2ecf20Sopenharmony_ci default: 8268c2ecf20Sopenharmony_ci return -ENOTSUPP; 8278c2ecf20Sopenharmony_ci } 8288c2ecf20Sopenharmony_ci } 8298c2ecf20Sopenharmony_ci 8308c2ecf20Sopenharmony_ci return 0; 8318c2ecf20Sopenharmony_ci} 8328c2ecf20Sopenharmony_ci 8338c2ecf20Sopenharmony_cistatic const struct pinconf_ops intel_pinconf_ops = { 8348c2ecf20Sopenharmony_ci .is_generic = true, 8358c2ecf20Sopenharmony_ci .pin_config_get = intel_config_get, 8368c2ecf20Sopenharmony_ci .pin_config_set = intel_config_set, 8378c2ecf20Sopenharmony_ci}; 8388c2ecf20Sopenharmony_ci 8398c2ecf20Sopenharmony_cistatic const struct pinctrl_desc intel_pinctrl_desc = { 8408c2ecf20Sopenharmony_ci .pctlops = &intel_pinctrl_ops, 8418c2ecf20Sopenharmony_ci .pmxops = &intel_pinmux_ops, 8428c2ecf20Sopenharmony_ci .confops = &intel_pinconf_ops, 8438c2ecf20Sopenharmony_ci .owner = THIS_MODULE, 8448c2ecf20Sopenharmony_ci}; 8458c2ecf20Sopenharmony_ci 8468c2ecf20Sopenharmony_ci/** 8478c2ecf20Sopenharmony_ci * intel_gpio_to_pin() - Translate from GPIO offset to pin number 8488c2ecf20Sopenharmony_ci * @pctrl: Pinctrl structure 8498c2ecf20Sopenharmony_ci * @offset: GPIO offset from gpiolib 8508c2ecf20Sopenharmony_ci * @community: Community is filled here if not %NULL 8518c2ecf20Sopenharmony_ci * @padgrp: Pad group is filled here if not %NULL 8528c2ecf20Sopenharmony_ci * 8538c2ecf20Sopenharmony_ci * When coming through gpiolib irqchip, the GPIO offset is not 8548c2ecf20Sopenharmony_ci * automatically translated to pinctrl pin number. This function can be 8558c2ecf20Sopenharmony_ci * used to find out the corresponding pinctrl pin. 8568c2ecf20Sopenharmony_ci */ 8578c2ecf20Sopenharmony_cistatic int intel_gpio_to_pin(struct intel_pinctrl *pctrl, unsigned int offset, 8588c2ecf20Sopenharmony_ci const struct intel_community **community, 8598c2ecf20Sopenharmony_ci const struct intel_padgroup **padgrp) 8608c2ecf20Sopenharmony_ci{ 8618c2ecf20Sopenharmony_ci int i; 8628c2ecf20Sopenharmony_ci 8638c2ecf20Sopenharmony_ci for (i = 0; i < pctrl->ncommunities; i++) { 8648c2ecf20Sopenharmony_ci const struct intel_community *comm = &pctrl->communities[i]; 8658c2ecf20Sopenharmony_ci int j; 8668c2ecf20Sopenharmony_ci 8678c2ecf20Sopenharmony_ci for (j = 0; j < comm->ngpps; j++) { 8688c2ecf20Sopenharmony_ci const struct intel_padgroup *pgrp = &comm->gpps[j]; 8698c2ecf20Sopenharmony_ci 8708c2ecf20Sopenharmony_ci if (pgrp->gpio_base == INTEL_GPIO_BASE_NOMAP) 8718c2ecf20Sopenharmony_ci continue; 8728c2ecf20Sopenharmony_ci 8738c2ecf20Sopenharmony_ci if (offset >= pgrp->gpio_base && 8748c2ecf20Sopenharmony_ci offset < pgrp->gpio_base + pgrp->size) { 8758c2ecf20Sopenharmony_ci int pin; 8768c2ecf20Sopenharmony_ci 8778c2ecf20Sopenharmony_ci pin = pgrp->base + offset - pgrp->gpio_base; 8788c2ecf20Sopenharmony_ci if (community) 8798c2ecf20Sopenharmony_ci *community = comm; 8808c2ecf20Sopenharmony_ci if (padgrp) 8818c2ecf20Sopenharmony_ci *padgrp = pgrp; 8828c2ecf20Sopenharmony_ci 8838c2ecf20Sopenharmony_ci return pin; 8848c2ecf20Sopenharmony_ci } 8858c2ecf20Sopenharmony_ci } 8868c2ecf20Sopenharmony_ci } 8878c2ecf20Sopenharmony_ci 8888c2ecf20Sopenharmony_ci return -EINVAL; 8898c2ecf20Sopenharmony_ci} 8908c2ecf20Sopenharmony_ci 8918c2ecf20Sopenharmony_ci/** 8928c2ecf20Sopenharmony_ci * intel_pin_to_gpio() - Translate from pin number to GPIO offset 8938c2ecf20Sopenharmony_ci * @pctrl: Pinctrl structure 8948c2ecf20Sopenharmony_ci * @pin: pin number 8958c2ecf20Sopenharmony_ci * 8968c2ecf20Sopenharmony_ci * Translate the pin number of pinctrl to GPIO offset 8978c2ecf20Sopenharmony_ci */ 8988c2ecf20Sopenharmony_cistatic __maybe_unused int intel_pin_to_gpio(struct intel_pinctrl *pctrl, int pin) 8998c2ecf20Sopenharmony_ci{ 9008c2ecf20Sopenharmony_ci const struct intel_community *community; 9018c2ecf20Sopenharmony_ci const struct intel_padgroup *padgrp; 9028c2ecf20Sopenharmony_ci 9038c2ecf20Sopenharmony_ci community = intel_get_community(pctrl, pin); 9048c2ecf20Sopenharmony_ci if (!community) 9058c2ecf20Sopenharmony_ci return -EINVAL; 9068c2ecf20Sopenharmony_ci 9078c2ecf20Sopenharmony_ci padgrp = intel_community_get_padgroup(community, pin); 9088c2ecf20Sopenharmony_ci if (!padgrp) 9098c2ecf20Sopenharmony_ci return -EINVAL; 9108c2ecf20Sopenharmony_ci 9118c2ecf20Sopenharmony_ci return pin - padgrp->base + padgrp->gpio_base; 9128c2ecf20Sopenharmony_ci} 9138c2ecf20Sopenharmony_ci 9148c2ecf20Sopenharmony_cistatic int intel_gpio_get(struct gpio_chip *chip, unsigned int offset) 9158c2ecf20Sopenharmony_ci{ 9168c2ecf20Sopenharmony_ci struct intel_pinctrl *pctrl = gpiochip_get_data(chip); 9178c2ecf20Sopenharmony_ci void __iomem *reg; 9188c2ecf20Sopenharmony_ci u32 padcfg0; 9198c2ecf20Sopenharmony_ci int pin; 9208c2ecf20Sopenharmony_ci 9218c2ecf20Sopenharmony_ci pin = intel_gpio_to_pin(pctrl, offset, NULL, NULL); 9228c2ecf20Sopenharmony_ci if (pin < 0) 9238c2ecf20Sopenharmony_ci return -EINVAL; 9248c2ecf20Sopenharmony_ci 9258c2ecf20Sopenharmony_ci reg = intel_get_padcfg(pctrl, pin, PADCFG0); 9268c2ecf20Sopenharmony_ci if (!reg) 9278c2ecf20Sopenharmony_ci return -EINVAL; 9288c2ecf20Sopenharmony_ci 9298c2ecf20Sopenharmony_ci padcfg0 = readl(reg); 9308c2ecf20Sopenharmony_ci if (!(padcfg0 & PADCFG0_GPIOTXDIS)) 9318c2ecf20Sopenharmony_ci return !!(padcfg0 & PADCFG0_GPIOTXSTATE); 9328c2ecf20Sopenharmony_ci 9338c2ecf20Sopenharmony_ci return !!(padcfg0 & PADCFG0_GPIORXSTATE); 9348c2ecf20Sopenharmony_ci} 9358c2ecf20Sopenharmony_ci 9368c2ecf20Sopenharmony_cistatic void intel_gpio_set(struct gpio_chip *chip, unsigned int offset, 9378c2ecf20Sopenharmony_ci int value) 9388c2ecf20Sopenharmony_ci{ 9398c2ecf20Sopenharmony_ci struct intel_pinctrl *pctrl = gpiochip_get_data(chip); 9408c2ecf20Sopenharmony_ci unsigned long flags; 9418c2ecf20Sopenharmony_ci void __iomem *reg; 9428c2ecf20Sopenharmony_ci u32 padcfg0; 9438c2ecf20Sopenharmony_ci int pin; 9448c2ecf20Sopenharmony_ci 9458c2ecf20Sopenharmony_ci pin = intel_gpio_to_pin(pctrl, offset, NULL, NULL); 9468c2ecf20Sopenharmony_ci if (pin < 0) 9478c2ecf20Sopenharmony_ci return; 9488c2ecf20Sopenharmony_ci 9498c2ecf20Sopenharmony_ci reg = intel_get_padcfg(pctrl, pin, PADCFG0); 9508c2ecf20Sopenharmony_ci if (!reg) 9518c2ecf20Sopenharmony_ci return; 9528c2ecf20Sopenharmony_ci 9538c2ecf20Sopenharmony_ci raw_spin_lock_irqsave(&pctrl->lock, flags); 9548c2ecf20Sopenharmony_ci padcfg0 = readl(reg); 9558c2ecf20Sopenharmony_ci if (value) 9568c2ecf20Sopenharmony_ci padcfg0 |= PADCFG0_GPIOTXSTATE; 9578c2ecf20Sopenharmony_ci else 9588c2ecf20Sopenharmony_ci padcfg0 &= ~PADCFG0_GPIOTXSTATE; 9598c2ecf20Sopenharmony_ci writel(padcfg0, reg); 9608c2ecf20Sopenharmony_ci raw_spin_unlock_irqrestore(&pctrl->lock, flags); 9618c2ecf20Sopenharmony_ci} 9628c2ecf20Sopenharmony_ci 9638c2ecf20Sopenharmony_cistatic int intel_gpio_get_direction(struct gpio_chip *chip, unsigned int offset) 9648c2ecf20Sopenharmony_ci{ 9658c2ecf20Sopenharmony_ci struct intel_pinctrl *pctrl = gpiochip_get_data(chip); 9668c2ecf20Sopenharmony_ci unsigned long flags; 9678c2ecf20Sopenharmony_ci void __iomem *reg; 9688c2ecf20Sopenharmony_ci u32 padcfg0; 9698c2ecf20Sopenharmony_ci int pin; 9708c2ecf20Sopenharmony_ci 9718c2ecf20Sopenharmony_ci pin = intel_gpio_to_pin(pctrl, offset, NULL, NULL); 9728c2ecf20Sopenharmony_ci if (pin < 0) 9738c2ecf20Sopenharmony_ci return -EINVAL; 9748c2ecf20Sopenharmony_ci 9758c2ecf20Sopenharmony_ci reg = intel_get_padcfg(pctrl, pin, PADCFG0); 9768c2ecf20Sopenharmony_ci if (!reg) 9778c2ecf20Sopenharmony_ci return -EINVAL; 9788c2ecf20Sopenharmony_ci 9798c2ecf20Sopenharmony_ci raw_spin_lock_irqsave(&pctrl->lock, flags); 9808c2ecf20Sopenharmony_ci padcfg0 = readl(reg); 9818c2ecf20Sopenharmony_ci raw_spin_unlock_irqrestore(&pctrl->lock, flags); 9828c2ecf20Sopenharmony_ci if (padcfg0 & PADCFG0_PMODE_MASK) 9838c2ecf20Sopenharmony_ci return -EINVAL; 9848c2ecf20Sopenharmony_ci 9858c2ecf20Sopenharmony_ci if (padcfg0 & PADCFG0_GPIOTXDIS) 9868c2ecf20Sopenharmony_ci return GPIO_LINE_DIRECTION_IN; 9878c2ecf20Sopenharmony_ci 9888c2ecf20Sopenharmony_ci return GPIO_LINE_DIRECTION_OUT; 9898c2ecf20Sopenharmony_ci} 9908c2ecf20Sopenharmony_ci 9918c2ecf20Sopenharmony_cistatic int intel_gpio_direction_input(struct gpio_chip *chip, unsigned int offset) 9928c2ecf20Sopenharmony_ci{ 9938c2ecf20Sopenharmony_ci return pinctrl_gpio_direction_input(chip->base + offset); 9948c2ecf20Sopenharmony_ci} 9958c2ecf20Sopenharmony_ci 9968c2ecf20Sopenharmony_cistatic int intel_gpio_direction_output(struct gpio_chip *chip, unsigned int offset, 9978c2ecf20Sopenharmony_ci int value) 9988c2ecf20Sopenharmony_ci{ 9998c2ecf20Sopenharmony_ci intel_gpio_set(chip, offset, value); 10008c2ecf20Sopenharmony_ci return pinctrl_gpio_direction_output(chip->base + offset); 10018c2ecf20Sopenharmony_ci} 10028c2ecf20Sopenharmony_ci 10038c2ecf20Sopenharmony_cistatic const struct gpio_chip intel_gpio_chip = { 10048c2ecf20Sopenharmony_ci .owner = THIS_MODULE, 10058c2ecf20Sopenharmony_ci .request = gpiochip_generic_request, 10068c2ecf20Sopenharmony_ci .free = gpiochip_generic_free, 10078c2ecf20Sopenharmony_ci .get_direction = intel_gpio_get_direction, 10088c2ecf20Sopenharmony_ci .direction_input = intel_gpio_direction_input, 10098c2ecf20Sopenharmony_ci .direction_output = intel_gpio_direction_output, 10108c2ecf20Sopenharmony_ci .get = intel_gpio_get, 10118c2ecf20Sopenharmony_ci .set = intel_gpio_set, 10128c2ecf20Sopenharmony_ci .set_config = gpiochip_generic_config, 10138c2ecf20Sopenharmony_ci}; 10148c2ecf20Sopenharmony_ci 10158c2ecf20Sopenharmony_cistatic void intel_gpio_irq_ack(struct irq_data *d) 10168c2ecf20Sopenharmony_ci{ 10178c2ecf20Sopenharmony_ci struct gpio_chip *gc = irq_data_get_irq_chip_data(d); 10188c2ecf20Sopenharmony_ci struct intel_pinctrl *pctrl = gpiochip_get_data(gc); 10198c2ecf20Sopenharmony_ci const struct intel_community *community; 10208c2ecf20Sopenharmony_ci const struct intel_padgroup *padgrp; 10218c2ecf20Sopenharmony_ci int pin; 10228c2ecf20Sopenharmony_ci 10238c2ecf20Sopenharmony_ci pin = intel_gpio_to_pin(pctrl, irqd_to_hwirq(d), &community, &padgrp); 10248c2ecf20Sopenharmony_ci if (pin >= 0) { 10258c2ecf20Sopenharmony_ci unsigned int gpp, gpp_offset, is_offset; 10268c2ecf20Sopenharmony_ci 10278c2ecf20Sopenharmony_ci gpp = padgrp->reg_num; 10288c2ecf20Sopenharmony_ci gpp_offset = padgroup_offset(padgrp, pin); 10298c2ecf20Sopenharmony_ci is_offset = community->is_offset + gpp * 4; 10308c2ecf20Sopenharmony_ci 10318c2ecf20Sopenharmony_ci raw_spin_lock(&pctrl->lock); 10328c2ecf20Sopenharmony_ci writel(BIT(gpp_offset), community->regs + is_offset); 10338c2ecf20Sopenharmony_ci raw_spin_unlock(&pctrl->lock); 10348c2ecf20Sopenharmony_ci } 10358c2ecf20Sopenharmony_ci} 10368c2ecf20Sopenharmony_ci 10378c2ecf20Sopenharmony_cistatic void intel_gpio_irq_mask_unmask(struct irq_data *d, bool mask) 10388c2ecf20Sopenharmony_ci{ 10398c2ecf20Sopenharmony_ci struct gpio_chip *gc = irq_data_get_irq_chip_data(d); 10408c2ecf20Sopenharmony_ci struct intel_pinctrl *pctrl = gpiochip_get_data(gc); 10418c2ecf20Sopenharmony_ci const struct intel_community *community; 10428c2ecf20Sopenharmony_ci const struct intel_padgroup *padgrp; 10438c2ecf20Sopenharmony_ci int pin; 10448c2ecf20Sopenharmony_ci 10458c2ecf20Sopenharmony_ci pin = intel_gpio_to_pin(pctrl, irqd_to_hwirq(d), &community, &padgrp); 10468c2ecf20Sopenharmony_ci if (pin >= 0) { 10478c2ecf20Sopenharmony_ci unsigned int gpp, gpp_offset; 10488c2ecf20Sopenharmony_ci unsigned long flags; 10498c2ecf20Sopenharmony_ci void __iomem *reg, *is; 10508c2ecf20Sopenharmony_ci u32 value; 10518c2ecf20Sopenharmony_ci 10528c2ecf20Sopenharmony_ci gpp = padgrp->reg_num; 10538c2ecf20Sopenharmony_ci gpp_offset = padgroup_offset(padgrp, pin); 10548c2ecf20Sopenharmony_ci 10558c2ecf20Sopenharmony_ci reg = community->regs + community->ie_offset + gpp * 4; 10568c2ecf20Sopenharmony_ci is = community->regs + community->is_offset + gpp * 4; 10578c2ecf20Sopenharmony_ci 10588c2ecf20Sopenharmony_ci raw_spin_lock_irqsave(&pctrl->lock, flags); 10598c2ecf20Sopenharmony_ci 10608c2ecf20Sopenharmony_ci /* Clear interrupt status first to avoid unexpected interrupt */ 10618c2ecf20Sopenharmony_ci writel(BIT(gpp_offset), is); 10628c2ecf20Sopenharmony_ci 10638c2ecf20Sopenharmony_ci value = readl(reg); 10648c2ecf20Sopenharmony_ci if (mask) 10658c2ecf20Sopenharmony_ci value &= ~BIT(gpp_offset); 10668c2ecf20Sopenharmony_ci else 10678c2ecf20Sopenharmony_ci value |= BIT(gpp_offset); 10688c2ecf20Sopenharmony_ci writel(value, reg); 10698c2ecf20Sopenharmony_ci raw_spin_unlock_irqrestore(&pctrl->lock, flags); 10708c2ecf20Sopenharmony_ci } 10718c2ecf20Sopenharmony_ci} 10728c2ecf20Sopenharmony_ci 10738c2ecf20Sopenharmony_cistatic void intel_gpio_irq_mask(struct irq_data *d) 10748c2ecf20Sopenharmony_ci{ 10758c2ecf20Sopenharmony_ci intel_gpio_irq_mask_unmask(d, true); 10768c2ecf20Sopenharmony_ci} 10778c2ecf20Sopenharmony_ci 10788c2ecf20Sopenharmony_cistatic void intel_gpio_irq_unmask(struct irq_data *d) 10798c2ecf20Sopenharmony_ci{ 10808c2ecf20Sopenharmony_ci intel_gpio_irq_mask_unmask(d, false); 10818c2ecf20Sopenharmony_ci} 10828c2ecf20Sopenharmony_ci 10838c2ecf20Sopenharmony_cistatic int intel_gpio_irq_type(struct irq_data *d, unsigned int type) 10848c2ecf20Sopenharmony_ci{ 10858c2ecf20Sopenharmony_ci struct gpio_chip *gc = irq_data_get_irq_chip_data(d); 10868c2ecf20Sopenharmony_ci struct intel_pinctrl *pctrl = gpiochip_get_data(gc); 10878c2ecf20Sopenharmony_ci unsigned int pin = intel_gpio_to_pin(pctrl, irqd_to_hwirq(d), NULL, NULL); 10888c2ecf20Sopenharmony_ci unsigned long flags; 10898c2ecf20Sopenharmony_ci void __iomem *reg; 10908c2ecf20Sopenharmony_ci u32 value; 10918c2ecf20Sopenharmony_ci 10928c2ecf20Sopenharmony_ci reg = intel_get_padcfg(pctrl, pin, PADCFG0); 10938c2ecf20Sopenharmony_ci if (!reg) 10948c2ecf20Sopenharmony_ci return -EINVAL; 10958c2ecf20Sopenharmony_ci 10968c2ecf20Sopenharmony_ci /* 10978c2ecf20Sopenharmony_ci * If the pin is in ACPI mode it is still usable as a GPIO but it 10988c2ecf20Sopenharmony_ci * cannot be used as IRQ because GPI_IS status bit will not be 10998c2ecf20Sopenharmony_ci * updated by the host controller hardware. 11008c2ecf20Sopenharmony_ci */ 11018c2ecf20Sopenharmony_ci if (intel_pad_acpi_mode(pctrl, pin)) { 11028c2ecf20Sopenharmony_ci dev_warn(pctrl->dev, "pin %u cannot be used as IRQ\n", pin); 11038c2ecf20Sopenharmony_ci return -EPERM; 11048c2ecf20Sopenharmony_ci } 11058c2ecf20Sopenharmony_ci 11068c2ecf20Sopenharmony_ci raw_spin_lock_irqsave(&pctrl->lock, flags); 11078c2ecf20Sopenharmony_ci 11088c2ecf20Sopenharmony_ci intel_gpio_set_gpio_mode(reg); 11098c2ecf20Sopenharmony_ci 11108c2ecf20Sopenharmony_ci value = readl(reg); 11118c2ecf20Sopenharmony_ci 11128c2ecf20Sopenharmony_ci value &= ~(PADCFG0_RXEVCFG_MASK | PADCFG0_RXINV); 11138c2ecf20Sopenharmony_ci 11148c2ecf20Sopenharmony_ci if ((type & IRQ_TYPE_EDGE_BOTH) == IRQ_TYPE_EDGE_BOTH) { 11158c2ecf20Sopenharmony_ci value |= PADCFG0_RXEVCFG_EDGE_BOTH << PADCFG0_RXEVCFG_SHIFT; 11168c2ecf20Sopenharmony_ci } else if (type & IRQ_TYPE_EDGE_FALLING) { 11178c2ecf20Sopenharmony_ci value |= PADCFG0_RXEVCFG_EDGE << PADCFG0_RXEVCFG_SHIFT; 11188c2ecf20Sopenharmony_ci value |= PADCFG0_RXINV; 11198c2ecf20Sopenharmony_ci } else if (type & IRQ_TYPE_EDGE_RISING) { 11208c2ecf20Sopenharmony_ci value |= PADCFG0_RXEVCFG_EDGE << PADCFG0_RXEVCFG_SHIFT; 11218c2ecf20Sopenharmony_ci } else if (type & IRQ_TYPE_LEVEL_MASK) { 11228c2ecf20Sopenharmony_ci if (type & IRQ_TYPE_LEVEL_LOW) 11238c2ecf20Sopenharmony_ci value |= PADCFG0_RXINV; 11248c2ecf20Sopenharmony_ci } else { 11258c2ecf20Sopenharmony_ci value |= PADCFG0_RXEVCFG_DISABLED << PADCFG0_RXEVCFG_SHIFT; 11268c2ecf20Sopenharmony_ci } 11278c2ecf20Sopenharmony_ci 11288c2ecf20Sopenharmony_ci writel(value, reg); 11298c2ecf20Sopenharmony_ci 11308c2ecf20Sopenharmony_ci if (type & IRQ_TYPE_EDGE_BOTH) 11318c2ecf20Sopenharmony_ci irq_set_handler_locked(d, handle_edge_irq); 11328c2ecf20Sopenharmony_ci else if (type & IRQ_TYPE_LEVEL_MASK) 11338c2ecf20Sopenharmony_ci irq_set_handler_locked(d, handle_level_irq); 11348c2ecf20Sopenharmony_ci 11358c2ecf20Sopenharmony_ci raw_spin_unlock_irqrestore(&pctrl->lock, flags); 11368c2ecf20Sopenharmony_ci 11378c2ecf20Sopenharmony_ci return 0; 11388c2ecf20Sopenharmony_ci} 11398c2ecf20Sopenharmony_ci 11408c2ecf20Sopenharmony_cistatic int intel_gpio_irq_wake(struct irq_data *d, unsigned int on) 11418c2ecf20Sopenharmony_ci{ 11428c2ecf20Sopenharmony_ci struct gpio_chip *gc = irq_data_get_irq_chip_data(d); 11438c2ecf20Sopenharmony_ci struct intel_pinctrl *pctrl = gpiochip_get_data(gc); 11448c2ecf20Sopenharmony_ci unsigned int pin = intel_gpio_to_pin(pctrl, irqd_to_hwirq(d), NULL, NULL); 11458c2ecf20Sopenharmony_ci 11468c2ecf20Sopenharmony_ci if (on) 11478c2ecf20Sopenharmony_ci enable_irq_wake(pctrl->irq); 11488c2ecf20Sopenharmony_ci else 11498c2ecf20Sopenharmony_ci disable_irq_wake(pctrl->irq); 11508c2ecf20Sopenharmony_ci 11518c2ecf20Sopenharmony_ci dev_dbg(pctrl->dev, "%sable wake for pin %u\n", on ? "en" : "dis", pin); 11528c2ecf20Sopenharmony_ci return 0; 11538c2ecf20Sopenharmony_ci} 11548c2ecf20Sopenharmony_ci 11558c2ecf20Sopenharmony_cistatic int intel_gpio_community_irq_handler(struct intel_pinctrl *pctrl, 11568c2ecf20Sopenharmony_ci const struct intel_community *community) 11578c2ecf20Sopenharmony_ci{ 11588c2ecf20Sopenharmony_ci struct gpio_chip *gc = &pctrl->chip; 11598c2ecf20Sopenharmony_ci unsigned int gpp; 11608c2ecf20Sopenharmony_ci int ret = 0; 11618c2ecf20Sopenharmony_ci 11628c2ecf20Sopenharmony_ci for (gpp = 0; gpp < community->ngpps; gpp++) { 11638c2ecf20Sopenharmony_ci const struct intel_padgroup *padgrp = &community->gpps[gpp]; 11648c2ecf20Sopenharmony_ci unsigned long pending, enabled, gpp_offset; 11658c2ecf20Sopenharmony_ci unsigned long flags; 11668c2ecf20Sopenharmony_ci 11678c2ecf20Sopenharmony_ci raw_spin_lock_irqsave(&pctrl->lock, flags); 11688c2ecf20Sopenharmony_ci 11698c2ecf20Sopenharmony_ci pending = readl(community->regs + community->is_offset + 11708c2ecf20Sopenharmony_ci padgrp->reg_num * 4); 11718c2ecf20Sopenharmony_ci enabled = readl(community->regs + community->ie_offset + 11728c2ecf20Sopenharmony_ci padgrp->reg_num * 4); 11738c2ecf20Sopenharmony_ci 11748c2ecf20Sopenharmony_ci raw_spin_unlock_irqrestore(&pctrl->lock, flags); 11758c2ecf20Sopenharmony_ci 11768c2ecf20Sopenharmony_ci /* Only interrupts that are enabled */ 11778c2ecf20Sopenharmony_ci pending &= enabled; 11788c2ecf20Sopenharmony_ci 11798c2ecf20Sopenharmony_ci for_each_set_bit(gpp_offset, &pending, padgrp->size) { 11808c2ecf20Sopenharmony_ci unsigned int irq; 11818c2ecf20Sopenharmony_ci 11828c2ecf20Sopenharmony_ci irq = irq_find_mapping(gc->irq.domain, 11838c2ecf20Sopenharmony_ci padgrp->gpio_base + gpp_offset); 11848c2ecf20Sopenharmony_ci generic_handle_irq(irq); 11858c2ecf20Sopenharmony_ci } 11868c2ecf20Sopenharmony_ci 11878c2ecf20Sopenharmony_ci ret += pending ? 1 : 0; 11888c2ecf20Sopenharmony_ci } 11898c2ecf20Sopenharmony_ci 11908c2ecf20Sopenharmony_ci return ret; 11918c2ecf20Sopenharmony_ci} 11928c2ecf20Sopenharmony_ci 11938c2ecf20Sopenharmony_cistatic irqreturn_t intel_gpio_irq(int irq, void *data) 11948c2ecf20Sopenharmony_ci{ 11958c2ecf20Sopenharmony_ci const struct intel_community *community; 11968c2ecf20Sopenharmony_ci struct intel_pinctrl *pctrl = data; 11978c2ecf20Sopenharmony_ci unsigned int i; 11988c2ecf20Sopenharmony_ci int ret = 0; 11998c2ecf20Sopenharmony_ci 12008c2ecf20Sopenharmony_ci /* Need to check all communities for pending interrupts */ 12018c2ecf20Sopenharmony_ci for (i = 0; i < pctrl->ncommunities; i++) { 12028c2ecf20Sopenharmony_ci community = &pctrl->communities[i]; 12038c2ecf20Sopenharmony_ci ret += intel_gpio_community_irq_handler(pctrl, community); 12048c2ecf20Sopenharmony_ci } 12058c2ecf20Sopenharmony_ci 12068c2ecf20Sopenharmony_ci return IRQ_RETVAL(ret); 12078c2ecf20Sopenharmony_ci} 12088c2ecf20Sopenharmony_ci 12098c2ecf20Sopenharmony_cistatic void intel_gpio_irq_init(struct intel_pinctrl *pctrl) 12108c2ecf20Sopenharmony_ci{ 12118c2ecf20Sopenharmony_ci int i; 12128c2ecf20Sopenharmony_ci 12138c2ecf20Sopenharmony_ci for (i = 0; i < pctrl->ncommunities; i++) { 12148c2ecf20Sopenharmony_ci const struct intel_community *community; 12158c2ecf20Sopenharmony_ci void __iomem *base; 12168c2ecf20Sopenharmony_ci unsigned int gpp; 12178c2ecf20Sopenharmony_ci 12188c2ecf20Sopenharmony_ci community = &pctrl->communities[i]; 12198c2ecf20Sopenharmony_ci base = community->regs; 12208c2ecf20Sopenharmony_ci 12218c2ecf20Sopenharmony_ci for (gpp = 0; gpp < community->ngpps; gpp++) { 12228c2ecf20Sopenharmony_ci /* Mask and clear all interrupts */ 12238c2ecf20Sopenharmony_ci writel(0, base + community->ie_offset + gpp * 4); 12248c2ecf20Sopenharmony_ci writel(0xffff, base + community->is_offset + gpp * 4); 12258c2ecf20Sopenharmony_ci } 12268c2ecf20Sopenharmony_ci } 12278c2ecf20Sopenharmony_ci} 12288c2ecf20Sopenharmony_ci 12298c2ecf20Sopenharmony_cistatic int intel_gpio_irq_init_hw(struct gpio_chip *gc) 12308c2ecf20Sopenharmony_ci{ 12318c2ecf20Sopenharmony_ci struct intel_pinctrl *pctrl = gpiochip_get_data(gc); 12328c2ecf20Sopenharmony_ci 12338c2ecf20Sopenharmony_ci /* 12348c2ecf20Sopenharmony_ci * Make sure the interrupt lines are in a proper state before 12358c2ecf20Sopenharmony_ci * further configuration. 12368c2ecf20Sopenharmony_ci */ 12378c2ecf20Sopenharmony_ci intel_gpio_irq_init(pctrl); 12388c2ecf20Sopenharmony_ci 12398c2ecf20Sopenharmony_ci return 0; 12408c2ecf20Sopenharmony_ci} 12418c2ecf20Sopenharmony_ci 12428c2ecf20Sopenharmony_cistatic int intel_gpio_add_community_ranges(struct intel_pinctrl *pctrl, 12438c2ecf20Sopenharmony_ci const struct intel_community *community) 12448c2ecf20Sopenharmony_ci{ 12458c2ecf20Sopenharmony_ci int ret = 0, i; 12468c2ecf20Sopenharmony_ci 12478c2ecf20Sopenharmony_ci for (i = 0; i < community->ngpps; i++) { 12488c2ecf20Sopenharmony_ci const struct intel_padgroup *gpp = &community->gpps[i]; 12498c2ecf20Sopenharmony_ci 12508c2ecf20Sopenharmony_ci if (gpp->gpio_base == INTEL_GPIO_BASE_NOMAP) 12518c2ecf20Sopenharmony_ci continue; 12528c2ecf20Sopenharmony_ci 12538c2ecf20Sopenharmony_ci ret = gpiochip_add_pin_range(&pctrl->chip, dev_name(pctrl->dev), 12548c2ecf20Sopenharmony_ci gpp->gpio_base, gpp->base, 12558c2ecf20Sopenharmony_ci gpp->size); 12568c2ecf20Sopenharmony_ci if (ret) 12578c2ecf20Sopenharmony_ci return ret; 12588c2ecf20Sopenharmony_ci } 12598c2ecf20Sopenharmony_ci 12608c2ecf20Sopenharmony_ci return ret; 12618c2ecf20Sopenharmony_ci} 12628c2ecf20Sopenharmony_ci 12638c2ecf20Sopenharmony_cistatic int intel_gpio_add_pin_ranges(struct gpio_chip *gc) 12648c2ecf20Sopenharmony_ci{ 12658c2ecf20Sopenharmony_ci struct intel_pinctrl *pctrl = gpiochip_get_data(gc); 12668c2ecf20Sopenharmony_ci int ret, i; 12678c2ecf20Sopenharmony_ci 12688c2ecf20Sopenharmony_ci for (i = 0; i < pctrl->ncommunities; i++) { 12698c2ecf20Sopenharmony_ci struct intel_community *community = &pctrl->communities[i]; 12708c2ecf20Sopenharmony_ci 12718c2ecf20Sopenharmony_ci ret = intel_gpio_add_community_ranges(pctrl, community); 12728c2ecf20Sopenharmony_ci if (ret) { 12738c2ecf20Sopenharmony_ci dev_err(pctrl->dev, "failed to add GPIO pin range\n"); 12748c2ecf20Sopenharmony_ci return ret; 12758c2ecf20Sopenharmony_ci } 12768c2ecf20Sopenharmony_ci } 12778c2ecf20Sopenharmony_ci 12788c2ecf20Sopenharmony_ci return 0; 12798c2ecf20Sopenharmony_ci} 12808c2ecf20Sopenharmony_ci 12818c2ecf20Sopenharmony_cistatic unsigned int intel_gpio_ngpio(const struct intel_pinctrl *pctrl) 12828c2ecf20Sopenharmony_ci{ 12838c2ecf20Sopenharmony_ci const struct intel_community *community; 12848c2ecf20Sopenharmony_ci unsigned int ngpio = 0; 12858c2ecf20Sopenharmony_ci int i, j; 12868c2ecf20Sopenharmony_ci 12878c2ecf20Sopenharmony_ci for (i = 0; i < pctrl->ncommunities; i++) { 12888c2ecf20Sopenharmony_ci community = &pctrl->communities[i]; 12898c2ecf20Sopenharmony_ci for (j = 0; j < community->ngpps; j++) { 12908c2ecf20Sopenharmony_ci const struct intel_padgroup *gpp = &community->gpps[j]; 12918c2ecf20Sopenharmony_ci 12928c2ecf20Sopenharmony_ci if (gpp->gpio_base == INTEL_GPIO_BASE_NOMAP) 12938c2ecf20Sopenharmony_ci continue; 12948c2ecf20Sopenharmony_ci 12958c2ecf20Sopenharmony_ci if (gpp->gpio_base + gpp->size > ngpio) 12968c2ecf20Sopenharmony_ci ngpio = gpp->gpio_base + gpp->size; 12978c2ecf20Sopenharmony_ci } 12988c2ecf20Sopenharmony_ci } 12998c2ecf20Sopenharmony_ci 13008c2ecf20Sopenharmony_ci return ngpio; 13018c2ecf20Sopenharmony_ci} 13028c2ecf20Sopenharmony_ci 13038c2ecf20Sopenharmony_cistatic int intel_gpio_probe(struct intel_pinctrl *pctrl, int irq) 13048c2ecf20Sopenharmony_ci{ 13058c2ecf20Sopenharmony_ci int ret; 13068c2ecf20Sopenharmony_ci struct gpio_irq_chip *girq; 13078c2ecf20Sopenharmony_ci 13088c2ecf20Sopenharmony_ci pctrl->chip = intel_gpio_chip; 13098c2ecf20Sopenharmony_ci 13108c2ecf20Sopenharmony_ci /* Setup GPIO chip */ 13118c2ecf20Sopenharmony_ci pctrl->chip.ngpio = intel_gpio_ngpio(pctrl); 13128c2ecf20Sopenharmony_ci pctrl->chip.label = dev_name(pctrl->dev); 13138c2ecf20Sopenharmony_ci pctrl->chip.parent = pctrl->dev; 13148c2ecf20Sopenharmony_ci pctrl->chip.base = -1; 13158c2ecf20Sopenharmony_ci pctrl->chip.add_pin_ranges = intel_gpio_add_pin_ranges; 13168c2ecf20Sopenharmony_ci pctrl->irq = irq; 13178c2ecf20Sopenharmony_ci 13188c2ecf20Sopenharmony_ci /* Setup IRQ chip */ 13198c2ecf20Sopenharmony_ci pctrl->irqchip.name = dev_name(pctrl->dev); 13208c2ecf20Sopenharmony_ci pctrl->irqchip.irq_ack = intel_gpio_irq_ack; 13218c2ecf20Sopenharmony_ci pctrl->irqchip.irq_mask = intel_gpio_irq_mask; 13228c2ecf20Sopenharmony_ci pctrl->irqchip.irq_unmask = intel_gpio_irq_unmask; 13238c2ecf20Sopenharmony_ci pctrl->irqchip.irq_set_type = intel_gpio_irq_type; 13248c2ecf20Sopenharmony_ci pctrl->irqchip.irq_set_wake = intel_gpio_irq_wake; 13258c2ecf20Sopenharmony_ci pctrl->irqchip.flags = IRQCHIP_MASK_ON_SUSPEND; 13268c2ecf20Sopenharmony_ci 13278c2ecf20Sopenharmony_ci /* 13288c2ecf20Sopenharmony_ci * On some platforms several GPIO controllers share the same interrupt 13298c2ecf20Sopenharmony_ci * line. 13308c2ecf20Sopenharmony_ci */ 13318c2ecf20Sopenharmony_ci ret = devm_request_irq(pctrl->dev, irq, intel_gpio_irq, 13328c2ecf20Sopenharmony_ci IRQF_SHARED | IRQF_NO_THREAD, 13338c2ecf20Sopenharmony_ci dev_name(pctrl->dev), pctrl); 13348c2ecf20Sopenharmony_ci if (ret) { 13358c2ecf20Sopenharmony_ci dev_err(pctrl->dev, "failed to request interrupt\n"); 13368c2ecf20Sopenharmony_ci return ret; 13378c2ecf20Sopenharmony_ci } 13388c2ecf20Sopenharmony_ci 13398c2ecf20Sopenharmony_ci girq = &pctrl->chip.irq; 13408c2ecf20Sopenharmony_ci girq->chip = &pctrl->irqchip; 13418c2ecf20Sopenharmony_ci /* This will let us handle the IRQ in the driver */ 13428c2ecf20Sopenharmony_ci girq->parent_handler = NULL; 13438c2ecf20Sopenharmony_ci girq->num_parents = 0; 13448c2ecf20Sopenharmony_ci girq->default_type = IRQ_TYPE_NONE; 13458c2ecf20Sopenharmony_ci girq->handler = handle_bad_irq; 13468c2ecf20Sopenharmony_ci girq->init_hw = intel_gpio_irq_init_hw; 13478c2ecf20Sopenharmony_ci 13488c2ecf20Sopenharmony_ci ret = devm_gpiochip_add_data(pctrl->dev, &pctrl->chip, pctrl); 13498c2ecf20Sopenharmony_ci if (ret) { 13508c2ecf20Sopenharmony_ci dev_err(pctrl->dev, "failed to register gpiochip\n"); 13518c2ecf20Sopenharmony_ci return ret; 13528c2ecf20Sopenharmony_ci } 13538c2ecf20Sopenharmony_ci 13548c2ecf20Sopenharmony_ci return 0; 13558c2ecf20Sopenharmony_ci} 13568c2ecf20Sopenharmony_ci 13578c2ecf20Sopenharmony_cistatic int intel_pinctrl_add_padgroups(struct intel_pinctrl *pctrl, 13588c2ecf20Sopenharmony_ci struct intel_community *community) 13598c2ecf20Sopenharmony_ci{ 13608c2ecf20Sopenharmony_ci struct intel_padgroup *gpps; 13618c2ecf20Sopenharmony_ci unsigned int npins = community->npins; 13628c2ecf20Sopenharmony_ci unsigned int padown_num = 0; 13638c2ecf20Sopenharmony_ci size_t ngpps, i; 13648c2ecf20Sopenharmony_ci 13658c2ecf20Sopenharmony_ci if (community->gpps) 13668c2ecf20Sopenharmony_ci ngpps = community->ngpps; 13678c2ecf20Sopenharmony_ci else 13688c2ecf20Sopenharmony_ci ngpps = DIV_ROUND_UP(community->npins, community->gpp_size); 13698c2ecf20Sopenharmony_ci 13708c2ecf20Sopenharmony_ci gpps = devm_kcalloc(pctrl->dev, ngpps, sizeof(*gpps), GFP_KERNEL); 13718c2ecf20Sopenharmony_ci if (!gpps) 13728c2ecf20Sopenharmony_ci return -ENOMEM; 13738c2ecf20Sopenharmony_ci 13748c2ecf20Sopenharmony_ci for (i = 0; i < ngpps; i++) { 13758c2ecf20Sopenharmony_ci if (community->gpps) { 13768c2ecf20Sopenharmony_ci gpps[i] = community->gpps[i]; 13778c2ecf20Sopenharmony_ci } else { 13788c2ecf20Sopenharmony_ci unsigned int gpp_size = community->gpp_size; 13798c2ecf20Sopenharmony_ci 13808c2ecf20Sopenharmony_ci gpps[i].reg_num = i; 13818c2ecf20Sopenharmony_ci gpps[i].base = community->pin_base + i * gpp_size; 13828c2ecf20Sopenharmony_ci gpps[i].size = min(gpp_size, npins); 13838c2ecf20Sopenharmony_ci npins -= gpps[i].size; 13848c2ecf20Sopenharmony_ci } 13858c2ecf20Sopenharmony_ci 13868c2ecf20Sopenharmony_ci if (gpps[i].size > 32) 13878c2ecf20Sopenharmony_ci return -EINVAL; 13888c2ecf20Sopenharmony_ci 13898c2ecf20Sopenharmony_ci /* Special treatment for GPIO base */ 13908c2ecf20Sopenharmony_ci switch (gpps[i].gpio_base) { 13918c2ecf20Sopenharmony_ci case INTEL_GPIO_BASE_MATCH: 13928c2ecf20Sopenharmony_ci gpps[i].gpio_base = gpps[i].base; 13938c2ecf20Sopenharmony_ci break; 13948c2ecf20Sopenharmony_ci case INTEL_GPIO_BASE_ZERO: 13958c2ecf20Sopenharmony_ci gpps[i].gpio_base = 0; 13968c2ecf20Sopenharmony_ci break; 13978c2ecf20Sopenharmony_ci case INTEL_GPIO_BASE_NOMAP: 13988c2ecf20Sopenharmony_ci default: 13998c2ecf20Sopenharmony_ci break; 14008c2ecf20Sopenharmony_ci } 14018c2ecf20Sopenharmony_ci 14028c2ecf20Sopenharmony_ci gpps[i].padown_num = padown_num; 14038c2ecf20Sopenharmony_ci 14048c2ecf20Sopenharmony_ci /* 14058c2ecf20Sopenharmony_ci * In older hardware the number of padown registers per 14068c2ecf20Sopenharmony_ci * group is fixed regardless of the group size. 14078c2ecf20Sopenharmony_ci */ 14088c2ecf20Sopenharmony_ci if (community->gpp_num_padown_regs) 14098c2ecf20Sopenharmony_ci padown_num += community->gpp_num_padown_regs; 14108c2ecf20Sopenharmony_ci else 14118c2ecf20Sopenharmony_ci padown_num += DIV_ROUND_UP(gpps[i].size * 4, 32); 14128c2ecf20Sopenharmony_ci } 14138c2ecf20Sopenharmony_ci 14148c2ecf20Sopenharmony_ci community->ngpps = ngpps; 14158c2ecf20Sopenharmony_ci community->gpps = gpps; 14168c2ecf20Sopenharmony_ci 14178c2ecf20Sopenharmony_ci return 0; 14188c2ecf20Sopenharmony_ci} 14198c2ecf20Sopenharmony_ci 14208c2ecf20Sopenharmony_cistatic int intel_pinctrl_pm_init(struct intel_pinctrl *pctrl) 14218c2ecf20Sopenharmony_ci{ 14228c2ecf20Sopenharmony_ci#ifdef CONFIG_PM_SLEEP 14238c2ecf20Sopenharmony_ci const struct intel_pinctrl_soc_data *soc = pctrl->soc; 14248c2ecf20Sopenharmony_ci struct intel_community_context *communities; 14258c2ecf20Sopenharmony_ci struct intel_pad_context *pads; 14268c2ecf20Sopenharmony_ci int i; 14278c2ecf20Sopenharmony_ci 14288c2ecf20Sopenharmony_ci pads = devm_kcalloc(pctrl->dev, soc->npins, sizeof(*pads), GFP_KERNEL); 14298c2ecf20Sopenharmony_ci if (!pads) 14308c2ecf20Sopenharmony_ci return -ENOMEM; 14318c2ecf20Sopenharmony_ci 14328c2ecf20Sopenharmony_ci communities = devm_kcalloc(pctrl->dev, pctrl->ncommunities, 14338c2ecf20Sopenharmony_ci sizeof(*communities), GFP_KERNEL); 14348c2ecf20Sopenharmony_ci if (!communities) 14358c2ecf20Sopenharmony_ci return -ENOMEM; 14368c2ecf20Sopenharmony_ci 14378c2ecf20Sopenharmony_ci 14388c2ecf20Sopenharmony_ci for (i = 0; i < pctrl->ncommunities; i++) { 14398c2ecf20Sopenharmony_ci struct intel_community *community = &pctrl->communities[i]; 14408c2ecf20Sopenharmony_ci u32 *intmask, *hostown; 14418c2ecf20Sopenharmony_ci 14428c2ecf20Sopenharmony_ci intmask = devm_kcalloc(pctrl->dev, community->ngpps, 14438c2ecf20Sopenharmony_ci sizeof(*intmask), GFP_KERNEL); 14448c2ecf20Sopenharmony_ci if (!intmask) 14458c2ecf20Sopenharmony_ci return -ENOMEM; 14468c2ecf20Sopenharmony_ci 14478c2ecf20Sopenharmony_ci communities[i].intmask = intmask; 14488c2ecf20Sopenharmony_ci 14498c2ecf20Sopenharmony_ci hostown = devm_kcalloc(pctrl->dev, community->ngpps, 14508c2ecf20Sopenharmony_ci sizeof(*hostown), GFP_KERNEL); 14518c2ecf20Sopenharmony_ci if (!hostown) 14528c2ecf20Sopenharmony_ci return -ENOMEM; 14538c2ecf20Sopenharmony_ci 14548c2ecf20Sopenharmony_ci communities[i].hostown = hostown; 14558c2ecf20Sopenharmony_ci } 14568c2ecf20Sopenharmony_ci 14578c2ecf20Sopenharmony_ci pctrl->context.pads = pads; 14588c2ecf20Sopenharmony_ci pctrl->context.communities = communities; 14598c2ecf20Sopenharmony_ci#endif 14608c2ecf20Sopenharmony_ci 14618c2ecf20Sopenharmony_ci return 0; 14628c2ecf20Sopenharmony_ci} 14638c2ecf20Sopenharmony_ci 14648c2ecf20Sopenharmony_cistatic int intel_pinctrl_probe(struct platform_device *pdev, 14658c2ecf20Sopenharmony_ci const struct intel_pinctrl_soc_data *soc_data) 14668c2ecf20Sopenharmony_ci{ 14678c2ecf20Sopenharmony_ci struct intel_pinctrl *pctrl; 14688c2ecf20Sopenharmony_ci int i, ret, irq; 14698c2ecf20Sopenharmony_ci 14708c2ecf20Sopenharmony_ci pctrl = devm_kzalloc(&pdev->dev, sizeof(*pctrl), GFP_KERNEL); 14718c2ecf20Sopenharmony_ci if (!pctrl) 14728c2ecf20Sopenharmony_ci return -ENOMEM; 14738c2ecf20Sopenharmony_ci 14748c2ecf20Sopenharmony_ci pctrl->dev = &pdev->dev; 14758c2ecf20Sopenharmony_ci pctrl->soc = soc_data; 14768c2ecf20Sopenharmony_ci raw_spin_lock_init(&pctrl->lock); 14778c2ecf20Sopenharmony_ci 14788c2ecf20Sopenharmony_ci /* 14798c2ecf20Sopenharmony_ci * Make a copy of the communities which we can use to hold pointers 14808c2ecf20Sopenharmony_ci * to the registers. 14818c2ecf20Sopenharmony_ci */ 14828c2ecf20Sopenharmony_ci pctrl->ncommunities = pctrl->soc->ncommunities; 14838c2ecf20Sopenharmony_ci pctrl->communities = devm_kcalloc(&pdev->dev, pctrl->ncommunities, 14848c2ecf20Sopenharmony_ci sizeof(*pctrl->communities), GFP_KERNEL); 14858c2ecf20Sopenharmony_ci if (!pctrl->communities) 14868c2ecf20Sopenharmony_ci return -ENOMEM; 14878c2ecf20Sopenharmony_ci 14888c2ecf20Sopenharmony_ci for (i = 0; i < pctrl->ncommunities; i++) { 14898c2ecf20Sopenharmony_ci struct intel_community *community = &pctrl->communities[i]; 14908c2ecf20Sopenharmony_ci void __iomem *regs; 14918c2ecf20Sopenharmony_ci u32 padbar; 14928c2ecf20Sopenharmony_ci 14938c2ecf20Sopenharmony_ci *community = pctrl->soc->communities[i]; 14948c2ecf20Sopenharmony_ci 14958c2ecf20Sopenharmony_ci regs = devm_platform_ioremap_resource(pdev, community->barno); 14968c2ecf20Sopenharmony_ci if (IS_ERR(regs)) 14978c2ecf20Sopenharmony_ci return PTR_ERR(regs); 14988c2ecf20Sopenharmony_ci 14998c2ecf20Sopenharmony_ci /* 15008c2ecf20Sopenharmony_ci * Determine community features based on the revision if 15018c2ecf20Sopenharmony_ci * not specified already. 15028c2ecf20Sopenharmony_ci */ 15038c2ecf20Sopenharmony_ci if (!community->features) { 15048c2ecf20Sopenharmony_ci u32 rev; 15058c2ecf20Sopenharmony_ci 15068c2ecf20Sopenharmony_ci rev = (readl(regs + REVID) & REVID_MASK) >> REVID_SHIFT; 15078c2ecf20Sopenharmony_ci if (rev >= 0x94) { 15088c2ecf20Sopenharmony_ci community->features |= PINCTRL_FEATURE_DEBOUNCE; 15098c2ecf20Sopenharmony_ci community->features |= PINCTRL_FEATURE_1K_PD; 15108c2ecf20Sopenharmony_ci } 15118c2ecf20Sopenharmony_ci } 15128c2ecf20Sopenharmony_ci 15138c2ecf20Sopenharmony_ci /* Read offset of the pad configuration registers */ 15148c2ecf20Sopenharmony_ci padbar = readl(regs + PADBAR); 15158c2ecf20Sopenharmony_ci 15168c2ecf20Sopenharmony_ci community->regs = regs; 15178c2ecf20Sopenharmony_ci community->pad_regs = regs + padbar; 15188c2ecf20Sopenharmony_ci 15198c2ecf20Sopenharmony_ci ret = intel_pinctrl_add_padgroups(pctrl, community); 15208c2ecf20Sopenharmony_ci if (ret) 15218c2ecf20Sopenharmony_ci return ret; 15228c2ecf20Sopenharmony_ci } 15238c2ecf20Sopenharmony_ci 15248c2ecf20Sopenharmony_ci irq = platform_get_irq(pdev, 0); 15258c2ecf20Sopenharmony_ci if (irq < 0) 15268c2ecf20Sopenharmony_ci return irq; 15278c2ecf20Sopenharmony_ci 15288c2ecf20Sopenharmony_ci ret = intel_pinctrl_pm_init(pctrl); 15298c2ecf20Sopenharmony_ci if (ret) 15308c2ecf20Sopenharmony_ci return ret; 15318c2ecf20Sopenharmony_ci 15328c2ecf20Sopenharmony_ci pctrl->pctldesc = intel_pinctrl_desc; 15338c2ecf20Sopenharmony_ci pctrl->pctldesc.name = dev_name(&pdev->dev); 15348c2ecf20Sopenharmony_ci pctrl->pctldesc.pins = pctrl->soc->pins; 15358c2ecf20Sopenharmony_ci pctrl->pctldesc.npins = pctrl->soc->npins; 15368c2ecf20Sopenharmony_ci 15378c2ecf20Sopenharmony_ci pctrl->pctldev = devm_pinctrl_register(&pdev->dev, &pctrl->pctldesc, 15388c2ecf20Sopenharmony_ci pctrl); 15398c2ecf20Sopenharmony_ci if (IS_ERR(pctrl->pctldev)) { 15408c2ecf20Sopenharmony_ci dev_err(&pdev->dev, "failed to register pinctrl driver\n"); 15418c2ecf20Sopenharmony_ci return PTR_ERR(pctrl->pctldev); 15428c2ecf20Sopenharmony_ci } 15438c2ecf20Sopenharmony_ci 15448c2ecf20Sopenharmony_ci ret = intel_gpio_probe(pctrl, irq); 15458c2ecf20Sopenharmony_ci if (ret) 15468c2ecf20Sopenharmony_ci return ret; 15478c2ecf20Sopenharmony_ci 15488c2ecf20Sopenharmony_ci platform_set_drvdata(pdev, pctrl); 15498c2ecf20Sopenharmony_ci 15508c2ecf20Sopenharmony_ci return 0; 15518c2ecf20Sopenharmony_ci} 15528c2ecf20Sopenharmony_ci 15538c2ecf20Sopenharmony_ciint intel_pinctrl_probe_by_hid(struct platform_device *pdev) 15548c2ecf20Sopenharmony_ci{ 15558c2ecf20Sopenharmony_ci const struct intel_pinctrl_soc_data *data; 15568c2ecf20Sopenharmony_ci 15578c2ecf20Sopenharmony_ci data = device_get_match_data(&pdev->dev); 15588c2ecf20Sopenharmony_ci if (!data) 15598c2ecf20Sopenharmony_ci return -ENODATA; 15608c2ecf20Sopenharmony_ci 15618c2ecf20Sopenharmony_ci return intel_pinctrl_probe(pdev, data); 15628c2ecf20Sopenharmony_ci} 15638c2ecf20Sopenharmony_ciEXPORT_SYMBOL_GPL(intel_pinctrl_probe_by_hid); 15648c2ecf20Sopenharmony_ci 15658c2ecf20Sopenharmony_ciint intel_pinctrl_probe_by_uid(struct platform_device *pdev) 15668c2ecf20Sopenharmony_ci{ 15678c2ecf20Sopenharmony_ci const struct intel_pinctrl_soc_data *data; 15688c2ecf20Sopenharmony_ci 15698c2ecf20Sopenharmony_ci data = intel_pinctrl_get_soc_data(pdev); 15708c2ecf20Sopenharmony_ci if (IS_ERR(data)) 15718c2ecf20Sopenharmony_ci return PTR_ERR(data); 15728c2ecf20Sopenharmony_ci 15738c2ecf20Sopenharmony_ci return intel_pinctrl_probe(pdev, data); 15748c2ecf20Sopenharmony_ci} 15758c2ecf20Sopenharmony_ciEXPORT_SYMBOL_GPL(intel_pinctrl_probe_by_uid); 15768c2ecf20Sopenharmony_ci 15778c2ecf20Sopenharmony_ciconst struct intel_pinctrl_soc_data *intel_pinctrl_get_soc_data(struct platform_device *pdev) 15788c2ecf20Sopenharmony_ci{ 15798c2ecf20Sopenharmony_ci const struct intel_pinctrl_soc_data * const *table; 15808c2ecf20Sopenharmony_ci const struct intel_pinctrl_soc_data *data = NULL; 15818c2ecf20Sopenharmony_ci 15828c2ecf20Sopenharmony_ci table = device_get_match_data(&pdev->dev); 15838c2ecf20Sopenharmony_ci if (table) { 15848c2ecf20Sopenharmony_ci struct acpi_device *adev = ACPI_COMPANION(&pdev->dev); 15858c2ecf20Sopenharmony_ci unsigned int i; 15868c2ecf20Sopenharmony_ci 15878c2ecf20Sopenharmony_ci for (i = 0; table[i]; i++) { 15888c2ecf20Sopenharmony_ci if (!strcmp(adev->pnp.unique_id, table[i]->uid)) { 15898c2ecf20Sopenharmony_ci data = table[i]; 15908c2ecf20Sopenharmony_ci break; 15918c2ecf20Sopenharmony_ci } 15928c2ecf20Sopenharmony_ci } 15938c2ecf20Sopenharmony_ci } else { 15948c2ecf20Sopenharmony_ci const struct platform_device_id *id; 15958c2ecf20Sopenharmony_ci 15968c2ecf20Sopenharmony_ci id = platform_get_device_id(pdev); 15978c2ecf20Sopenharmony_ci if (!id) 15988c2ecf20Sopenharmony_ci return ERR_PTR(-ENODEV); 15998c2ecf20Sopenharmony_ci 16008c2ecf20Sopenharmony_ci table = (const struct intel_pinctrl_soc_data * const *)id->driver_data; 16018c2ecf20Sopenharmony_ci data = table[pdev->id]; 16028c2ecf20Sopenharmony_ci } 16038c2ecf20Sopenharmony_ci 16048c2ecf20Sopenharmony_ci return data ?: ERR_PTR(-ENODATA); 16058c2ecf20Sopenharmony_ci} 16068c2ecf20Sopenharmony_ciEXPORT_SYMBOL_GPL(intel_pinctrl_get_soc_data); 16078c2ecf20Sopenharmony_ci 16088c2ecf20Sopenharmony_ci#ifdef CONFIG_PM_SLEEP 16098c2ecf20Sopenharmony_cistatic bool __intel_gpio_is_direct_irq(u32 value) 16108c2ecf20Sopenharmony_ci{ 16118c2ecf20Sopenharmony_ci return (value & PADCFG0_GPIROUTIOXAPIC) && (value & PADCFG0_GPIOTXDIS) && 16128c2ecf20Sopenharmony_ci (__intel_gpio_get_gpio_mode(value) == PADCFG0_PMODE_GPIO); 16138c2ecf20Sopenharmony_ci} 16148c2ecf20Sopenharmony_ci 16158c2ecf20Sopenharmony_cistatic bool intel_pinctrl_should_save(struct intel_pinctrl *pctrl, unsigned int pin) 16168c2ecf20Sopenharmony_ci{ 16178c2ecf20Sopenharmony_ci const struct pin_desc *pd = pin_desc_get(pctrl->pctldev, pin); 16188c2ecf20Sopenharmony_ci u32 value; 16198c2ecf20Sopenharmony_ci 16208c2ecf20Sopenharmony_ci if (!pd || !intel_pad_usable(pctrl, pin)) 16218c2ecf20Sopenharmony_ci return false; 16228c2ecf20Sopenharmony_ci 16238c2ecf20Sopenharmony_ci /* 16248c2ecf20Sopenharmony_ci * Only restore the pin if it is actually in use by the kernel (or 16258c2ecf20Sopenharmony_ci * by userspace). It is possible that some pins are used by the 16268c2ecf20Sopenharmony_ci * BIOS during resume and those are not always locked down so leave 16278c2ecf20Sopenharmony_ci * them alone. 16288c2ecf20Sopenharmony_ci */ 16298c2ecf20Sopenharmony_ci if (pd->mux_owner || pd->gpio_owner || 16308c2ecf20Sopenharmony_ci gpiochip_line_is_irq(&pctrl->chip, intel_pin_to_gpio(pctrl, pin))) 16318c2ecf20Sopenharmony_ci return true; 16328c2ecf20Sopenharmony_ci 16338c2ecf20Sopenharmony_ci /* 16348c2ecf20Sopenharmony_ci * The firmware on some systems may configure GPIO pins to be 16358c2ecf20Sopenharmony_ci * an interrupt source in so called "direct IRQ" mode. In such 16368c2ecf20Sopenharmony_ci * cases the GPIO controller driver has no idea if those pins 16378c2ecf20Sopenharmony_ci * are being used or not. At the same time, there is a known bug 16388c2ecf20Sopenharmony_ci * in the firmwares that don't restore the pin settings correctly 16398c2ecf20Sopenharmony_ci * after suspend, i.e. by an unknown reason the Rx value becomes 16408c2ecf20Sopenharmony_ci * inverted. 16418c2ecf20Sopenharmony_ci * 16428c2ecf20Sopenharmony_ci * Hence, let's save and restore the pins that are configured 16438c2ecf20Sopenharmony_ci * as GPIOs in the input mode with GPIROUTIOXAPIC bit set. 16448c2ecf20Sopenharmony_ci * 16458c2ecf20Sopenharmony_ci * See https://bugzilla.kernel.org/show_bug.cgi?id=214749. 16468c2ecf20Sopenharmony_ci */ 16478c2ecf20Sopenharmony_ci value = readl(intel_get_padcfg(pctrl, pin, PADCFG0)); 16488c2ecf20Sopenharmony_ci if (__intel_gpio_is_direct_irq(value)) 16498c2ecf20Sopenharmony_ci return true; 16508c2ecf20Sopenharmony_ci 16518c2ecf20Sopenharmony_ci return false; 16528c2ecf20Sopenharmony_ci} 16538c2ecf20Sopenharmony_ci 16548c2ecf20Sopenharmony_ciint intel_pinctrl_suspend_noirq(struct device *dev) 16558c2ecf20Sopenharmony_ci{ 16568c2ecf20Sopenharmony_ci struct intel_pinctrl *pctrl = dev_get_drvdata(dev); 16578c2ecf20Sopenharmony_ci struct intel_community_context *communities; 16588c2ecf20Sopenharmony_ci struct intel_pad_context *pads; 16598c2ecf20Sopenharmony_ci int i; 16608c2ecf20Sopenharmony_ci 16618c2ecf20Sopenharmony_ci pads = pctrl->context.pads; 16628c2ecf20Sopenharmony_ci for (i = 0; i < pctrl->soc->npins; i++) { 16638c2ecf20Sopenharmony_ci const struct pinctrl_pin_desc *desc = &pctrl->soc->pins[i]; 16648c2ecf20Sopenharmony_ci void __iomem *padcfg; 16658c2ecf20Sopenharmony_ci u32 val; 16668c2ecf20Sopenharmony_ci 16678c2ecf20Sopenharmony_ci if (!intel_pinctrl_should_save(pctrl, desc->number)) 16688c2ecf20Sopenharmony_ci continue; 16698c2ecf20Sopenharmony_ci 16708c2ecf20Sopenharmony_ci val = readl(intel_get_padcfg(pctrl, desc->number, PADCFG0)); 16718c2ecf20Sopenharmony_ci pads[i].padcfg0 = val & ~PADCFG0_GPIORXSTATE; 16728c2ecf20Sopenharmony_ci val = readl(intel_get_padcfg(pctrl, desc->number, PADCFG1)); 16738c2ecf20Sopenharmony_ci pads[i].padcfg1 = val; 16748c2ecf20Sopenharmony_ci 16758c2ecf20Sopenharmony_ci padcfg = intel_get_padcfg(pctrl, desc->number, PADCFG2); 16768c2ecf20Sopenharmony_ci if (padcfg) 16778c2ecf20Sopenharmony_ci pads[i].padcfg2 = readl(padcfg); 16788c2ecf20Sopenharmony_ci } 16798c2ecf20Sopenharmony_ci 16808c2ecf20Sopenharmony_ci communities = pctrl->context.communities; 16818c2ecf20Sopenharmony_ci for (i = 0; i < pctrl->ncommunities; i++) { 16828c2ecf20Sopenharmony_ci struct intel_community *community = &pctrl->communities[i]; 16838c2ecf20Sopenharmony_ci void __iomem *base; 16848c2ecf20Sopenharmony_ci unsigned int gpp; 16858c2ecf20Sopenharmony_ci 16868c2ecf20Sopenharmony_ci base = community->regs + community->ie_offset; 16878c2ecf20Sopenharmony_ci for (gpp = 0; gpp < community->ngpps; gpp++) 16888c2ecf20Sopenharmony_ci communities[i].intmask[gpp] = readl(base + gpp * 4); 16898c2ecf20Sopenharmony_ci 16908c2ecf20Sopenharmony_ci base = community->regs + community->hostown_offset; 16918c2ecf20Sopenharmony_ci for (gpp = 0; gpp < community->ngpps; gpp++) 16928c2ecf20Sopenharmony_ci communities[i].hostown[gpp] = readl(base + gpp * 4); 16938c2ecf20Sopenharmony_ci } 16948c2ecf20Sopenharmony_ci 16958c2ecf20Sopenharmony_ci return 0; 16968c2ecf20Sopenharmony_ci} 16978c2ecf20Sopenharmony_ciEXPORT_SYMBOL_GPL(intel_pinctrl_suspend_noirq); 16988c2ecf20Sopenharmony_ci 16998c2ecf20Sopenharmony_cistatic bool intel_gpio_update_reg(void __iomem *reg, u32 mask, u32 value) 17008c2ecf20Sopenharmony_ci{ 17018c2ecf20Sopenharmony_ci u32 curr, updated; 17028c2ecf20Sopenharmony_ci 17038c2ecf20Sopenharmony_ci curr = readl(reg); 17048c2ecf20Sopenharmony_ci 17058c2ecf20Sopenharmony_ci updated = (curr & ~mask) | (value & mask); 17068c2ecf20Sopenharmony_ci if (curr == updated) 17078c2ecf20Sopenharmony_ci return false; 17088c2ecf20Sopenharmony_ci 17098c2ecf20Sopenharmony_ci writel(updated, reg); 17108c2ecf20Sopenharmony_ci return true; 17118c2ecf20Sopenharmony_ci} 17128c2ecf20Sopenharmony_ci 17138c2ecf20Sopenharmony_cistatic void intel_restore_hostown(struct intel_pinctrl *pctrl, unsigned int c, 17148c2ecf20Sopenharmony_ci void __iomem *base, unsigned int gpp, u32 saved) 17158c2ecf20Sopenharmony_ci{ 17168c2ecf20Sopenharmony_ci const struct intel_community *community = &pctrl->communities[c]; 17178c2ecf20Sopenharmony_ci const struct intel_padgroup *padgrp = &community->gpps[gpp]; 17188c2ecf20Sopenharmony_ci struct device *dev = pctrl->dev; 17198c2ecf20Sopenharmony_ci const char *dummy; 17208c2ecf20Sopenharmony_ci u32 requested = 0; 17218c2ecf20Sopenharmony_ci unsigned int i; 17228c2ecf20Sopenharmony_ci 17238c2ecf20Sopenharmony_ci if (padgrp->gpio_base == INTEL_GPIO_BASE_NOMAP) 17248c2ecf20Sopenharmony_ci return; 17258c2ecf20Sopenharmony_ci 17268c2ecf20Sopenharmony_ci for_each_requested_gpio_in_range(&pctrl->chip, i, padgrp->gpio_base, padgrp->size, dummy) 17278c2ecf20Sopenharmony_ci requested |= BIT(i); 17288c2ecf20Sopenharmony_ci 17298c2ecf20Sopenharmony_ci if (!intel_gpio_update_reg(base + gpp * 4, requested, saved)) 17308c2ecf20Sopenharmony_ci return; 17318c2ecf20Sopenharmony_ci 17328c2ecf20Sopenharmony_ci dev_dbg(dev, "restored hostown %u/%u %#08x\n", c, gpp, readl(base + gpp * 4)); 17338c2ecf20Sopenharmony_ci} 17348c2ecf20Sopenharmony_ci 17358c2ecf20Sopenharmony_cistatic void intel_restore_intmask(struct intel_pinctrl *pctrl, unsigned int c, 17368c2ecf20Sopenharmony_ci void __iomem *base, unsigned int gpp, u32 saved) 17378c2ecf20Sopenharmony_ci{ 17388c2ecf20Sopenharmony_ci struct device *dev = pctrl->dev; 17398c2ecf20Sopenharmony_ci 17408c2ecf20Sopenharmony_ci if (!intel_gpio_update_reg(base + gpp * 4, ~0U, saved)) 17418c2ecf20Sopenharmony_ci return; 17428c2ecf20Sopenharmony_ci 17438c2ecf20Sopenharmony_ci dev_dbg(dev, "restored mask %u/%u %#08x\n", c, gpp, readl(base + gpp * 4)); 17448c2ecf20Sopenharmony_ci} 17458c2ecf20Sopenharmony_ci 17468c2ecf20Sopenharmony_cistatic void intel_restore_padcfg(struct intel_pinctrl *pctrl, unsigned int pin, 17478c2ecf20Sopenharmony_ci unsigned int reg, u32 saved) 17488c2ecf20Sopenharmony_ci{ 17498c2ecf20Sopenharmony_ci u32 mask = (reg == PADCFG0) ? PADCFG0_GPIORXSTATE : 0; 17508c2ecf20Sopenharmony_ci unsigned int n = reg / sizeof(u32); 17518c2ecf20Sopenharmony_ci struct device *dev = pctrl->dev; 17528c2ecf20Sopenharmony_ci void __iomem *padcfg; 17538c2ecf20Sopenharmony_ci 17548c2ecf20Sopenharmony_ci padcfg = intel_get_padcfg(pctrl, pin, reg); 17558c2ecf20Sopenharmony_ci if (!padcfg) 17568c2ecf20Sopenharmony_ci return; 17578c2ecf20Sopenharmony_ci 17588c2ecf20Sopenharmony_ci if (!intel_gpio_update_reg(padcfg, ~mask, saved)) 17598c2ecf20Sopenharmony_ci return; 17608c2ecf20Sopenharmony_ci 17618c2ecf20Sopenharmony_ci dev_dbg(dev, "restored pin %u padcfg%u %#08x\n", pin, n, readl(padcfg)); 17628c2ecf20Sopenharmony_ci} 17638c2ecf20Sopenharmony_ci 17648c2ecf20Sopenharmony_ciint intel_pinctrl_resume_noirq(struct device *dev) 17658c2ecf20Sopenharmony_ci{ 17668c2ecf20Sopenharmony_ci struct intel_pinctrl *pctrl = dev_get_drvdata(dev); 17678c2ecf20Sopenharmony_ci const struct intel_community_context *communities; 17688c2ecf20Sopenharmony_ci const struct intel_pad_context *pads; 17698c2ecf20Sopenharmony_ci int i; 17708c2ecf20Sopenharmony_ci 17718c2ecf20Sopenharmony_ci /* Mask all interrupts */ 17728c2ecf20Sopenharmony_ci intel_gpio_irq_init(pctrl); 17738c2ecf20Sopenharmony_ci 17748c2ecf20Sopenharmony_ci pads = pctrl->context.pads; 17758c2ecf20Sopenharmony_ci for (i = 0; i < pctrl->soc->npins; i++) { 17768c2ecf20Sopenharmony_ci const struct pinctrl_pin_desc *desc = &pctrl->soc->pins[i]; 17778c2ecf20Sopenharmony_ci 17788c2ecf20Sopenharmony_ci if (!(intel_pinctrl_should_save(pctrl, desc->number) || 17798c2ecf20Sopenharmony_ci /* 17808c2ecf20Sopenharmony_ci * If the firmware mangled the register contents too much, 17818c2ecf20Sopenharmony_ci * check the saved value for the Direct IRQ mode. 17828c2ecf20Sopenharmony_ci */ 17838c2ecf20Sopenharmony_ci __intel_gpio_is_direct_irq(pads[i].padcfg0))) 17848c2ecf20Sopenharmony_ci continue; 17858c2ecf20Sopenharmony_ci 17868c2ecf20Sopenharmony_ci intel_restore_padcfg(pctrl, desc->number, PADCFG0, pads[i].padcfg0); 17878c2ecf20Sopenharmony_ci intel_restore_padcfg(pctrl, desc->number, PADCFG1, pads[i].padcfg1); 17888c2ecf20Sopenharmony_ci intel_restore_padcfg(pctrl, desc->number, PADCFG2, pads[i].padcfg2); 17898c2ecf20Sopenharmony_ci } 17908c2ecf20Sopenharmony_ci 17918c2ecf20Sopenharmony_ci communities = pctrl->context.communities; 17928c2ecf20Sopenharmony_ci for (i = 0; i < pctrl->ncommunities; i++) { 17938c2ecf20Sopenharmony_ci struct intel_community *community = &pctrl->communities[i]; 17948c2ecf20Sopenharmony_ci void __iomem *base; 17958c2ecf20Sopenharmony_ci unsigned int gpp; 17968c2ecf20Sopenharmony_ci 17978c2ecf20Sopenharmony_ci base = community->regs + community->ie_offset; 17988c2ecf20Sopenharmony_ci for (gpp = 0; gpp < community->ngpps; gpp++) 17998c2ecf20Sopenharmony_ci intel_restore_intmask(pctrl, i, base, gpp, communities[i].intmask[gpp]); 18008c2ecf20Sopenharmony_ci 18018c2ecf20Sopenharmony_ci base = community->regs + community->hostown_offset; 18028c2ecf20Sopenharmony_ci for (gpp = 0; gpp < community->ngpps; gpp++) 18038c2ecf20Sopenharmony_ci intel_restore_hostown(pctrl, i, base, gpp, communities[i].hostown[gpp]); 18048c2ecf20Sopenharmony_ci } 18058c2ecf20Sopenharmony_ci 18068c2ecf20Sopenharmony_ci return 0; 18078c2ecf20Sopenharmony_ci} 18088c2ecf20Sopenharmony_ciEXPORT_SYMBOL_GPL(intel_pinctrl_resume_noirq); 18098c2ecf20Sopenharmony_ci#endif 18108c2ecf20Sopenharmony_ci 18118c2ecf20Sopenharmony_ciMODULE_AUTHOR("Mathias Nyman <mathias.nyman@linux.intel.com>"); 18128c2ecf20Sopenharmony_ciMODULE_AUTHOR("Mika Westerberg <mika.westerberg@linux.intel.com>"); 18138c2ecf20Sopenharmony_ciMODULE_DESCRIPTION("Intel pinctrl/GPIO core driver"); 18148c2ecf20Sopenharmony_ciMODULE_LICENSE("GPL v2"); 1815