18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
28c2ecf20Sopenharmony_ci/*
38c2ecf20Sopenharmony_ci * Rockchip MIPI Synopsys DPHY RX0 driver
48c2ecf20Sopenharmony_ci *
58c2ecf20Sopenharmony_ci * Copyright (C) 2019 Collabora, Ltd.
68c2ecf20Sopenharmony_ci *
78c2ecf20Sopenharmony_ci * Based on:
88c2ecf20Sopenharmony_ci *
98c2ecf20Sopenharmony_ci * drivers/media/platform/rockchip/isp1/mipi_dphy_sy.c
108c2ecf20Sopenharmony_ci * in https://chromium.googlesource.com/chromiumos/third_party/kernel,
118c2ecf20Sopenharmony_ci * chromeos-4.4 branch.
128c2ecf20Sopenharmony_ci *
138c2ecf20Sopenharmony_ci * Copyright (C) 2017 Fuzhou Rockchip Electronics Co., Ltd.
148c2ecf20Sopenharmony_ci *   Jacob Chen <jacob2.chen@rock-chips.com>
158c2ecf20Sopenharmony_ci *   Shunqian Zheng <zhengsq@rock-chips.com>
168c2ecf20Sopenharmony_ci */
178c2ecf20Sopenharmony_ci
188c2ecf20Sopenharmony_ci#include <linux/clk.h>
198c2ecf20Sopenharmony_ci#include <linux/delay.h>
208c2ecf20Sopenharmony_ci#include <linux/io.h>
218c2ecf20Sopenharmony_ci#include <linux/mfd/syscon.h>
228c2ecf20Sopenharmony_ci#include <linux/module.h>
238c2ecf20Sopenharmony_ci#include <linux/of.h>
248c2ecf20Sopenharmony_ci#include <linux/of_device.h>
258c2ecf20Sopenharmony_ci#include <linux/phy/phy.h>
268c2ecf20Sopenharmony_ci#include <linux/phy/phy-mipi-dphy.h>
278c2ecf20Sopenharmony_ci#include <linux/platform_device.h>
288c2ecf20Sopenharmony_ci#include <linux/regmap.h>
298c2ecf20Sopenharmony_ci
308c2ecf20Sopenharmony_ci#define RK3399_GRF_SOC_CON9		0x6224
318c2ecf20Sopenharmony_ci#define RK3399_GRF_SOC_CON21		0x6254
328c2ecf20Sopenharmony_ci#define RK3399_GRF_SOC_CON22		0x6258
338c2ecf20Sopenharmony_ci#define RK3399_GRF_SOC_CON23		0x625c
348c2ecf20Sopenharmony_ci#define RK3399_GRF_SOC_CON24		0x6260
358c2ecf20Sopenharmony_ci#define RK3399_GRF_SOC_CON25		0x6264
368c2ecf20Sopenharmony_ci#define RK3399_GRF_SOC_STATUS1		0xe2a4
378c2ecf20Sopenharmony_ci
388c2ecf20Sopenharmony_ci#define CLOCK_LANE_HS_RX_CONTROL	0x34
398c2ecf20Sopenharmony_ci#define LANE0_HS_RX_CONTROL		0x44
408c2ecf20Sopenharmony_ci#define LANE1_HS_RX_CONTROL		0x54
418c2ecf20Sopenharmony_ci#define LANE2_HS_RX_CONTROL		0x84
428c2ecf20Sopenharmony_ci#define LANE3_HS_RX_CONTROL		0x94
438c2ecf20Sopenharmony_ci#define LANES_THS_SETTLE_CONTROL	0x75
448c2ecf20Sopenharmony_ci#define THS_SETTLE_COUNTER_THRESHOLD	0x04
458c2ecf20Sopenharmony_ci
468c2ecf20Sopenharmony_cistruct hsfreq_range {
478c2ecf20Sopenharmony_ci	u16 range_h;
488c2ecf20Sopenharmony_ci	u8 cfg_bit;
498c2ecf20Sopenharmony_ci};
508c2ecf20Sopenharmony_ci
518c2ecf20Sopenharmony_cistatic const struct hsfreq_range rk3399_mipidphy_hsfreq_ranges[] = {
528c2ecf20Sopenharmony_ci	{   89, 0x00 }, {   99, 0x10 }, {  109, 0x20 }, {  129, 0x01 },
538c2ecf20Sopenharmony_ci	{  139, 0x11 }, {  149, 0x21 }, {  169, 0x02 }, {  179, 0x12 },
548c2ecf20Sopenharmony_ci	{  199, 0x22 }, {  219, 0x03 }, {  239, 0x13 }, {  249, 0x23 },
558c2ecf20Sopenharmony_ci	{  269, 0x04 }, {  299, 0x14 }, {  329, 0x05 }, {  359, 0x15 },
568c2ecf20Sopenharmony_ci	{  399, 0x25 }, {  449, 0x06 }, {  499, 0x16 }, {  549, 0x07 },
578c2ecf20Sopenharmony_ci	{  599, 0x17 }, {  649, 0x08 }, {  699, 0x18 }, {  749, 0x09 },
588c2ecf20Sopenharmony_ci	{  799, 0x19 }, {  849, 0x29 }, {  899, 0x39 }, {  949, 0x0a },
598c2ecf20Sopenharmony_ci	{  999, 0x1a }, { 1049, 0x2a }, { 1099, 0x3a }, { 1149, 0x0b },
608c2ecf20Sopenharmony_ci	{ 1199, 0x1b }, { 1249, 0x2b }, { 1299, 0x3b }, { 1349, 0x0c },
618c2ecf20Sopenharmony_ci	{ 1399, 0x1c }, { 1449, 0x2c }, { 1500, 0x3c }
628c2ecf20Sopenharmony_ci};
638c2ecf20Sopenharmony_ci
648c2ecf20Sopenharmony_cistatic const char * const rk3399_mipidphy_clks[] = {
658c2ecf20Sopenharmony_ci	"dphy-ref",
668c2ecf20Sopenharmony_ci	"dphy-cfg",
678c2ecf20Sopenharmony_ci	"grf",
688c2ecf20Sopenharmony_ci};
698c2ecf20Sopenharmony_ci
708c2ecf20Sopenharmony_cienum dphy_reg_id {
718c2ecf20Sopenharmony_ci	GRF_DPHY_RX0_TURNDISABLE = 0,
728c2ecf20Sopenharmony_ci	GRF_DPHY_RX0_FORCERXMODE,
738c2ecf20Sopenharmony_ci	GRF_DPHY_RX0_FORCETXSTOPMODE,
748c2ecf20Sopenharmony_ci	GRF_DPHY_RX0_ENABLE,
758c2ecf20Sopenharmony_ci	GRF_DPHY_RX0_TESTCLR,
768c2ecf20Sopenharmony_ci	GRF_DPHY_RX0_TESTCLK,
778c2ecf20Sopenharmony_ci	GRF_DPHY_RX0_TESTEN,
788c2ecf20Sopenharmony_ci	GRF_DPHY_RX0_TESTDIN,
798c2ecf20Sopenharmony_ci	GRF_DPHY_RX0_TURNREQUEST,
808c2ecf20Sopenharmony_ci	GRF_DPHY_RX0_TESTDOUT,
818c2ecf20Sopenharmony_ci	GRF_DPHY_TX0_TURNDISABLE,
828c2ecf20Sopenharmony_ci	GRF_DPHY_TX0_FORCERXMODE,
838c2ecf20Sopenharmony_ci	GRF_DPHY_TX0_FORCETXSTOPMODE,
848c2ecf20Sopenharmony_ci	GRF_DPHY_TX0_TURNREQUEST,
858c2ecf20Sopenharmony_ci	GRF_DPHY_TX1RX1_TURNDISABLE,
868c2ecf20Sopenharmony_ci	GRF_DPHY_TX1RX1_FORCERXMODE,
878c2ecf20Sopenharmony_ci	GRF_DPHY_TX1RX1_FORCETXSTOPMODE,
888c2ecf20Sopenharmony_ci	GRF_DPHY_TX1RX1_ENABLE,
898c2ecf20Sopenharmony_ci	GRF_DPHY_TX1RX1_MASTERSLAVEZ,
908c2ecf20Sopenharmony_ci	GRF_DPHY_TX1RX1_BASEDIR,
918c2ecf20Sopenharmony_ci	GRF_DPHY_TX1RX1_ENABLECLK,
928c2ecf20Sopenharmony_ci	GRF_DPHY_TX1RX1_TURNREQUEST,
938c2ecf20Sopenharmony_ci	GRF_DPHY_RX1_SRC_SEL,
948c2ecf20Sopenharmony_ci	/* rk3288 only */
958c2ecf20Sopenharmony_ci	GRF_CON_DISABLE_ISP,
968c2ecf20Sopenharmony_ci	GRF_CON_ISP_DPHY_SEL,
978c2ecf20Sopenharmony_ci	GRF_DSI_CSI_TESTBUS_SEL,
988c2ecf20Sopenharmony_ci	GRF_DVP_V18SEL,
998c2ecf20Sopenharmony_ci	/* below is for rk3399 only */
1008c2ecf20Sopenharmony_ci	GRF_DPHY_RX0_CLK_INV_SEL,
1018c2ecf20Sopenharmony_ci	GRF_DPHY_RX1_CLK_INV_SEL,
1028c2ecf20Sopenharmony_ci};
1038c2ecf20Sopenharmony_ci
1048c2ecf20Sopenharmony_cistruct dphy_reg {
1058c2ecf20Sopenharmony_ci	u16 offset;
1068c2ecf20Sopenharmony_ci	u8 mask;
1078c2ecf20Sopenharmony_ci	u8 shift;
1088c2ecf20Sopenharmony_ci};
1098c2ecf20Sopenharmony_ci
1108c2ecf20Sopenharmony_ci#define PHY_REG(_offset, _width, _shift) \
1118c2ecf20Sopenharmony_ci	{ .offset = _offset, .mask = BIT(_width) - 1, .shift = _shift, }
1128c2ecf20Sopenharmony_ci
1138c2ecf20Sopenharmony_cistatic const struct dphy_reg rk3399_grf_dphy_regs[] = {
1148c2ecf20Sopenharmony_ci	[GRF_DPHY_RX0_TURNREQUEST] = PHY_REG(RK3399_GRF_SOC_CON9, 4, 0),
1158c2ecf20Sopenharmony_ci	[GRF_DPHY_RX0_CLK_INV_SEL] = PHY_REG(RK3399_GRF_SOC_CON9, 1, 10),
1168c2ecf20Sopenharmony_ci	[GRF_DPHY_RX1_CLK_INV_SEL] = PHY_REG(RK3399_GRF_SOC_CON9, 1, 11),
1178c2ecf20Sopenharmony_ci	[GRF_DPHY_RX0_ENABLE] = PHY_REG(RK3399_GRF_SOC_CON21, 4, 0),
1188c2ecf20Sopenharmony_ci	[GRF_DPHY_RX0_FORCERXMODE] = PHY_REG(RK3399_GRF_SOC_CON21, 4, 4),
1198c2ecf20Sopenharmony_ci	[GRF_DPHY_RX0_FORCETXSTOPMODE] = PHY_REG(RK3399_GRF_SOC_CON21, 4, 8),
1208c2ecf20Sopenharmony_ci	[GRF_DPHY_RX0_TURNDISABLE] = PHY_REG(RK3399_GRF_SOC_CON21, 4, 12),
1218c2ecf20Sopenharmony_ci	[GRF_DPHY_TX0_FORCERXMODE] = PHY_REG(RK3399_GRF_SOC_CON22, 4, 0),
1228c2ecf20Sopenharmony_ci	[GRF_DPHY_TX0_FORCETXSTOPMODE] = PHY_REG(RK3399_GRF_SOC_CON22, 4, 4),
1238c2ecf20Sopenharmony_ci	[GRF_DPHY_TX0_TURNDISABLE] = PHY_REG(RK3399_GRF_SOC_CON22, 4, 8),
1248c2ecf20Sopenharmony_ci	[GRF_DPHY_TX0_TURNREQUEST] = PHY_REG(RK3399_GRF_SOC_CON22, 4, 12),
1258c2ecf20Sopenharmony_ci	[GRF_DPHY_TX1RX1_ENABLE] = PHY_REG(RK3399_GRF_SOC_CON23, 4, 0),
1268c2ecf20Sopenharmony_ci	[GRF_DPHY_TX1RX1_FORCERXMODE] = PHY_REG(RK3399_GRF_SOC_CON23, 4, 4),
1278c2ecf20Sopenharmony_ci	[GRF_DPHY_TX1RX1_FORCETXSTOPMODE] = PHY_REG(RK3399_GRF_SOC_CON23, 4, 8),
1288c2ecf20Sopenharmony_ci	[GRF_DPHY_TX1RX1_TURNDISABLE] = PHY_REG(RK3399_GRF_SOC_CON23, 4, 12),
1298c2ecf20Sopenharmony_ci	[GRF_DPHY_TX1RX1_TURNREQUEST] = PHY_REG(RK3399_GRF_SOC_CON24, 4, 0),
1308c2ecf20Sopenharmony_ci	[GRF_DPHY_RX1_SRC_SEL] = PHY_REG(RK3399_GRF_SOC_CON24, 1, 4),
1318c2ecf20Sopenharmony_ci	[GRF_DPHY_TX1RX1_BASEDIR] = PHY_REG(RK3399_GRF_SOC_CON24, 1, 5),
1328c2ecf20Sopenharmony_ci	[GRF_DPHY_TX1RX1_ENABLECLK] = PHY_REG(RK3399_GRF_SOC_CON24, 1, 6),
1338c2ecf20Sopenharmony_ci	[GRF_DPHY_TX1RX1_MASTERSLAVEZ] = PHY_REG(RK3399_GRF_SOC_CON24, 1, 7),
1348c2ecf20Sopenharmony_ci	[GRF_DPHY_RX0_TESTDIN] = PHY_REG(RK3399_GRF_SOC_CON25, 8, 0),
1358c2ecf20Sopenharmony_ci	[GRF_DPHY_RX0_TESTEN] = PHY_REG(RK3399_GRF_SOC_CON25, 1, 8),
1368c2ecf20Sopenharmony_ci	[GRF_DPHY_RX0_TESTCLK] = PHY_REG(RK3399_GRF_SOC_CON25, 1, 9),
1378c2ecf20Sopenharmony_ci	[GRF_DPHY_RX0_TESTCLR] = PHY_REG(RK3399_GRF_SOC_CON25, 1, 10),
1388c2ecf20Sopenharmony_ci	[GRF_DPHY_RX0_TESTDOUT] = PHY_REG(RK3399_GRF_SOC_STATUS1, 8, 0),
1398c2ecf20Sopenharmony_ci};
1408c2ecf20Sopenharmony_ci
1418c2ecf20Sopenharmony_cistruct rk_dphy_drv_data {
1428c2ecf20Sopenharmony_ci	const char * const *clks;
1438c2ecf20Sopenharmony_ci	unsigned int num_clks;
1448c2ecf20Sopenharmony_ci	const struct hsfreq_range *hsfreq_ranges;
1458c2ecf20Sopenharmony_ci	unsigned int num_hsfreq_ranges;
1468c2ecf20Sopenharmony_ci	const struct dphy_reg *regs;
1478c2ecf20Sopenharmony_ci};
1488c2ecf20Sopenharmony_ci
1498c2ecf20Sopenharmony_cistruct rk_dphy {
1508c2ecf20Sopenharmony_ci	struct device *dev;
1518c2ecf20Sopenharmony_ci	struct regmap *grf;
1528c2ecf20Sopenharmony_ci	struct clk_bulk_data *clks;
1538c2ecf20Sopenharmony_ci
1548c2ecf20Sopenharmony_ci	const struct rk_dphy_drv_data *drv_data;
1558c2ecf20Sopenharmony_ci	struct phy_configure_opts_mipi_dphy config;
1568c2ecf20Sopenharmony_ci
1578c2ecf20Sopenharmony_ci	u8 hsfreq;
1588c2ecf20Sopenharmony_ci};
1598c2ecf20Sopenharmony_ci
1608c2ecf20Sopenharmony_cistatic inline void rk_dphy_write_grf(struct rk_dphy *priv,
1618c2ecf20Sopenharmony_ci				     unsigned int index, u8 value)
1628c2ecf20Sopenharmony_ci{
1638c2ecf20Sopenharmony_ci	const struct dphy_reg *reg = &priv->drv_data->regs[index];
1648c2ecf20Sopenharmony_ci	/* Update high word */
1658c2ecf20Sopenharmony_ci	unsigned int val = (value << reg->shift) |
1668c2ecf20Sopenharmony_ci			   (reg->mask << (reg->shift + 16));
1678c2ecf20Sopenharmony_ci
1688c2ecf20Sopenharmony_ci	if (WARN_ON(!reg->offset))
1698c2ecf20Sopenharmony_ci		return;
1708c2ecf20Sopenharmony_ci	regmap_write(priv->grf, reg->offset, val);
1718c2ecf20Sopenharmony_ci}
1728c2ecf20Sopenharmony_ci
1738c2ecf20Sopenharmony_cistatic void rk_dphy_write(struct rk_dphy *priv, u8 test_code, u8 test_data)
1748c2ecf20Sopenharmony_ci{
1758c2ecf20Sopenharmony_ci	rk_dphy_write_grf(priv, GRF_DPHY_RX0_TESTDIN, test_code);
1768c2ecf20Sopenharmony_ci	rk_dphy_write_grf(priv, GRF_DPHY_RX0_TESTEN, 1);
1778c2ecf20Sopenharmony_ci	/*
1788c2ecf20Sopenharmony_ci	 * With the falling edge on TESTCLK, the TESTDIN[7:0] signal content
1798c2ecf20Sopenharmony_ci	 * is latched internally as the current test code. Test data is
1808c2ecf20Sopenharmony_ci	 * programmed internally by rising edge on TESTCLK.
1818c2ecf20Sopenharmony_ci	 * This code assumes that TESTCLK is already 1.
1828c2ecf20Sopenharmony_ci	 */
1838c2ecf20Sopenharmony_ci	rk_dphy_write_grf(priv, GRF_DPHY_RX0_TESTCLK, 0);
1848c2ecf20Sopenharmony_ci	rk_dphy_write_grf(priv, GRF_DPHY_RX0_TESTEN, 0);
1858c2ecf20Sopenharmony_ci	rk_dphy_write_grf(priv, GRF_DPHY_RX0_TESTDIN, test_data);
1868c2ecf20Sopenharmony_ci	rk_dphy_write_grf(priv, GRF_DPHY_RX0_TESTCLK, 1);
1878c2ecf20Sopenharmony_ci}
1888c2ecf20Sopenharmony_ci
1898c2ecf20Sopenharmony_cistatic void rk_dphy_enable(struct rk_dphy *priv)
1908c2ecf20Sopenharmony_ci{
1918c2ecf20Sopenharmony_ci	rk_dphy_write_grf(priv, GRF_DPHY_RX0_FORCERXMODE, 0);
1928c2ecf20Sopenharmony_ci	rk_dphy_write_grf(priv, GRF_DPHY_RX0_FORCETXSTOPMODE, 0);
1938c2ecf20Sopenharmony_ci
1948c2ecf20Sopenharmony_ci	/* Disable lane turn around, which is ignored in receive mode */
1958c2ecf20Sopenharmony_ci	rk_dphy_write_grf(priv, GRF_DPHY_RX0_TURNREQUEST, 0);
1968c2ecf20Sopenharmony_ci	rk_dphy_write_grf(priv, GRF_DPHY_RX0_TURNDISABLE, 0xf);
1978c2ecf20Sopenharmony_ci
1988c2ecf20Sopenharmony_ci	rk_dphy_write_grf(priv, GRF_DPHY_RX0_ENABLE,
1998c2ecf20Sopenharmony_ci			  GENMASK(priv->config.lanes - 1, 0));
2008c2ecf20Sopenharmony_ci
2018c2ecf20Sopenharmony_ci	/* dphy start */
2028c2ecf20Sopenharmony_ci	rk_dphy_write_grf(priv, GRF_DPHY_RX0_TESTCLK, 1);
2038c2ecf20Sopenharmony_ci	rk_dphy_write_grf(priv, GRF_DPHY_RX0_TESTCLR, 1);
2048c2ecf20Sopenharmony_ci	usleep_range(100, 150);
2058c2ecf20Sopenharmony_ci	rk_dphy_write_grf(priv, GRF_DPHY_RX0_TESTCLR, 0);
2068c2ecf20Sopenharmony_ci	usleep_range(100, 150);
2078c2ecf20Sopenharmony_ci
2088c2ecf20Sopenharmony_ci	/* set clock lane */
2098c2ecf20Sopenharmony_ci	/* HS hsfreq_range & lane 0  settle bypass */
2108c2ecf20Sopenharmony_ci	rk_dphy_write(priv, CLOCK_LANE_HS_RX_CONTROL, 0);
2118c2ecf20Sopenharmony_ci	/* HS RX Control of lane0 */
2128c2ecf20Sopenharmony_ci	rk_dphy_write(priv, LANE0_HS_RX_CONTROL, priv->hsfreq << 1);
2138c2ecf20Sopenharmony_ci	/* HS RX Control of lane1 */
2148c2ecf20Sopenharmony_ci	rk_dphy_write(priv, LANE1_HS_RX_CONTROL, priv->hsfreq << 1);
2158c2ecf20Sopenharmony_ci	/* HS RX Control of lane2 */
2168c2ecf20Sopenharmony_ci	rk_dphy_write(priv, LANE2_HS_RX_CONTROL, priv->hsfreq << 1);
2178c2ecf20Sopenharmony_ci	/* HS RX Control of lane3 */
2188c2ecf20Sopenharmony_ci	rk_dphy_write(priv, LANE3_HS_RX_CONTROL, priv->hsfreq << 1);
2198c2ecf20Sopenharmony_ci	/* HS RX Data Lanes Settle State Time Control */
2208c2ecf20Sopenharmony_ci	rk_dphy_write(priv, LANES_THS_SETTLE_CONTROL,
2218c2ecf20Sopenharmony_ci		      THS_SETTLE_COUNTER_THRESHOLD);
2228c2ecf20Sopenharmony_ci
2238c2ecf20Sopenharmony_ci	/* Normal operation */
2248c2ecf20Sopenharmony_ci	rk_dphy_write(priv, 0x0, 0);
2258c2ecf20Sopenharmony_ci}
2268c2ecf20Sopenharmony_ci
2278c2ecf20Sopenharmony_cistatic int rk_dphy_configure(struct phy *phy, union phy_configure_opts *opts)
2288c2ecf20Sopenharmony_ci{
2298c2ecf20Sopenharmony_ci	struct rk_dphy *priv = phy_get_drvdata(phy);
2308c2ecf20Sopenharmony_ci	const struct rk_dphy_drv_data *drv_data = priv->drv_data;
2318c2ecf20Sopenharmony_ci	struct phy_configure_opts_mipi_dphy *config = &opts->mipi_dphy;
2328c2ecf20Sopenharmony_ci	unsigned int hsfreq = 0;
2338c2ecf20Sopenharmony_ci	unsigned int i;
2348c2ecf20Sopenharmony_ci	u64 data_rate_mbps;
2358c2ecf20Sopenharmony_ci	int ret;
2368c2ecf20Sopenharmony_ci
2378c2ecf20Sopenharmony_ci	/* pass with phy_mipi_dphy_get_default_config (with pixel rate?) */
2388c2ecf20Sopenharmony_ci	ret = phy_mipi_dphy_config_validate(config);
2398c2ecf20Sopenharmony_ci	if (ret)
2408c2ecf20Sopenharmony_ci		return ret;
2418c2ecf20Sopenharmony_ci
2428c2ecf20Sopenharmony_ci	data_rate_mbps = div_u64(config->hs_clk_rate, 1000 * 1000);
2438c2ecf20Sopenharmony_ci
2448c2ecf20Sopenharmony_ci	dev_dbg(priv->dev, "lanes %d - data_rate_mbps %llu\n",
2458c2ecf20Sopenharmony_ci		config->lanes, data_rate_mbps);
2468c2ecf20Sopenharmony_ci	for (i = 0; i < drv_data->num_hsfreq_ranges; i++) {
2478c2ecf20Sopenharmony_ci		if (drv_data->hsfreq_ranges[i].range_h >= data_rate_mbps) {
2488c2ecf20Sopenharmony_ci			hsfreq = drv_data->hsfreq_ranges[i].cfg_bit;
2498c2ecf20Sopenharmony_ci			break;
2508c2ecf20Sopenharmony_ci		}
2518c2ecf20Sopenharmony_ci	}
2528c2ecf20Sopenharmony_ci	if (!hsfreq)
2538c2ecf20Sopenharmony_ci		return -EINVAL;
2548c2ecf20Sopenharmony_ci
2558c2ecf20Sopenharmony_ci	priv->hsfreq = hsfreq;
2568c2ecf20Sopenharmony_ci	priv->config = *config;
2578c2ecf20Sopenharmony_ci	return 0;
2588c2ecf20Sopenharmony_ci}
2598c2ecf20Sopenharmony_ci
2608c2ecf20Sopenharmony_cistatic int rk_dphy_power_on(struct phy *phy)
2618c2ecf20Sopenharmony_ci{
2628c2ecf20Sopenharmony_ci	struct rk_dphy *priv = phy_get_drvdata(phy);
2638c2ecf20Sopenharmony_ci	int ret;
2648c2ecf20Sopenharmony_ci
2658c2ecf20Sopenharmony_ci	ret = clk_bulk_enable(priv->drv_data->num_clks, priv->clks);
2668c2ecf20Sopenharmony_ci	if (ret)
2678c2ecf20Sopenharmony_ci		return ret;
2688c2ecf20Sopenharmony_ci
2698c2ecf20Sopenharmony_ci	rk_dphy_enable(priv);
2708c2ecf20Sopenharmony_ci
2718c2ecf20Sopenharmony_ci	return 0;
2728c2ecf20Sopenharmony_ci}
2738c2ecf20Sopenharmony_ci
2748c2ecf20Sopenharmony_cistatic int rk_dphy_power_off(struct phy *phy)
2758c2ecf20Sopenharmony_ci{
2768c2ecf20Sopenharmony_ci	struct rk_dphy *priv = phy_get_drvdata(phy);
2778c2ecf20Sopenharmony_ci
2788c2ecf20Sopenharmony_ci	rk_dphy_write_grf(priv, GRF_DPHY_RX0_ENABLE, 0);
2798c2ecf20Sopenharmony_ci	clk_bulk_disable(priv->drv_data->num_clks, priv->clks);
2808c2ecf20Sopenharmony_ci	return 0;
2818c2ecf20Sopenharmony_ci}
2828c2ecf20Sopenharmony_ci
2838c2ecf20Sopenharmony_cistatic int rk_dphy_init(struct phy *phy)
2848c2ecf20Sopenharmony_ci{
2858c2ecf20Sopenharmony_ci	struct rk_dphy *priv = phy_get_drvdata(phy);
2868c2ecf20Sopenharmony_ci
2878c2ecf20Sopenharmony_ci	return clk_bulk_prepare(priv->drv_data->num_clks, priv->clks);
2888c2ecf20Sopenharmony_ci}
2898c2ecf20Sopenharmony_ci
2908c2ecf20Sopenharmony_cistatic int rk_dphy_exit(struct phy *phy)
2918c2ecf20Sopenharmony_ci{
2928c2ecf20Sopenharmony_ci	struct rk_dphy *priv = phy_get_drvdata(phy);
2938c2ecf20Sopenharmony_ci
2948c2ecf20Sopenharmony_ci	clk_bulk_unprepare(priv->drv_data->num_clks, priv->clks);
2958c2ecf20Sopenharmony_ci	return 0;
2968c2ecf20Sopenharmony_ci}
2978c2ecf20Sopenharmony_ci
2988c2ecf20Sopenharmony_cistatic const struct phy_ops rk_dphy_ops = {
2998c2ecf20Sopenharmony_ci	.power_on	= rk_dphy_power_on,
3008c2ecf20Sopenharmony_ci	.power_off	= rk_dphy_power_off,
3018c2ecf20Sopenharmony_ci	.init		= rk_dphy_init,
3028c2ecf20Sopenharmony_ci	.exit		= rk_dphy_exit,
3038c2ecf20Sopenharmony_ci	.configure	= rk_dphy_configure,
3048c2ecf20Sopenharmony_ci	.owner		= THIS_MODULE,
3058c2ecf20Sopenharmony_ci};
3068c2ecf20Sopenharmony_ci
3078c2ecf20Sopenharmony_cistatic const struct rk_dphy_drv_data rk3399_mipidphy_drv_data = {
3088c2ecf20Sopenharmony_ci	.clks = rk3399_mipidphy_clks,
3098c2ecf20Sopenharmony_ci	.num_clks = ARRAY_SIZE(rk3399_mipidphy_clks),
3108c2ecf20Sopenharmony_ci	.hsfreq_ranges = rk3399_mipidphy_hsfreq_ranges,
3118c2ecf20Sopenharmony_ci	.num_hsfreq_ranges = ARRAY_SIZE(rk3399_mipidphy_hsfreq_ranges),
3128c2ecf20Sopenharmony_ci	.regs = rk3399_grf_dphy_regs,
3138c2ecf20Sopenharmony_ci};
3148c2ecf20Sopenharmony_ci
3158c2ecf20Sopenharmony_cistatic const struct of_device_id rk_dphy_dt_ids[] = {
3168c2ecf20Sopenharmony_ci	{
3178c2ecf20Sopenharmony_ci		.compatible = "rockchip,rk3399-mipi-dphy-rx0",
3188c2ecf20Sopenharmony_ci		.data = &rk3399_mipidphy_drv_data,
3198c2ecf20Sopenharmony_ci	},
3208c2ecf20Sopenharmony_ci	{}
3218c2ecf20Sopenharmony_ci};
3228c2ecf20Sopenharmony_ciMODULE_DEVICE_TABLE(of, rk_dphy_dt_ids);
3238c2ecf20Sopenharmony_ci
3248c2ecf20Sopenharmony_cistatic int rk_dphy_probe(struct platform_device *pdev)
3258c2ecf20Sopenharmony_ci{
3268c2ecf20Sopenharmony_ci	struct device *dev = &pdev->dev;
3278c2ecf20Sopenharmony_ci	struct device_node *np = dev->of_node;
3288c2ecf20Sopenharmony_ci	const struct rk_dphy_drv_data *drv_data;
3298c2ecf20Sopenharmony_ci	struct phy_provider *phy_provider;
3308c2ecf20Sopenharmony_ci	const struct of_device_id *of_id;
3318c2ecf20Sopenharmony_ci	struct rk_dphy *priv;
3328c2ecf20Sopenharmony_ci	struct phy *phy;
3338c2ecf20Sopenharmony_ci	unsigned int i;
3348c2ecf20Sopenharmony_ci	int ret;
3358c2ecf20Sopenharmony_ci
3368c2ecf20Sopenharmony_ci	if (!dev->parent || !dev->parent->of_node)
3378c2ecf20Sopenharmony_ci		return -ENODEV;
3388c2ecf20Sopenharmony_ci
3398c2ecf20Sopenharmony_ci	priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
3408c2ecf20Sopenharmony_ci	if (!priv)
3418c2ecf20Sopenharmony_ci		return -ENOMEM;
3428c2ecf20Sopenharmony_ci	priv->dev = dev;
3438c2ecf20Sopenharmony_ci
3448c2ecf20Sopenharmony_ci	priv->grf = syscon_node_to_regmap(dev->parent->of_node);
3458c2ecf20Sopenharmony_ci	if (IS_ERR(priv->grf)) {
3468c2ecf20Sopenharmony_ci		dev_err(dev, "Can't find GRF syscon\n");
3478c2ecf20Sopenharmony_ci		return -ENODEV;
3488c2ecf20Sopenharmony_ci	}
3498c2ecf20Sopenharmony_ci
3508c2ecf20Sopenharmony_ci	of_id = of_match_device(rk_dphy_dt_ids, dev);
3518c2ecf20Sopenharmony_ci	if (!of_id)
3528c2ecf20Sopenharmony_ci		return -EINVAL;
3538c2ecf20Sopenharmony_ci
3548c2ecf20Sopenharmony_ci	drv_data = of_id->data;
3558c2ecf20Sopenharmony_ci	priv->drv_data = drv_data;
3568c2ecf20Sopenharmony_ci	priv->clks = devm_kcalloc(&pdev->dev, drv_data->num_clks,
3578c2ecf20Sopenharmony_ci				  sizeof(*priv->clks), GFP_KERNEL);
3588c2ecf20Sopenharmony_ci	if (!priv->clks)
3598c2ecf20Sopenharmony_ci		return -ENOMEM;
3608c2ecf20Sopenharmony_ci	for (i = 0; i < drv_data->num_clks; i++)
3618c2ecf20Sopenharmony_ci		priv->clks[i].id = drv_data->clks[i];
3628c2ecf20Sopenharmony_ci	ret = devm_clk_bulk_get(&pdev->dev, drv_data->num_clks, priv->clks);
3638c2ecf20Sopenharmony_ci	if (ret)
3648c2ecf20Sopenharmony_ci		return ret;
3658c2ecf20Sopenharmony_ci
3668c2ecf20Sopenharmony_ci	phy = devm_phy_create(dev, np, &rk_dphy_ops);
3678c2ecf20Sopenharmony_ci	if (IS_ERR(phy)) {
3688c2ecf20Sopenharmony_ci		dev_err(dev, "failed to create phy\n");
3698c2ecf20Sopenharmony_ci		return PTR_ERR(phy);
3708c2ecf20Sopenharmony_ci	}
3718c2ecf20Sopenharmony_ci	phy_set_drvdata(phy, priv);
3728c2ecf20Sopenharmony_ci
3738c2ecf20Sopenharmony_ci	phy_provider = devm_of_phy_provider_register(dev, of_phy_simple_xlate);
3748c2ecf20Sopenharmony_ci
3758c2ecf20Sopenharmony_ci	return PTR_ERR_OR_ZERO(phy_provider);
3768c2ecf20Sopenharmony_ci}
3778c2ecf20Sopenharmony_ci
3788c2ecf20Sopenharmony_cistatic struct platform_driver rk_dphy_driver = {
3798c2ecf20Sopenharmony_ci	.probe = rk_dphy_probe,
3808c2ecf20Sopenharmony_ci	.driver = {
3818c2ecf20Sopenharmony_ci		.name	= "rockchip-mipi-dphy-rx0",
3828c2ecf20Sopenharmony_ci		.of_match_table = rk_dphy_dt_ids,
3838c2ecf20Sopenharmony_ci	},
3848c2ecf20Sopenharmony_ci};
3858c2ecf20Sopenharmony_cimodule_platform_driver(rk_dphy_driver);
3868c2ecf20Sopenharmony_ci
3878c2ecf20Sopenharmony_ciMODULE_AUTHOR("Ezequiel Garcia <ezequiel@collabora.com>");
3888c2ecf20Sopenharmony_ciMODULE_DESCRIPTION("Rockchip MIPI Synopsys DPHY RX0 driver");
3898c2ecf20Sopenharmony_ciMODULE_LICENSE("Dual MIT/GPL");
390