18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later
28c2ecf20Sopenharmony_ci/*
38c2ecf20Sopenharmony_ci * Copyright (C) 2017 John Crispin <john@phrozen.org>
48c2ecf20Sopenharmony_ci *
58c2ecf20Sopenharmony_ci * Based on code from
68c2ecf20Sopenharmony_ci * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
78c2ecf20Sopenharmony_ci */
88c2ecf20Sopenharmony_ci
98c2ecf20Sopenharmony_ci#include <linux/delay.h>
108c2ecf20Sopenharmony_ci#include <linux/err.h>
118c2ecf20Sopenharmony_ci#include <linux/io.h>
128c2ecf20Sopenharmony_ci#include <linux/kernel.h>
138c2ecf20Sopenharmony_ci#include <linux/mfd/syscon.h>
148c2ecf20Sopenharmony_ci#include <linux/module.h>
158c2ecf20Sopenharmony_ci#include <linux/mutex.h>
168c2ecf20Sopenharmony_ci#include <linux/of_platform.h>
178c2ecf20Sopenharmony_ci#include <linux/phy/phy.h>
188c2ecf20Sopenharmony_ci#include <linux/platform_device.h>
198c2ecf20Sopenharmony_ci#include <linux/regmap.h>
208c2ecf20Sopenharmony_ci#include <linux/reset.h>
218c2ecf20Sopenharmony_ci
228c2ecf20Sopenharmony_ci#define RT_SYSC_REG_SYSCFG1		0x014
238c2ecf20Sopenharmony_ci#define RT_SYSC_REG_CLKCFG1		0x030
248c2ecf20Sopenharmony_ci#define RT_SYSC_REG_USB_PHY_CFG		0x05c
258c2ecf20Sopenharmony_ci
268c2ecf20Sopenharmony_ci#define OFS_U2_PHY_AC0			0x800
278c2ecf20Sopenharmony_ci#define OFS_U2_PHY_AC1			0x804
288c2ecf20Sopenharmony_ci#define OFS_U2_PHY_AC2			0x808
298c2ecf20Sopenharmony_ci#define OFS_U2_PHY_ACR0			0x810
308c2ecf20Sopenharmony_ci#define OFS_U2_PHY_ACR1			0x814
318c2ecf20Sopenharmony_ci#define OFS_U2_PHY_ACR2			0x818
328c2ecf20Sopenharmony_ci#define OFS_U2_PHY_ACR3			0x81C
338c2ecf20Sopenharmony_ci#define OFS_U2_PHY_ACR4			0x820
348c2ecf20Sopenharmony_ci#define OFS_U2_PHY_AMON0		0x824
358c2ecf20Sopenharmony_ci#define OFS_U2_PHY_DCR0			0x860
368c2ecf20Sopenharmony_ci#define OFS_U2_PHY_DCR1			0x864
378c2ecf20Sopenharmony_ci#define OFS_U2_PHY_DTM0			0x868
388c2ecf20Sopenharmony_ci#define OFS_U2_PHY_DTM1			0x86C
398c2ecf20Sopenharmony_ci
408c2ecf20Sopenharmony_ci#define RT_RSTCTRL_UDEV			BIT(25)
418c2ecf20Sopenharmony_ci#define RT_RSTCTRL_UHST			BIT(22)
428c2ecf20Sopenharmony_ci#define RT_SYSCFG1_USB0_HOST_MODE	BIT(10)
438c2ecf20Sopenharmony_ci
448c2ecf20Sopenharmony_ci#define MT7620_CLKCFG1_UPHY0_CLK_EN	BIT(25)
458c2ecf20Sopenharmony_ci#define MT7620_CLKCFG1_UPHY1_CLK_EN	BIT(22)
468c2ecf20Sopenharmony_ci#define RT_CLKCFG1_UPHY1_CLK_EN		BIT(20)
478c2ecf20Sopenharmony_ci#define RT_CLKCFG1_UPHY0_CLK_EN		BIT(18)
488c2ecf20Sopenharmony_ci
498c2ecf20Sopenharmony_ci#define USB_PHY_UTMI_8B60M		BIT(1)
508c2ecf20Sopenharmony_ci#define UDEV_WAKEUP			BIT(0)
518c2ecf20Sopenharmony_ci
528c2ecf20Sopenharmony_cistruct ralink_usb_phy {
538c2ecf20Sopenharmony_ci	struct reset_control	*rstdev;
548c2ecf20Sopenharmony_ci	struct reset_control	*rsthost;
558c2ecf20Sopenharmony_ci	u32			clk;
568c2ecf20Sopenharmony_ci	struct phy		*phy;
578c2ecf20Sopenharmony_ci	void __iomem		*base;
588c2ecf20Sopenharmony_ci	struct regmap		*sysctl;
598c2ecf20Sopenharmony_ci};
608c2ecf20Sopenharmony_ci
618c2ecf20Sopenharmony_cistatic void u2_phy_w32(struct ralink_usb_phy *phy, u32 val, u32 reg)
628c2ecf20Sopenharmony_ci{
638c2ecf20Sopenharmony_ci	writel(val, phy->base + reg);
648c2ecf20Sopenharmony_ci}
658c2ecf20Sopenharmony_ci
668c2ecf20Sopenharmony_cistatic u32 u2_phy_r32(struct ralink_usb_phy *phy, u32 reg)
678c2ecf20Sopenharmony_ci{
688c2ecf20Sopenharmony_ci	return readl(phy->base + reg);
698c2ecf20Sopenharmony_ci}
708c2ecf20Sopenharmony_ci
718c2ecf20Sopenharmony_cistatic void ralink_usb_phy_init(struct ralink_usb_phy *phy)
728c2ecf20Sopenharmony_ci{
738c2ecf20Sopenharmony_ci	u2_phy_r32(phy, OFS_U2_PHY_AC2);
748c2ecf20Sopenharmony_ci	u2_phy_r32(phy, OFS_U2_PHY_ACR0);
758c2ecf20Sopenharmony_ci	u2_phy_r32(phy, OFS_U2_PHY_DCR0);
768c2ecf20Sopenharmony_ci
778c2ecf20Sopenharmony_ci	u2_phy_w32(phy, 0x00ffff02, OFS_U2_PHY_DCR0);
788c2ecf20Sopenharmony_ci	u2_phy_r32(phy, OFS_U2_PHY_DCR0);
798c2ecf20Sopenharmony_ci	u2_phy_w32(phy, 0x00555502, OFS_U2_PHY_DCR0);
808c2ecf20Sopenharmony_ci	u2_phy_r32(phy, OFS_U2_PHY_DCR0);
818c2ecf20Sopenharmony_ci	u2_phy_w32(phy, 0x00aaaa02, OFS_U2_PHY_DCR0);
828c2ecf20Sopenharmony_ci	u2_phy_r32(phy, OFS_U2_PHY_DCR0);
838c2ecf20Sopenharmony_ci	u2_phy_w32(phy, 0x00000402, OFS_U2_PHY_DCR0);
848c2ecf20Sopenharmony_ci	u2_phy_r32(phy, OFS_U2_PHY_DCR0);
858c2ecf20Sopenharmony_ci	u2_phy_w32(phy, 0x0048086a, OFS_U2_PHY_AC0);
868c2ecf20Sopenharmony_ci	u2_phy_w32(phy, 0x4400001c, OFS_U2_PHY_AC1);
878c2ecf20Sopenharmony_ci	u2_phy_w32(phy, 0xc0200000, OFS_U2_PHY_ACR3);
888c2ecf20Sopenharmony_ci	u2_phy_w32(phy, 0x02000000, OFS_U2_PHY_DTM0);
898c2ecf20Sopenharmony_ci}
908c2ecf20Sopenharmony_ci
918c2ecf20Sopenharmony_cistatic int ralink_usb_phy_power_on(struct phy *_phy)
928c2ecf20Sopenharmony_ci{
938c2ecf20Sopenharmony_ci	struct ralink_usb_phy *phy = phy_get_drvdata(_phy);
948c2ecf20Sopenharmony_ci	u32 t;
958c2ecf20Sopenharmony_ci
968c2ecf20Sopenharmony_ci	/* enable the phy */
978c2ecf20Sopenharmony_ci	regmap_update_bits(phy->sysctl, RT_SYSC_REG_CLKCFG1,
988c2ecf20Sopenharmony_ci			   phy->clk, phy->clk);
998c2ecf20Sopenharmony_ci
1008c2ecf20Sopenharmony_ci	/* setup host mode */
1018c2ecf20Sopenharmony_ci	regmap_update_bits(phy->sysctl, RT_SYSC_REG_SYSCFG1,
1028c2ecf20Sopenharmony_ci			   RT_SYSCFG1_USB0_HOST_MODE,
1038c2ecf20Sopenharmony_ci			   RT_SYSCFG1_USB0_HOST_MODE);
1048c2ecf20Sopenharmony_ci
1058c2ecf20Sopenharmony_ci	/* deassert the reset lines */
1068c2ecf20Sopenharmony_ci	reset_control_deassert(phy->rsthost);
1078c2ecf20Sopenharmony_ci	reset_control_deassert(phy->rstdev);
1088c2ecf20Sopenharmony_ci
1098c2ecf20Sopenharmony_ci	/*
1108c2ecf20Sopenharmony_ci	 * The SDK kernel had a delay of 100ms. however on device
1118c2ecf20Sopenharmony_ci	 * testing showed that 10ms is enough
1128c2ecf20Sopenharmony_ci	 */
1138c2ecf20Sopenharmony_ci	mdelay(10);
1148c2ecf20Sopenharmony_ci
1158c2ecf20Sopenharmony_ci	if (phy->base)
1168c2ecf20Sopenharmony_ci		ralink_usb_phy_init(phy);
1178c2ecf20Sopenharmony_ci
1188c2ecf20Sopenharmony_ci	/* print some status info */
1198c2ecf20Sopenharmony_ci	regmap_read(phy->sysctl, RT_SYSC_REG_USB_PHY_CFG, &t);
1208c2ecf20Sopenharmony_ci	dev_info(&phy->phy->dev, "remote usb device wakeup %s\n",
1218c2ecf20Sopenharmony_ci		(t & UDEV_WAKEUP) ? ("enabled") : ("disabled"));
1228c2ecf20Sopenharmony_ci	if (t & USB_PHY_UTMI_8B60M)
1238c2ecf20Sopenharmony_ci		dev_info(&phy->phy->dev, "UTMI 8bit 60MHz\n");
1248c2ecf20Sopenharmony_ci	else
1258c2ecf20Sopenharmony_ci		dev_info(&phy->phy->dev, "UTMI 16bit 30MHz\n");
1268c2ecf20Sopenharmony_ci
1278c2ecf20Sopenharmony_ci	return 0;
1288c2ecf20Sopenharmony_ci}
1298c2ecf20Sopenharmony_ci
1308c2ecf20Sopenharmony_cistatic int ralink_usb_phy_power_off(struct phy *_phy)
1318c2ecf20Sopenharmony_ci{
1328c2ecf20Sopenharmony_ci	struct ralink_usb_phy *phy = phy_get_drvdata(_phy);
1338c2ecf20Sopenharmony_ci
1348c2ecf20Sopenharmony_ci	/* disable the phy */
1358c2ecf20Sopenharmony_ci	regmap_update_bits(phy->sysctl, RT_SYSC_REG_CLKCFG1,
1368c2ecf20Sopenharmony_ci			   phy->clk, 0);
1378c2ecf20Sopenharmony_ci
1388c2ecf20Sopenharmony_ci	/* assert the reset lines */
1398c2ecf20Sopenharmony_ci	reset_control_assert(phy->rstdev);
1408c2ecf20Sopenharmony_ci	reset_control_assert(phy->rsthost);
1418c2ecf20Sopenharmony_ci
1428c2ecf20Sopenharmony_ci	return 0;
1438c2ecf20Sopenharmony_ci}
1448c2ecf20Sopenharmony_ci
1458c2ecf20Sopenharmony_cistatic const struct phy_ops ralink_usb_phy_ops = {
1468c2ecf20Sopenharmony_ci	.power_on	= ralink_usb_phy_power_on,
1478c2ecf20Sopenharmony_ci	.power_off	= ralink_usb_phy_power_off,
1488c2ecf20Sopenharmony_ci	.owner		= THIS_MODULE,
1498c2ecf20Sopenharmony_ci};
1508c2ecf20Sopenharmony_ci
1518c2ecf20Sopenharmony_cistatic const struct of_device_id ralink_usb_phy_of_match[] = {
1528c2ecf20Sopenharmony_ci	{
1538c2ecf20Sopenharmony_ci		.compatible = "ralink,rt3352-usbphy",
1548c2ecf20Sopenharmony_ci		.data = (void *)(uintptr_t)(RT_CLKCFG1_UPHY1_CLK_EN |
1558c2ecf20Sopenharmony_ci					    RT_CLKCFG1_UPHY0_CLK_EN)
1568c2ecf20Sopenharmony_ci	},
1578c2ecf20Sopenharmony_ci	{
1588c2ecf20Sopenharmony_ci		.compatible = "mediatek,mt7620-usbphy",
1598c2ecf20Sopenharmony_ci		.data = (void *)(uintptr_t)(MT7620_CLKCFG1_UPHY1_CLK_EN |
1608c2ecf20Sopenharmony_ci					    MT7620_CLKCFG1_UPHY0_CLK_EN)
1618c2ecf20Sopenharmony_ci	},
1628c2ecf20Sopenharmony_ci	{
1638c2ecf20Sopenharmony_ci		.compatible = "mediatek,mt7628-usbphy",
1648c2ecf20Sopenharmony_ci		.data = (void *)(uintptr_t)(MT7620_CLKCFG1_UPHY1_CLK_EN |
1658c2ecf20Sopenharmony_ci					    MT7620_CLKCFG1_UPHY0_CLK_EN) },
1668c2ecf20Sopenharmony_ci	{ },
1678c2ecf20Sopenharmony_ci};
1688c2ecf20Sopenharmony_ciMODULE_DEVICE_TABLE(of, ralink_usb_phy_of_match);
1698c2ecf20Sopenharmony_ci
1708c2ecf20Sopenharmony_cistatic int ralink_usb_phy_probe(struct platform_device *pdev)
1718c2ecf20Sopenharmony_ci{
1728c2ecf20Sopenharmony_ci	struct device *dev = &pdev->dev;
1738c2ecf20Sopenharmony_ci	struct resource *res;
1748c2ecf20Sopenharmony_ci	struct phy_provider *phy_provider;
1758c2ecf20Sopenharmony_ci	const struct of_device_id *match;
1768c2ecf20Sopenharmony_ci	struct ralink_usb_phy *phy;
1778c2ecf20Sopenharmony_ci
1788c2ecf20Sopenharmony_ci	match = of_match_device(ralink_usb_phy_of_match, &pdev->dev);
1798c2ecf20Sopenharmony_ci	if (!match)
1808c2ecf20Sopenharmony_ci		return -ENODEV;
1818c2ecf20Sopenharmony_ci
1828c2ecf20Sopenharmony_ci	phy = devm_kzalloc(dev, sizeof(*phy), GFP_KERNEL);
1838c2ecf20Sopenharmony_ci	if (!phy)
1848c2ecf20Sopenharmony_ci		return -ENOMEM;
1858c2ecf20Sopenharmony_ci
1868c2ecf20Sopenharmony_ci	phy->clk = (uintptr_t)match->data;
1878c2ecf20Sopenharmony_ci	phy->base = NULL;
1888c2ecf20Sopenharmony_ci
1898c2ecf20Sopenharmony_ci	phy->sysctl = syscon_regmap_lookup_by_phandle(dev->of_node, "ralink,sysctl");
1908c2ecf20Sopenharmony_ci	if (IS_ERR(phy->sysctl)) {
1918c2ecf20Sopenharmony_ci		dev_err(dev, "failed to get sysctl registers\n");
1928c2ecf20Sopenharmony_ci		return PTR_ERR(phy->sysctl);
1938c2ecf20Sopenharmony_ci	}
1948c2ecf20Sopenharmony_ci
1958c2ecf20Sopenharmony_ci	/* The MT7628 and MT7688 require extra setup of PHY registers. */
1968c2ecf20Sopenharmony_ci	if (of_device_is_compatible(dev->of_node, "mediatek,mt7628-usbphy")) {
1978c2ecf20Sopenharmony_ci		res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1988c2ecf20Sopenharmony_ci		phy->base = devm_ioremap_resource(&pdev->dev, res);
1998c2ecf20Sopenharmony_ci		if (IS_ERR(phy->base)) {
2008c2ecf20Sopenharmony_ci			dev_err(dev, "failed to remap register memory\n");
2018c2ecf20Sopenharmony_ci			return PTR_ERR(phy->base);
2028c2ecf20Sopenharmony_ci		}
2038c2ecf20Sopenharmony_ci	}
2048c2ecf20Sopenharmony_ci
2058c2ecf20Sopenharmony_ci	phy->rsthost = devm_reset_control_get(&pdev->dev, "host");
2068c2ecf20Sopenharmony_ci	if (IS_ERR(phy->rsthost)) {
2078c2ecf20Sopenharmony_ci		dev_err(dev, "host reset is missing\n");
2088c2ecf20Sopenharmony_ci		return PTR_ERR(phy->rsthost);
2098c2ecf20Sopenharmony_ci	}
2108c2ecf20Sopenharmony_ci
2118c2ecf20Sopenharmony_ci	phy->rstdev = devm_reset_control_get(&pdev->dev, "device");
2128c2ecf20Sopenharmony_ci	if (IS_ERR(phy->rstdev)) {
2138c2ecf20Sopenharmony_ci		dev_err(dev, "device reset is missing\n");
2148c2ecf20Sopenharmony_ci		return PTR_ERR(phy->rstdev);
2158c2ecf20Sopenharmony_ci	}
2168c2ecf20Sopenharmony_ci
2178c2ecf20Sopenharmony_ci	phy->phy = devm_phy_create(dev, NULL, &ralink_usb_phy_ops);
2188c2ecf20Sopenharmony_ci	if (IS_ERR(phy->phy)) {
2198c2ecf20Sopenharmony_ci		dev_err(dev, "failed to create PHY\n");
2208c2ecf20Sopenharmony_ci		return PTR_ERR(phy->phy);
2218c2ecf20Sopenharmony_ci	}
2228c2ecf20Sopenharmony_ci	phy_set_drvdata(phy->phy, phy);
2238c2ecf20Sopenharmony_ci
2248c2ecf20Sopenharmony_ci	phy_provider = devm_of_phy_provider_register(dev, of_phy_simple_xlate);
2258c2ecf20Sopenharmony_ci
2268c2ecf20Sopenharmony_ci	return PTR_ERR_OR_ZERO(phy_provider);
2278c2ecf20Sopenharmony_ci}
2288c2ecf20Sopenharmony_ci
2298c2ecf20Sopenharmony_cistatic struct platform_driver ralink_usb_phy_driver = {
2308c2ecf20Sopenharmony_ci	.probe	= ralink_usb_phy_probe,
2318c2ecf20Sopenharmony_ci	.driver = {
2328c2ecf20Sopenharmony_ci		.of_match_table	= ralink_usb_phy_of_match,
2338c2ecf20Sopenharmony_ci		.name  = "ralink-usb-phy",
2348c2ecf20Sopenharmony_ci	}
2358c2ecf20Sopenharmony_ci};
2368c2ecf20Sopenharmony_cimodule_platform_driver(ralink_usb_phy_driver);
2378c2ecf20Sopenharmony_ci
2388c2ecf20Sopenharmony_ciMODULE_DESCRIPTION("Ralink USB phy driver");
2398c2ecf20Sopenharmony_ciMODULE_AUTHOR("John Crispin <john@phrozen.org>");
2408c2ecf20Sopenharmony_ciMODULE_LICENSE("GPL v2");
241