18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 28c2ecf20Sopenharmony_ci/* 38c2ecf20Sopenharmony_ci * Copyright (C) 2015 Linaro, Ltd. 48c2ecf20Sopenharmony_ci * Rob Herring <robh@kernel.org> 58c2ecf20Sopenharmony_ci * 68c2ecf20Sopenharmony_ci * Based on vendor driver: 78c2ecf20Sopenharmony_ci * Copyright (C) 2013 Marvell Inc. 88c2ecf20Sopenharmony_ci * Author: Chao Xie <xiechao.mail@gmail.com> 98c2ecf20Sopenharmony_ci */ 108c2ecf20Sopenharmony_ci 118c2ecf20Sopenharmony_ci#include <linux/delay.h> 128c2ecf20Sopenharmony_ci#include <linux/slab.h> 138c2ecf20Sopenharmony_ci#include <linux/of.h> 148c2ecf20Sopenharmony_ci#include <linux/of_device.h> 158c2ecf20Sopenharmony_ci#include <linux/io.h> 168c2ecf20Sopenharmony_ci#include <linux/iopoll.h> 178c2ecf20Sopenharmony_ci#include <linux/err.h> 188c2ecf20Sopenharmony_ci#include <linux/clk.h> 198c2ecf20Sopenharmony_ci#include <linux/module.h> 208c2ecf20Sopenharmony_ci#include <linux/platform_device.h> 218c2ecf20Sopenharmony_ci#include <linux/phy/phy.h> 228c2ecf20Sopenharmony_ci 238c2ecf20Sopenharmony_ci/* USB PXA1928 PHY mapping */ 248c2ecf20Sopenharmony_ci#define PHY_28NM_PLL_REG0 0x0 258c2ecf20Sopenharmony_ci#define PHY_28NM_PLL_REG1 0x4 268c2ecf20Sopenharmony_ci#define PHY_28NM_CAL_REG 0x8 278c2ecf20Sopenharmony_ci#define PHY_28NM_TX_REG0 0x0c 288c2ecf20Sopenharmony_ci#define PHY_28NM_TX_REG1 0x10 298c2ecf20Sopenharmony_ci#define PHY_28NM_RX_REG0 0x14 308c2ecf20Sopenharmony_ci#define PHY_28NM_RX_REG1 0x18 318c2ecf20Sopenharmony_ci#define PHY_28NM_DIG_REG0 0x1c 328c2ecf20Sopenharmony_ci#define PHY_28NM_DIG_REG1 0x20 338c2ecf20Sopenharmony_ci#define PHY_28NM_TEST_REG0 0x24 348c2ecf20Sopenharmony_ci#define PHY_28NM_TEST_REG1 0x28 358c2ecf20Sopenharmony_ci#define PHY_28NM_MOC_REG 0x2c 368c2ecf20Sopenharmony_ci#define PHY_28NM_PHY_RESERVE 0x30 378c2ecf20Sopenharmony_ci#define PHY_28NM_OTG_REG 0x34 388c2ecf20Sopenharmony_ci#define PHY_28NM_CHRG_DET 0x38 398c2ecf20Sopenharmony_ci#define PHY_28NM_CTRL_REG0 0xc4 408c2ecf20Sopenharmony_ci#define PHY_28NM_CTRL_REG1 0xc8 418c2ecf20Sopenharmony_ci#define PHY_28NM_CTRL_REG2 0xd4 428c2ecf20Sopenharmony_ci#define PHY_28NM_CTRL_REG3 0xdc 438c2ecf20Sopenharmony_ci 448c2ecf20Sopenharmony_ci/* PHY_28NM_PLL_REG0 */ 458c2ecf20Sopenharmony_ci#define PHY_28NM_PLL_READY BIT(31) 468c2ecf20Sopenharmony_ci 478c2ecf20Sopenharmony_ci#define PHY_28NM_PLL_SELLPFR_SHIFT 28 488c2ecf20Sopenharmony_ci#define PHY_28NM_PLL_SELLPFR_MASK (0x3 << 28) 498c2ecf20Sopenharmony_ci 508c2ecf20Sopenharmony_ci#define PHY_28NM_PLL_FBDIV_SHIFT 16 518c2ecf20Sopenharmony_ci#define PHY_28NM_PLL_FBDIV_MASK (0x1ff << 16) 528c2ecf20Sopenharmony_ci 538c2ecf20Sopenharmony_ci#define PHY_28NM_PLL_ICP_SHIFT 8 548c2ecf20Sopenharmony_ci#define PHY_28NM_PLL_ICP_MASK (0x7 << 8) 558c2ecf20Sopenharmony_ci 568c2ecf20Sopenharmony_ci#define PHY_28NM_PLL_REFDIV_SHIFT 0 578c2ecf20Sopenharmony_ci#define PHY_28NM_PLL_REFDIV_MASK 0x7f 588c2ecf20Sopenharmony_ci 598c2ecf20Sopenharmony_ci/* PHY_28NM_PLL_REG1 */ 608c2ecf20Sopenharmony_ci#define PHY_28NM_PLL_PU_BY_REG BIT(1) 618c2ecf20Sopenharmony_ci 628c2ecf20Sopenharmony_ci#define PHY_28NM_PLL_PU_PLL BIT(0) 638c2ecf20Sopenharmony_ci 648c2ecf20Sopenharmony_ci/* PHY_28NM_CAL_REG */ 658c2ecf20Sopenharmony_ci#define PHY_28NM_PLL_PLLCAL_DONE BIT(31) 668c2ecf20Sopenharmony_ci 678c2ecf20Sopenharmony_ci#define PHY_28NM_PLL_IMPCAL_DONE BIT(23) 688c2ecf20Sopenharmony_ci 698c2ecf20Sopenharmony_ci#define PHY_28NM_PLL_KVCO_SHIFT 16 708c2ecf20Sopenharmony_ci#define PHY_28NM_PLL_KVCO_MASK (0x7 << 16) 718c2ecf20Sopenharmony_ci 728c2ecf20Sopenharmony_ci#define PHY_28NM_PLL_CAL12_SHIFT 20 738c2ecf20Sopenharmony_ci#define PHY_28NM_PLL_CAL12_MASK (0x3 << 20) 748c2ecf20Sopenharmony_ci 758c2ecf20Sopenharmony_ci#define PHY_28NM_IMPCAL_VTH_SHIFT 8 768c2ecf20Sopenharmony_ci#define PHY_28NM_IMPCAL_VTH_MASK (0x7 << 8) 778c2ecf20Sopenharmony_ci 788c2ecf20Sopenharmony_ci#define PHY_28NM_PLLCAL_START_SHIFT 22 798c2ecf20Sopenharmony_ci#define PHY_28NM_IMPCAL_START_SHIFT 13 808c2ecf20Sopenharmony_ci 818c2ecf20Sopenharmony_ci/* PHY_28NM_TX_REG0 */ 828c2ecf20Sopenharmony_ci#define PHY_28NM_TX_PU_BY_REG BIT(25) 838c2ecf20Sopenharmony_ci 848c2ecf20Sopenharmony_ci#define PHY_28NM_TX_PU_ANA BIT(24) 858c2ecf20Sopenharmony_ci 868c2ecf20Sopenharmony_ci#define PHY_28NM_TX_AMP_SHIFT 20 878c2ecf20Sopenharmony_ci#define PHY_28NM_TX_AMP_MASK (0x7 << 20) 888c2ecf20Sopenharmony_ci 898c2ecf20Sopenharmony_ci/* PHY_28NM_RX_REG0 */ 908c2ecf20Sopenharmony_ci#define PHY_28NM_RX_SQ_THRESH_SHIFT 0 918c2ecf20Sopenharmony_ci#define PHY_28NM_RX_SQ_THRESH_MASK (0xf << 0) 928c2ecf20Sopenharmony_ci 938c2ecf20Sopenharmony_ci/* PHY_28NM_RX_REG1 */ 948c2ecf20Sopenharmony_ci#define PHY_28NM_RX_SQCAL_DONE BIT(31) 958c2ecf20Sopenharmony_ci 968c2ecf20Sopenharmony_ci/* PHY_28NM_DIG_REG0 */ 978c2ecf20Sopenharmony_ci#define PHY_28NM_DIG_BITSTAFFING_ERR BIT(31) 988c2ecf20Sopenharmony_ci#define PHY_28NM_DIG_SYNC_ERR BIT(30) 998c2ecf20Sopenharmony_ci 1008c2ecf20Sopenharmony_ci#define PHY_28NM_DIG_SQ_FILT_SHIFT 16 1018c2ecf20Sopenharmony_ci#define PHY_28NM_DIG_SQ_FILT_MASK (0x7 << 16) 1028c2ecf20Sopenharmony_ci 1038c2ecf20Sopenharmony_ci#define PHY_28NM_DIG_SQ_BLK_SHIFT 12 1048c2ecf20Sopenharmony_ci#define PHY_28NM_DIG_SQ_BLK_MASK (0x7 << 12) 1058c2ecf20Sopenharmony_ci 1068c2ecf20Sopenharmony_ci#define PHY_28NM_DIG_SYNC_NUM_SHIFT 0 1078c2ecf20Sopenharmony_ci#define PHY_28NM_DIG_SYNC_NUM_MASK (0x3 << 0) 1088c2ecf20Sopenharmony_ci 1098c2ecf20Sopenharmony_ci#define PHY_28NM_PLL_LOCK_BYPASS BIT(7) 1108c2ecf20Sopenharmony_ci 1118c2ecf20Sopenharmony_ci/* PHY_28NM_OTG_REG */ 1128c2ecf20Sopenharmony_ci#define PHY_28NM_OTG_CONTROL_BY_PIN BIT(5) 1138c2ecf20Sopenharmony_ci#define PHY_28NM_OTG_PU_OTG BIT(4) 1148c2ecf20Sopenharmony_ci 1158c2ecf20Sopenharmony_ci#define PHY_28NM_CHGDTC_ENABLE_SWITCH_DM_SHIFT_28 13 1168c2ecf20Sopenharmony_ci#define PHY_28NM_CHGDTC_ENABLE_SWITCH_DP_SHIFT_28 12 1178c2ecf20Sopenharmony_ci#define PHY_28NM_CHGDTC_VSRC_CHARGE_SHIFT_28 10 1188c2ecf20Sopenharmony_ci#define PHY_28NM_CHGDTC_VDAT_CHARGE_SHIFT_28 8 1198c2ecf20Sopenharmony_ci#define PHY_28NM_CHGDTC_CDP_DM_AUTO_SWITCH_SHIFT_28 7 1208c2ecf20Sopenharmony_ci#define PHY_28NM_CHGDTC_DP_DM_SWAP_SHIFT_28 6 1218c2ecf20Sopenharmony_ci#define PHY_28NM_CHGDTC_PU_CHRG_DTC_SHIFT_28 5 1228c2ecf20Sopenharmony_ci#define PHY_28NM_CHGDTC_PD_EN_SHIFT_28 4 1238c2ecf20Sopenharmony_ci#define PHY_28NM_CHGDTC_DCP_EN_SHIFT_28 3 1248c2ecf20Sopenharmony_ci#define PHY_28NM_CHGDTC_CDP_EN_SHIFT_28 2 1258c2ecf20Sopenharmony_ci#define PHY_28NM_CHGDTC_TESTMON_CHRGDTC_SHIFT_28 0 1268c2ecf20Sopenharmony_ci 1278c2ecf20Sopenharmony_ci#define PHY_28NM_CTRL1_CHRG_DTC_OUT_SHIFT_28 4 1288c2ecf20Sopenharmony_ci#define PHY_28NM_CTRL1_VBUSDTC_OUT_SHIFT_28 2 1298c2ecf20Sopenharmony_ci 1308c2ecf20Sopenharmony_ci#define PHY_28NM_CTRL3_OVERWRITE BIT(0) 1318c2ecf20Sopenharmony_ci#define PHY_28NM_CTRL3_VBUS_VALID BIT(4) 1328c2ecf20Sopenharmony_ci#define PHY_28NM_CTRL3_AVALID BIT(5) 1338c2ecf20Sopenharmony_ci#define PHY_28NM_CTRL3_BVALID BIT(6) 1348c2ecf20Sopenharmony_ci 1358c2ecf20Sopenharmony_cistruct mv_usb2_phy { 1368c2ecf20Sopenharmony_ci struct phy *phy; 1378c2ecf20Sopenharmony_ci struct platform_device *pdev; 1388c2ecf20Sopenharmony_ci void __iomem *base; 1398c2ecf20Sopenharmony_ci struct clk *clk; 1408c2ecf20Sopenharmony_ci}; 1418c2ecf20Sopenharmony_ci 1428c2ecf20Sopenharmony_cistatic int wait_for_reg(void __iomem *reg, u32 mask, u32 ms) 1438c2ecf20Sopenharmony_ci{ 1448c2ecf20Sopenharmony_ci u32 val; 1458c2ecf20Sopenharmony_ci 1468c2ecf20Sopenharmony_ci return readl_poll_timeout(reg, val, ((val & mask) == mask), 1478c2ecf20Sopenharmony_ci 1000, 1000 * ms); 1488c2ecf20Sopenharmony_ci} 1498c2ecf20Sopenharmony_ci 1508c2ecf20Sopenharmony_cistatic int mv_usb2_phy_28nm_init(struct phy *phy) 1518c2ecf20Sopenharmony_ci{ 1528c2ecf20Sopenharmony_ci struct mv_usb2_phy *mv_phy = phy_get_drvdata(phy); 1538c2ecf20Sopenharmony_ci struct platform_device *pdev = mv_phy->pdev; 1548c2ecf20Sopenharmony_ci void __iomem *base = mv_phy->base; 1558c2ecf20Sopenharmony_ci u32 reg; 1568c2ecf20Sopenharmony_ci int ret; 1578c2ecf20Sopenharmony_ci 1588c2ecf20Sopenharmony_ci clk_prepare_enable(mv_phy->clk); 1598c2ecf20Sopenharmony_ci 1608c2ecf20Sopenharmony_ci /* PHY_28NM_PLL_REG0 */ 1618c2ecf20Sopenharmony_ci reg = readl(base + PHY_28NM_PLL_REG0) & 1628c2ecf20Sopenharmony_ci ~(PHY_28NM_PLL_SELLPFR_MASK | PHY_28NM_PLL_FBDIV_MASK 1638c2ecf20Sopenharmony_ci | PHY_28NM_PLL_ICP_MASK | PHY_28NM_PLL_REFDIV_MASK); 1648c2ecf20Sopenharmony_ci writel(reg | (0x1 << PHY_28NM_PLL_SELLPFR_SHIFT 1658c2ecf20Sopenharmony_ci | 0xf0 << PHY_28NM_PLL_FBDIV_SHIFT 1668c2ecf20Sopenharmony_ci | 0x3 << PHY_28NM_PLL_ICP_SHIFT 1678c2ecf20Sopenharmony_ci | 0xd << PHY_28NM_PLL_REFDIV_SHIFT), 1688c2ecf20Sopenharmony_ci base + PHY_28NM_PLL_REG0); 1698c2ecf20Sopenharmony_ci 1708c2ecf20Sopenharmony_ci /* PHY_28NM_PLL_REG1 */ 1718c2ecf20Sopenharmony_ci reg = readl(base + PHY_28NM_PLL_REG1); 1728c2ecf20Sopenharmony_ci writel(reg | PHY_28NM_PLL_PU_PLL | PHY_28NM_PLL_PU_BY_REG, 1738c2ecf20Sopenharmony_ci base + PHY_28NM_PLL_REG1); 1748c2ecf20Sopenharmony_ci 1758c2ecf20Sopenharmony_ci /* PHY_28NM_TX_REG0 */ 1768c2ecf20Sopenharmony_ci reg = readl(base + PHY_28NM_TX_REG0) & ~PHY_28NM_TX_AMP_MASK; 1778c2ecf20Sopenharmony_ci writel(reg | PHY_28NM_TX_PU_BY_REG | 0x3 << PHY_28NM_TX_AMP_SHIFT | 1788c2ecf20Sopenharmony_ci PHY_28NM_TX_PU_ANA, 1798c2ecf20Sopenharmony_ci base + PHY_28NM_TX_REG0); 1808c2ecf20Sopenharmony_ci 1818c2ecf20Sopenharmony_ci /* PHY_28NM_RX_REG0 */ 1828c2ecf20Sopenharmony_ci reg = readl(base + PHY_28NM_RX_REG0) & ~PHY_28NM_RX_SQ_THRESH_MASK; 1838c2ecf20Sopenharmony_ci writel(reg | 0xa << PHY_28NM_RX_SQ_THRESH_SHIFT, 1848c2ecf20Sopenharmony_ci base + PHY_28NM_RX_REG0); 1858c2ecf20Sopenharmony_ci 1868c2ecf20Sopenharmony_ci /* PHY_28NM_DIG_REG0 */ 1878c2ecf20Sopenharmony_ci reg = readl(base + PHY_28NM_DIG_REG0) & 1888c2ecf20Sopenharmony_ci ~(PHY_28NM_DIG_BITSTAFFING_ERR | PHY_28NM_DIG_SYNC_ERR | 1898c2ecf20Sopenharmony_ci PHY_28NM_DIG_SQ_FILT_MASK | PHY_28NM_DIG_SQ_BLK_MASK | 1908c2ecf20Sopenharmony_ci PHY_28NM_DIG_SYNC_NUM_MASK); 1918c2ecf20Sopenharmony_ci writel(reg | (0x1 << PHY_28NM_DIG_SYNC_NUM_SHIFT | 1928c2ecf20Sopenharmony_ci PHY_28NM_PLL_LOCK_BYPASS), 1938c2ecf20Sopenharmony_ci base + PHY_28NM_DIG_REG0); 1948c2ecf20Sopenharmony_ci 1958c2ecf20Sopenharmony_ci /* PHY_28NM_OTG_REG */ 1968c2ecf20Sopenharmony_ci reg = readl(base + PHY_28NM_OTG_REG) | PHY_28NM_OTG_PU_OTG; 1978c2ecf20Sopenharmony_ci writel(reg & ~PHY_28NM_OTG_CONTROL_BY_PIN, base + PHY_28NM_OTG_REG); 1988c2ecf20Sopenharmony_ci 1998c2ecf20Sopenharmony_ci /* 2008c2ecf20Sopenharmony_ci * Calibration Timing 2018c2ecf20Sopenharmony_ci * ____________________________ 2028c2ecf20Sopenharmony_ci * CAL START ___| 2038c2ecf20Sopenharmony_ci * ____________________ 2048c2ecf20Sopenharmony_ci * CAL_DONE ___________| 2058c2ecf20Sopenharmony_ci * | 400us | 2068c2ecf20Sopenharmony_ci */ 2078c2ecf20Sopenharmony_ci 2088c2ecf20Sopenharmony_ci /* Make sure PHY Calibration is ready */ 2098c2ecf20Sopenharmony_ci ret = wait_for_reg(base + PHY_28NM_CAL_REG, 2108c2ecf20Sopenharmony_ci PHY_28NM_PLL_PLLCAL_DONE | PHY_28NM_PLL_IMPCAL_DONE, 2118c2ecf20Sopenharmony_ci 100); 2128c2ecf20Sopenharmony_ci if (ret) { 2138c2ecf20Sopenharmony_ci dev_warn(&pdev->dev, "USB PHY PLL calibrate not done after 100mS."); 2148c2ecf20Sopenharmony_ci goto err_clk; 2158c2ecf20Sopenharmony_ci } 2168c2ecf20Sopenharmony_ci ret = wait_for_reg(base + PHY_28NM_RX_REG1, 2178c2ecf20Sopenharmony_ci PHY_28NM_RX_SQCAL_DONE, 100); 2188c2ecf20Sopenharmony_ci if (ret) { 2198c2ecf20Sopenharmony_ci dev_warn(&pdev->dev, "USB PHY RX SQ calibrate not done after 100mS."); 2208c2ecf20Sopenharmony_ci goto err_clk; 2218c2ecf20Sopenharmony_ci } 2228c2ecf20Sopenharmony_ci /* Make sure PHY PLL is ready */ 2238c2ecf20Sopenharmony_ci ret = wait_for_reg(base + PHY_28NM_PLL_REG0, PHY_28NM_PLL_READY, 100); 2248c2ecf20Sopenharmony_ci if (ret) { 2258c2ecf20Sopenharmony_ci dev_warn(&pdev->dev, "PLL_READY not set after 100mS."); 2268c2ecf20Sopenharmony_ci goto err_clk; 2278c2ecf20Sopenharmony_ci } 2288c2ecf20Sopenharmony_ci 2298c2ecf20Sopenharmony_ci return 0; 2308c2ecf20Sopenharmony_cierr_clk: 2318c2ecf20Sopenharmony_ci clk_disable_unprepare(mv_phy->clk); 2328c2ecf20Sopenharmony_ci return ret; 2338c2ecf20Sopenharmony_ci} 2348c2ecf20Sopenharmony_ci 2358c2ecf20Sopenharmony_cistatic int mv_usb2_phy_28nm_power_on(struct phy *phy) 2368c2ecf20Sopenharmony_ci{ 2378c2ecf20Sopenharmony_ci struct mv_usb2_phy *mv_phy = phy_get_drvdata(phy); 2388c2ecf20Sopenharmony_ci void __iomem *base = mv_phy->base; 2398c2ecf20Sopenharmony_ci 2408c2ecf20Sopenharmony_ci writel(readl(base + PHY_28NM_CTRL_REG3) | 2418c2ecf20Sopenharmony_ci (PHY_28NM_CTRL3_OVERWRITE | PHY_28NM_CTRL3_VBUS_VALID | 2428c2ecf20Sopenharmony_ci PHY_28NM_CTRL3_AVALID | PHY_28NM_CTRL3_BVALID), 2438c2ecf20Sopenharmony_ci base + PHY_28NM_CTRL_REG3); 2448c2ecf20Sopenharmony_ci 2458c2ecf20Sopenharmony_ci return 0; 2468c2ecf20Sopenharmony_ci} 2478c2ecf20Sopenharmony_ci 2488c2ecf20Sopenharmony_cistatic int mv_usb2_phy_28nm_power_off(struct phy *phy) 2498c2ecf20Sopenharmony_ci{ 2508c2ecf20Sopenharmony_ci struct mv_usb2_phy *mv_phy = phy_get_drvdata(phy); 2518c2ecf20Sopenharmony_ci void __iomem *base = mv_phy->base; 2528c2ecf20Sopenharmony_ci 2538c2ecf20Sopenharmony_ci writel(readl(base + PHY_28NM_CTRL_REG3) | 2548c2ecf20Sopenharmony_ci ~(PHY_28NM_CTRL3_OVERWRITE | PHY_28NM_CTRL3_VBUS_VALID 2558c2ecf20Sopenharmony_ci | PHY_28NM_CTRL3_AVALID | PHY_28NM_CTRL3_BVALID), 2568c2ecf20Sopenharmony_ci base + PHY_28NM_CTRL_REG3); 2578c2ecf20Sopenharmony_ci 2588c2ecf20Sopenharmony_ci return 0; 2598c2ecf20Sopenharmony_ci} 2608c2ecf20Sopenharmony_ci 2618c2ecf20Sopenharmony_cistatic int mv_usb2_phy_28nm_exit(struct phy *phy) 2628c2ecf20Sopenharmony_ci{ 2638c2ecf20Sopenharmony_ci struct mv_usb2_phy *mv_phy = phy_get_drvdata(phy); 2648c2ecf20Sopenharmony_ci void __iomem *base = mv_phy->base; 2658c2ecf20Sopenharmony_ci unsigned int val; 2668c2ecf20Sopenharmony_ci 2678c2ecf20Sopenharmony_ci val = readw(base + PHY_28NM_PLL_REG1); 2688c2ecf20Sopenharmony_ci val &= ~PHY_28NM_PLL_PU_PLL; 2698c2ecf20Sopenharmony_ci writew(val, base + PHY_28NM_PLL_REG1); 2708c2ecf20Sopenharmony_ci 2718c2ecf20Sopenharmony_ci /* power down PHY Analog part */ 2728c2ecf20Sopenharmony_ci val = readw(base + PHY_28NM_TX_REG0); 2738c2ecf20Sopenharmony_ci val &= ~PHY_28NM_TX_PU_ANA; 2748c2ecf20Sopenharmony_ci writew(val, base + PHY_28NM_TX_REG0); 2758c2ecf20Sopenharmony_ci 2768c2ecf20Sopenharmony_ci /* power down PHY OTG part */ 2778c2ecf20Sopenharmony_ci val = readw(base + PHY_28NM_OTG_REG); 2788c2ecf20Sopenharmony_ci val &= ~PHY_28NM_OTG_PU_OTG; 2798c2ecf20Sopenharmony_ci writew(val, base + PHY_28NM_OTG_REG); 2808c2ecf20Sopenharmony_ci 2818c2ecf20Sopenharmony_ci clk_disable_unprepare(mv_phy->clk); 2828c2ecf20Sopenharmony_ci return 0; 2838c2ecf20Sopenharmony_ci} 2848c2ecf20Sopenharmony_ci 2858c2ecf20Sopenharmony_cistatic const struct phy_ops usb_ops = { 2868c2ecf20Sopenharmony_ci .init = mv_usb2_phy_28nm_init, 2878c2ecf20Sopenharmony_ci .power_on = mv_usb2_phy_28nm_power_on, 2888c2ecf20Sopenharmony_ci .power_off = mv_usb2_phy_28nm_power_off, 2898c2ecf20Sopenharmony_ci .exit = mv_usb2_phy_28nm_exit, 2908c2ecf20Sopenharmony_ci .owner = THIS_MODULE, 2918c2ecf20Sopenharmony_ci}; 2928c2ecf20Sopenharmony_ci 2938c2ecf20Sopenharmony_cistatic int mv_usb2_phy_probe(struct platform_device *pdev) 2948c2ecf20Sopenharmony_ci{ 2958c2ecf20Sopenharmony_ci struct phy_provider *phy_provider; 2968c2ecf20Sopenharmony_ci struct mv_usb2_phy *mv_phy; 2978c2ecf20Sopenharmony_ci struct resource *r; 2988c2ecf20Sopenharmony_ci 2998c2ecf20Sopenharmony_ci mv_phy = devm_kzalloc(&pdev->dev, sizeof(*mv_phy), GFP_KERNEL); 3008c2ecf20Sopenharmony_ci if (!mv_phy) 3018c2ecf20Sopenharmony_ci return -ENOMEM; 3028c2ecf20Sopenharmony_ci 3038c2ecf20Sopenharmony_ci mv_phy->pdev = pdev; 3048c2ecf20Sopenharmony_ci 3058c2ecf20Sopenharmony_ci mv_phy->clk = devm_clk_get(&pdev->dev, NULL); 3068c2ecf20Sopenharmony_ci if (IS_ERR(mv_phy->clk)) { 3078c2ecf20Sopenharmony_ci dev_err(&pdev->dev, "failed to get clock.\n"); 3088c2ecf20Sopenharmony_ci return PTR_ERR(mv_phy->clk); 3098c2ecf20Sopenharmony_ci } 3108c2ecf20Sopenharmony_ci 3118c2ecf20Sopenharmony_ci r = platform_get_resource(pdev, IORESOURCE_MEM, 0); 3128c2ecf20Sopenharmony_ci mv_phy->base = devm_ioremap_resource(&pdev->dev, r); 3138c2ecf20Sopenharmony_ci if (IS_ERR(mv_phy->base)) 3148c2ecf20Sopenharmony_ci return PTR_ERR(mv_phy->base); 3158c2ecf20Sopenharmony_ci 3168c2ecf20Sopenharmony_ci mv_phy->phy = devm_phy_create(&pdev->dev, pdev->dev.of_node, &usb_ops); 3178c2ecf20Sopenharmony_ci if (IS_ERR(mv_phy->phy)) 3188c2ecf20Sopenharmony_ci return PTR_ERR(mv_phy->phy); 3198c2ecf20Sopenharmony_ci 3208c2ecf20Sopenharmony_ci phy_set_drvdata(mv_phy->phy, mv_phy); 3218c2ecf20Sopenharmony_ci 3228c2ecf20Sopenharmony_ci phy_provider = devm_of_phy_provider_register(&pdev->dev, of_phy_simple_xlate); 3238c2ecf20Sopenharmony_ci return PTR_ERR_OR_ZERO(phy_provider); 3248c2ecf20Sopenharmony_ci} 3258c2ecf20Sopenharmony_ci 3268c2ecf20Sopenharmony_cistatic const struct of_device_id mv_usbphy_dt_match[] = { 3278c2ecf20Sopenharmony_ci { .compatible = "marvell,pxa1928-usb-phy", }, 3288c2ecf20Sopenharmony_ci {}, 3298c2ecf20Sopenharmony_ci}; 3308c2ecf20Sopenharmony_ciMODULE_DEVICE_TABLE(of, mv_usbphy_dt_match); 3318c2ecf20Sopenharmony_ci 3328c2ecf20Sopenharmony_cistatic struct platform_driver mv_usb2_phy_driver = { 3338c2ecf20Sopenharmony_ci .probe = mv_usb2_phy_probe, 3348c2ecf20Sopenharmony_ci .driver = { 3358c2ecf20Sopenharmony_ci .name = "mv-usb2-phy", 3368c2ecf20Sopenharmony_ci .of_match_table = of_match_ptr(mv_usbphy_dt_match), 3378c2ecf20Sopenharmony_ci }, 3388c2ecf20Sopenharmony_ci}; 3398c2ecf20Sopenharmony_cimodule_platform_driver(mv_usb2_phy_driver); 3408c2ecf20Sopenharmony_ci 3418c2ecf20Sopenharmony_ciMODULE_AUTHOR("Rob Herring <robh@kernel.org>"); 3428c2ecf20Sopenharmony_ciMODULE_DESCRIPTION("Marvell USB2 phy driver"); 3438c2ecf20Sopenharmony_ciMODULE_LICENSE("GPL v2"); 344