18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later
28c2ecf20Sopenharmony_ci/*
38c2ecf20Sopenharmony_ci * HiSilicon INNO USB2 PHY Driver.
48c2ecf20Sopenharmony_ci *
58c2ecf20Sopenharmony_ci * Copyright (c) 2016-2017 HiSilicon Technologies Co., Ltd.
68c2ecf20Sopenharmony_ci */
78c2ecf20Sopenharmony_ci
88c2ecf20Sopenharmony_ci#include <linux/clk.h>
98c2ecf20Sopenharmony_ci#include <linux/delay.h>
108c2ecf20Sopenharmony_ci#include <linux/io.h>
118c2ecf20Sopenharmony_ci#include <linux/module.h>
128c2ecf20Sopenharmony_ci#include <linux/platform_device.h>
138c2ecf20Sopenharmony_ci#include <linux/phy/phy.h>
148c2ecf20Sopenharmony_ci#include <linux/reset.h>
158c2ecf20Sopenharmony_ci
168c2ecf20Sopenharmony_ci#define INNO_PHY_PORT_NUM	2
178c2ecf20Sopenharmony_ci#define REF_CLK_STABLE_TIME	100	/* unit:us */
188c2ecf20Sopenharmony_ci#define UTMI_CLK_STABLE_TIME	200	/* unit:us */
198c2ecf20Sopenharmony_ci#define TEST_CLK_STABLE_TIME	2	/* unit:ms */
208c2ecf20Sopenharmony_ci#define PHY_CLK_STABLE_TIME	2	/* unit:ms */
218c2ecf20Sopenharmony_ci#define UTMI_RST_COMPLETE_TIME	2	/* unit:ms */
228c2ecf20Sopenharmony_ci#define POR_RST_COMPLETE_TIME	300	/* unit:us */
238c2ecf20Sopenharmony_ci#define PHY_TEST_DATA		GENMASK(7, 0)
248c2ecf20Sopenharmony_ci#define PHY_TEST_ADDR		GENMASK(15, 8)
258c2ecf20Sopenharmony_ci#define PHY_TEST_PORT		GENMASK(18, 16)
268c2ecf20Sopenharmony_ci#define PHY_TEST_WREN		BIT(21)
278c2ecf20Sopenharmony_ci#define PHY_TEST_CLK		BIT(22)	/* rising edge active */
288c2ecf20Sopenharmony_ci#define PHY_TEST_RST		BIT(23)	/* low active */
298c2ecf20Sopenharmony_ci#define PHY_CLK_ENABLE		BIT(2)
308c2ecf20Sopenharmony_ci
318c2ecf20Sopenharmony_cistruct hisi_inno_phy_port {
328c2ecf20Sopenharmony_ci	struct reset_control *utmi_rst;
338c2ecf20Sopenharmony_ci	struct hisi_inno_phy_priv *priv;
348c2ecf20Sopenharmony_ci};
358c2ecf20Sopenharmony_ci
368c2ecf20Sopenharmony_cistruct hisi_inno_phy_priv {
378c2ecf20Sopenharmony_ci	void __iomem *mmio;
388c2ecf20Sopenharmony_ci	struct clk *ref_clk;
398c2ecf20Sopenharmony_ci	struct reset_control *por_rst;
408c2ecf20Sopenharmony_ci	struct hisi_inno_phy_port ports[INNO_PHY_PORT_NUM];
418c2ecf20Sopenharmony_ci};
428c2ecf20Sopenharmony_ci
438c2ecf20Sopenharmony_cistatic void hisi_inno_phy_write_reg(struct hisi_inno_phy_priv *priv,
448c2ecf20Sopenharmony_ci				    u8 port, u32 addr, u32 data)
458c2ecf20Sopenharmony_ci{
468c2ecf20Sopenharmony_ci	void __iomem *reg = priv->mmio;
478c2ecf20Sopenharmony_ci	u32 val;
488c2ecf20Sopenharmony_ci
498c2ecf20Sopenharmony_ci	val = (data & PHY_TEST_DATA) |
508c2ecf20Sopenharmony_ci	      ((addr << 8) & PHY_TEST_ADDR) |
518c2ecf20Sopenharmony_ci	      ((port << 16) & PHY_TEST_PORT) |
528c2ecf20Sopenharmony_ci	      PHY_TEST_WREN | PHY_TEST_RST;
538c2ecf20Sopenharmony_ci	writel(val, reg);
548c2ecf20Sopenharmony_ci
558c2ecf20Sopenharmony_ci	val |= PHY_TEST_CLK;
568c2ecf20Sopenharmony_ci	writel(val, reg);
578c2ecf20Sopenharmony_ci
588c2ecf20Sopenharmony_ci	val &= ~PHY_TEST_CLK;
598c2ecf20Sopenharmony_ci	writel(val, reg);
608c2ecf20Sopenharmony_ci}
618c2ecf20Sopenharmony_ci
628c2ecf20Sopenharmony_cistatic void hisi_inno_phy_setup(struct hisi_inno_phy_priv *priv)
638c2ecf20Sopenharmony_ci{
648c2ecf20Sopenharmony_ci	/* The phy clk is controlled by the port0 register 0x06. */
658c2ecf20Sopenharmony_ci	hisi_inno_phy_write_reg(priv, 0, 0x06, PHY_CLK_ENABLE);
668c2ecf20Sopenharmony_ci	msleep(PHY_CLK_STABLE_TIME);
678c2ecf20Sopenharmony_ci}
688c2ecf20Sopenharmony_ci
698c2ecf20Sopenharmony_cistatic int hisi_inno_phy_init(struct phy *phy)
708c2ecf20Sopenharmony_ci{
718c2ecf20Sopenharmony_ci	struct hisi_inno_phy_port *port = phy_get_drvdata(phy);
728c2ecf20Sopenharmony_ci	struct hisi_inno_phy_priv *priv = port->priv;
738c2ecf20Sopenharmony_ci	int ret;
748c2ecf20Sopenharmony_ci
758c2ecf20Sopenharmony_ci	ret = clk_prepare_enable(priv->ref_clk);
768c2ecf20Sopenharmony_ci	if (ret)
778c2ecf20Sopenharmony_ci		return ret;
788c2ecf20Sopenharmony_ci	udelay(REF_CLK_STABLE_TIME);
798c2ecf20Sopenharmony_ci
808c2ecf20Sopenharmony_ci	reset_control_deassert(priv->por_rst);
818c2ecf20Sopenharmony_ci	udelay(POR_RST_COMPLETE_TIME);
828c2ecf20Sopenharmony_ci
838c2ecf20Sopenharmony_ci	/* Set up phy registers */
848c2ecf20Sopenharmony_ci	hisi_inno_phy_setup(priv);
858c2ecf20Sopenharmony_ci
868c2ecf20Sopenharmony_ci	reset_control_deassert(port->utmi_rst);
878c2ecf20Sopenharmony_ci	udelay(UTMI_RST_COMPLETE_TIME);
888c2ecf20Sopenharmony_ci
898c2ecf20Sopenharmony_ci	return 0;
908c2ecf20Sopenharmony_ci}
918c2ecf20Sopenharmony_ci
928c2ecf20Sopenharmony_cistatic int hisi_inno_phy_exit(struct phy *phy)
938c2ecf20Sopenharmony_ci{
948c2ecf20Sopenharmony_ci	struct hisi_inno_phy_port *port = phy_get_drvdata(phy);
958c2ecf20Sopenharmony_ci	struct hisi_inno_phy_priv *priv = port->priv;
968c2ecf20Sopenharmony_ci
978c2ecf20Sopenharmony_ci	reset_control_assert(port->utmi_rst);
988c2ecf20Sopenharmony_ci	reset_control_assert(priv->por_rst);
998c2ecf20Sopenharmony_ci	clk_disable_unprepare(priv->ref_clk);
1008c2ecf20Sopenharmony_ci
1018c2ecf20Sopenharmony_ci	return 0;
1028c2ecf20Sopenharmony_ci}
1038c2ecf20Sopenharmony_ci
1048c2ecf20Sopenharmony_cistatic const struct phy_ops hisi_inno_phy_ops = {
1058c2ecf20Sopenharmony_ci	.init = hisi_inno_phy_init,
1068c2ecf20Sopenharmony_ci	.exit = hisi_inno_phy_exit,
1078c2ecf20Sopenharmony_ci	.owner = THIS_MODULE,
1088c2ecf20Sopenharmony_ci};
1098c2ecf20Sopenharmony_ci
1108c2ecf20Sopenharmony_cistatic int hisi_inno_phy_probe(struct platform_device *pdev)
1118c2ecf20Sopenharmony_ci{
1128c2ecf20Sopenharmony_ci	struct device *dev = &pdev->dev;
1138c2ecf20Sopenharmony_ci	struct device_node *np = dev->of_node;
1148c2ecf20Sopenharmony_ci	struct hisi_inno_phy_priv *priv;
1158c2ecf20Sopenharmony_ci	struct phy_provider *provider;
1168c2ecf20Sopenharmony_ci	struct device_node *child;
1178c2ecf20Sopenharmony_ci	int i = 0;
1188c2ecf20Sopenharmony_ci	int ret;
1198c2ecf20Sopenharmony_ci
1208c2ecf20Sopenharmony_ci	priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
1218c2ecf20Sopenharmony_ci	if (!priv)
1228c2ecf20Sopenharmony_ci		return -ENOMEM;
1238c2ecf20Sopenharmony_ci
1248c2ecf20Sopenharmony_ci	priv->mmio = devm_platform_ioremap_resource(pdev, 0);
1258c2ecf20Sopenharmony_ci	if (IS_ERR(priv->mmio)) {
1268c2ecf20Sopenharmony_ci		ret = PTR_ERR(priv->mmio);
1278c2ecf20Sopenharmony_ci		return ret;
1288c2ecf20Sopenharmony_ci	}
1298c2ecf20Sopenharmony_ci
1308c2ecf20Sopenharmony_ci	priv->ref_clk = devm_clk_get(dev, NULL);
1318c2ecf20Sopenharmony_ci	if (IS_ERR(priv->ref_clk))
1328c2ecf20Sopenharmony_ci		return PTR_ERR(priv->ref_clk);
1338c2ecf20Sopenharmony_ci
1348c2ecf20Sopenharmony_ci	priv->por_rst = devm_reset_control_get_exclusive(dev, NULL);
1358c2ecf20Sopenharmony_ci	if (IS_ERR(priv->por_rst))
1368c2ecf20Sopenharmony_ci		return PTR_ERR(priv->por_rst);
1378c2ecf20Sopenharmony_ci
1388c2ecf20Sopenharmony_ci	for_each_child_of_node(np, child) {
1398c2ecf20Sopenharmony_ci		struct reset_control *rst;
1408c2ecf20Sopenharmony_ci		struct phy *phy;
1418c2ecf20Sopenharmony_ci
1428c2ecf20Sopenharmony_ci		rst = of_reset_control_get_exclusive(child, NULL);
1438c2ecf20Sopenharmony_ci		if (IS_ERR(rst))
1448c2ecf20Sopenharmony_ci			return PTR_ERR(rst);
1458c2ecf20Sopenharmony_ci		priv->ports[i].utmi_rst = rst;
1468c2ecf20Sopenharmony_ci		priv->ports[i].priv = priv;
1478c2ecf20Sopenharmony_ci
1488c2ecf20Sopenharmony_ci		phy = devm_phy_create(dev, child, &hisi_inno_phy_ops);
1498c2ecf20Sopenharmony_ci		if (IS_ERR(phy))
1508c2ecf20Sopenharmony_ci			return PTR_ERR(phy);
1518c2ecf20Sopenharmony_ci
1528c2ecf20Sopenharmony_ci		phy_set_bus_width(phy, 8);
1538c2ecf20Sopenharmony_ci		phy_set_drvdata(phy, &priv->ports[i]);
1548c2ecf20Sopenharmony_ci		i++;
1558c2ecf20Sopenharmony_ci
1568c2ecf20Sopenharmony_ci		if (i >= INNO_PHY_PORT_NUM) {
1578c2ecf20Sopenharmony_ci			dev_warn(dev, "Support %d ports in maximum\n", i);
1588c2ecf20Sopenharmony_ci			break;
1598c2ecf20Sopenharmony_ci		}
1608c2ecf20Sopenharmony_ci	}
1618c2ecf20Sopenharmony_ci
1628c2ecf20Sopenharmony_ci	provider = devm_of_phy_provider_register(dev, of_phy_simple_xlate);
1638c2ecf20Sopenharmony_ci	return PTR_ERR_OR_ZERO(provider);
1648c2ecf20Sopenharmony_ci}
1658c2ecf20Sopenharmony_ci
1668c2ecf20Sopenharmony_cistatic const struct of_device_id hisi_inno_phy_of_match[] = {
1678c2ecf20Sopenharmony_ci	{ .compatible = "hisilicon,inno-usb2-phy", },
1688c2ecf20Sopenharmony_ci	{ .compatible = "hisilicon,hi3798cv200-usb2-phy", },
1698c2ecf20Sopenharmony_ci	{ },
1708c2ecf20Sopenharmony_ci};
1718c2ecf20Sopenharmony_ciMODULE_DEVICE_TABLE(of, hisi_inno_phy_of_match);
1728c2ecf20Sopenharmony_ci
1738c2ecf20Sopenharmony_cistatic struct platform_driver hisi_inno_phy_driver = {
1748c2ecf20Sopenharmony_ci	.probe	= hisi_inno_phy_probe,
1758c2ecf20Sopenharmony_ci	.driver = {
1768c2ecf20Sopenharmony_ci		.name	= "hisi-inno-phy",
1778c2ecf20Sopenharmony_ci		.of_match_table	= hisi_inno_phy_of_match,
1788c2ecf20Sopenharmony_ci	}
1798c2ecf20Sopenharmony_ci};
1808c2ecf20Sopenharmony_cimodule_platform_driver(hisi_inno_phy_driver);
1818c2ecf20Sopenharmony_ci
1828c2ecf20Sopenharmony_ciMODULE_DESCRIPTION("HiSilicon INNO USB2 PHY Driver");
1838c2ecf20Sopenharmony_ciMODULE_LICENSE("GPL v2");
184