18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0
28c2ecf20Sopenharmony_ci/*
38c2ecf20Sopenharmony_ci * Phy provider for USB 3.0 controller on HiSilicon 3660 platform
48c2ecf20Sopenharmony_ci *
58c2ecf20Sopenharmony_ci * Copyright (C) 2017-2018 Hilisicon Electronics Co., Ltd.
68c2ecf20Sopenharmony_ci *		http://www.huawei.com
78c2ecf20Sopenharmony_ci *
88c2ecf20Sopenharmony_ci * Authors: Yu Chen <chenyu56@huawei.com>
98c2ecf20Sopenharmony_ci */
108c2ecf20Sopenharmony_ci
118c2ecf20Sopenharmony_ci#include <linux/kernel.h>
128c2ecf20Sopenharmony_ci#include <linux/mfd/syscon.h>
138c2ecf20Sopenharmony_ci#include <linux/module.h>
148c2ecf20Sopenharmony_ci#include <linux/phy/phy.h>
158c2ecf20Sopenharmony_ci#include <linux/platform_device.h>
168c2ecf20Sopenharmony_ci#include <linux/regmap.h>
178c2ecf20Sopenharmony_ci
188c2ecf20Sopenharmony_ci#define PERI_CRG_CLK_EN4			0x40
198c2ecf20Sopenharmony_ci#define PERI_CRG_CLK_DIS4			0x44
208c2ecf20Sopenharmony_ci#define GT_CLK_USB3OTG_REF			BIT(0)
218c2ecf20Sopenharmony_ci#define GT_ACLK_USB3OTG				BIT(1)
228c2ecf20Sopenharmony_ci
238c2ecf20Sopenharmony_ci#define PERI_CRG_RSTEN4				0x90
248c2ecf20Sopenharmony_ci#define PERI_CRG_RSTDIS4			0x94
258c2ecf20Sopenharmony_ci#define IP_RST_USB3OTGPHY_POR			BIT(3)
268c2ecf20Sopenharmony_ci#define IP_RST_USB3OTG				BIT(5)
278c2ecf20Sopenharmony_ci
288c2ecf20Sopenharmony_ci#define PERI_CRG_ISODIS				0x148
298c2ecf20Sopenharmony_ci#define USB_REFCLK_ISO_EN			BIT(25)
308c2ecf20Sopenharmony_ci
318c2ecf20Sopenharmony_ci#define PCTRL_PERI_CTRL3			0x10
328c2ecf20Sopenharmony_ci#define PCTRL_PERI_CTRL3_MSK_START		16
338c2ecf20Sopenharmony_ci#define USB_TCXO_EN				BIT(1)
348c2ecf20Sopenharmony_ci
358c2ecf20Sopenharmony_ci#define PCTRL_PERI_CTRL24			0x64
368c2ecf20Sopenharmony_ci#define SC_CLK_USB3PHY_3MUX1_SEL		BIT(25)
378c2ecf20Sopenharmony_ci
388c2ecf20Sopenharmony_ci#define USBOTG3_CTRL0				0x00
398c2ecf20Sopenharmony_ci#define SC_USB3PHY_ABB_GT_EN			BIT(15)
408c2ecf20Sopenharmony_ci
418c2ecf20Sopenharmony_ci#define USBOTG3_CTRL2				0x08
428c2ecf20Sopenharmony_ci#define USBOTG3CTRL2_POWERDOWN_HSP		BIT(0)
438c2ecf20Sopenharmony_ci#define USBOTG3CTRL2_POWERDOWN_SSP		BIT(1)
448c2ecf20Sopenharmony_ci
458c2ecf20Sopenharmony_ci#define USBOTG3_CTRL3				0x0C
468c2ecf20Sopenharmony_ci#define USBOTG3_CTRL3_VBUSVLDEXT		BIT(6)
478c2ecf20Sopenharmony_ci#define USBOTG3_CTRL3_VBUSVLDEXTSEL		BIT(5)
488c2ecf20Sopenharmony_ci
498c2ecf20Sopenharmony_ci#define USBOTG3_CTRL4				0x10
508c2ecf20Sopenharmony_ci
518c2ecf20Sopenharmony_ci#define USBOTG3_CTRL7				0x1c
528c2ecf20Sopenharmony_ci#define REF_SSP_EN				BIT(16)
538c2ecf20Sopenharmony_ci
548c2ecf20Sopenharmony_ci/* This value config the default txtune parameter of the usb 2.0 phy */
558c2ecf20Sopenharmony_ci#define HI3660_USB_DEFAULT_PHY_PARAM		0x1c466e3
568c2ecf20Sopenharmony_ci
578c2ecf20Sopenharmony_cistruct hi3660_priv {
588c2ecf20Sopenharmony_ci	struct device *dev;
598c2ecf20Sopenharmony_ci	struct regmap *peri_crg;
608c2ecf20Sopenharmony_ci	struct regmap *pctrl;
618c2ecf20Sopenharmony_ci	struct regmap *otg_bc;
628c2ecf20Sopenharmony_ci	u32 eye_diagram_param;
638c2ecf20Sopenharmony_ci};
648c2ecf20Sopenharmony_ci
658c2ecf20Sopenharmony_cistatic int hi3660_phy_init(struct phy *phy)
668c2ecf20Sopenharmony_ci{
678c2ecf20Sopenharmony_ci	struct hi3660_priv *priv = phy_get_drvdata(phy);
688c2ecf20Sopenharmony_ci	u32 val, mask;
698c2ecf20Sopenharmony_ci	int ret;
708c2ecf20Sopenharmony_ci
718c2ecf20Sopenharmony_ci	/* usb refclk iso disable */
728c2ecf20Sopenharmony_ci	ret = regmap_write(priv->peri_crg, PERI_CRG_ISODIS, USB_REFCLK_ISO_EN);
738c2ecf20Sopenharmony_ci	if (ret)
748c2ecf20Sopenharmony_ci		goto out;
758c2ecf20Sopenharmony_ci
768c2ecf20Sopenharmony_ci	/* enable usb_tcxo_en */
778c2ecf20Sopenharmony_ci	val = USB_TCXO_EN | (USB_TCXO_EN << PCTRL_PERI_CTRL3_MSK_START);
788c2ecf20Sopenharmony_ci	ret = regmap_write(priv->pctrl, PCTRL_PERI_CTRL3, val);
798c2ecf20Sopenharmony_ci	if (ret)
808c2ecf20Sopenharmony_ci		goto out;
818c2ecf20Sopenharmony_ci
828c2ecf20Sopenharmony_ci	/* assert phy */
838c2ecf20Sopenharmony_ci	val = IP_RST_USB3OTGPHY_POR | IP_RST_USB3OTG;
848c2ecf20Sopenharmony_ci	ret = regmap_write(priv->peri_crg, PERI_CRG_RSTEN4, val);
858c2ecf20Sopenharmony_ci	if (ret)
868c2ecf20Sopenharmony_ci		goto out;
878c2ecf20Sopenharmony_ci
888c2ecf20Sopenharmony_ci	/* enable phy ref clk */
898c2ecf20Sopenharmony_ci	val = SC_USB3PHY_ABB_GT_EN;
908c2ecf20Sopenharmony_ci	mask = val;
918c2ecf20Sopenharmony_ci	ret = regmap_update_bits(priv->otg_bc, USBOTG3_CTRL0, mask, val);
928c2ecf20Sopenharmony_ci	if (ret)
938c2ecf20Sopenharmony_ci		goto out;
948c2ecf20Sopenharmony_ci
958c2ecf20Sopenharmony_ci	val = REF_SSP_EN;
968c2ecf20Sopenharmony_ci	mask = val;
978c2ecf20Sopenharmony_ci	ret = regmap_update_bits(priv->otg_bc, USBOTG3_CTRL7, mask, val);
988c2ecf20Sopenharmony_ci	if (ret)
998c2ecf20Sopenharmony_ci		goto out;
1008c2ecf20Sopenharmony_ci
1018c2ecf20Sopenharmony_ci	/* exit from IDDQ mode */
1028c2ecf20Sopenharmony_ci	mask = USBOTG3CTRL2_POWERDOWN_HSP | USBOTG3CTRL2_POWERDOWN_SSP;
1038c2ecf20Sopenharmony_ci	ret = regmap_update_bits(priv->otg_bc, USBOTG3_CTRL2, mask, 0);
1048c2ecf20Sopenharmony_ci	if (ret)
1058c2ecf20Sopenharmony_ci		goto out;
1068c2ecf20Sopenharmony_ci
1078c2ecf20Sopenharmony_ci	/* delay for exit from IDDQ mode */
1088c2ecf20Sopenharmony_ci	usleep_range(100, 120);
1098c2ecf20Sopenharmony_ci
1108c2ecf20Sopenharmony_ci	/* deassert phy */
1118c2ecf20Sopenharmony_ci	val = IP_RST_USB3OTGPHY_POR | IP_RST_USB3OTG;
1128c2ecf20Sopenharmony_ci	ret = regmap_write(priv->peri_crg, PERI_CRG_RSTDIS4, val);
1138c2ecf20Sopenharmony_ci	if (ret)
1148c2ecf20Sopenharmony_ci		goto out;
1158c2ecf20Sopenharmony_ci
1168c2ecf20Sopenharmony_ci	/* delay for phy deasserted */
1178c2ecf20Sopenharmony_ci	usleep_range(10000, 15000);
1188c2ecf20Sopenharmony_ci
1198c2ecf20Sopenharmony_ci	/* fake vbus valid signal */
1208c2ecf20Sopenharmony_ci	val = USBOTG3_CTRL3_VBUSVLDEXT | USBOTG3_CTRL3_VBUSVLDEXTSEL;
1218c2ecf20Sopenharmony_ci	mask = val;
1228c2ecf20Sopenharmony_ci	ret = regmap_update_bits(priv->otg_bc, USBOTG3_CTRL3, mask, val);
1238c2ecf20Sopenharmony_ci	if (ret)
1248c2ecf20Sopenharmony_ci		goto out;
1258c2ecf20Sopenharmony_ci
1268c2ecf20Sopenharmony_ci	/* delay for vbus valid */
1278c2ecf20Sopenharmony_ci	usleep_range(100, 120);
1288c2ecf20Sopenharmony_ci
1298c2ecf20Sopenharmony_ci	ret = regmap_write(priv->otg_bc, USBOTG3_CTRL4,
1308c2ecf20Sopenharmony_ci			priv->eye_diagram_param);
1318c2ecf20Sopenharmony_ci	if (ret)
1328c2ecf20Sopenharmony_ci		goto out;
1338c2ecf20Sopenharmony_ci
1348c2ecf20Sopenharmony_ci	return 0;
1358c2ecf20Sopenharmony_ciout:
1368c2ecf20Sopenharmony_ci	dev_err(priv->dev, "failed to init phy ret: %d\n", ret);
1378c2ecf20Sopenharmony_ci	return ret;
1388c2ecf20Sopenharmony_ci}
1398c2ecf20Sopenharmony_ci
1408c2ecf20Sopenharmony_cistatic int hi3660_phy_exit(struct phy *phy)
1418c2ecf20Sopenharmony_ci{
1428c2ecf20Sopenharmony_ci	struct hi3660_priv *priv = phy_get_drvdata(phy);
1438c2ecf20Sopenharmony_ci	u32 val;
1448c2ecf20Sopenharmony_ci	int ret;
1458c2ecf20Sopenharmony_ci
1468c2ecf20Sopenharmony_ci	/* assert phy */
1478c2ecf20Sopenharmony_ci	val = IP_RST_USB3OTGPHY_POR;
1488c2ecf20Sopenharmony_ci	ret = regmap_write(priv->peri_crg, PERI_CRG_RSTEN4, val);
1498c2ecf20Sopenharmony_ci	if (ret)
1508c2ecf20Sopenharmony_ci		goto out;
1518c2ecf20Sopenharmony_ci
1528c2ecf20Sopenharmony_ci	/* disable usb_tcxo_en */
1538c2ecf20Sopenharmony_ci	val = USB_TCXO_EN << PCTRL_PERI_CTRL3_MSK_START;
1548c2ecf20Sopenharmony_ci	ret = regmap_write(priv->pctrl, PCTRL_PERI_CTRL3, val);
1558c2ecf20Sopenharmony_ci	if (ret)
1568c2ecf20Sopenharmony_ci		goto out;
1578c2ecf20Sopenharmony_ci
1588c2ecf20Sopenharmony_ci	return 0;
1598c2ecf20Sopenharmony_ciout:
1608c2ecf20Sopenharmony_ci	dev_err(priv->dev, "failed to exit phy ret: %d\n", ret);
1618c2ecf20Sopenharmony_ci	return ret;
1628c2ecf20Sopenharmony_ci}
1638c2ecf20Sopenharmony_ci
1648c2ecf20Sopenharmony_cistatic const struct phy_ops hi3660_phy_ops = {
1658c2ecf20Sopenharmony_ci	.init		= hi3660_phy_init,
1668c2ecf20Sopenharmony_ci	.exit		= hi3660_phy_exit,
1678c2ecf20Sopenharmony_ci	.owner		= THIS_MODULE,
1688c2ecf20Sopenharmony_ci};
1698c2ecf20Sopenharmony_ci
1708c2ecf20Sopenharmony_cistatic int hi3660_phy_probe(struct platform_device *pdev)
1718c2ecf20Sopenharmony_ci{
1728c2ecf20Sopenharmony_ci	struct phy_provider *phy_provider;
1738c2ecf20Sopenharmony_ci	struct device *dev = &pdev->dev;
1748c2ecf20Sopenharmony_ci	struct phy *phy;
1758c2ecf20Sopenharmony_ci	struct hi3660_priv *priv;
1768c2ecf20Sopenharmony_ci
1778c2ecf20Sopenharmony_ci	priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
1788c2ecf20Sopenharmony_ci	if (!priv)
1798c2ecf20Sopenharmony_ci		return -ENOMEM;
1808c2ecf20Sopenharmony_ci
1818c2ecf20Sopenharmony_ci	priv->dev = dev;
1828c2ecf20Sopenharmony_ci	priv->peri_crg = syscon_regmap_lookup_by_phandle(dev->of_node,
1838c2ecf20Sopenharmony_ci					"hisilicon,pericrg-syscon");
1848c2ecf20Sopenharmony_ci	if (IS_ERR(priv->peri_crg)) {
1858c2ecf20Sopenharmony_ci		dev_err(dev, "no hisilicon,pericrg-syscon\n");
1868c2ecf20Sopenharmony_ci		return PTR_ERR(priv->peri_crg);
1878c2ecf20Sopenharmony_ci	}
1888c2ecf20Sopenharmony_ci
1898c2ecf20Sopenharmony_ci	priv->pctrl = syscon_regmap_lookup_by_phandle(dev->of_node,
1908c2ecf20Sopenharmony_ci					"hisilicon,pctrl-syscon");
1918c2ecf20Sopenharmony_ci	if (IS_ERR(priv->pctrl)) {
1928c2ecf20Sopenharmony_ci		dev_err(dev, "no hisilicon,pctrl-syscon\n");
1938c2ecf20Sopenharmony_ci		return PTR_ERR(priv->pctrl);
1948c2ecf20Sopenharmony_ci	}
1958c2ecf20Sopenharmony_ci
1968c2ecf20Sopenharmony_ci	/* node of hi3660 phy is a sub-node of usb3_otg_bc */
1978c2ecf20Sopenharmony_ci	priv->otg_bc = syscon_node_to_regmap(dev->parent->of_node);
1988c2ecf20Sopenharmony_ci	if (IS_ERR(priv->otg_bc)) {
1998c2ecf20Sopenharmony_ci		dev_err(dev, "no hisilicon,usb3-otg-bc-syscon\n");
2008c2ecf20Sopenharmony_ci		return PTR_ERR(priv->otg_bc);
2018c2ecf20Sopenharmony_ci	}
2028c2ecf20Sopenharmony_ci
2038c2ecf20Sopenharmony_ci	if (of_property_read_u32(dev->of_node, "hisilicon,eye-diagram-param",
2048c2ecf20Sopenharmony_ci		&(priv->eye_diagram_param)))
2058c2ecf20Sopenharmony_ci		priv->eye_diagram_param = HI3660_USB_DEFAULT_PHY_PARAM;
2068c2ecf20Sopenharmony_ci
2078c2ecf20Sopenharmony_ci	phy = devm_phy_create(dev, NULL, &hi3660_phy_ops);
2088c2ecf20Sopenharmony_ci	if (IS_ERR(phy))
2098c2ecf20Sopenharmony_ci		return PTR_ERR(phy);
2108c2ecf20Sopenharmony_ci
2118c2ecf20Sopenharmony_ci	phy_set_drvdata(phy, priv);
2128c2ecf20Sopenharmony_ci	phy_provider = devm_of_phy_provider_register(dev, of_phy_simple_xlate);
2138c2ecf20Sopenharmony_ci	return PTR_ERR_OR_ZERO(phy_provider);
2148c2ecf20Sopenharmony_ci}
2158c2ecf20Sopenharmony_ci
2168c2ecf20Sopenharmony_cistatic const struct of_device_id hi3660_phy_of_match[] = {
2178c2ecf20Sopenharmony_ci	{.compatible = "hisilicon,hi3660-usb-phy",},
2188c2ecf20Sopenharmony_ci	{ }
2198c2ecf20Sopenharmony_ci};
2208c2ecf20Sopenharmony_ciMODULE_DEVICE_TABLE(of, hi3660_phy_of_match);
2218c2ecf20Sopenharmony_ci
2228c2ecf20Sopenharmony_cistatic struct platform_driver hi3660_phy_driver = {
2238c2ecf20Sopenharmony_ci	.probe	= hi3660_phy_probe,
2248c2ecf20Sopenharmony_ci	.driver = {
2258c2ecf20Sopenharmony_ci		.name	= "hi3660-usb-phy",
2268c2ecf20Sopenharmony_ci		.of_match_table	= hi3660_phy_of_match,
2278c2ecf20Sopenharmony_ci	}
2288c2ecf20Sopenharmony_ci};
2298c2ecf20Sopenharmony_cimodule_platform_driver(hi3660_phy_driver);
2308c2ecf20Sopenharmony_ci
2318c2ecf20Sopenharmony_ciMODULE_AUTHOR("Yu Chen <chenyu56@huawei.com>");
2328c2ecf20Sopenharmony_ciMODULE_LICENSE("GPL v2");
2338c2ecf20Sopenharmony_ciMODULE_DESCRIPTION("Hilisicon Hi3660 USB3 PHY Driver");
234