18c2ecf20Sopenharmony_ci/* 28c2ecf20Sopenharmony_ci * Copyright (C) 2015 Broadcom Corporation 38c2ecf20Sopenharmony_ci * 48c2ecf20Sopenharmony_ci * This program is free software; you can redistribute it and/or 58c2ecf20Sopenharmony_ci * modify it under the terms of the GNU General Public License as 68c2ecf20Sopenharmony_ci * published by the Free Software Foundation version 2. 78c2ecf20Sopenharmony_ci * 88c2ecf20Sopenharmony_ci * This program is distributed "as is" WITHOUT ANY WARRANTY of any 98c2ecf20Sopenharmony_ci * kind, whether express or implied; without even the implied warranty 108c2ecf20Sopenharmony_ci * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 118c2ecf20Sopenharmony_ci * GNU General Public License for more details. 128c2ecf20Sopenharmony_ci */ 138c2ecf20Sopenharmony_ci 148c2ecf20Sopenharmony_ci#include <linux/delay.h> 158c2ecf20Sopenharmony_ci#include <linux/io.h> 168c2ecf20Sopenharmony_ci#include <linux/module.h> 178c2ecf20Sopenharmony_ci#include <linux/of.h> 188c2ecf20Sopenharmony_ci#include <linux/phy/phy.h> 198c2ecf20Sopenharmony_ci#include <linux/platform_device.h> 208c2ecf20Sopenharmony_ci 218c2ecf20Sopenharmony_ci#define PCIE_CFG_OFFSET 0x00 228c2ecf20Sopenharmony_ci#define PCIE1_PHY_IDDQ_SHIFT 10 238c2ecf20Sopenharmony_ci#define PCIE0_PHY_IDDQ_SHIFT 2 248c2ecf20Sopenharmony_ci 258c2ecf20Sopenharmony_cienum cygnus_pcie_phy_id { 268c2ecf20Sopenharmony_ci CYGNUS_PHY_PCIE0 = 0, 278c2ecf20Sopenharmony_ci CYGNUS_PHY_PCIE1, 288c2ecf20Sopenharmony_ci MAX_NUM_PHYS, 298c2ecf20Sopenharmony_ci}; 308c2ecf20Sopenharmony_ci 318c2ecf20Sopenharmony_cistruct cygnus_pcie_phy_core; 328c2ecf20Sopenharmony_ci 338c2ecf20Sopenharmony_ci/** 348c2ecf20Sopenharmony_ci * struct cygnus_pcie_phy - Cygnus PCIe PHY device 358c2ecf20Sopenharmony_ci * @core: pointer to the Cygnus PCIe PHY core control 368c2ecf20Sopenharmony_ci * @id: internal ID to identify the Cygnus PCIe PHY 378c2ecf20Sopenharmony_ci * @phy: pointer to the kernel PHY device 388c2ecf20Sopenharmony_ci */ 398c2ecf20Sopenharmony_cistruct cygnus_pcie_phy { 408c2ecf20Sopenharmony_ci struct cygnus_pcie_phy_core *core; 418c2ecf20Sopenharmony_ci enum cygnus_pcie_phy_id id; 428c2ecf20Sopenharmony_ci struct phy *phy; 438c2ecf20Sopenharmony_ci}; 448c2ecf20Sopenharmony_ci 458c2ecf20Sopenharmony_ci/** 468c2ecf20Sopenharmony_ci * struct cygnus_pcie_phy_core - Cygnus PCIe PHY core control 478c2ecf20Sopenharmony_ci * @dev: pointer to device 488c2ecf20Sopenharmony_ci * @base: base register 498c2ecf20Sopenharmony_ci * @lock: mutex to protect access to individual PHYs 508c2ecf20Sopenharmony_ci * @phys: pointer to Cygnus PHY device 518c2ecf20Sopenharmony_ci */ 528c2ecf20Sopenharmony_cistruct cygnus_pcie_phy_core { 538c2ecf20Sopenharmony_ci struct device *dev; 548c2ecf20Sopenharmony_ci void __iomem *base; 558c2ecf20Sopenharmony_ci struct mutex lock; 568c2ecf20Sopenharmony_ci struct cygnus_pcie_phy phys[MAX_NUM_PHYS]; 578c2ecf20Sopenharmony_ci}; 588c2ecf20Sopenharmony_ci 598c2ecf20Sopenharmony_cistatic int cygnus_pcie_power_config(struct cygnus_pcie_phy *phy, bool enable) 608c2ecf20Sopenharmony_ci{ 618c2ecf20Sopenharmony_ci struct cygnus_pcie_phy_core *core = phy->core; 628c2ecf20Sopenharmony_ci unsigned shift; 638c2ecf20Sopenharmony_ci u32 val; 648c2ecf20Sopenharmony_ci 658c2ecf20Sopenharmony_ci mutex_lock(&core->lock); 668c2ecf20Sopenharmony_ci 678c2ecf20Sopenharmony_ci switch (phy->id) { 688c2ecf20Sopenharmony_ci case CYGNUS_PHY_PCIE0: 698c2ecf20Sopenharmony_ci shift = PCIE0_PHY_IDDQ_SHIFT; 708c2ecf20Sopenharmony_ci break; 718c2ecf20Sopenharmony_ci 728c2ecf20Sopenharmony_ci case CYGNUS_PHY_PCIE1: 738c2ecf20Sopenharmony_ci shift = PCIE1_PHY_IDDQ_SHIFT; 748c2ecf20Sopenharmony_ci break; 758c2ecf20Sopenharmony_ci 768c2ecf20Sopenharmony_ci default: 778c2ecf20Sopenharmony_ci mutex_unlock(&core->lock); 788c2ecf20Sopenharmony_ci dev_err(core->dev, "PCIe PHY %d invalid\n", phy->id); 798c2ecf20Sopenharmony_ci return -EINVAL; 808c2ecf20Sopenharmony_ci } 818c2ecf20Sopenharmony_ci 828c2ecf20Sopenharmony_ci if (enable) { 838c2ecf20Sopenharmony_ci val = readl(core->base + PCIE_CFG_OFFSET); 848c2ecf20Sopenharmony_ci val &= ~BIT(shift); 858c2ecf20Sopenharmony_ci writel(val, core->base + PCIE_CFG_OFFSET); 868c2ecf20Sopenharmony_ci /* 878c2ecf20Sopenharmony_ci * Wait 50 ms for the PCIe Serdes to stabilize after the analog 888c2ecf20Sopenharmony_ci * front end is brought up 898c2ecf20Sopenharmony_ci */ 908c2ecf20Sopenharmony_ci msleep(50); 918c2ecf20Sopenharmony_ci } else { 928c2ecf20Sopenharmony_ci val = readl(core->base + PCIE_CFG_OFFSET); 938c2ecf20Sopenharmony_ci val |= BIT(shift); 948c2ecf20Sopenharmony_ci writel(val, core->base + PCIE_CFG_OFFSET); 958c2ecf20Sopenharmony_ci } 968c2ecf20Sopenharmony_ci 978c2ecf20Sopenharmony_ci mutex_unlock(&core->lock); 988c2ecf20Sopenharmony_ci dev_dbg(core->dev, "PCIe PHY %d %s\n", phy->id, 998c2ecf20Sopenharmony_ci enable ? "enabled" : "disabled"); 1008c2ecf20Sopenharmony_ci return 0; 1018c2ecf20Sopenharmony_ci} 1028c2ecf20Sopenharmony_ci 1038c2ecf20Sopenharmony_cistatic int cygnus_pcie_phy_power_on(struct phy *p) 1048c2ecf20Sopenharmony_ci{ 1058c2ecf20Sopenharmony_ci struct cygnus_pcie_phy *phy = phy_get_drvdata(p); 1068c2ecf20Sopenharmony_ci 1078c2ecf20Sopenharmony_ci return cygnus_pcie_power_config(phy, true); 1088c2ecf20Sopenharmony_ci} 1098c2ecf20Sopenharmony_ci 1108c2ecf20Sopenharmony_cistatic int cygnus_pcie_phy_power_off(struct phy *p) 1118c2ecf20Sopenharmony_ci{ 1128c2ecf20Sopenharmony_ci struct cygnus_pcie_phy *phy = phy_get_drvdata(p); 1138c2ecf20Sopenharmony_ci 1148c2ecf20Sopenharmony_ci return cygnus_pcie_power_config(phy, false); 1158c2ecf20Sopenharmony_ci} 1168c2ecf20Sopenharmony_ci 1178c2ecf20Sopenharmony_cistatic const struct phy_ops cygnus_pcie_phy_ops = { 1188c2ecf20Sopenharmony_ci .power_on = cygnus_pcie_phy_power_on, 1198c2ecf20Sopenharmony_ci .power_off = cygnus_pcie_phy_power_off, 1208c2ecf20Sopenharmony_ci .owner = THIS_MODULE, 1218c2ecf20Sopenharmony_ci}; 1228c2ecf20Sopenharmony_ci 1238c2ecf20Sopenharmony_cistatic int cygnus_pcie_phy_probe(struct platform_device *pdev) 1248c2ecf20Sopenharmony_ci{ 1258c2ecf20Sopenharmony_ci struct device *dev = &pdev->dev; 1268c2ecf20Sopenharmony_ci struct device_node *node = dev->of_node, *child; 1278c2ecf20Sopenharmony_ci struct cygnus_pcie_phy_core *core; 1288c2ecf20Sopenharmony_ci struct phy_provider *provider; 1298c2ecf20Sopenharmony_ci struct resource *res; 1308c2ecf20Sopenharmony_ci unsigned cnt = 0; 1318c2ecf20Sopenharmony_ci int ret; 1328c2ecf20Sopenharmony_ci 1338c2ecf20Sopenharmony_ci if (of_get_child_count(node) == 0) { 1348c2ecf20Sopenharmony_ci dev_err(dev, "PHY no child node\n"); 1358c2ecf20Sopenharmony_ci return -ENODEV; 1368c2ecf20Sopenharmony_ci } 1378c2ecf20Sopenharmony_ci 1388c2ecf20Sopenharmony_ci core = devm_kzalloc(dev, sizeof(*core), GFP_KERNEL); 1398c2ecf20Sopenharmony_ci if (!core) 1408c2ecf20Sopenharmony_ci return -ENOMEM; 1418c2ecf20Sopenharmony_ci 1428c2ecf20Sopenharmony_ci core->dev = dev; 1438c2ecf20Sopenharmony_ci 1448c2ecf20Sopenharmony_ci res = platform_get_resource(pdev, IORESOURCE_MEM, 0); 1458c2ecf20Sopenharmony_ci core->base = devm_ioremap_resource(dev, res); 1468c2ecf20Sopenharmony_ci if (IS_ERR(core->base)) 1478c2ecf20Sopenharmony_ci return PTR_ERR(core->base); 1488c2ecf20Sopenharmony_ci 1498c2ecf20Sopenharmony_ci mutex_init(&core->lock); 1508c2ecf20Sopenharmony_ci 1518c2ecf20Sopenharmony_ci for_each_available_child_of_node(node, child) { 1528c2ecf20Sopenharmony_ci unsigned int id; 1538c2ecf20Sopenharmony_ci struct cygnus_pcie_phy *p; 1548c2ecf20Sopenharmony_ci 1558c2ecf20Sopenharmony_ci if (of_property_read_u32(child, "reg", &id)) { 1568c2ecf20Sopenharmony_ci dev_err(dev, "missing reg property for %pOFn\n", 1578c2ecf20Sopenharmony_ci child); 1588c2ecf20Sopenharmony_ci ret = -EINVAL; 1598c2ecf20Sopenharmony_ci goto put_child; 1608c2ecf20Sopenharmony_ci } 1618c2ecf20Sopenharmony_ci 1628c2ecf20Sopenharmony_ci if (id >= MAX_NUM_PHYS) { 1638c2ecf20Sopenharmony_ci dev_err(dev, "invalid PHY id: %u\n", id); 1648c2ecf20Sopenharmony_ci ret = -EINVAL; 1658c2ecf20Sopenharmony_ci goto put_child; 1668c2ecf20Sopenharmony_ci } 1678c2ecf20Sopenharmony_ci 1688c2ecf20Sopenharmony_ci if (core->phys[id].phy) { 1698c2ecf20Sopenharmony_ci dev_err(dev, "duplicated PHY id: %u\n", id); 1708c2ecf20Sopenharmony_ci ret = -EINVAL; 1718c2ecf20Sopenharmony_ci goto put_child; 1728c2ecf20Sopenharmony_ci } 1738c2ecf20Sopenharmony_ci 1748c2ecf20Sopenharmony_ci p = &core->phys[id]; 1758c2ecf20Sopenharmony_ci p->phy = devm_phy_create(dev, child, &cygnus_pcie_phy_ops); 1768c2ecf20Sopenharmony_ci if (IS_ERR(p->phy)) { 1778c2ecf20Sopenharmony_ci dev_err(dev, "failed to create PHY\n"); 1788c2ecf20Sopenharmony_ci ret = PTR_ERR(p->phy); 1798c2ecf20Sopenharmony_ci goto put_child; 1808c2ecf20Sopenharmony_ci } 1818c2ecf20Sopenharmony_ci 1828c2ecf20Sopenharmony_ci p->core = core; 1838c2ecf20Sopenharmony_ci p->id = id; 1848c2ecf20Sopenharmony_ci phy_set_drvdata(p->phy, p); 1858c2ecf20Sopenharmony_ci cnt++; 1868c2ecf20Sopenharmony_ci } 1878c2ecf20Sopenharmony_ci 1888c2ecf20Sopenharmony_ci dev_set_drvdata(dev, core); 1898c2ecf20Sopenharmony_ci 1908c2ecf20Sopenharmony_ci provider = devm_of_phy_provider_register(dev, of_phy_simple_xlate); 1918c2ecf20Sopenharmony_ci if (IS_ERR(provider)) { 1928c2ecf20Sopenharmony_ci dev_err(dev, "failed to register PHY provider\n"); 1938c2ecf20Sopenharmony_ci return PTR_ERR(provider); 1948c2ecf20Sopenharmony_ci } 1958c2ecf20Sopenharmony_ci 1968c2ecf20Sopenharmony_ci dev_dbg(dev, "registered %u PCIe PHY(s)\n", cnt); 1978c2ecf20Sopenharmony_ci 1988c2ecf20Sopenharmony_ci return 0; 1998c2ecf20Sopenharmony_ciput_child: 2008c2ecf20Sopenharmony_ci of_node_put(child); 2018c2ecf20Sopenharmony_ci return ret; 2028c2ecf20Sopenharmony_ci} 2038c2ecf20Sopenharmony_ci 2048c2ecf20Sopenharmony_cistatic const struct of_device_id cygnus_pcie_phy_match_table[] = { 2058c2ecf20Sopenharmony_ci { .compatible = "brcm,cygnus-pcie-phy" }, 2068c2ecf20Sopenharmony_ci { /* sentinel */ } 2078c2ecf20Sopenharmony_ci}; 2088c2ecf20Sopenharmony_ciMODULE_DEVICE_TABLE(of, cygnus_pcie_phy_match_table); 2098c2ecf20Sopenharmony_ci 2108c2ecf20Sopenharmony_cistatic struct platform_driver cygnus_pcie_phy_driver = { 2118c2ecf20Sopenharmony_ci .driver = { 2128c2ecf20Sopenharmony_ci .name = "cygnus-pcie-phy", 2138c2ecf20Sopenharmony_ci .of_match_table = cygnus_pcie_phy_match_table, 2148c2ecf20Sopenharmony_ci }, 2158c2ecf20Sopenharmony_ci .probe = cygnus_pcie_phy_probe, 2168c2ecf20Sopenharmony_ci}; 2178c2ecf20Sopenharmony_cimodule_platform_driver(cygnus_pcie_phy_driver); 2188c2ecf20Sopenharmony_ci 2198c2ecf20Sopenharmony_ciMODULE_AUTHOR("Ray Jui <rjui@broadcom.com>"); 2208c2ecf20Sopenharmony_ciMODULE_DESCRIPTION("Broadcom Cygnus PCIe PHY driver"); 2218c2ecf20Sopenharmony_ciMODULE_LICENSE("GPL v2"); 222