1// SPDX-License-Identifier: GPL-2.0 2/* 3 * PCI detection and setup code 4 */ 5 6#include <linux/kernel.h> 7#include <linux/delay.h> 8#include <linux/init.h> 9#include <linux/pci.h> 10#include <linux/msi.h> 11#include <linux/of_device.h> 12#include <linux/of_pci.h> 13#include <linux/pci_hotplug.h> 14#include <linux/slab.h> 15#include <linux/module.h> 16#include <linux/cpumask.h> 17#include <linux/aer.h> 18#include <linux/acpi.h> 19#include <linux/hypervisor.h> 20#include <linux/irqdomain.h> 21#include <linux/pm_runtime.h> 22#include "pci.h" 23 24#define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */ 25#define CARDBUS_RESERVE_BUSNR 3 26 27static struct resource busn_resource = { 28 .name = "PCI busn", 29 .start = 0, 30 .end = 255, 31 .flags = IORESOURCE_BUS, 32}; 33 34/* Ugh. Need to stop exporting this to modules. */ 35LIST_HEAD(pci_root_buses); 36EXPORT_SYMBOL(pci_root_buses); 37 38static LIST_HEAD(pci_domain_busn_res_list); 39 40struct pci_domain_busn_res { 41 struct list_head list; 42 struct resource res; 43 int domain_nr; 44}; 45 46static struct resource *get_pci_domain_busn_res(int domain_nr) 47{ 48 struct pci_domain_busn_res *r; 49 50 list_for_each_entry(r, &pci_domain_busn_res_list, list) 51 if (r->domain_nr == domain_nr) 52 return &r->res; 53 54 r = kzalloc(sizeof(*r), GFP_KERNEL); 55 if (!r) 56 return NULL; 57 58 r->domain_nr = domain_nr; 59 r->res.start = 0; 60 r->res.end = 0xff; 61 r->res.flags = IORESOURCE_BUS | IORESOURCE_PCI_FIXED; 62 63 list_add_tail(&r->list, &pci_domain_busn_res_list); 64 65 return &r->res; 66} 67 68/* 69 * Some device drivers need know if PCI is initiated. 70 * Basically, we think PCI is not initiated when there 71 * is no device to be found on the pci_bus_type. 72 */ 73int no_pci_devices(void) 74{ 75 struct device *dev; 76 int no_devices; 77 78 dev = bus_find_next_device(&pci_bus_type, NULL); 79 no_devices = (dev == NULL); 80 put_device(dev); 81 return no_devices; 82} 83EXPORT_SYMBOL(no_pci_devices); 84 85/* 86 * PCI Bus Class 87 */ 88static void release_pcibus_dev(struct device *dev) 89{ 90 struct pci_bus *pci_bus = to_pci_bus(dev); 91 92 put_device(pci_bus->bridge); 93 pci_bus_remove_resources(pci_bus); 94 pci_release_bus_of_node(pci_bus); 95 kfree(pci_bus); 96} 97 98static struct class pcibus_class = { 99 .name = "pci_bus", 100 .dev_release = &release_pcibus_dev, 101 .dev_groups = pcibus_groups, 102}; 103 104static int __init pcibus_class_init(void) 105{ 106 return class_register(&pcibus_class); 107} 108postcore_initcall(pcibus_class_init); 109 110static u64 pci_size(u64 base, u64 maxbase, u64 mask) 111{ 112 u64 size = mask & maxbase; /* Find the significant bits */ 113 if (!size) 114 return 0; 115 116 /* 117 * Get the lowest of them to find the decode size, and from that 118 * the extent. 119 */ 120 size = size & ~(size-1); 121 122 /* 123 * base == maxbase can be valid only if the BAR has already been 124 * programmed with all 1s. 125 */ 126 if (base == maxbase && ((base | (size - 1)) & mask) != mask) 127 return 0; 128 129 return size; 130} 131 132static inline unsigned long decode_bar(struct pci_dev *dev, u32 bar) 133{ 134 u32 mem_type; 135 unsigned long flags; 136 137 if ((bar & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_IO) { 138 flags = bar & ~PCI_BASE_ADDRESS_IO_MASK; 139 flags |= IORESOURCE_IO; 140 return flags; 141 } 142 143 flags = bar & ~PCI_BASE_ADDRESS_MEM_MASK; 144 flags |= IORESOURCE_MEM; 145 if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH) 146 flags |= IORESOURCE_PREFETCH; 147 148 mem_type = bar & PCI_BASE_ADDRESS_MEM_TYPE_MASK; 149 switch (mem_type) { 150 case PCI_BASE_ADDRESS_MEM_TYPE_32: 151 break; 152 case PCI_BASE_ADDRESS_MEM_TYPE_1M: 153 /* 1M mem BAR treated as 32-bit BAR */ 154 break; 155 case PCI_BASE_ADDRESS_MEM_TYPE_64: 156 flags |= IORESOURCE_MEM_64; 157 break; 158 default: 159 /* mem unknown type treated as 32-bit BAR */ 160 break; 161 } 162 return flags; 163} 164 165#define PCI_COMMAND_DECODE_ENABLE (PCI_COMMAND_MEMORY | PCI_COMMAND_IO) 166 167/** 168 * pci_read_base - Read a PCI BAR 169 * @dev: the PCI device 170 * @type: type of the BAR 171 * @res: resource buffer to be filled in 172 * @pos: BAR position in the config space 173 * 174 * Returns 1 if the BAR is 64-bit, or 0 if 32-bit. 175 */ 176int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type, 177 struct resource *res, unsigned int pos) 178{ 179 u32 l = 0, sz = 0, mask; 180 u64 l64, sz64, mask64; 181 u16 orig_cmd; 182 struct pci_bus_region region, inverted_region; 183 184 mask = type ? PCI_ROM_ADDRESS_MASK : ~0; 185 186 /* No printks while decoding is disabled! */ 187 if (!dev->mmio_always_on) { 188 pci_read_config_word(dev, PCI_COMMAND, &orig_cmd); 189 if (orig_cmd & PCI_COMMAND_DECODE_ENABLE) { 190 pci_write_config_word(dev, PCI_COMMAND, 191 orig_cmd & ~PCI_COMMAND_DECODE_ENABLE); 192 } 193 } 194 195 res->name = pci_name(dev); 196 197 pci_read_config_dword(dev, pos, &l); 198 pci_write_config_dword(dev, pos, l | mask); 199 pci_read_config_dword(dev, pos, &sz); 200 pci_write_config_dword(dev, pos, l); 201 202 /* 203 * All bits set in sz means the device isn't working properly. 204 * If the BAR isn't implemented, all bits must be 0. If it's a 205 * memory BAR or a ROM, bit 0 must be clear; if it's an io BAR, bit 206 * 1 must be clear. 207 */ 208 if (sz == 0xffffffff) 209 sz = 0; 210 211 /* 212 * I don't know how l can have all bits set. Copied from old code. 213 * Maybe it fixes a bug on some ancient platform. 214 */ 215 if (l == 0xffffffff) 216 l = 0; 217 218 if (type == pci_bar_unknown) { 219 res->flags = decode_bar(dev, l); 220 res->flags |= IORESOURCE_SIZEALIGN; 221 if (res->flags & IORESOURCE_IO) { 222 l64 = l & PCI_BASE_ADDRESS_IO_MASK; 223 sz64 = sz & PCI_BASE_ADDRESS_IO_MASK; 224 mask64 = PCI_BASE_ADDRESS_IO_MASK & (u32)IO_SPACE_LIMIT; 225 } else { 226 l64 = l & PCI_BASE_ADDRESS_MEM_MASK; 227 sz64 = sz & PCI_BASE_ADDRESS_MEM_MASK; 228 mask64 = (u32)PCI_BASE_ADDRESS_MEM_MASK; 229 } 230 } else { 231 if (l & PCI_ROM_ADDRESS_ENABLE) 232 res->flags |= IORESOURCE_ROM_ENABLE; 233 l64 = l & PCI_ROM_ADDRESS_MASK; 234 sz64 = sz & PCI_ROM_ADDRESS_MASK; 235 mask64 = PCI_ROM_ADDRESS_MASK; 236 } 237 238 if (res->flags & IORESOURCE_MEM_64) { 239 pci_read_config_dword(dev, pos + 4, &l); 240 pci_write_config_dword(dev, pos + 4, ~0); 241 pci_read_config_dword(dev, pos + 4, &sz); 242 pci_write_config_dword(dev, pos + 4, l); 243 244 l64 |= ((u64)l << 32); 245 sz64 |= ((u64)sz << 32); 246 mask64 |= ((u64)~0 << 32); 247 } 248 249 if (!dev->mmio_always_on && (orig_cmd & PCI_COMMAND_DECODE_ENABLE)) 250 pci_write_config_word(dev, PCI_COMMAND, orig_cmd); 251 252 if (!sz64) 253 goto fail; 254 255 sz64 = pci_size(l64, sz64, mask64); 256 if (!sz64) { 257 pci_info(dev, FW_BUG "reg 0x%x: invalid BAR (can't size)\n", 258 pos); 259 goto fail; 260 } 261 262 if (res->flags & IORESOURCE_MEM_64) { 263 if ((sizeof(pci_bus_addr_t) < 8 || sizeof(resource_size_t) < 8) 264 && sz64 > 0x100000000ULL) { 265 res->flags |= IORESOURCE_UNSET | IORESOURCE_DISABLED; 266 res->start = 0; 267 res->end = 0; 268 pci_err(dev, "reg 0x%x: can't handle BAR larger than 4GB (size %#010llx)\n", 269 pos, (unsigned long long)sz64); 270 goto out; 271 } 272 273 if ((sizeof(pci_bus_addr_t) < 8) && l) { 274 /* Above 32-bit boundary; try to reallocate */ 275 res->flags |= IORESOURCE_UNSET; 276 res->start = 0; 277 res->end = sz64 - 1; 278 pci_info(dev, "reg 0x%x: can't handle BAR above 4GB (bus address %#010llx)\n", 279 pos, (unsigned long long)l64); 280 goto out; 281 } 282 } 283 284 region.start = l64; 285 region.end = l64 + sz64 - 1; 286 287 pcibios_bus_to_resource(dev->bus, res, ®ion); 288 pcibios_resource_to_bus(dev->bus, &inverted_region, res); 289 290 /* 291 * If "A" is a BAR value (a bus address), "bus_to_resource(A)" is 292 * the corresponding resource address (the physical address used by 293 * the CPU. Converting that resource address back to a bus address 294 * should yield the original BAR value: 295 * 296 * resource_to_bus(bus_to_resource(A)) == A 297 * 298 * If it doesn't, CPU accesses to "bus_to_resource(A)" will not 299 * be claimed by the device. 300 */ 301 if (inverted_region.start != region.start) { 302 res->flags |= IORESOURCE_UNSET; 303 res->start = 0; 304 res->end = region.end - region.start; 305 pci_info(dev, "reg 0x%x: initial BAR value %#010llx invalid\n", 306 pos, (unsigned long long)region.start); 307 } 308 309 goto out; 310 311 312fail: 313 res->flags = 0; 314out: 315 if (res->flags) 316 pci_info(dev, "reg 0x%x: %pR\n", pos, res); 317 318 return (res->flags & IORESOURCE_MEM_64) ? 1 : 0; 319} 320 321static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom) 322{ 323 unsigned int pos, reg; 324 325 if (dev->non_compliant_bars) 326 return; 327 328 /* Per PCIe r4.0, sec 9.3.4.1.11, the VF BARs are all RO Zero */ 329 if (dev->is_virtfn) 330 return; 331 332 for (pos = 0; pos < howmany; pos++) { 333 struct resource *res = &dev->resource[pos]; 334 reg = PCI_BASE_ADDRESS_0 + (pos << 2); 335 pos += __pci_read_base(dev, pci_bar_unknown, res, reg); 336 } 337 338 if (rom) { 339 struct resource *res = &dev->resource[PCI_ROM_RESOURCE]; 340 dev->rom_base_reg = rom; 341 res->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH | 342 IORESOURCE_READONLY | IORESOURCE_SIZEALIGN; 343 __pci_read_base(dev, pci_bar_mem32, res, rom); 344 } 345} 346 347static void pci_read_bridge_windows(struct pci_dev *bridge) 348{ 349 u16 io; 350 u32 pmem, tmp; 351 352 pci_read_config_word(bridge, PCI_IO_BASE, &io); 353 if (!io) { 354 pci_write_config_word(bridge, PCI_IO_BASE, 0xe0f0); 355 pci_read_config_word(bridge, PCI_IO_BASE, &io); 356 pci_write_config_word(bridge, PCI_IO_BASE, 0x0); 357 } 358 if (io) 359 bridge->io_window = 1; 360 361 /* 362 * DECchip 21050 pass 2 errata: the bridge may miss an address 363 * disconnect boundary by one PCI data phase. Workaround: do not 364 * use prefetching on this device. 365 */ 366 if (bridge->vendor == PCI_VENDOR_ID_DEC && bridge->device == 0x0001) 367 return; 368 369 pci_read_config_dword(bridge, PCI_PREF_MEMORY_BASE, &pmem); 370 if (!pmem) { 371 pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, 372 0xffe0fff0); 373 pci_read_config_dword(bridge, PCI_PREF_MEMORY_BASE, &pmem); 374 pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, 0x0); 375 } 376 if (!pmem) 377 return; 378 379 bridge->pref_window = 1; 380 381 if ((pmem & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) { 382 383 /* 384 * Bridge claims to have a 64-bit prefetchable memory 385 * window; verify that the upper bits are actually 386 * writable. 387 */ 388 pci_read_config_dword(bridge, PCI_PREF_BASE_UPPER32, &pmem); 389 pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32, 390 0xffffffff); 391 pci_read_config_dword(bridge, PCI_PREF_BASE_UPPER32, &tmp); 392 pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32, pmem); 393 if (tmp) 394 bridge->pref_64_window = 1; 395 } 396} 397 398static void pci_read_bridge_io(struct pci_bus *child) 399{ 400 struct pci_dev *dev = child->self; 401 u8 io_base_lo, io_limit_lo; 402 unsigned long io_mask, io_granularity, base, limit; 403 struct pci_bus_region region; 404 struct resource *res; 405 406 io_mask = PCI_IO_RANGE_MASK; 407 io_granularity = 0x1000; 408 if (dev->io_window_1k) { 409 /* Support 1K I/O space granularity */ 410 io_mask = PCI_IO_1K_RANGE_MASK; 411 io_granularity = 0x400; 412 } 413 414 res = child->resource[0]; 415 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo); 416 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo); 417 base = (io_base_lo & io_mask) << 8; 418 limit = (io_limit_lo & io_mask) << 8; 419 420 if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) { 421 u16 io_base_hi, io_limit_hi; 422 423 pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi); 424 pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi); 425 base |= ((unsigned long) io_base_hi << 16); 426 limit |= ((unsigned long) io_limit_hi << 16); 427 } 428 429 if (base <= limit) { 430 res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO; 431 region.start = base; 432 region.end = limit + io_granularity - 1; 433 pcibios_bus_to_resource(dev->bus, res, ®ion); 434 pci_info(dev, " bridge window %pR\n", res); 435 } 436} 437 438static void pci_read_bridge_mmio(struct pci_bus *child) 439{ 440 struct pci_dev *dev = child->self; 441 u16 mem_base_lo, mem_limit_lo; 442 unsigned long base, limit; 443 struct pci_bus_region region; 444 struct resource *res; 445 446 res = child->resource[1]; 447 pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo); 448 pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo); 449 base = ((unsigned long) mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16; 450 limit = ((unsigned long) mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16; 451 if (base <= limit) { 452 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM; 453 region.start = base; 454 region.end = limit + 0xfffff; 455 pcibios_bus_to_resource(dev->bus, res, ®ion); 456 pci_info(dev, " bridge window %pR\n", res); 457 } 458} 459 460static void pci_read_bridge_mmio_pref(struct pci_bus *child) 461{ 462 struct pci_dev *dev = child->self; 463 u16 mem_base_lo, mem_limit_lo; 464 u64 base64, limit64; 465 pci_bus_addr_t base, limit; 466 struct pci_bus_region region; 467 struct resource *res; 468 469 res = child->resource[2]; 470 pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo); 471 pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo); 472 base64 = (mem_base_lo & PCI_PREF_RANGE_MASK) << 16; 473 limit64 = (mem_limit_lo & PCI_PREF_RANGE_MASK) << 16; 474 475 if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) { 476 u32 mem_base_hi, mem_limit_hi; 477 478 pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi); 479 pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi); 480 481 /* 482 * Some bridges set the base > limit by default, and some 483 * (broken) BIOSes do not initialize them. If we find 484 * this, just assume they are not being used. 485 */ 486 if (mem_base_hi <= mem_limit_hi) { 487 base64 |= (u64) mem_base_hi << 32; 488 limit64 |= (u64) mem_limit_hi << 32; 489 } 490 } 491 492 base = (pci_bus_addr_t) base64; 493 limit = (pci_bus_addr_t) limit64; 494 495 if (base != base64) { 496 pci_err(dev, "can't handle bridge window above 4GB (bus address %#010llx)\n", 497 (unsigned long long) base64); 498 return; 499 } 500 501 if (base <= limit) { 502 res->flags = (mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) | 503 IORESOURCE_MEM | IORESOURCE_PREFETCH; 504 if (res->flags & PCI_PREF_RANGE_TYPE_64) 505 res->flags |= IORESOURCE_MEM_64; 506 region.start = base; 507 region.end = limit + 0xfffff; 508 pcibios_bus_to_resource(dev->bus, res, ®ion); 509 pci_info(dev, " bridge window %pR\n", res); 510 } 511} 512 513void pci_read_bridge_bases(struct pci_bus *child) 514{ 515 struct pci_dev *dev = child->self; 516 struct resource *res; 517 int i; 518 519 if (pci_is_root_bus(child)) /* It's a host bus, nothing to read */ 520 return; 521 522 pci_info(dev, "PCI bridge to %pR%s\n", 523 &child->busn_res, 524 dev->transparent ? " (subtractive decode)" : ""); 525 526 pci_bus_remove_resources(child); 527 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) 528 child->resource[i] = &dev->resource[PCI_BRIDGE_RESOURCES+i]; 529 530 pci_read_bridge_io(child); 531 pci_read_bridge_mmio(child); 532 pci_read_bridge_mmio_pref(child); 533 534 if (dev->transparent) { 535 pci_bus_for_each_resource(child->parent, res, i) { 536 if (res && res->flags) { 537 pci_bus_add_resource(child, res, 538 PCI_SUBTRACTIVE_DECODE); 539 pci_info(dev, " bridge window %pR (subtractive decode)\n", 540 res); 541 } 542 } 543 } 544} 545 546static struct pci_bus *pci_alloc_bus(struct pci_bus *parent) 547{ 548 struct pci_bus *b; 549 550 b = kzalloc(sizeof(*b), GFP_KERNEL); 551 if (!b) 552 return NULL; 553 554 INIT_LIST_HEAD(&b->node); 555 INIT_LIST_HEAD(&b->children); 556 INIT_LIST_HEAD(&b->devices); 557 INIT_LIST_HEAD(&b->slots); 558 INIT_LIST_HEAD(&b->resources); 559 b->max_bus_speed = PCI_SPEED_UNKNOWN; 560 b->cur_bus_speed = PCI_SPEED_UNKNOWN; 561#ifdef CONFIG_PCI_DOMAINS_GENERIC 562 if (parent) 563 b->domain_nr = parent->domain_nr; 564#endif 565 return b; 566} 567 568static void pci_release_host_bridge_dev(struct device *dev) 569{ 570 struct pci_host_bridge *bridge = to_pci_host_bridge(dev); 571 572 if (bridge->release_fn) 573 bridge->release_fn(bridge); 574 575 pci_free_resource_list(&bridge->windows); 576 pci_free_resource_list(&bridge->dma_ranges); 577 kfree(bridge); 578} 579 580static void pci_init_host_bridge(struct pci_host_bridge *bridge) 581{ 582 INIT_LIST_HEAD(&bridge->windows); 583 INIT_LIST_HEAD(&bridge->dma_ranges); 584 585 /* 586 * We assume we can manage these PCIe features. Some systems may 587 * reserve these for use by the platform itself, e.g., an ACPI BIOS 588 * may implement its own AER handling and use _OSC to prevent the 589 * OS from interfering. 590 */ 591 bridge->native_aer = 1; 592 bridge->native_pcie_hotplug = 1; 593 bridge->native_shpc_hotplug = 1; 594 bridge->native_pme = 1; 595 bridge->native_ltr = 1; 596 bridge->native_dpc = 1; 597 598 device_initialize(&bridge->dev); 599} 600 601struct pci_host_bridge *pci_alloc_host_bridge(size_t priv) 602{ 603 struct pci_host_bridge *bridge; 604 605 bridge = kzalloc(sizeof(*bridge) + priv, GFP_KERNEL); 606 if (!bridge) 607 return NULL; 608 609 pci_init_host_bridge(bridge); 610 bridge->dev.release = pci_release_host_bridge_dev; 611 612 return bridge; 613} 614EXPORT_SYMBOL(pci_alloc_host_bridge); 615 616static void devm_pci_alloc_host_bridge_release(void *data) 617{ 618 pci_free_host_bridge(data); 619} 620 621struct pci_host_bridge *devm_pci_alloc_host_bridge(struct device *dev, 622 size_t priv) 623{ 624 int ret; 625 struct pci_host_bridge *bridge; 626 627 bridge = pci_alloc_host_bridge(priv); 628 if (!bridge) 629 return NULL; 630 631 bridge->dev.parent = dev; 632 633 ret = devm_add_action_or_reset(dev, devm_pci_alloc_host_bridge_release, 634 bridge); 635 if (ret) 636 return NULL; 637 638 ret = devm_of_pci_bridge_init(dev, bridge); 639 if (ret) 640 return NULL; 641 642 return bridge; 643} 644EXPORT_SYMBOL(devm_pci_alloc_host_bridge); 645 646void pci_free_host_bridge(struct pci_host_bridge *bridge) 647{ 648 put_device(&bridge->dev); 649} 650EXPORT_SYMBOL(pci_free_host_bridge); 651 652/* Indexed by PCI_X_SSTATUS_FREQ (secondary bus mode and frequency) */ 653static const unsigned char pcix_bus_speed[] = { 654 PCI_SPEED_UNKNOWN, /* 0 */ 655 PCI_SPEED_66MHz_PCIX, /* 1 */ 656 PCI_SPEED_100MHz_PCIX, /* 2 */ 657 PCI_SPEED_133MHz_PCIX, /* 3 */ 658 PCI_SPEED_UNKNOWN, /* 4 */ 659 PCI_SPEED_66MHz_PCIX_ECC, /* 5 */ 660 PCI_SPEED_100MHz_PCIX_ECC, /* 6 */ 661 PCI_SPEED_133MHz_PCIX_ECC, /* 7 */ 662 PCI_SPEED_UNKNOWN, /* 8 */ 663 PCI_SPEED_66MHz_PCIX_266, /* 9 */ 664 PCI_SPEED_100MHz_PCIX_266, /* A */ 665 PCI_SPEED_133MHz_PCIX_266, /* B */ 666 PCI_SPEED_UNKNOWN, /* C */ 667 PCI_SPEED_66MHz_PCIX_533, /* D */ 668 PCI_SPEED_100MHz_PCIX_533, /* E */ 669 PCI_SPEED_133MHz_PCIX_533 /* F */ 670}; 671 672/* Indexed by PCI_EXP_LNKCAP_SLS, PCI_EXP_LNKSTA_CLS */ 673const unsigned char pcie_link_speed[] = { 674 PCI_SPEED_UNKNOWN, /* 0 */ 675 PCIE_SPEED_2_5GT, /* 1 */ 676 PCIE_SPEED_5_0GT, /* 2 */ 677 PCIE_SPEED_8_0GT, /* 3 */ 678 PCIE_SPEED_16_0GT, /* 4 */ 679 PCIE_SPEED_32_0GT, /* 5 */ 680 PCI_SPEED_UNKNOWN, /* 6 */ 681 PCI_SPEED_UNKNOWN, /* 7 */ 682 PCI_SPEED_UNKNOWN, /* 8 */ 683 PCI_SPEED_UNKNOWN, /* 9 */ 684 PCI_SPEED_UNKNOWN, /* A */ 685 PCI_SPEED_UNKNOWN, /* B */ 686 PCI_SPEED_UNKNOWN, /* C */ 687 PCI_SPEED_UNKNOWN, /* D */ 688 PCI_SPEED_UNKNOWN, /* E */ 689 PCI_SPEED_UNKNOWN /* F */ 690}; 691EXPORT_SYMBOL_GPL(pcie_link_speed); 692 693const char *pci_speed_string(enum pci_bus_speed speed) 694{ 695 /* Indexed by the pci_bus_speed enum */ 696 static const char *speed_strings[] = { 697 "33 MHz PCI", /* 0x00 */ 698 "66 MHz PCI", /* 0x01 */ 699 "66 MHz PCI-X", /* 0x02 */ 700 "100 MHz PCI-X", /* 0x03 */ 701 "133 MHz PCI-X", /* 0x04 */ 702 NULL, /* 0x05 */ 703 NULL, /* 0x06 */ 704 NULL, /* 0x07 */ 705 NULL, /* 0x08 */ 706 "66 MHz PCI-X 266", /* 0x09 */ 707 "100 MHz PCI-X 266", /* 0x0a */ 708 "133 MHz PCI-X 266", /* 0x0b */ 709 "Unknown AGP", /* 0x0c */ 710 "1x AGP", /* 0x0d */ 711 "2x AGP", /* 0x0e */ 712 "4x AGP", /* 0x0f */ 713 "8x AGP", /* 0x10 */ 714 "66 MHz PCI-X 533", /* 0x11 */ 715 "100 MHz PCI-X 533", /* 0x12 */ 716 "133 MHz PCI-X 533", /* 0x13 */ 717 "2.5 GT/s PCIe", /* 0x14 */ 718 "5.0 GT/s PCIe", /* 0x15 */ 719 "8.0 GT/s PCIe", /* 0x16 */ 720 "16.0 GT/s PCIe", /* 0x17 */ 721 "32.0 GT/s PCIe", /* 0x18 */ 722 }; 723 724 if (speed < ARRAY_SIZE(speed_strings)) 725 return speed_strings[speed]; 726 return "Unknown"; 727} 728EXPORT_SYMBOL_GPL(pci_speed_string); 729 730void pcie_update_link_speed(struct pci_bus *bus, u16 linksta) 731{ 732 bus->cur_bus_speed = pcie_link_speed[linksta & PCI_EXP_LNKSTA_CLS]; 733} 734EXPORT_SYMBOL_GPL(pcie_update_link_speed); 735 736static unsigned char agp_speeds[] = { 737 AGP_UNKNOWN, 738 AGP_1X, 739 AGP_2X, 740 AGP_4X, 741 AGP_8X 742}; 743 744static enum pci_bus_speed agp_speed(int agp3, int agpstat) 745{ 746 int index = 0; 747 748 if (agpstat & 4) 749 index = 3; 750 else if (agpstat & 2) 751 index = 2; 752 else if (agpstat & 1) 753 index = 1; 754 else 755 goto out; 756 757 if (agp3) { 758 index += 2; 759 if (index == 5) 760 index = 0; 761 } 762 763 out: 764 return agp_speeds[index]; 765} 766 767static void pci_set_bus_speed(struct pci_bus *bus) 768{ 769 struct pci_dev *bridge = bus->self; 770 int pos; 771 772 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP); 773 if (!pos) 774 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP3); 775 if (pos) { 776 u32 agpstat, agpcmd; 777 778 pci_read_config_dword(bridge, pos + PCI_AGP_STATUS, &agpstat); 779 bus->max_bus_speed = agp_speed(agpstat & 8, agpstat & 7); 780 781 pci_read_config_dword(bridge, pos + PCI_AGP_COMMAND, &agpcmd); 782 bus->cur_bus_speed = agp_speed(agpstat & 8, agpcmd & 7); 783 } 784 785 pos = pci_find_capability(bridge, PCI_CAP_ID_PCIX); 786 if (pos) { 787 u16 status; 788 enum pci_bus_speed max; 789 790 pci_read_config_word(bridge, pos + PCI_X_BRIDGE_SSTATUS, 791 &status); 792 793 if (status & PCI_X_SSTATUS_533MHZ) { 794 max = PCI_SPEED_133MHz_PCIX_533; 795 } else if (status & PCI_X_SSTATUS_266MHZ) { 796 max = PCI_SPEED_133MHz_PCIX_266; 797 } else if (status & PCI_X_SSTATUS_133MHZ) { 798 if ((status & PCI_X_SSTATUS_VERS) == PCI_X_SSTATUS_V2) 799 max = PCI_SPEED_133MHz_PCIX_ECC; 800 else 801 max = PCI_SPEED_133MHz_PCIX; 802 } else { 803 max = PCI_SPEED_66MHz_PCIX; 804 } 805 806 bus->max_bus_speed = max; 807 bus->cur_bus_speed = pcix_bus_speed[ 808 (status & PCI_X_SSTATUS_FREQ) >> 6]; 809 810 return; 811 } 812 813 if (pci_is_pcie(bridge)) { 814 u32 linkcap; 815 u16 linksta; 816 817 pcie_capability_read_dword(bridge, PCI_EXP_LNKCAP, &linkcap); 818 bus->max_bus_speed = pcie_link_speed[linkcap & PCI_EXP_LNKCAP_SLS]; 819 bridge->link_active_reporting = !!(linkcap & PCI_EXP_LNKCAP_DLLLARC); 820 821 pcie_capability_read_word(bridge, PCI_EXP_LNKSTA, &linksta); 822 pcie_update_link_speed(bus, linksta); 823 } 824} 825 826static struct irq_domain *pci_host_bridge_msi_domain(struct pci_bus *bus) 827{ 828 struct irq_domain *d; 829 830 /* 831 * Any firmware interface that can resolve the msi_domain 832 * should be called from here. 833 */ 834 d = pci_host_bridge_of_msi_domain(bus); 835 if (!d) 836 d = pci_host_bridge_acpi_msi_domain(bus); 837 838#ifdef CONFIG_PCI_MSI_IRQ_DOMAIN 839 /* 840 * If no IRQ domain was found via the OF tree, try looking it up 841 * directly through the fwnode_handle. 842 */ 843 if (!d) { 844 struct fwnode_handle *fwnode = pci_root_bus_fwnode(bus); 845 846 if (fwnode) 847 d = irq_find_matching_fwnode(fwnode, 848 DOMAIN_BUS_PCI_MSI); 849 } 850#endif 851 852 return d; 853} 854 855static void pci_set_bus_msi_domain(struct pci_bus *bus) 856{ 857 struct irq_domain *d; 858 struct pci_bus *b; 859 860 /* 861 * The bus can be a root bus, a subordinate bus, or a virtual bus 862 * created by an SR-IOV device. Walk up to the first bridge device 863 * found or derive the domain from the host bridge. 864 */ 865 for (b = bus, d = NULL; !d && !pci_is_root_bus(b); b = b->parent) { 866 if (b->self) 867 d = dev_get_msi_domain(&b->self->dev); 868 } 869 870 if (!d) 871 d = pci_host_bridge_msi_domain(b); 872 873 dev_set_msi_domain(&bus->dev, d); 874} 875 876static int pci_register_host_bridge(struct pci_host_bridge *bridge) 877{ 878 struct device *parent = bridge->dev.parent; 879 struct resource_entry *window, *n; 880 struct pci_bus *bus, *b; 881 resource_size_t offset; 882 LIST_HEAD(resources); 883 struct resource *res; 884 char addr[64], *fmt; 885 const char *name; 886 int err; 887 888 bus = pci_alloc_bus(NULL); 889 if (!bus) 890 return -ENOMEM; 891 892 bridge->bus = bus; 893 894 /* Temporarily move resources off the list */ 895 list_splice_init(&bridge->windows, &resources); 896 bus->sysdata = bridge->sysdata; 897 bus->msi = bridge->msi; 898 bus->ops = bridge->ops; 899 bus->backup_ops = bus->ops; 900 bus->number = bus->busn_res.start = bridge->busnr; 901#ifdef CONFIG_PCI_DOMAINS_GENERIC 902 bus->domain_nr = pci_bus_find_domain_nr(bus, parent); 903#endif 904 905 b = pci_find_bus(pci_domain_nr(bus), bridge->busnr); 906 if (b) { 907 /* Ignore it if we already got here via a different bridge */ 908 dev_dbg(&b->dev, "bus already known\n"); 909 err = -EEXIST; 910 goto free; 911 } 912 913 dev_set_name(&bridge->dev, "pci%04x:%02x", pci_domain_nr(bus), 914 bridge->busnr); 915 916 err = pcibios_root_bridge_prepare(bridge); 917 if (err) 918 goto free; 919 920 err = device_add(&bridge->dev); 921 if (err) { 922 put_device(&bridge->dev); 923 goto free; 924 } 925 bus->bridge = get_device(&bridge->dev); 926 device_enable_async_suspend(bus->bridge); 927 pci_set_bus_of_node(bus); 928 pci_set_bus_msi_domain(bus); 929 930 if (!parent) 931 set_dev_node(bus->bridge, pcibus_to_node(bus)); 932 933 bus->dev.class = &pcibus_class; 934 bus->dev.parent = bus->bridge; 935 936 dev_set_name(&bus->dev, "%04x:%02x", pci_domain_nr(bus), bus->number); 937 name = dev_name(&bus->dev); 938 939 err = device_register(&bus->dev); 940 if (err) 941 goto unregister; 942 943 pcibios_add_bus(bus); 944 945 if (bus->ops->add_bus) { 946 err = bus->ops->add_bus(bus); 947 if (WARN_ON(err < 0)) 948 dev_err(&bus->dev, "failed to add bus: %d\n", err); 949 } 950 951 /* Create legacy_io and legacy_mem files for this bus */ 952 pci_create_legacy_files(bus); 953 954 if (parent) 955 dev_info(parent, "PCI host bridge to bus %s\n", name); 956 else 957 pr_info("PCI host bridge to bus %s\n", name); 958 959 if (nr_node_ids > 1 && pcibus_to_node(bus) == NUMA_NO_NODE) 960 dev_warn(&bus->dev, "Unknown NUMA node; performance will be reduced\n"); 961 962 /* Add initial resources to the bus */ 963 resource_list_for_each_entry_safe(window, n, &resources) { 964 list_move_tail(&window->node, &bridge->windows); 965 offset = window->offset; 966 res = window->res; 967 968 if (res->flags & IORESOURCE_BUS) 969 pci_bus_insert_busn_res(bus, bus->number, res->end); 970 else 971 pci_bus_add_resource(bus, res, 0); 972 973 if (offset) { 974 if (resource_type(res) == IORESOURCE_IO) 975 fmt = " (bus address [%#06llx-%#06llx])"; 976 else 977 fmt = " (bus address [%#010llx-%#010llx])"; 978 979 snprintf(addr, sizeof(addr), fmt, 980 (unsigned long long)(res->start - offset), 981 (unsigned long long)(res->end - offset)); 982 } else 983 addr[0] = '\0'; 984 985 dev_info(&bus->dev, "root bus resource %pR%s\n", res, addr); 986 } 987 988 down_write(&pci_bus_sem); 989 list_add_tail(&bus->node, &pci_root_buses); 990 up_write(&pci_bus_sem); 991 992 return 0; 993 994unregister: 995 put_device(&bridge->dev); 996 device_del(&bridge->dev); 997 998free: 999 kfree(bus); 1000 return err; 1001} 1002 1003static bool pci_bridge_child_ext_cfg_accessible(struct pci_dev *bridge) 1004{ 1005 int pos; 1006 u32 status; 1007 1008 /* 1009 * If extended config space isn't accessible on a bridge's primary 1010 * bus, we certainly can't access it on the secondary bus. 1011 */ 1012 if (bridge->bus->bus_flags & PCI_BUS_FLAGS_NO_EXTCFG) 1013 return false; 1014 1015 /* 1016 * PCIe Root Ports and switch ports are PCIe on both sides, so if 1017 * extended config space is accessible on the primary, it's also 1018 * accessible on the secondary. 1019 */ 1020 if (pci_is_pcie(bridge) && 1021 (pci_pcie_type(bridge) == PCI_EXP_TYPE_ROOT_PORT || 1022 pci_pcie_type(bridge) == PCI_EXP_TYPE_UPSTREAM || 1023 pci_pcie_type(bridge) == PCI_EXP_TYPE_DOWNSTREAM)) 1024 return true; 1025 1026 /* 1027 * For the other bridge types: 1028 * - PCI-to-PCI bridges 1029 * - PCIe-to-PCI/PCI-X forward bridges 1030 * - PCI/PCI-X-to-PCIe reverse bridges 1031 * extended config space on the secondary side is only accessible 1032 * if the bridge supports PCI-X Mode 2. 1033 */ 1034 pos = pci_find_capability(bridge, PCI_CAP_ID_PCIX); 1035 if (!pos) 1036 return false; 1037 1038 pci_read_config_dword(bridge, pos + PCI_X_STATUS, &status); 1039 return status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ); 1040} 1041 1042static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent, 1043 struct pci_dev *bridge, int busnr) 1044{ 1045 struct pci_bus *child; 1046 struct pci_host_bridge *host; 1047 int i; 1048 int ret; 1049 1050 /* Allocate a new bus and inherit stuff from the parent */ 1051 child = pci_alloc_bus(parent); 1052 if (!child) 1053 return NULL; 1054 1055 child->parent = parent; 1056 child->msi = parent->msi; 1057 child->sysdata = parent->sysdata; 1058 child->bus_flags = parent->bus_flags; 1059 1060 host = pci_find_host_bridge(parent); 1061 if (host->child_ops) { 1062 child->ops = host->child_ops; 1063 } else { 1064 if (parent->backup_ops) 1065 child->ops = parent->backup_ops; 1066 else 1067 child->ops = parent->ops; 1068 } 1069 child->backup_ops = child->ops; 1070 1071 /* 1072 * Initialize some portions of the bus device, but don't register 1073 * it now as the parent is not properly set up yet. 1074 */ 1075 child->dev.class = &pcibus_class; 1076 dev_set_name(&child->dev, "%04x:%02x", pci_domain_nr(child), busnr); 1077 1078 /* Set up the primary, secondary and subordinate bus numbers */ 1079 child->number = child->busn_res.start = busnr; 1080 child->primary = parent->busn_res.start; 1081 child->busn_res.end = 0xff; 1082 1083 if (!bridge) { 1084 child->dev.parent = parent->bridge; 1085 goto add_dev; 1086 } 1087 1088 child->self = bridge; 1089 child->bridge = get_device(&bridge->dev); 1090 child->dev.parent = child->bridge; 1091 pci_set_bus_of_node(child); 1092 pci_set_bus_speed(child); 1093 1094 /* 1095 * Check whether extended config space is accessible on the child 1096 * bus. Note that we currently assume it is always accessible on 1097 * the root bus. 1098 */ 1099 if (!pci_bridge_child_ext_cfg_accessible(bridge)) { 1100 child->bus_flags |= PCI_BUS_FLAGS_NO_EXTCFG; 1101 pci_info(child, "extended config space not accessible\n"); 1102 } 1103 1104 /* Set up default resource pointers and names */ 1105 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) { 1106 child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i]; 1107 child->resource[i]->name = child->name; 1108 } 1109 bridge->subordinate = child; 1110 1111add_dev: 1112 pci_set_bus_msi_domain(child); 1113 ret = device_register(&child->dev); 1114 WARN_ON(ret < 0); 1115 1116 pcibios_add_bus(child); 1117 1118 if (child->ops->add_bus) { 1119 ret = child->ops->add_bus(child); 1120 if (WARN_ON(ret < 0)) 1121 dev_err(&child->dev, "failed to add bus: %d\n", ret); 1122 } 1123 1124 /* Create legacy_io and legacy_mem files for this bus */ 1125 pci_create_legacy_files(child); 1126 1127 return child; 1128} 1129 1130struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev, 1131 int busnr) 1132{ 1133 struct pci_bus *child; 1134 1135 child = pci_alloc_child_bus(parent, dev, busnr); 1136 if (child) { 1137 down_write(&pci_bus_sem); 1138 list_add_tail(&child->node, &parent->children); 1139 up_write(&pci_bus_sem); 1140 } 1141 return child; 1142} 1143EXPORT_SYMBOL(pci_add_new_bus); 1144 1145static void pci_enable_crs(struct pci_dev *pdev) 1146{ 1147 u16 root_cap = 0; 1148 1149 /* Enable CRS Software Visibility if supported */ 1150 pcie_capability_read_word(pdev, PCI_EXP_RTCAP, &root_cap); 1151 if (root_cap & PCI_EXP_RTCAP_CRSVIS) 1152 pcie_capability_set_word(pdev, PCI_EXP_RTCTL, 1153 PCI_EXP_RTCTL_CRSSVE); 1154} 1155 1156static unsigned int pci_scan_child_bus_extend(struct pci_bus *bus, 1157 unsigned int available_buses); 1158/** 1159 * pci_ea_fixed_busnrs() - Read fixed Secondary and Subordinate bus 1160 * numbers from EA capability. 1161 * @dev: Bridge 1162 * @sec: updated with secondary bus number from EA 1163 * @sub: updated with subordinate bus number from EA 1164 * 1165 * If @dev is a bridge with EA capability that specifies valid secondary 1166 * and subordinate bus numbers, return true with the bus numbers in @sec 1167 * and @sub. Otherwise return false. 1168 */ 1169static bool pci_ea_fixed_busnrs(struct pci_dev *dev, u8 *sec, u8 *sub) 1170{ 1171 int ea, offset; 1172 u32 dw; 1173 u8 ea_sec, ea_sub; 1174 1175 if (dev->hdr_type != PCI_HEADER_TYPE_BRIDGE) 1176 return false; 1177 1178 /* find PCI EA capability in list */ 1179 ea = pci_find_capability(dev, PCI_CAP_ID_EA); 1180 if (!ea) 1181 return false; 1182 1183 offset = ea + PCI_EA_FIRST_ENT; 1184 pci_read_config_dword(dev, offset, &dw); 1185 ea_sec = dw & PCI_EA_SEC_BUS_MASK; 1186 ea_sub = (dw & PCI_EA_SUB_BUS_MASK) >> PCI_EA_SUB_BUS_SHIFT; 1187 if (ea_sec == 0 || ea_sub < ea_sec) 1188 return false; 1189 1190 *sec = ea_sec; 1191 *sub = ea_sub; 1192 return true; 1193} 1194 1195/* 1196 * pci_scan_bridge_extend() - Scan buses behind a bridge 1197 * @bus: Parent bus the bridge is on 1198 * @dev: Bridge itself 1199 * @max: Starting subordinate number of buses behind this bridge 1200 * @available_buses: Total number of buses available for this bridge and 1201 * the devices below. After the minimal bus space has 1202 * been allocated the remaining buses will be 1203 * distributed equally between hotplug-capable bridges. 1204 * @pass: Either %0 (scan already configured bridges) or %1 (scan bridges 1205 * that need to be reconfigured. 1206 * 1207 * If it's a bridge, configure it and scan the bus behind it. 1208 * For CardBus bridges, we don't scan behind as the devices will 1209 * be handled by the bridge driver itself. 1210 * 1211 * We need to process bridges in two passes -- first we scan those 1212 * already configured by the BIOS and after we are done with all of 1213 * them, we proceed to assigning numbers to the remaining buses in 1214 * order to avoid overlaps between old and new bus numbers. 1215 * 1216 * Return: New subordinate number covering all buses behind this bridge. 1217 */ 1218static int pci_scan_bridge_extend(struct pci_bus *bus, struct pci_dev *dev, 1219 int max, unsigned int available_buses, 1220 int pass) 1221{ 1222 struct pci_bus *child; 1223 int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS); 1224 u32 buses, i, j = 0; 1225 u16 bctl; 1226 u8 primary, secondary, subordinate; 1227 int broken = 0; 1228 bool fixed_buses; 1229 u8 fixed_sec, fixed_sub; 1230 int next_busnr; 1231 1232 /* 1233 * Make sure the bridge is powered on to be able to access config 1234 * space of devices below it. 1235 */ 1236 pm_runtime_get_sync(&dev->dev); 1237 1238 pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses); 1239 primary = buses & 0xFF; 1240 secondary = (buses >> 8) & 0xFF; 1241 subordinate = (buses >> 16) & 0xFF; 1242 1243 pci_dbg(dev, "scanning [bus %02x-%02x] behind bridge, pass %d\n", 1244 secondary, subordinate, pass); 1245 1246 if (!primary && (primary != bus->number) && secondary && subordinate) { 1247 pci_warn(dev, "Primary bus is hard wired to 0\n"); 1248 primary = bus->number; 1249 } 1250 1251 /* Check if setup is sensible at all */ 1252 if (!pass && 1253 (primary != bus->number || secondary <= bus->number || 1254 secondary > subordinate)) { 1255 pci_info(dev, "bridge configuration invalid ([bus %02x-%02x]), reconfiguring\n", 1256 secondary, subordinate); 1257 broken = 1; 1258 } 1259 1260 /* 1261 * Disable Master-Abort Mode during probing to avoid reporting of 1262 * bus errors in some architectures. 1263 */ 1264 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl); 1265 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, 1266 bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT); 1267 1268 pci_enable_crs(dev); 1269 1270 if ((secondary || subordinate) && !pcibios_assign_all_busses() && 1271 !is_cardbus && !broken) { 1272 unsigned int cmax; 1273 1274 /* 1275 * Bus already configured by firmware, process it in the 1276 * first pass and just note the configuration. 1277 */ 1278 if (pass) 1279 goto out; 1280 1281 /* 1282 * The bus might already exist for two reasons: Either we 1283 * are rescanning the bus or the bus is reachable through 1284 * more than one bridge. The second case can happen with 1285 * the i450NX chipset. 1286 */ 1287 child = pci_find_bus(pci_domain_nr(bus), secondary); 1288 if (!child) { 1289 child = pci_add_new_bus(bus, dev, secondary); 1290 if (!child) 1291 goto out; 1292 child->primary = primary; 1293 pci_bus_insert_busn_res(child, secondary, subordinate); 1294 child->bridge_ctl = bctl; 1295 } 1296 1297 cmax = pci_scan_child_bus(child); 1298 if (cmax > subordinate) 1299 pci_warn(dev, "bridge has subordinate %02x but max busn %02x\n", 1300 subordinate, cmax); 1301 1302 /* Subordinate should equal child->busn_res.end */ 1303 if (subordinate > max) 1304 max = subordinate; 1305 } else { 1306 1307 /* 1308 * We need to assign a number to this bus which we always 1309 * do in the second pass. 1310 */ 1311 if (!pass) { 1312 if (pcibios_assign_all_busses() || broken || is_cardbus) 1313 1314 /* 1315 * Temporarily disable forwarding of the 1316 * configuration cycles on all bridges in 1317 * this bus segment to avoid possible 1318 * conflicts in the second pass between two 1319 * bridges programmed with overlapping bus 1320 * ranges. 1321 */ 1322 pci_write_config_dword(dev, PCI_PRIMARY_BUS, 1323 buses & ~0xffffff); 1324 goto out; 1325 } 1326 1327 /* Clear errors */ 1328 pci_write_config_word(dev, PCI_STATUS, 0xffff); 1329 1330 /* Read bus numbers from EA Capability (if present) */ 1331 fixed_buses = pci_ea_fixed_busnrs(dev, &fixed_sec, &fixed_sub); 1332 if (fixed_buses) 1333 next_busnr = fixed_sec; 1334 else 1335 next_busnr = max + 1; 1336 1337 /* 1338 * Prevent assigning a bus number that already exists. 1339 * This can happen when a bridge is hot-plugged, so in this 1340 * case we only re-scan this bus. 1341 */ 1342 child = pci_find_bus(pci_domain_nr(bus), next_busnr); 1343 if (!child) { 1344 child = pci_add_new_bus(bus, dev, next_busnr); 1345 if (!child) 1346 goto out; 1347 pci_bus_insert_busn_res(child, next_busnr, 1348 bus->busn_res.end); 1349 } 1350 max++; 1351 if (available_buses) 1352 available_buses--; 1353 1354 buses = (buses & 0xff000000) 1355 | ((unsigned int)(child->primary) << 0) 1356 | ((unsigned int)(child->busn_res.start) << 8) 1357 | ((unsigned int)(child->busn_res.end) << 16); 1358 1359 /* 1360 * yenta.c forces a secondary latency timer of 176. 1361 * Copy that behaviour here. 1362 */ 1363 if (is_cardbus) { 1364 buses &= ~0xff000000; 1365 buses |= CARDBUS_LATENCY_TIMER << 24; 1366 } 1367 1368 /* We need to blast all three values with a single write */ 1369 pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses); 1370 1371 if (!is_cardbus) { 1372 child->bridge_ctl = bctl; 1373 max = pci_scan_child_bus_extend(child, available_buses); 1374 } else { 1375 1376 /* 1377 * For CardBus bridges, we leave 4 bus numbers as 1378 * cards with a PCI-to-PCI bridge can be inserted 1379 * later. 1380 */ 1381 for (i = 0; i < CARDBUS_RESERVE_BUSNR; i++) { 1382 struct pci_bus *parent = bus; 1383 if (pci_find_bus(pci_domain_nr(bus), 1384 max+i+1)) 1385 break; 1386 while (parent->parent) { 1387 if ((!pcibios_assign_all_busses()) && 1388 (parent->busn_res.end > max) && 1389 (parent->busn_res.end <= max+i)) { 1390 j = 1; 1391 } 1392 parent = parent->parent; 1393 } 1394 if (j) { 1395 1396 /* 1397 * Often, there are two CardBus 1398 * bridges -- try to leave one 1399 * valid bus number for each one. 1400 */ 1401 i /= 2; 1402 break; 1403 } 1404 } 1405 max += i; 1406 } 1407 1408 /* 1409 * Set subordinate bus number to its real value. 1410 * If fixed subordinate bus number exists from EA 1411 * capability then use it. 1412 */ 1413 if (fixed_buses) 1414 max = fixed_sub; 1415 pci_bus_update_busn_res_end(child, max); 1416 pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max); 1417 } 1418 1419 sprintf(child->name, 1420 (is_cardbus ? "PCI CardBus %04x:%02x" : "PCI Bus %04x:%02x"), 1421 pci_domain_nr(bus), child->number); 1422 1423 /* Check that all devices are accessible */ 1424 while (bus->parent) { 1425 if ((child->busn_res.end > bus->busn_res.end) || 1426 (child->number > bus->busn_res.end) || 1427 (child->number < bus->number) || 1428 (child->busn_res.end < bus->number)) { 1429 dev_info(&dev->dev, "devices behind bridge are unusable because %pR cannot be assigned for them\n", 1430 &child->busn_res); 1431 break; 1432 } 1433 bus = bus->parent; 1434 } 1435 1436out: 1437 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl); 1438 1439 pm_runtime_put(&dev->dev); 1440 1441 return max; 1442} 1443 1444/* 1445 * pci_scan_bridge() - Scan buses behind a bridge 1446 * @bus: Parent bus the bridge is on 1447 * @dev: Bridge itself 1448 * @max: Starting subordinate number of buses behind this bridge 1449 * @pass: Either %0 (scan already configured bridges) or %1 (scan bridges 1450 * that need to be reconfigured. 1451 * 1452 * If it's a bridge, configure it and scan the bus behind it. 1453 * For CardBus bridges, we don't scan behind as the devices will 1454 * be handled by the bridge driver itself. 1455 * 1456 * We need to process bridges in two passes -- first we scan those 1457 * already configured by the BIOS and after we are done with all of 1458 * them, we proceed to assigning numbers to the remaining buses in 1459 * order to avoid overlaps between old and new bus numbers. 1460 * 1461 * Return: New subordinate number covering all buses behind this bridge. 1462 */ 1463int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass) 1464{ 1465 return pci_scan_bridge_extend(bus, dev, max, 0, pass); 1466} 1467EXPORT_SYMBOL(pci_scan_bridge); 1468 1469/* 1470 * Read interrupt line and base address registers. 1471 * The architecture-dependent code can tweak these, of course. 1472 */ 1473static void pci_read_irq(struct pci_dev *dev) 1474{ 1475 unsigned char irq; 1476 1477 /* VFs are not allowed to use INTx, so skip the config reads */ 1478 if (dev->is_virtfn) { 1479 dev->pin = 0; 1480 dev->irq = 0; 1481 return; 1482 } 1483 1484 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq); 1485 dev->pin = irq; 1486 if (irq) 1487 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq); 1488 dev->irq = irq; 1489} 1490 1491void set_pcie_port_type(struct pci_dev *pdev) 1492{ 1493 int pos; 1494 u16 reg16; 1495 int type; 1496 struct pci_dev *parent; 1497 1498 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP); 1499 if (!pos) 1500 return; 1501 1502 pdev->pcie_cap = pos; 1503 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, ®16); 1504 pdev->pcie_flags_reg = reg16; 1505 pci_read_config_word(pdev, pos + PCI_EXP_DEVCAP, ®16); 1506 pdev->pcie_mpss = reg16 & PCI_EXP_DEVCAP_PAYLOAD; 1507 1508 parent = pci_upstream_bridge(pdev); 1509 if (!parent) 1510 return; 1511 1512 /* 1513 * Some systems do not identify their upstream/downstream ports 1514 * correctly so detect impossible configurations here and correct 1515 * the port type accordingly. 1516 */ 1517 type = pci_pcie_type(pdev); 1518 if (type == PCI_EXP_TYPE_DOWNSTREAM) { 1519 /* 1520 * If pdev claims to be downstream port but the parent 1521 * device is also downstream port assume pdev is actually 1522 * upstream port. 1523 */ 1524 if (pcie_downstream_port(parent)) { 1525 pci_info(pdev, "claims to be downstream port but is acting as upstream port, correcting type\n"); 1526 pdev->pcie_flags_reg &= ~PCI_EXP_FLAGS_TYPE; 1527 pdev->pcie_flags_reg |= PCI_EXP_TYPE_UPSTREAM; 1528 } 1529 } else if (type == PCI_EXP_TYPE_UPSTREAM) { 1530 /* 1531 * If pdev claims to be upstream port but the parent 1532 * device is also upstream port assume pdev is actually 1533 * downstream port. 1534 */ 1535 if (pci_pcie_type(parent) == PCI_EXP_TYPE_UPSTREAM) { 1536 pci_info(pdev, "claims to be upstream port but is acting as downstream port, correcting type\n"); 1537 pdev->pcie_flags_reg &= ~PCI_EXP_FLAGS_TYPE; 1538 pdev->pcie_flags_reg |= PCI_EXP_TYPE_DOWNSTREAM; 1539 } 1540 } 1541} 1542 1543void set_pcie_hotplug_bridge(struct pci_dev *pdev) 1544{ 1545 u32 reg32; 1546 1547 pcie_capability_read_dword(pdev, PCI_EXP_SLTCAP, ®32); 1548 if (reg32 & PCI_EXP_SLTCAP_HPC) 1549 pdev->is_hotplug_bridge = 1; 1550} 1551 1552static void set_pcie_thunderbolt(struct pci_dev *dev) 1553{ 1554 int vsec = 0; 1555 u32 header; 1556 1557 while ((vsec = pci_find_next_ext_capability(dev, vsec, 1558 PCI_EXT_CAP_ID_VNDR))) { 1559 pci_read_config_dword(dev, vsec + PCI_VNDR_HEADER, &header); 1560 1561 /* Is the device part of a Thunderbolt controller? */ 1562 if (dev->vendor == PCI_VENDOR_ID_INTEL && 1563 PCI_VNDR_HEADER_ID(header) == PCI_VSEC_ID_INTEL_TBT) { 1564 dev->is_thunderbolt = 1; 1565 return; 1566 } 1567 } 1568} 1569 1570static void set_pcie_untrusted(struct pci_dev *dev) 1571{ 1572 struct pci_dev *parent; 1573 1574 /* 1575 * If the upstream bridge is untrusted we treat this device 1576 * untrusted as well. 1577 */ 1578 parent = pci_upstream_bridge(dev); 1579 if (parent && (parent->untrusted || parent->external_facing)) 1580 dev->untrusted = true; 1581} 1582 1583/** 1584 * pci_ext_cfg_is_aliased - Is ext config space just an alias of std config? 1585 * @dev: PCI device 1586 * 1587 * PCI Express to PCI/PCI-X Bridge Specification, rev 1.0, 4.1.4 says that 1588 * when forwarding a type1 configuration request the bridge must check that 1589 * the extended register address field is zero. The bridge is not permitted 1590 * to forward the transactions and must handle it as an Unsupported Request. 1591 * Some bridges do not follow this rule and simply drop the extended register 1592 * bits, resulting in the standard config space being aliased, every 256 1593 * bytes across the entire configuration space. Test for this condition by 1594 * comparing the first dword of each potential alias to the vendor/device ID. 1595 * Known offenders: 1596 * ASM1083/1085 PCIe-to-PCI Reversible Bridge (1b21:1080, rev 01 & 03) 1597 * AMD/ATI SBx00 PCI to PCI Bridge (1002:4384, rev 40) 1598 */ 1599static bool pci_ext_cfg_is_aliased(struct pci_dev *dev) 1600{ 1601#ifdef CONFIG_PCI_QUIRKS 1602 int pos; 1603 u32 header, tmp; 1604 1605 pci_read_config_dword(dev, PCI_VENDOR_ID, &header); 1606 1607 for (pos = PCI_CFG_SPACE_SIZE; 1608 pos < PCI_CFG_SPACE_EXP_SIZE; pos += PCI_CFG_SPACE_SIZE) { 1609 if (pci_read_config_dword(dev, pos, &tmp) != PCIBIOS_SUCCESSFUL 1610 || header != tmp) 1611 return false; 1612 } 1613 1614 return true; 1615#else 1616 return false; 1617#endif 1618} 1619 1620/** 1621 * pci_cfg_space_size - Get the configuration space size of the PCI device 1622 * @dev: PCI device 1623 * 1624 * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices 1625 * have 4096 bytes. Even if the device is capable, that doesn't mean we can 1626 * access it. Maybe we don't have a way to generate extended config space 1627 * accesses, or the device is behind a reverse Express bridge. So we try 1628 * reading the dword at 0x100 which must either be 0 or a valid extended 1629 * capability header. 1630 */ 1631static int pci_cfg_space_size_ext(struct pci_dev *dev) 1632{ 1633 u32 status; 1634 int pos = PCI_CFG_SPACE_SIZE; 1635 1636 if (pci_read_config_dword(dev, pos, &status) != PCIBIOS_SUCCESSFUL) 1637 return PCI_CFG_SPACE_SIZE; 1638 if (status == 0xffffffff || pci_ext_cfg_is_aliased(dev)) 1639 return PCI_CFG_SPACE_SIZE; 1640 1641 return PCI_CFG_SPACE_EXP_SIZE; 1642} 1643 1644int pci_cfg_space_size(struct pci_dev *dev) 1645{ 1646 int pos; 1647 u32 status; 1648 u16 class; 1649 1650#ifdef CONFIG_PCI_IOV 1651 /* 1652 * Per the SR-IOV specification (rev 1.1, sec 3.5), VFs are required to 1653 * implement a PCIe capability and therefore must implement extended 1654 * config space. We can skip the NO_EXTCFG test below and the 1655 * reachability/aliasing test in pci_cfg_space_size_ext() by virtue of 1656 * the fact that the SR-IOV capability on the PF resides in extended 1657 * config space and must be accessible and non-aliased to have enabled 1658 * support for this VF. This is a micro performance optimization for 1659 * systems supporting many VFs. 1660 */ 1661 if (dev->is_virtfn) 1662 return PCI_CFG_SPACE_EXP_SIZE; 1663#endif 1664 1665 if (dev->bus->bus_flags & PCI_BUS_FLAGS_NO_EXTCFG) 1666 return PCI_CFG_SPACE_SIZE; 1667 1668 class = dev->class >> 8; 1669 if (class == PCI_CLASS_BRIDGE_HOST) 1670 return pci_cfg_space_size_ext(dev); 1671 1672 if (pci_is_pcie(dev)) 1673 return pci_cfg_space_size_ext(dev); 1674 1675 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX); 1676 if (!pos) 1677 return PCI_CFG_SPACE_SIZE; 1678 1679 pci_read_config_dword(dev, pos + PCI_X_STATUS, &status); 1680 if (status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ)) 1681 return pci_cfg_space_size_ext(dev); 1682 1683 return PCI_CFG_SPACE_SIZE; 1684} 1685 1686static u32 pci_class(struct pci_dev *dev) 1687{ 1688 u32 class; 1689 1690#ifdef CONFIG_PCI_IOV 1691 if (dev->is_virtfn) 1692 return dev->physfn->sriov->class; 1693#endif 1694 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class); 1695 return class; 1696} 1697 1698static void pci_subsystem_ids(struct pci_dev *dev, u16 *vendor, u16 *device) 1699{ 1700#ifdef CONFIG_PCI_IOV 1701 if (dev->is_virtfn) { 1702 *vendor = dev->physfn->sriov->subsystem_vendor; 1703 *device = dev->physfn->sriov->subsystem_device; 1704 return; 1705 } 1706#endif 1707 pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, vendor); 1708 pci_read_config_word(dev, PCI_SUBSYSTEM_ID, device); 1709} 1710 1711static u8 pci_hdr_type(struct pci_dev *dev) 1712{ 1713 u8 hdr_type; 1714 1715#ifdef CONFIG_PCI_IOV 1716 if (dev->is_virtfn) 1717 return dev->physfn->sriov->hdr_type; 1718#endif 1719 pci_read_config_byte(dev, PCI_HEADER_TYPE, &hdr_type); 1720 return hdr_type; 1721} 1722 1723#define LEGACY_IO_RESOURCE (IORESOURCE_IO | IORESOURCE_PCI_FIXED) 1724 1725static void pci_msi_setup_pci_dev(struct pci_dev *dev) 1726{ 1727 /* 1728 * Disable the MSI hardware to avoid screaming interrupts 1729 * during boot. This is the power on reset default so 1730 * usually this should be a noop. 1731 */ 1732 dev->msi_cap = pci_find_capability(dev, PCI_CAP_ID_MSI); 1733 if (dev->msi_cap) 1734 pci_msi_set_enable(dev, 0); 1735 1736 dev->msix_cap = pci_find_capability(dev, PCI_CAP_ID_MSIX); 1737 if (dev->msix_cap) 1738 pci_msix_clear_and_set_ctrl(dev, PCI_MSIX_FLAGS_ENABLE, 0); 1739} 1740 1741/** 1742 * pci_intx_mask_broken - Test PCI_COMMAND_INTX_DISABLE writability 1743 * @dev: PCI device 1744 * 1745 * Test whether PCI_COMMAND_INTX_DISABLE is writable for @dev. Check this 1746 * at enumeration-time to avoid modifying PCI_COMMAND at run-time. 1747 */ 1748static int pci_intx_mask_broken(struct pci_dev *dev) 1749{ 1750 u16 orig, toggle, new; 1751 1752 pci_read_config_word(dev, PCI_COMMAND, &orig); 1753 toggle = orig ^ PCI_COMMAND_INTX_DISABLE; 1754 pci_write_config_word(dev, PCI_COMMAND, toggle); 1755 pci_read_config_word(dev, PCI_COMMAND, &new); 1756 1757 pci_write_config_word(dev, PCI_COMMAND, orig); 1758 1759 /* 1760 * PCI_COMMAND_INTX_DISABLE was reserved and read-only prior to PCI 1761 * r2.3, so strictly speaking, a device is not *broken* if it's not 1762 * writable. But we'll live with the misnomer for now. 1763 */ 1764 if (new != toggle) 1765 return 1; 1766 return 0; 1767} 1768 1769static void early_dump_pci_device(struct pci_dev *pdev) 1770{ 1771 u32 value[256 / 4]; 1772 int i; 1773 1774 pci_info(pdev, "config space:\n"); 1775 1776 for (i = 0; i < 256; i += 4) 1777 pci_read_config_dword(pdev, i, &value[i / 4]); 1778 1779 print_hex_dump(KERN_INFO, "", DUMP_PREFIX_OFFSET, 16, 1, 1780 value, 256, false); 1781} 1782 1783/** 1784 * pci_setup_device - Fill in class and map information of a device 1785 * @dev: the device structure to fill 1786 * 1787 * Initialize the device structure with information about the device's 1788 * vendor,class,memory and IO-space addresses, IRQ lines etc. 1789 * Called at initialisation of the PCI subsystem and by CardBus services. 1790 * Returns 0 on success and negative if unknown type of device (not normal, 1791 * bridge or CardBus). 1792 */ 1793int pci_setup_device(struct pci_dev *dev) 1794{ 1795 u32 class; 1796 u16 cmd; 1797 u8 hdr_type; 1798 int pos = 0; 1799 struct pci_bus_region region; 1800 struct resource *res; 1801 1802 hdr_type = pci_hdr_type(dev); 1803 1804 dev->sysdata = dev->bus->sysdata; 1805 dev->dev.parent = dev->bus->bridge; 1806 dev->dev.bus = &pci_bus_type; 1807 dev->hdr_type = hdr_type & 0x7f; 1808 dev->multifunction = !!(hdr_type & 0x80); 1809 dev->error_state = pci_channel_io_normal; 1810 set_pcie_port_type(dev); 1811 1812 pci_dev_assign_slot(dev); 1813 1814 /* 1815 * Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer) 1816 * set this higher, assuming the system even supports it. 1817 */ 1818 dev->dma_mask = 0xffffffff; 1819 1820 dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus), 1821 dev->bus->number, PCI_SLOT(dev->devfn), 1822 PCI_FUNC(dev->devfn)); 1823 1824 class = pci_class(dev); 1825 1826 dev->revision = class & 0xff; 1827 dev->class = class >> 8; /* upper 3 bytes */ 1828 1829 if (pci_early_dump) 1830 early_dump_pci_device(dev); 1831 1832 /* Need to have dev->class ready */ 1833 dev->cfg_size = pci_cfg_space_size(dev); 1834 1835 /* Need to have dev->cfg_size ready */ 1836 set_pcie_thunderbolt(dev); 1837 1838 set_pcie_untrusted(dev); 1839 1840 /* "Unknown power state" */ 1841 dev->current_state = PCI_UNKNOWN; 1842 1843 /* Early fixups, before probing the BARs */ 1844 pci_fixup_device(pci_fixup_early, dev); 1845 1846 pci_info(dev, "[%04x:%04x] type %02x class %#08x\n", 1847 dev->vendor, dev->device, dev->hdr_type, dev->class); 1848 1849 /* Device class may be changed after fixup */ 1850 class = dev->class >> 8; 1851 1852 if (dev->non_compliant_bars && !dev->mmio_always_on) { 1853 pci_read_config_word(dev, PCI_COMMAND, &cmd); 1854 if (cmd & (PCI_COMMAND_IO | PCI_COMMAND_MEMORY)) { 1855 pci_info(dev, "device has non-compliant BARs; disabling IO/MEM decoding\n"); 1856 cmd &= ~PCI_COMMAND_IO; 1857 cmd &= ~PCI_COMMAND_MEMORY; 1858 pci_write_config_word(dev, PCI_COMMAND, cmd); 1859 } 1860 } 1861 1862 dev->broken_intx_masking = pci_intx_mask_broken(dev); 1863 1864 switch (dev->hdr_type) { /* header type */ 1865 case PCI_HEADER_TYPE_NORMAL: /* standard header */ 1866 if (class == PCI_CLASS_BRIDGE_PCI) 1867 goto bad; 1868 pci_read_irq(dev); 1869 pci_read_bases(dev, 6, PCI_ROM_ADDRESS); 1870 1871 pci_subsystem_ids(dev, &dev->subsystem_vendor, &dev->subsystem_device); 1872 1873 /* 1874 * Do the ugly legacy mode stuff here rather than broken chip 1875 * quirk code. Legacy mode ATA controllers have fixed 1876 * addresses. These are not always echoed in BAR0-3, and 1877 * BAR0-3 in a few cases contain junk! 1878 */ 1879 if (class == PCI_CLASS_STORAGE_IDE) { 1880 u8 progif; 1881 pci_read_config_byte(dev, PCI_CLASS_PROG, &progif); 1882 if ((progif & 1) == 0) { 1883 region.start = 0x1F0; 1884 region.end = 0x1F7; 1885 res = &dev->resource[0]; 1886 res->flags = LEGACY_IO_RESOURCE; 1887 pcibios_bus_to_resource(dev->bus, res, ®ion); 1888 pci_info(dev, "legacy IDE quirk: reg 0x10: %pR\n", 1889 res); 1890 region.start = 0x3F6; 1891 region.end = 0x3F6; 1892 res = &dev->resource[1]; 1893 res->flags = LEGACY_IO_RESOURCE; 1894 pcibios_bus_to_resource(dev->bus, res, ®ion); 1895 pci_info(dev, "legacy IDE quirk: reg 0x14: %pR\n", 1896 res); 1897 } 1898 if ((progif & 4) == 0) { 1899 region.start = 0x170; 1900 region.end = 0x177; 1901 res = &dev->resource[2]; 1902 res->flags = LEGACY_IO_RESOURCE; 1903 pcibios_bus_to_resource(dev->bus, res, ®ion); 1904 pci_info(dev, "legacy IDE quirk: reg 0x18: %pR\n", 1905 res); 1906 region.start = 0x376; 1907 region.end = 0x376; 1908 res = &dev->resource[3]; 1909 res->flags = LEGACY_IO_RESOURCE; 1910 pcibios_bus_to_resource(dev->bus, res, ®ion); 1911 pci_info(dev, "legacy IDE quirk: reg 0x1c: %pR\n", 1912 res); 1913 } 1914 } 1915 break; 1916 1917 case PCI_HEADER_TYPE_BRIDGE: /* bridge header */ 1918 /* 1919 * The PCI-to-PCI bridge spec requires that subtractive 1920 * decoding (i.e. transparent) bridge must have programming 1921 * interface code of 0x01. 1922 */ 1923 pci_read_irq(dev); 1924 dev->transparent = ((dev->class & 0xff) == 1); 1925 pci_read_bases(dev, 2, PCI_ROM_ADDRESS1); 1926 pci_read_bridge_windows(dev); 1927 set_pcie_hotplug_bridge(dev); 1928 pos = pci_find_capability(dev, PCI_CAP_ID_SSVID); 1929 if (pos) { 1930 pci_read_config_word(dev, pos + PCI_SSVID_VENDOR_ID, &dev->subsystem_vendor); 1931 pci_read_config_word(dev, pos + PCI_SSVID_DEVICE_ID, &dev->subsystem_device); 1932 } 1933 break; 1934 1935 case PCI_HEADER_TYPE_CARDBUS: /* CardBus bridge header */ 1936 if (class != PCI_CLASS_BRIDGE_CARDBUS) 1937 goto bad; 1938 pci_read_irq(dev); 1939 pci_read_bases(dev, 1, 0); 1940 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor); 1941 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device); 1942 break; 1943 1944 default: /* unknown header */ 1945 pci_err(dev, "unknown header type %02x, ignoring device\n", 1946 dev->hdr_type); 1947 return -EIO; 1948 1949 bad: 1950 pci_err(dev, "ignoring class %#08x (doesn't match header type %02x)\n", 1951 dev->class, dev->hdr_type); 1952 dev->class = PCI_CLASS_NOT_DEFINED << 8; 1953 } 1954 1955 /* We found a fine healthy device, go go go... */ 1956 return 0; 1957} 1958 1959static void pci_configure_mps(struct pci_dev *dev) 1960{ 1961 struct pci_dev *bridge = pci_upstream_bridge(dev); 1962 int mps, mpss, p_mps, rc; 1963 1964 if (!pci_is_pcie(dev)) 1965 return; 1966 1967 /* MPS and MRRS fields are of type 'RsvdP' for VFs, short-circuit out */ 1968 if (dev->is_virtfn) 1969 return; 1970 1971 /* 1972 * For Root Complex Integrated Endpoints, program the maximum 1973 * supported value unless limited by the PCIE_BUS_PEER2PEER case. 1974 */ 1975 if (pci_pcie_type(dev) == PCI_EXP_TYPE_RC_END) { 1976 if (pcie_bus_config == PCIE_BUS_PEER2PEER) 1977 mps = 128; 1978 else 1979 mps = 128 << dev->pcie_mpss; 1980 rc = pcie_set_mps(dev, mps); 1981 if (rc) { 1982 pci_warn(dev, "can't set Max Payload Size to %d; if necessary, use \"pci=pcie_bus_safe\" and report a bug\n", 1983 mps); 1984 } 1985 return; 1986 } 1987 1988 if (!bridge || !pci_is_pcie(bridge)) 1989 return; 1990 1991 mps = pcie_get_mps(dev); 1992 p_mps = pcie_get_mps(bridge); 1993 1994 if (mps == p_mps) 1995 return; 1996 1997 if (pcie_bus_config == PCIE_BUS_TUNE_OFF) { 1998 pci_warn(dev, "Max Payload Size %d, but upstream %s set to %d; if necessary, use \"pci=pcie_bus_safe\" and report a bug\n", 1999 mps, pci_name(bridge), p_mps); 2000 return; 2001 } 2002 2003 /* 2004 * Fancier MPS configuration is done later by 2005 * pcie_bus_configure_settings() 2006 */ 2007 if (pcie_bus_config != PCIE_BUS_DEFAULT) 2008 return; 2009 2010 mpss = 128 << dev->pcie_mpss; 2011 if (mpss < p_mps && pci_pcie_type(bridge) == PCI_EXP_TYPE_ROOT_PORT) { 2012 pcie_set_mps(bridge, mpss); 2013 pci_info(dev, "Upstream bridge's Max Payload Size set to %d (was %d, max %d)\n", 2014 mpss, p_mps, 128 << bridge->pcie_mpss); 2015 p_mps = pcie_get_mps(bridge); 2016 } 2017 2018 rc = pcie_set_mps(dev, p_mps); 2019 if (rc) { 2020 pci_warn(dev, "can't set Max Payload Size to %d; if necessary, use \"pci=pcie_bus_safe\" and report a bug\n", 2021 p_mps); 2022 return; 2023 } 2024 2025 pci_info(dev, "Max Payload Size set to %d (was %d, max %d)\n", 2026 p_mps, mps, mpss); 2027} 2028 2029int pci_configure_extended_tags(struct pci_dev *dev, void *ign) 2030{ 2031 struct pci_host_bridge *host; 2032 u32 cap; 2033 u16 ctl; 2034 int ret; 2035 2036 if (!pci_is_pcie(dev)) 2037 return 0; 2038 2039 ret = pcie_capability_read_dword(dev, PCI_EXP_DEVCAP, &cap); 2040 if (ret) 2041 return 0; 2042 2043 if (!(cap & PCI_EXP_DEVCAP_EXT_TAG)) 2044 return 0; 2045 2046 ret = pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl); 2047 if (ret) 2048 return 0; 2049 2050 host = pci_find_host_bridge(dev->bus); 2051 if (!host) 2052 return 0; 2053 2054 /* 2055 * If some device in the hierarchy doesn't handle Extended Tags 2056 * correctly, make sure they're disabled. 2057 */ 2058 if (host->no_ext_tags) { 2059 if (ctl & PCI_EXP_DEVCTL_EXT_TAG) { 2060 pci_info(dev, "disabling Extended Tags\n"); 2061 pcie_capability_clear_word(dev, PCI_EXP_DEVCTL, 2062 PCI_EXP_DEVCTL_EXT_TAG); 2063 } 2064 return 0; 2065 } 2066 2067 if (!(ctl & PCI_EXP_DEVCTL_EXT_TAG)) { 2068 pci_info(dev, "enabling Extended Tags\n"); 2069 pcie_capability_set_word(dev, PCI_EXP_DEVCTL, 2070 PCI_EXP_DEVCTL_EXT_TAG); 2071 } 2072 return 0; 2073} 2074 2075/** 2076 * pcie_relaxed_ordering_enabled - Probe for PCIe relaxed ordering enable 2077 * @dev: PCI device to query 2078 * 2079 * Returns true if the device has enabled relaxed ordering attribute. 2080 */ 2081bool pcie_relaxed_ordering_enabled(struct pci_dev *dev) 2082{ 2083 u16 v; 2084 2085 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &v); 2086 2087 return !!(v & PCI_EXP_DEVCTL_RELAX_EN); 2088} 2089EXPORT_SYMBOL(pcie_relaxed_ordering_enabled); 2090 2091static void pci_configure_relaxed_ordering(struct pci_dev *dev) 2092{ 2093 struct pci_dev *root; 2094 2095 /* PCI_EXP_DEVICE_RELAX_EN is RsvdP in VFs */ 2096 if (dev->is_virtfn) 2097 return; 2098 2099 if (!pcie_relaxed_ordering_enabled(dev)) 2100 return; 2101 2102 /* 2103 * For now, we only deal with Relaxed Ordering issues with Root 2104 * Ports. Peer-to-Peer DMA is another can of worms. 2105 */ 2106 root = pcie_find_root_port(dev); 2107 if (!root) 2108 return; 2109 2110 if (root->dev_flags & PCI_DEV_FLAGS_NO_RELAXED_ORDERING) { 2111 pcie_capability_clear_word(dev, PCI_EXP_DEVCTL, 2112 PCI_EXP_DEVCTL_RELAX_EN); 2113 pci_info(dev, "Relaxed Ordering disabled because the Root Port didn't support it\n"); 2114 } 2115} 2116 2117static void pci_configure_ltr(struct pci_dev *dev) 2118{ 2119#ifdef CONFIG_PCIEASPM 2120 struct pci_host_bridge *host = pci_find_host_bridge(dev->bus); 2121 struct pci_dev *bridge; 2122 u32 cap, ctl; 2123 2124 if (!pci_is_pcie(dev)) 2125 return; 2126 2127 /* Read L1 PM substate capabilities */ 2128 dev->l1ss = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_L1SS); 2129 2130 pcie_capability_read_dword(dev, PCI_EXP_DEVCAP2, &cap); 2131 if (!(cap & PCI_EXP_DEVCAP2_LTR)) 2132 return; 2133 2134 pcie_capability_read_dword(dev, PCI_EXP_DEVCTL2, &ctl); 2135 if (ctl & PCI_EXP_DEVCTL2_LTR_EN) { 2136 if (pci_pcie_type(dev) == PCI_EXP_TYPE_ROOT_PORT) { 2137 dev->ltr_path = 1; 2138 return; 2139 } 2140 2141 bridge = pci_upstream_bridge(dev); 2142 if (bridge && bridge->ltr_path) 2143 dev->ltr_path = 1; 2144 2145 return; 2146 } 2147 2148 if (!host->native_ltr) 2149 return; 2150 2151 /* 2152 * Software must not enable LTR in an Endpoint unless the Root 2153 * Complex and all intermediate Switches indicate support for LTR. 2154 * PCIe r4.0, sec 6.18. 2155 */ 2156 if (pci_pcie_type(dev) == PCI_EXP_TYPE_ROOT_PORT || 2157 ((bridge = pci_upstream_bridge(dev)) && 2158 bridge->ltr_path)) { 2159 pcie_capability_set_word(dev, PCI_EXP_DEVCTL2, 2160 PCI_EXP_DEVCTL2_LTR_EN); 2161 dev->ltr_path = 1; 2162 } 2163#endif 2164} 2165 2166static void pci_configure_eetlp_prefix(struct pci_dev *dev) 2167{ 2168#ifdef CONFIG_PCI_PASID 2169 struct pci_dev *bridge; 2170 int pcie_type; 2171 u32 cap; 2172 2173 if (!pci_is_pcie(dev)) 2174 return; 2175 2176 pcie_capability_read_dword(dev, PCI_EXP_DEVCAP2, &cap); 2177 if (!(cap & PCI_EXP_DEVCAP2_EE_PREFIX)) 2178 return; 2179 2180 pcie_type = pci_pcie_type(dev); 2181 if (pcie_type == PCI_EXP_TYPE_ROOT_PORT || 2182 pcie_type == PCI_EXP_TYPE_RC_END) 2183 dev->eetlp_prefix_path = 1; 2184 else { 2185 bridge = pci_upstream_bridge(dev); 2186 if (bridge && bridge->eetlp_prefix_path) 2187 dev->eetlp_prefix_path = 1; 2188 } 2189#endif 2190} 2191 2192static void pci_configure_serr(struct pci_dev *dev) 2193{ 2194 u16 control; 2195 2196 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE) { 2197 2198 /* 2199 * A bridge will not forward ERR_ messages coming from an 2200 * endpoint unless SERR# forwarding is enabled. 2201 */ 2202 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &control); 2203 if (!(control & PCI_BRIDGE_CTL_SERR)) { 2204 control |= PCI_BRIDGE_CTL_SERR; 2205 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, control); 2206 } 2207 } 2208} 2209 2210static void pci_configure_device(struct pci_dev *dev) 2211{ 2212 pci_configure_mps(dev); 2213 pci_configure_extended_tags(dev, NULL); 2214 pci_configure_relaxed_ordering(dev); 2215 pci_configure_ltr(dev); 2216 pci_configure_eetlp_prefix(dev); 2217 pci_configure_serr(dev); 2218 2219 pci_acpi_program_hp_params(dev); 2220} 2221 2222static void pci_release_capabilities(struct pci_dev *dev) 2223{ 2224 pci_aer_exit(dev); 2225 pci_vpd_release(dev); 2226 pci_iov_release(dev); 2227 pci_free_cap_save_buffers(dev); 2228} 2229 2230/** 2231 * pci_release_dev - Free a PCI device structure when all users of it are 2232 * finished 2233 * @dev: device that's been disconnected 2234 * 2235 * Will be called only by the device core when all users of this PCI device are 2236 * done. 2237 */ 2238static void pci_release_dev(struct device *dev) 2239{ 2240 struct pci_dev *pci_dev; 2241 2242 pci_dev = to_pci_dev(dev); 2243 pci_release_capabilities(pci_dev); 2244 pci_release_of_node(pci_dev); 2245 pcibios_release_device(pci_dev); 2246 pci_bus_put(pci_dev->bus); 2247 kfree(pci_dev->driver_override); 2248 bitmap_free(pci_dev->dma_alias_mask); 2249 kfree(pci_dev); 2250} 2251 2252struct pci_dev *pci_alloc_dev(struct pci_bus *bus) 2253{ 2254 struct pci_dev *dev; 2255 2256 dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL); 2257 if (!dev) 2258 return NULL; 2259 2260 INIT_LIST_HEAD(&dev->bus_list); 2261 dev->dev.type = &pci_dev_type; 2262 dev->bus = pci_bus_get(bus); 2263 2264 return dev; 2265} 2266EXPORT_SYMBOL(pci_alloc_dev); 2267 2268static bool pci_bus_crs_vendor_id(u32 l) 2269{ 2270 return (l & 0xffff) == 0x0001; 2271} 2272 2273static bool pci_bus_wait_crs(struct pci_bus *bus, int devfn, u32 *l, 2274 int timeout) 2275{ 2276 int delay = 1; 2277 2278 if (!pci_bus_crs_vendor_id(*l)) 2279 return true; /* not a CRS completion */ 2280 2281 if (!timeout) 2282 return false; /* CRS, but caller doesn't want to wait */ 2283 2284 /* 2285 * We got the reserved Vendor ID that indicates a completion with 2286 * Configuration Request Retry Status (CRS). Retry until we get a 2287 * valid Vendor ID or we time out. 2288 */ 2289 while (pci_bus_crs_vendor_id(*l)) { 2290 if (delay > timeout) { 2291 pr_warn("pci %04x:%02x:%02x.%d: not ready after %dms; giving up\n", 2292 pci_domain_nr(bus), bus->number, 2293 PCI_SLOT(devfn), PCI_FUNC(devfn), delay - 1); 2294 2295 return false; 2296 } 2297 if (delay >= 1000) 2298 pr_info("pci %04x:%02x:%02x.%d: not ready after %dms; waiting\n", 2299 pci_domain_nr(bus), bus->number, 2300 PCI_SLOT(devfn), PCI_FUNC(devfn), delay - 1); 2301 2302 msleep(delay); 2303 delay *= 2; 2304 2305 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l)) 2306 return false; 2307 } 2308 2309 if (delay >= 1000) 2310 pr_info("pci %04x:%02x:%02x.%d: ready after %dms\n", 2311 pci_domain_nr(bus), bus->number, 2312 PCI_SLOT(devfn), PCI_FUNC(devfn), delay - 1); 2313 2314 return true; 2315} 2316 2317bool pci_bus_generic_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *l, 2318 int timeout) 2319{ 2320 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l)) 2321 return false; 2322 2323 /* Some broken boards return 0 or ~0 if a slot is empty: */ 2324 if (*l == 0xffffffff || *l == 0x00000000 || 2325 *l == 0x0000ffff || *l == 0xffff0000) 2326 return false; 2327 2328 if (pci_bus_crs_vendor_id(*l)) 2329 return pci_bus_wait_crs(bus, devfn, l, timeout); 2330 2331 return true; 2332} 2333 2334bool pci_bus_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *l, 2335 int timeout) 2336{ 2337#ifdef CONFIG_PCI_QUIRKS 2338 struct pci_dev *bridge = bus->self; 2339 2340 /* 2341 * Certain IDT switches have an issue where they improperly trigger 2342 * ACS Source Validation errors on completions for config reads. 2343 */ 2344 if (bridge && bridge->vendor == PCI_VENDOR_ID_IDT && 2345 bridge->device == 0x80b5) 2346 return pci_idt_bus_quirk(bus, devfn, l, timeout); 2347#endif 2348 2349 return pci_bus_generic_read_dev_vendor_id(bus, devfn, l, timeout); 2350} 2351EXPORT_SYMBOL(pci_bus_read_dev_vendor_id); 2352 2353/* 2354 * Read the config data for a PCI device, sanity-check it, 2355 * and fill in the dev structure. 2356 */ 2357static struct pci_dev *pci_scan_device(struct pci_bus *bus, int devfn) 2358{ 2359 struct pci_dev *dev; 2360 u32 l; 2361 2362 if (!pci_bus_read_dev_vendor_id(bus, devfn, &l, 60*1000)) 2363 return NULL; 2364 2365 dev = pci_alloc_dev(bus); 2366 if (!dev) 2367 return NULL; 2368 2369 dev->devfn = devfn; 2370 dev->vendor = l & 0xffff; 2371 dev->device = (l >> 16) & 0xffff; 2372 2373 pci_set_of_node(dev); 2374 2375 if (pci_setup_device(dev)) { 2376 pci_release_of_node(dev); 2377 pci_bus_put(dev->bus); 2378 kfree(dev); 2379 return NULL; 2380 } 2381 2382 return dev; 2383} 2384 2385void pcie_report_downtraining(struct pci_dev *dev) 2386{ 2387 if (!pci_is_pcie(dev)) 2388 return; 2389 2390 /* Look from the device up to avoid downstream ports with no devices */ 2391 if ((pci_pcie_type(dev) != PCI_EXP_TYPE_ENDPOINT) && 2392 (pci_pcie_type(dev) != PCI_EXP_TYPE_LEG_END) && 2393 (pci_pcie_type(dev) != PCI_EXP_TYPE_UPSTREAM)) 2394 return; 2395 2396 /* Multi-function PCIe devices share the same link/status */ 2397 if (PCI_FUNC(dev->devfn) != 0 || dev->is_virtfn) 2398 return; 2399 2400 /* Print link status only if the device is constrained by the fabric */ 2401 __pcie_print_link_status(dev, false); 2402} 2403 2404static void pci_init_capabilities(struct pci_dev *dev) 2405{ 2406 pci_ea_init(dev); /* Enhanced Allocation */ 2407 2408 /* Setup MSI caps & disable MSI/MSI-X interrupts */ 2409 pci_msi_setup_pci_dev(dev); 2410 2411 /* Buffers for saving PCIe and PCI-X capabilities */ 2412 pci_allocate_cap_save_buffers(dev); 2413 2414 pci_pm_init(dev); /* Power Management */ 2415 pci_vpd_init(dev); /* Vital Product Data */ 2416 pci_configure_ari(dev); /* Alternative Routing-ID Forwarding */ 2417 pci_iov_init(dev); /* Single Root I/O Virtualization */ 2418 pci_ats_init(dev); /* Address Translation Services */ 2419 pci_pri_init(dev); /* Page Request Interface */ 2420 pci_pasid_init(dev); /* Process Address Space ID */ 2421 pci_acs_init(dev); /* Access Control Services */ 2422 pci_ptm_init(dev); /* Precision Time Measurement */ 2423 pci_aer_init(dev); /* Advanced Error Reporting */ 2424 pci_dpc_init(dev); /* Downstream Port Containment */ 2425 2426 pcie_report_downtraining(dev); 2427 2428 if (pci_probe_reset_function(dev) == 0) 2429 dev->reset_fn = 1; 2430} 2431 2432/* 2433 * This is the equivalent of pci_host_bridge_msi_domain() that acts on 2434 * devices. Firmware interfaces that can select the MSI domain on a 2435 * per-device basis should be called from here. 2436 */ 2437static struct irq_domain *pci_dev_msi_domain(struct pci_dev *dev) 2438{ 2439 struct irq_domain *d; 2440 2441 /* 2442 * If a domain has been set through the pcibios_add_device() 2443 * callback, then this is the one (platform code knows best). 2444 */ 2445 d = dev_get_msi_domain(&dev->dev); 2446 if (d) 2447 return d; 2448 2449 /* 2450 * Let's see if we have a firmware interface able to provide 2451 * the domain. 2452 */ 2453 d = pci_msi_get_device_domain(dev); 2454 if (d) 2455 return d; 2456 2457 return NULL; 2458} 2459 2460static void pci_set_msi_domain(struct pci_dev *dev) 2461{ 2462 struct irq_domain *d; 2463 2464 /* 2465 * If the platform or firmware interfaces cannot supply a 2466 * device-specific MSI domain, then inherit the default domain 2467 * from the host bridge itself. 2468 */ 2469 d = pci_dev_msi_domain(dev); 2470 if (!d) 2471 d = dev_get_msi_domain(&dev->bus->dev); 2472 2473 dev_set_msi_domain(&dev->dev, d); 2474} 2475 2476void pci_device_add(struct pci_dev *dev, struct pci_bus *bus) 2477{ 2478 int ret; 2479 2480 pci_configure_device(dev); 2481 2482 device_initialize(&dev->dev); 2483 dev->dev.release = pci_release_dev; 2484 2485 set_dev_node(&dev->dev, pcibus_to_node(bus)); 2486 dev->dev.dma_mask = &dev->dma_mask; 2487 dev->dev.dma_parms = &dev->dma_parms; 2488 dev->dev.coherent_dma_mask = 0xffffffffull; 2489 2490 dma_set_max_seg_size(&dev->dev, 65536); 2491 dma_set_seg_boundary(&dev->dev, 0xffffffff); 2492 2493 /* Fix up broken headers */ 2494 pci_fixup_device(pci_fixup_header, dev); 2495 2496 pci_reassigndev_resource_alignment(dev); 2497 2498 dev->state_saved = false; 2499 2500 pci_init_capabilities(dev); 2501 2502 /* 2503 * Add the device to our list of discovered devices 2504 * and the bus list for fixup functions, etc. 2505 */ 2506 down_write(&pci_bus_sem); 2507 list_add_tail(&dev->bus_list, &bus->devices); 2508 up_write(&pci_bus_sem); 2509 2510 ret = pcibios_add_device(dev); 2511 WARN_ON(ret < 0); 2512 2513 /* Set up MSI IRQ domain */ 2514 pci_set_msi_domain(dev); 2515 2516 /* Notifier could use PCI capabilities */ 2517 dev->match_driver = false; 2518 ret = device_add(&dev->dev); 2519 WARN_ON(ret < 0); 2520} 2521 2522struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn) 2523{ 2524 struct pci_dev *dev; 2525 2526 dev = pci_get_slot(bus, devfn); 2527 if (dev) { 2528 pci_dev_put(dev); 2529 return dev; 2530 } 2531 2532 dev = pci_scan_device(bus, devfn); 2533 if (!dev) 2534 return NULL; 2535 2536 pci_device_add(dev, bus); 2537 2538 return dev; 2539} 2540EXPORT_SYMBOL(pci_scan_single_device); 2541 2542static unsigned next_fn(struct pci_bus *bus, struct pci_dev *dev, unsigned fn) 2543{ 2544 int pos; 2545 u16 cap = 0; 2546 unsigned next_fn; 2547 2548 if (pci_ari_enabled(bus)) { 2549 if (!dev) 2550 return 0; 2551 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI); 2552 if (!pos) 2553 return 0; 2554 2555 pci_read_config_word(dev, pos + PCI_ARI_CAP, &cap); 2556 next_fn = PCI_ARI_CAP_NFN(cap); 2557 if (next_fn <= fn) 2558 return 0; /* protect against malformed list */ 2559 2560 return next_fn; 2561 } 2562 2563 /* dev may be NULL for non-contiguous multifunction devices */ 2564 if (!dev || dev->multifunction) 2565 return (fn + 1) % 8; 2566 2567 return 0; 2568} 2569 2570static int only_one_child(struct pci_bus *bus) 2571{ 2572 struct pci_dev *bridge = bus->self; 2573 2574 /* 2575 * Systems with unusual topologies set PCI_SCAN_ALL_PCIE_DEVS so 2576 * we scan for all possible devices, not just Device 0. 2577 */ 2578 if (pci_has_flag(PCI_SCAN_ALL_PCIE_DEVS)) 2579 return 0; 2580 2581 /* 2582 * A PCIe Downstream Port normally leads to a Link with only Device 2583 * 0 on it (PCIe spec r3.1, sec 7.3.1). As an optimization, scan 2584 * only for Device 0 in that situation. 2585 */ 2586 if (bridge && pci_is_pcie(bridge) && pcie_downstream_port(bridge)) 2587 return 1; 2588 2589 return 0; 2590} 2591 2592/** 2593 * pci_scan_slot - Scan a PCI slot on a bus for devices 2594 * @bus: PCI bus to scan 2595 * @devfn: slot number to scan (must have zero function) 2596 * 2597 * Scan a PCI slot on the specified PCI bus for devices, adding 2598 * discovered devices to the @bus->devices list. New devices 2599 * will not have is_added set. 2600 * 2601 * Returns the number of new devices found. 2602 */ 2603int pci_scan_slot(struct pci_bus *bus, int devfn) 2604{ 2605 unsigned fn, nr = 0; 2606 struct pci_dev *dev; 2607 2608 if (only_one_child(bus) && (devfn > 0)) 2609 return 0; /* Already scanned the entire slot */ 2610 2611 dev = pci_scan_single_device(bus, devfn); 2612 if (!dev) 2613 return 0; 2614 if (!pci_dev_is_added(dev)) 2615 nr++; 2616 2617 for (fn = next_fn(bus, dev, 0); fn > 0; fn = next_fn(bus, dev, fn)) { 2618 dev = pci_scan_single_device(bus, devfn + fn); 2619 if (dev) { 2620 if (!pci_dev_is_added(dev)) 2621 nr++; 2622 dev->multifunction = 1; 2623 } 2624 } 2625 2626 /* Only one slot has PCIe device */ 2627 if (bus->self && nr) 2628 pcie_aspm_init_link_state(bus->self); 2629 2630 return nr; 2631} 2632EXPORT_SYMBOL(pci_scan_slot); 2633 2634static int pcie_find_smpss(struct pci_dev *dev, void *data) 2635{ 2636 u8 *smpss = data; 2637 2638 if (!pci_is_pcie(dev)) 2639 return 0; 2640 2641 /* 2642 * We don't have a way to change MPS settings on devices that have 2643 * drivers attached. A hot-added device might support only the minimum 2644 * MPS setting (MPS=128). Therefore, if the fabric contains a bridge 2645 * where devices may be hot-added, we limit the fabric MPS to 128 so 2646 * hot-added devices will work correctly. 2647 * 2648 * However, if we hot-add a device to a slot directly below a Root 2649 * Port, it's impossible for there to be other existing devices below 2650 * the port. We don't limit the MPS in this case because we can 2651 * reconfigure MPS on both the Root Port and the hot-added device, 2652 * and there are no other devices involved. 2653 * 2654 * Note that this PCIE_BUS_SAFE path assumes no peer-to-peer DMA. 2655 */ 2656 if (dev->is_hotplug_bridge && 2657 pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT) 2658 *smpss = 0; 2659 2660 if (*smpss > dev->pcie_mpss) 2661 *smpss = dev->pcie_mpss; 2662 2663 return 0; 2664} 2665 2666static void pcie_write_mps(struct pci_dev *dev, int mps) 2667{ 2668 int rc; 2669 2670 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) { 2671 mps = 128 << dev->pcie_mpss; 2672 2673 if (pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT && 2674 dev->bus->self) 2675 2676 /* 2677 * For "Performance", the assumption is made that 2678 * downstream communication will never be larger than 2679 * the MRRS. So, the MPS only needs to be configured 2680 * for the upstream communication. This being the case, 2681 * walk from the top down and set the MPS of the child 2682 * to that of the parent bus. 2683 * 2684 * Configure the device MPS with the smaller of the 2685 * device MPSS or the bridge MPS (which is assumed to be 2686 * properly configured at this point to the largest 2687 * allowable MPS based on its parent bus). 2688 */ 2689 mps = min(mps, pcie_get_mps(dev->bus->self)); 2690 } 2691 2692 rc = pcie_set_mps(dev, mps); 2693 if (rc) 2694 pci_err(dev, "Failed attempting to set the MPS\n"); 2695} 2696 2697static void pcie_write_mrrs(struct pci_dev *dev) 2698{ 2699 int rc, mrrs; 2700 2701 /* 2702 * In the "safe" case, do not configure the MRRS. There appear to be 2703 * issues with setting MRRS to 0 on a number of devices. 2704 */ 2705 if (pcie_bus_config != PCIE_BUS_PERFORMANCE) 2706 return; 2707 2708 /* 2709 * For max performance, the MRRS must be set to the largest supported 2710 * value. However, it cannot be configured larger than the MPS the 2711 * device or the bus can support. This should already be properly 2712 * configured by a prior call to pcie_write_mps(). 2713 */ 2714 mrrs = pcie_get_mps(dev); 2715 2716 /* 2717 * MRRS is a R/W register. Invalid values can be written, but a 2718 * subsequent read will verify if the value is acceptable or not. 2719 * If the MRRS value provided is not acceptable (e.g., too large), 2720 * shrink the value until it is acceptable to the HW. 2721 */ 2722 while (mrrs != pcie_get_readrq(dev) && mrrs >= 128) { 2723 rc = pcie_set_readrq(dev, mrrs); 2724 if (!rc) 2725 break; 2726 2727 pci_warn(dev, "Failed attempting to set the MRRS\n"); 2728 mrrs /= 2; 2729 } 2730 2731 if (mrrs < 128) 2732 pci_err(dev, "MRRS was unable to be configured with a safe value. If problems are experienced, try running with pci=pcie_bus_safe\n"); 2733} 2734 2735static int pcie_bus_configure_set(struct pci_dev *dev, void *data) 2736{ 2737 int mps, orig_mps; 2738 2739 if (!pci_is_pcie(dev)) 2740 return 0; 2741 2742 if (pcie_bus_config == PCIE_BUS_TUNE_OFF || 2743 pcie_bus_config == PCIE_BUS_DEFAULT) 2744 return 0; 2745 2746 mps = 128 << *(u8 *)data; 2747 orig_mps = pcie_get_mps(dev); 2748 2749 pcie_write_mps(dev, mps); 2750 pcie_write_mrrs(dev); 2751 2752 pci_info(dev, "Max Payload Size set to %4d/%4d (was %4d), Max Read Rq %4d\n", 2753 pcie_get_mps(dev), 128 << dev->pcie_mpss, 2754 orig_mps, pcie_get_readrq(dev)); 2755 2756 return 0; 2757} 2758 2759/* 2760 * pcie_bus_configure_settings() requires that pci_walk_bus work in a top-down, 2761 * parents then children fashion. If this changes, then this code will not 2762 * work as designed. 2763 */ 2764void pcie_bus_configure_settings(struct pci_bus *bus) 2765{ 2766 u8 smpss = 0; 2767 2768 if (!bus->self) 2769 return; 2770 2771 if (!pci_is_pcie(bus->self)) 2772 return; 2773 2774 /* 2775 * FIXME - Peer to peer DMA is possible, though the endpoint would need 2776 * to be aware of the MPS of the destination. To work around this, 2777 * simply force the MPS of the entire system to the smallest possible. 2778 */ 2779 if (pcie_bus_config == PCIE_BUS_PEER2PEER) 2780 smpss = 0; 2781 2782 if (pcie_bus_config == PCIE_BUS_SAFE) { 2783 smpss = bus->self->pcie_mpss; 2784 2785 pcie_find_smpss(bus->self, &smpss); 2786 pci_walk_bus(bus, pcie_find_smpss, &smpss); 2787 } 2788 2789 pcie_bus_configure_set(bus->self, &smpss); 2790 pci_walk_bus(bus, pcie_bus_configure_set, &smpss); 2791} 2792EXPORT_SYMBOL_GPL(pcie_bus_configure_settings); 2793 2794/* 2795 * Called after each bus is probed, but before its children are examined. This 2796 * is marked as __weak because multiple architectures define it. 2797 */ 2798void __weak pcibios_fixup_bus(struct pci_bus *bus) 2799{ 2800 /* nothing to do, expected to be removed in the future */ 2801} 2802 2803/** 2804 * pci_scan_child_bus_extend() - Scan devices below a bus 2805 * @bus: Bus to scan for devices 2806 * @available_buses: Total number of buses available (%0 does not try to 2807 * extend beyond the minimal) 2808 * 2809 * Scans devices below @bus including subordinate buses. Returns new 2810 * subordinate number including all the found devices. Passing 2811 * @available_buses causes the remaining bus space to be distributed 2812 * equally between hotplug-capable bridges to allow future extension of the 2813 * hierarchy. 2814 */ 2815static unsigned int pci_scan_child_bus_extend(struct pci_bus *bus, 2816 unsigned int available_buses) 2817{ 2818 unsigned int used_buses, normal_bridges = 0, hotplug_bridges = 0; 2819 unsigned int start = bus->busn_res.start; 2820 unsigned int devfn, fn, cmax, max = start; 2821 struct pci_dev *dev; 2822 int nr_devs; 2823 2824 dev_dbg(&bus->dev, "scanning bus\n"); 2825 2826 /* Go find them, Rover! */ 2827 for (devfn = 0; devfn < 256; devfn += 8) { 2828 nr_devs = pci_scan_slot(bus, devfn); 2829 2830 /* 2831 * The Jailhouse hypervisor may pass individual functions of a 2832 * multi-function device to a guest without passing function 0. 2833 * Look for them as well. 2834 */ 2835 if (jailhouse_paravirt() && nr_devs == 0) { 2836 for (fn = 1; fn < 8; fn++) { 2837 dev = pci_scan_single_device(bus, devfn + fn); 2838 if (dev) 2839 dev->multifunction = 1; 2840 } 2841 } 2842 } 2843 2844 /* Reserve buses for SR-IOV capability */ 2845 used_buses = pci_iov_bus_range(bus); 2846 max += used_buses; 2847 2848 /* 2849 * After performing arch-dependent fixup of the bus, look behind 2850 * all PCI-to-PCI bridges on this bus. 2851 */ 2852 if (!bus->is_added) { 2853 dev_dbg(&bus->dev, "fixups for bus\n"); 2854 pcibios_fixup_bus(bus); 2855 bus->is_added = 1; 2856 } 2857 2858 /* 2859 * Calculate how many hotplug bridges and normal bridges there 2860 * are on this bus. We will distribute the additional available 2861 * buses between hotplug bridges. 2862 */ 2863 for_each_pci_bridge(dev, bus) { 2864 if (dev->is_hotplug_bridge) 2865 hotplug_bridges++; 2866 else 2867 normal_bridges++; 2868 } 2869 2870 /* 2871 * Scan bridges that are already configured. We don't touch them 2872 * unless they are misconfigured (which will be done in the second 2873 * scan below). 2874 */ 2875 for_each_pci_bridge(dev, bus) { 2876 cmax = max; 2877 max = pci_scan_bridge_extend(bus, dev, max, 0, 0); 2878 2879 /* 2880 * Reserve one bus for each bridge now to avoid extending 2881 * hotplug bridges too much during the second scan below. 2882 */ 2883 used_buses++; 2884 if (cmax - max > 1) 2885 used_buses += cmax - max - 1; 2886 } 2887 2888 /* Scan bridges that need to be reconfigured */ 2889 for_each_pci_bridge(dev, bus) { 2890 unsigned int buses = 0; 2891 2892 if (!hotplug_bridges && normal_bridges == 1) { 2893 2894 /* 2895 * There is only one bridge on the bus (upstream 2896 * port) so it gets all available buses which it 2897 * can then distribute to the possible hotplug 2898 * bridges below. 2899 */ 2900 buses = available_buses; 2901 } else if (dev->is_hotplug_bridge) { 2902 2903 /* 2904 * Distribute the extra buses between hotplug 2905 * bridges if any. 2906 */ 2907 buses = available_buses / hotplug_bridges; 2908 buses = min(buses, available_buses - used_buses + 1); 2909 } 2910 2911 cmax = max; 2912 max = pci_scan_bridge_extend(bus, dev, cmax, buses, 1); 2913 /* One bus is already accounted so don't add it again */ 2914 if (max - cmax > 1) 2915 used_buses += max - cmax - 1; 2916 } 2917 2918 /* 2919 * Make sure a hotplug bridge has at least the minimum requested 2920 * number of buses but allow it to grow up to the maximum available 2921 * bus number of there is room. 2922 */ 2923 if (bus->self && bus->self->is_hotplug_bridge) { 2924 used_buses = max_t(unsigned int, available_buses, 2925 pci_hotplug_bus_size - 1); 2926 if (max - start < used_buses) { 2927 max = start + used_buses; 2928 2929 /* Do not allocate more buses than we have room left */ 2930 if (max > bus->busn_res.end) 2931 max = bus->busn_res.end; 2932 2933 dev_dbg(&bus->dev, "%pR extended by %#02x\n", 2934 &bus->busn_res, max - start); 2935 } 2936 } 2937 2938 /* 2939 * We've scanned the bus and so we know all about what's on 2940 * the other side of any bridges that may be on this bus plus 2941 * any devices. 2942 * 2943 * Return how far we've got finding sub-buses. 2944 */ 2945 dev_dbg(&bus->dev, "bus scan returning with max=%02x\n", max); 2946 return max; 2947} 2948 2949/** 2950 * pci_scan_child_bus() - Scan devices below a bus 2951 * @bus: Bus to scan for devices 2952 * 2953 * Scans devices below @bus including subordinate buses. Returns new 2954 * subordinate number including all the found devices. 2955 */ 2956unsigned int pci_scan_child_bus(struct pci_bus *bus) 2957{ 2958 return pci_scan_child_bus_extend(bus, 0); 2959} 2960EXPORT_SYMBOL_GPL(pci_scan_child_bus); 2961 2962/** 2963 * pcibios_root_bridge_prepare - Platform-specific host bridge setup 2964 * @bridge: Host bridge to set up 2965 * 2966 * Default empty implementation. Replace with an architecture-specific setup 2967 * routine, if necessary. 2968 */ 2969int __weak pcibios_root_bridge_prepare(struct pci_host_bridge *bridge) 2970{ 2971 return 0; 2972} 2973 2974void __weak pcibios_add_bus(struct pci_bus *bus) 2975{ 2976} 2977 2978void __weak pcibios_remove_bus(struct pci_bus *bus) 2979{ 2980} 2981 2982struct pci_bus *pci_create_root_bus(struct device *parent, int bus, 2983 struct pci_ops *ops, void *sysdata, struct list_head *resources) 2984{ 2985 int error; 2986 struct pci_host_bridge *bridge; 2987 2988 bridge = pci_alloc_host_bridge(0); 2989 if (!bridge) 2990 return NULL; 2991 2992 bridge->dev.parent = parent; 2993 2994 list_splice_init(resources, &bridge->windows); 2995 bridge->sysdata = sysdata; 2996 bridge->busnr = bus; 2997 bridge->ops = ops; 2998 2999 error = pci_register_host_bridge(bridge); 3000 if (error < 0) 3001 goto err_out; 3002 3003 return bridge->bus; 3004 3005err_out: 3006 put_device(&bridge->dev); 3007 return NULL; 3008} 3009EXPORT_SYMBOL_GPL(pci_create_root_bus); 3010 3011int pci_host_probe(struct pci_host_bridge *bridge) 3012{ 3013 struct pci_bus *bus, *child; 3014 int ret; 3015 3016 ret = pci_scan_root_bus_bridge(bridge); 3017 if (ret < 0) { 3018 dev_err(bridge->dev.parent, "Scanning root bridge failed"); 3019 return ret; 3020 } 3021 3022 bus = bridge->bus; 3023 3024 /* 3025 * We insert PCI resources into the iomem_resource and 3026 * ioport_resource trees in either pci_bus_claim_resources() 3027 * or pci_bus_assign_resources(). 3028 */ 3029 if (pci_has_flag(PCI_PROBE_ONLY)) { 3030 pci_bus_claim_resources(bus); 3031 } else { 3032 pci_bus_size_bridges(bus); 3033 pci_bus_assign_resources(bus); 3034 3035 list_for_each_entry(child, &bus->children, node) 3036 pcie_bus_configure_settings(child); 3037 } 3038 3039 pci_bus_add_devices(bus); 3040 return 0; 3041} 3042EXPORT_SYMBOL_GPL(pci_host_probe); 3043 3044int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int bus_max) 3045{ 3046 struct resource *res = &b->busn_res; 3047 struct resource *parent_res, *conflict; 3048 3049 res->start = bus; 3050 res->end = bus_max; 3051 res->flags = IORESOURCE_BUS; 3052 3053 if (!pci_is_root_bus(b)) 3054 parent_res = &b->parent->busn_res; 3055 else { 3056 parent_res = get_pci_domain_busn_res(pci_domain_nr(b)); 3057 res->flags |= IORESOURCE_PCI_FIXED; 3058 } 3059 3060 conflict = request_resource_conflict(parent_res, res); 3061 3062 if (conflict) 3063 dev_info(&b->dev, 3064 "busn_res: can not insert %pR under %s%pR (conflicts with %s %pR)\n", 3065 res, pci_is_root_bus(b) ? "domain " : "", 3066 parent_res, conflict->name, conflict); 3067 3068 return conflict == NULL; 3069} 3070 3071int pci_bus_update_busn_res_end(struct pci_bus *b, int bus_max) 3072{ 3073 struct resource *res = &b->busn_res; 3074 struct resource old_res = *res; 3075 resource_size_t size; 3076 int ret; 3077 3078 if (res->start > bus_max) 3079 return -EINVAL; 3080 3081 size = bus_max - res->start + 1; 3082 ret = adjust_resource(res, res->start, size); 3083 dev_info(&b->dev, "busn_res: %pR end %s updated to %02x\n", 3084 &old_res, ret ? "can not be" : "is", bus_max); 3085 3086 if (!ret && !res->parent) 3087 pci_bus_insert_busn_res(b, res->start, res->end); 3088 3089 return ret; 3090} 3091 3092void pci_bus_release_busn_res(struct pci_bus *b) 3093{ 3094 struct resource *res = &b->busn_res; 3095 int ret; 3096 3097 if (!res->flags || !res->parent) 3098 return; 3099 3100 ret = release_resource(res); 3101 dev_info(&b->dev, "busn_res: %pR %s released\n", 3102 res, ret ? "can not be" : "is"); 3103} 3104 3105int pci_scan_root_bus_bridge(struct pci_host_bridge *bridge) 3106{ 3107 struct resource_entry *window; 3108 bool found = false; 3109 struct pci_bus *b; 3110 int max, bus, ret; 3111 3112 if (!bridge) 3113 return -EINVAL; 3114 3115 resource_list_for_each_entry(window, &bridge->windows) 3116 if (window->res->flags & IORESOURCE_BUS) { 3117 bridge->busnr = window->res->start; 3118 found = true; 3119 break; 3120 } 3121 3122 ret = pci_register_host_bridge(bridge); 3123 if (ret < 0) 3124 return ret; 3125 3126 b = bridge->bus; 3127 bus = bridge->busnr; 3128 3129 if (!found) { 3130 dev_info(&b->dev, 3131 "No busn resource found for root bus, will use [bus %02x-ff]\n", 3132 bus); 3133 pci_bus_insert_busn_res(b, bus, 255); 3134 } 3135 3136 max = pci_scan_child_bus(b); 3137 3138 if (!found) 3139 pci_bus_update_busn_res_end(b, max); 3140 3141 return 0; 3142} 3143EXPORT_SYMBOL(pci_scan_root_bus_bridge); 3144 3145struct pci_bus *pci_scan_root_bus(struct device *parent, int bus, 3146 struct pci_ops *ops, void *sysdata, struct list_head *resources) 3147{ 3148 struct resource_entry *window; 3149 bool found = false; 3150 struct pci_bus *b; 3151 int max; 3152 3153 resource_list_for_each_entry(window, resources) 3154 if (window->res->flags & IORESOURCE_BUS) { 3155 found = true; 3156 break; 3157 } 3158 3159 b = pci_create_root_bus(parent, bus, ops, sysdata, resources); 3160 if (!b) 3161 return NULL; 3162 3163 if (!found) { 3164 dev_info(&b->dev, 3165 "No busn resource found for root bus, will use [bus %02x-ff]\n", 3166 bus); 3167 pci_bus_insert_busn_res(b, bus, 255); 3168 } 3169 3170 max = pci_scan_child_bus(b); 3171 3172 if (!found) 3173 pci_bus_update_busn_res_end(b, max); 3174 3175 return b; 3176} 3177EXPORT_SYMBOL(pci_scan_root_bus); 3178 3179struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops, 3180 void *sysdata) 3181{ 3182 LIST_HEAD(resources); 3183 struct pci_bus *b; 3184 3185 pci_add_resource(&resources, &ioport_resource); 3186 pci_add_resource(&resources, &iomem_resource); 3187 pci_add_resource(&resources, &busn_resource); 3188 b = pci_create_root_bus(NULL, bus, ops, sysdata, &resources); 3189 if (b) { 3190 pci_scan_child_bus(b); 3191 } else { 3192 pci_free_resource_list(&resources); 3193 } 3194 return b; 3195} 3196EXPORT_SYMBOL(pci_scan_bus); 3197 3198/** 3199 * pci_rescan_bus_bridge_resize - Scan a PCI bus for devices 3200 * @bridge: PCI bridge for the bus to scan 3201 * 3202 * Scan a PCI bus and child buses for new devices, add them, 3203 * and enable them, resizing bridge mmio/io resource if necessary 3204 * and possible. The caller must ensure the child devices are already 3205 * removed for resizing to occur. 3206 * 3207 * Returns the max number of subordinate bus discovered. 3208 */ 3209unsigned int pci_rescan_bus_bridge_resize(struct pci_dev *bridge) 3210{ 3211 unsigned int max; 3212 struct pci_bus *bus = bridge->subordinate; 3213 3214 max = pci_scan_child_bus(bus); 3215 3216 pci_assign_unassigned_bridge_resources(bridge); 3217 3218 pci_bus_add_devices(bus); 3219 3220 return max; 3221} 3222 3223/** 3224 * pci_rescan_bus - Scan a PCI bus for devices 3225 * @bus: PCI bus to scan 3226 * 3227 * Scan a PCI bus and child buses for new devices, add them, 3228 * and enable them. 3229 * 3230 * Returns the max number of subordinate bus discovered. 3231 */ 3232unsigned int pci_rescan_bus(struct pci_bus *bus) 3233{ 3234 unsigned int max; 3235 3236 max = pci_scan_child_bus(bus); 3237 pci_assign_unassigned_bus_resources(bus); 3238 pci_bus_add_devices(bus); 3239 3240 return max; 3241} 3242EXPORT_SYMBOL_GPL(pci_rescan_bus); 3243 3244/* 3245 * pci_rescan_bus(), pci_rescan_bus_bridge_resize() and PCI device removal 3246 * routines should always be executed under this mutex. 3247 */ 3248static DEFINE_MUTEX(pci_rescan_remove_lock); 3249 3250void pci_lock_rescan_remove(void) 3251{ 3252 mutex_lock(&pci_rescan_remove_lock); 3253} 3254EXPORT_SYMBOL_GPL(pci_lock_rescan_remove); 3255 3256void pci_unlock_rescan_remove(void) 3257{ 3258 mutex_unlock(&pci_rescan_remove_lock); 3259} 3260EXPORT_SYMBOL_GPL(pci_unlock_rescan_remove); 3261 3262static int __init pci_sort_bf_cmp(const struct device *d_a, 3263 const struct device *d_b) 3264{ 3265 const struct pci_dev *a = to_pci_dev(d_a); 3266 const struct pci_dev *b = to_pci_dev(d_b); 3267 3268 if (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1; 3269 else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return 1; 3270 3271 if (a->bus->number < b->bus->number) return -1; 3272 else if (a->bus->number > b->bus->number) return 1; 3273 3274 if (a->devfn < b->devfn) return -1; 3275 else if (a->devfn > b->devfn) return 1; 3276 3277 return 0; 3278} 3279 3280void __init pci_sort_breadthfirst(void) 3281{ 3282 bus_sort_breadthfirst(&pci_bus_type, &pci_sort_bf_cmp); 3283} 3284 3285int pci_hp_add_bridge(struct pci_dev *dev) 3286{ 3287 struct pci_bus *parent = dev->bus; 3288 int busnr, start = parent->busn_res.start; 3289 unsigned int available_buses = 0; 3290 int end = parent->busn_res.end; 3291 3292 for (busnr = start; busnr <= end; busnr++) { 3293 if (!pci_find_bus(pci_domain_nr(parent), busnr)) 3294 break; 3295 } 3296 if (busnr-- > end) { 3297 pci_err(dev, "No bus number available for hot-added bridge\n"); 3298 return -1; 3299 } 3300 3301 /* Scan bridges that are already configured */ 3302 busnr = pci_scan_bridge(parent, dev, busnr, 0); 3303 3304 /* 3305 * Distribute the available bus numbers between hotplug-capable 3306 * bridges to make extending the chain later possible. 3307 */ 3308 available_buses = end - busnr; 3309 3310 /* Scan bridges that need to be reconfigured */ 3311 pci_scan_bridge_extend(parent, dev, busnr, available_buses, 1); 3312 3313 if (!dev->subordinate) 3314 return -1; 3315 3316 return 0; 3317} 3318EXPORT_SYMBOL_GPL(pci_hp_add_bridge); 3319