18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 28c2ecf20Sopenharmony_ci/* 38c2ecf20Sopenharmony_ci * PCIe driver for Renesas R-Car SoCs 48c2ecf20Sopenharmony_ci * Copyright (C) 2014-2020 Renesas Electronics Europe Ltd 58c2ecf20Sopenharmony_ci * 68c2ecf20Sopenharmony_ci * Based on: 78c2ecf20Sopenharmony_ci * arch/sh/drivers/pci/pcie-sh7786.c 88c2ecf20Sopenharmony_ci * arch/sh/drivers/pci/ops-sh7786.c 98c2ecf20Sopenharmony_ci * Copyright (C) 2009 - 2011 Paul Mundt 108c2ecf20Sopenharmony_ci * 118c2ecf20Sopenharmony_ci * Author: Phil Edworthy <phil.edworthy@renesas.com> 128c2ecf20Sopenharmony_ci */ 138c2ecf20Sopenharmony_ci 148c2ecf20Sopenharmony_ci#include <linux/bitops.h> 158c2ecf20Sopenharmony_ci#include <linux/clk.h> 168c2ecf20Sopenharmony_ci#include <linux/delay.h> 178c2ecf20Sopenharmony_ci#include <linux/interrupt.h> 188c2ecf20Sopenharmony_ci#include <linux/irq.h> 198c2ecf20Sopenharmony_ci#include <linux/irqdomain.h> 208c2ecf20Sopenharmony_ci#include <linux/kernel.h> 218c2ecf20Sopenharmony_ci#include <linux/init.h> 228c2ecf20Sopenharmony_ci#include <linux/msi.h> 238c2ecf20Sopenharmony_ci#include <linux/of_address.h> 248c2ecf20Sopenharmony_ci#include <linux/of_irq.h> 258c2ecf20Sopenharmony_ci#include <linux/of_pci.h> 268c2ecf20Sopenharmony_ci#include <linux/of_platform.h> 278c2ecf20Sopenharmony_ci#include <linux/pci.h> 288c2ecf20Sopenharmony_ci#include <linux/phy/phy.h> 298c2ecf20Sopenharmony_ci#include <linux/platform_device.h> 308c2ecf20Sopenharmony_ci#include <linux/pm_runtime.h> 318c2ecf20Sopenharmony_ci#include <linux/slab.h> 328c2ecf20Sopenharmony_ci 338c2ecf20Sopenharmony_ci#include "pcie-rcar.h" 348c2ecf20Sopenharmony_ci 358c2ecf20Sopenharmony_cistruct rcar_msi { 368c2ecf20Sopenharmony_ci DECLARE_BITMAP(used, INT_PCI_MSI_NR); 378c2ecf20Sopenharmony_ci struct irq_domain *domain; 388c2ecf20Sopenharmony_ci struct msi_controller chip; 398c2ecf20Sopenharmony_ci unsigned long pages; 408c2ecf20Sopenharmony_ci struct mutex lock; 418c2ecf20Sopenharmony_ci int irq1; 428c2ecf20Sopenharmony_ci int irq2; 438c2ecf20Sopenharmony_ci}; 448c2ecf20Sopenharmony_ci 458c2ecf20Sopenharmony_cistatic inline struct rcar_msi *to_rcar_msi(struct msi_controller *chip) 468c2ecf20Sopenharmony_ci{ 478c2ecf20Sopenharmony_ci return container_of(chip, struct rcar_msi, chip); 488c2ecf20Sopenharmony_ci} 498c2ecf20Sopenharmony_ci 508c2ecf20Sopenharmony_ci/* Structure representing the PCIe interface */ 518c2ecf20Sopenharmony_cistruct rcar_pcie_host { 528c2ecf20Sopenharmony_ci struct rcar_pcie pcie; 538c2ecf20Sopenharmony_ci struct device *dev; 548c2ecf20Sopenharmony_ci struct phy *phy; 558c2ecf20Sopenharmony_ci void __iomem *base; 568c2ecf20Sopenharmony_ci struct clk *bus_clk; 578c2ecf20Sopenharmony_ci struct rcar_msi msi; 588c2ecf20Sopenharmony_ci int (*phy_init_fn)(struct rcar_pcie_host *host); 598c2ecf20Sopenharmony_ci}; 608c2ecf20Sopenharmony_ci 618c2ecf20Sopenharmony_cistatic u32 rcar_read_conf(struct rcar_pcie *pcie, int where) 628c2ecf20Sopenharmony_ci{ 638c2ecf20Sopenharmony_ci unsigned int shift = BITS_PER_BYTE * (where & 3); 648c2ecf20Sopenharmony_ci u32 val = rcar_pci_read_reg(pcie, where & ~3); 658c2ecf20Sopenharmony_ci 668c2ecf20Sopenharmony_ci return val >> shift; 678c2ecf20Sopenharmony_ci} 688c2ecf20Sopenharmony_ci 698c2ecf20Sopenharmony_ci/* Serialization is provided by 'pci_lock' in drivers/pci/access.c */ 708c2ecf20Sopenharmony_cistatic int rcar_pcie_config_access(struct rcar_pcie_host *host, 718c2ecf20Sopenharmony_ci unsigned char access_type, struct pci_bus *bus, 728c2ecf20Sopenharmony_ci unsigned int devfn, int where, u32 *data) 738c2ecf20Sopenharmony_ci{ 748c2ecf20Sopenharmony_ci struct rcar_pcie *pcie = &host->pcie; 758c2ecf20Sopenharmony_ci unsigned int dev, func, reg, index; 768c2ecf20Sopenharmony_ci 778c2ecf20Sopenharmony_ci dev = PCI_SLOT(devfn); 788c2ecf20Sopenharmony_ci func = PCI_FUNC(devfn); 798c2ecf20Sopenharmony_ci reg = where & ~3; 808c2ecf20Sopenharmony_ci index = reg / 4; 818c2ecf20Sopenharmony_ci 828c2ecf20Sopenharmony_ci /* 838c2ecf20Sopenharmony_ci * While each channel has its own memory-mapped extended config 848c2ecf20Sopenharmony_ci * space, it's generally only accessible when in endpoint mode. 858c2ecf20Sopenharmony_ci * When in root complex mode, the controller is unable to target 868c2ecf20Sopenharmony_ci * itself with either type 0 or type 1 accesses, and indeed, any 878c2ecf20Sopenharmony_ci * controller initiated target transfer to its own config space 888c2ecf20Sopenharmony_ci * result in a completer abort. 898c2ecf20Sopenharmony_ci * 908c2ecf20Sopenharmony_ci * Each channel effectively only supports a single device, but as 918c2ecf20Sopenharmony_ci * the same channel <-> device access works for any PCI_SLOT() 928c2ecf20Sopenharmony_ci * value, we cheat a bit here and bind the controller's config 938c2ecf20Sopenharmony_ci * space to devfn 0 in order to enable self-enumeration. In this 948c2ecf20Sopenharmony_ci * case the regular ECAR/ECDR path is sidelined and the mangled 958c2ecf20Sopenharmony_ci * config access itself is initiated as an internal bus transaction. 968c2ecf20Sopenharmony_ci */ 978c2ecf20Sopenharmony_ci if (pci_is_root_bus(bus)) { 988c2ecf20Sopenharmony_ci if (dev != 0) 998c2ecf20Sopenharmony_ci return PCIBIOS_DEVICE_NOT_FOUND; 1008c2ecf20Sopenharmony_ci 1018c2ecf20Sopenharmony_ci if (access_type == RCAR_PCI_ACCESS_READ) 1028c2ecf20Sopenharmony_ci *data = rcar_pci_read_reg(pcie, PCICONF(index)); 1038c2ecf20Sopenharmony_ci else 1048c2ecf20Sopenharmony_ci rcar_pci_write_reg(pcie, *data, PCICONF(index)); 1058c2ecf20Sopenharmony_ci 1068c2ecf20Sopenharmony_ci return PCIBIOS_SUCCESSFUL; 1078c2ecf20Sopenharmony_ci } 1088c2ecf20Sopenharmony_ci 1098c2ecf20Sopenharmony_ci /* Clear errors */ 1108c2ecf20Sopenharmony_ci rcar_pci_write_reg(pcie, rcar_pci_read_reg(pcie, PCIEERRFR), PCIEERRFR); 1118c2ecf20Sopenharmony_ci 1128c2ecf20Sopenharmony_ci /* Set the PIO address */ 1138c2ecf20Sopenharmony_ci rcar_pci_write_reg(pcie, PCIE_CONF_BUS(bus->number) | 1148c2ecf20Sopenharmony_ci PCIE_CONF_DEV(dev) | PCIE_CONF_FUNC(func) | reg, PCIECAR); 1158c2ecf20Sopenharmony_ci 1168c2ecf20Sopenharmony_ci /* Enable the configuration access */ 1178c2ecf20Sopenharmony_ci if (pci_is_root_bus(bus->parent)) 1188c2ecf20Sopenharmony_ci rcar_pci_write_reg(pcie, CONFIG_SEND_ENABLE | TYPE0, PCIECCTLR); 1198c2ecf20Sopenharmony_ci else 1208c2ecf20Sopenharmony_ci rcar_pci_write_reg(pcie, CONFIG_SEND_ENABLE | TYPE1, PCIECCTLR); 1218c2ecf20Sopenharmony_ci 1228c2ecf20Sopenharmony_ci /* Check for errors */ 1238c2ecf20Sopenharmony_ci if (rcar_pci_read_reg(pcie, PCIEERRFR) & UNSUPPORTED_REQUEST) 1248c2ecf20Sopenharmony_ci return PCIBIOS_DEVICE_NOT_FOUND; 1258c2ecf20Sopenharmony_ci 1268c2ecf20Sopenharmony_ci /* Check for master and target aborts */ 1278c2ecf20Sopenharmony_ci if (rcar_read_conf(pcie, RCONF(PCI_STATUS)) & 1288c2ecf20Sopenharmony_ci (PCI_STATUS_REC_MASTER_ABORT | PCI_STATUS_REC_TARGET_ABORT)) 1298c2ecf20Sopenharmony_ci return PCIBIOS_DEVICE_NOT_FOUND; 1308c2ecf20Sopenharmony_ci 1318c2ecf20Sopenharmony_ci if (access_type == RCAR_PCI_ACCESS_READ) 1328c2ecf20Sopenharmony_ci *data = rcar_pci_read_reg(pcie, PCIECDR); 1338c2ecf20Sopenharmony_ci else 1348c2ecf20Sopenharmony_ci rcar_pci_write_reg(pcie, *data, PCIECDR); 1358c2ecf20Sopenharmony_ci 1368c2ecf20Sopenharmony_ci /* Disable the configuration access */ 1378c2ecf20Sopenharmony_ci rcar_pci_write_reg(pcie, 0, PCIECCTLR); 1388c2ecf20Sopenharmony_ci 1398c2ecf20Sopenharmony_ci return PCIBIOS_SUCCESSFUL; 1408c2ecf20Sopenharmony_ci} 1418c2ecf20Sopenharmony_ci 1428c2ecf20Sopenharmony_cistatic int rcar_pcie_read_conf(struct pci_bus *bus, unsigned int devfn, 1438c2ecf20Sopenharmony_ci int where, int size, u32 *val) 1448c2ecf20Sopenharmony_ci{ 1458c2ecf20Sopenharmony_ci struct rcar_pcie_host *host = bus->sysdata; 1468c2ecf20Sopenharmony_ci int ret; 1478c2ecf20Sopenharmony_ci 1488c2ecf20Sopenharmony_ci ret = rcar_pcie_config_access(host, RCAR_PCI_ACCESS_READ, 1498c2ecf20Sopenharmony_ci bus, devfn, where, val); 1508c2ecf20Sopenharmony_ci if (ret != PCIBIOS_SUCCESSFUL) { 1518c2ecf20Sopenharmony_ci *val = 0xffffffff; 1528c2ecf20Sopenharmony_ci return ret; 1538c2ecf20Sopenharmony_ci } 1548c2ecf20Sopenharmony_ci 1558c2ecf20Sopenharmony_ci if (size == 1) 1568c2ecf20Sopenharmony_ci *val = (*val >> (BITS_PER_BYTE * (where & 3))) & 0xff; 1578c2ecf20Sopenharmony_ci else if (size == 2) 1588c2ecf20Sopenharmony_ci *val = (*val >> (BITS_PER_BYTE * (where & 2))) & 0xffff; 1598c2ecf20Sopenharmony_ci 1608c2ecf20Sopenharmony_ci dev_dbg(&bus->dev, "pcie-config-read: bus=%3d devfn=0x%04x where=0x%04x size=%d val=0x%08x\n", 1618c2ecf20Sopenharmony_ci bus->number, devfn, where, size, *val); 1628c2ecf20Sopenharmony_ci 1638c2ecf20Sopenharmony_ci return ret; 1648c2ecf20Sopenharmony_ci} 1658c2ecf20Sopenharmony_ci 1668c2ecf20Sopenharmony_ci/* Serialization is provided by 'pci_lock' in drivers/pci/access.c */ 1678c2ecf20Sopenharmony_cistatic int rcar_pcie_write_conf(struct pci_bus *bus, unsigned int devfn, 1688c2ecf20Sopenharmony_ci int where, int size, u32 val) 1698c2ecf20Sopenharmony_ci{ 1708c2ecf20Sopenharmony_ci struct rcar_pcie_host *host = bus->sysdata; 1718c2ecf20Sopenharmony_ci unsigned int shift; 1728c2ecf20Sopenharmony_ci u32 data; 1738c2ecf20Sopenharmony_ci int ret; 1748c2ecf20Sopenharmony_ci 1758c2ecf20Sopenharmony_ci ret = rcar_pcie_config_access(host, RCAR_PCI_ACCESS_READ, 1768c2ecf20Sopenharmony_ci bus, devfn, where, &data); 1778c2ecf20Sopenharmony_ci if (ret != PCIBIOS_SUCCESSFUL) 1788c2ecf20Sopenharmony_ci return ret; 1798c2ecf20Sopenharmony_ci 1808c2ecf20Sopenharmony_ci dev_dbg(&bus->dev, "pcie-config-write: bus=%3d devfn=0x%04x where=0x%04x size=%d val=0x%08x\n", 1818c2ecf20Sopenharmony_ci bus->number, devfn, where, size, val); 1828c2ecf20Sopenharmony_ci 1838c2ecf20Sopenharmony_ci if (size == 1) { 1848c2ecf20Sopenharmony_ci shift = BITS_PER_BYTE * (where & 3); 1858c2ecf20Sopenharmony_ci data &= ~(0xff << shift); 1868c2ecf20Sopenharmony_ci data |= ((val & 0xff) << shift); 1878c2ecf20Sopenharmony_ci } else if (size == 2) { 1888c2ecf20Sopenharmony_ci shift = BITS_PER_BYTE * (where & 2); 1898c2ecf20Sopenharmony_ci data &= ~(0xffff << shift); 1908c2ecf20Sopenharmony_ci data |= ((val & 0xffff) << shift); 1918c2ecf20Sopenharmony_ci } else 1928c2ecf20Sopenharmony_ci data = val; 1938c2ecf20Sopenharmony_ci 1948c2ecf20Sopenharmony_ci ret = rcar_pcie_config_access(host, RCAR_PCI_ACCESS_WRITE, 1958c2ecf20Sopenharmony_ci bus, devfn, where, &data); 1968c2ecf20Sopenharmony_ci 1978c2ecf20Sopenharmony_ci return ret; 1988c2ecf20Sopenharmony_ci} 1998c2ecf20Sopenharmony_ci 2008c2ecf20Sopenharmony_cistatic struct pci_ops rcar_pcie_ops = { 2018c2ecf20Sopenharmony_ci .read = rcar_pcie_read_conf, 2028c2ecf20Sopenharmony_ci .write = rcar_pcie_write_conf, 2038c2ecf20Sopenharmony_ci}; 2048c2ecf20Sopenharmony_ci 2058c2ecf20Sopenharmony_cistatic void rcar_pcie_force_speedup(struct rcar_pcie *pcie) 2068c2ecf20Sopenharmony_ci{ 2078c2ecf20Sopenharmony_ci struct device *dev = pcie->dev; 2088c2ecf20Sopenharmony_ci unsigned int timeout = 1000; 2098c2ecf20Sopenharmony_ci u32 macsr; 2108c2ecf20Sopenharmony_ci 2118c2ecf20Sopenharmony_ci if ((rcar_pci_read_reg(pcie, MACS2R) & LINK_SPEED) != LINK_SPEED_5_0GTS) 2128c2ecf20Sopenharmony_ci return; 2138c2ecf20Sopenharmony_ci 2148c2ecf20Sopenharmony_ci if (rcar_pci_read_reg(pcie, MACCTLR) & SPEED_CHANGE) { 2158c2ecf20Sopenharmony_ci dev_err(dev, "Speed change already in progress\n"); 2168c2ecf20Sopenharmony_ci return; 2178c2ecf20Sopenharmony_ci } 2188c2ecf20Sopenharmony_ci 2198c2ecf20Sopenharmony_ci macsr = rcar_pci_read_reg(pcie, MACSR); 2208c2ecf20Sopenharmony_ci if ((macsr & LINK_SPEED) == LINK_SPEED_5_0GTS) 2218c2ecf20Sopenharmony_ci goto done; 2228c2ecf20Sopenharmony_ci 2238c2ecf20Sopenharmony_ci /* Set target link speed to 5.0 GT/s */ 2248c2ecf20Sopenharmony_ci rcar_rmw32(pcie, EXPCAP(12), PCI_EXP_LNKSTA_CLS, 2258c2ecf20Sopenharmony_ci PCI_EXP_LNKSTA_CLS_5_0GB); 2268c2ecf20Sopenharmony_ci 2278c2ecf20Sopenharmony_ci /* Set speed change reason as intentional factor */ 2288c2ecf20Sopenharmony_ci rcar_rmw32(pcie, MACCGSPSETR, SPCNGRSN, 0); 2298c2ecf20Sopenharmony_ci 2308c2ecf20Sopenharmony_ci /* Clear SPCHGFIN, SPCHGSUC, and SPCHGFAIL */ 2318c2ecf20Sopenharmony_ci if (macsr & (SPCHGFIN | SPCHGSUC | SPCHGFAIL)) 2328c2ecf20Sopenharmony_ci rcar_pci_write_reg(pcie, macsr, MACSR); 2338c2ecf20Sopenharmony_ci 2348c2ecf20Sopenharmony_ci /* Start link speed change */ 2358c2ecf20Sopenharmony_ci rcar_rmw32(pcie, MACCTLR, SPEED_CHANGE, SPEED_CHANGE); 2368c2ecf20Sopenharmony_ci 2378c2ecf20Sopenharmony_ci while (timeout--) { 2388c2ecf20Sopenharmony_ci macsr = rcar_pci_read_reg(pcie, MACSR); 2398c2ecf20Sopenharmony_ci if (macsr & SPCHGFIN) { 2408c2ecf20Sopenharmony_ci /* Clear the interrupt bits */ 2418c2ecf20Sopenharmony_ci rcar_pci_write_reg(pcie, macsr, MACSR); 2428c2ecf20Sopenharmony_ci 2438c2ecf20Sopenharmony_ci if (macsr & SPCHGFAIL) 2448c2ecf20Sopenharmony_ci dev_err(dev, "Speed change failed\n"); 2458c2ecf20Sopenharmony_ci 2468c2ecf20Sopenharmony_ci goto done; 2478c2ecf20Sopenharmony_ci } 2488c2ecf20Sopenharmony_ci 2498c2ecf20Sopenharmony_ci msleep(1); 2508c2ecf20Sopenharmony_ci } 2518c2ecf20Sopenharmony_ci 2528c2ecf20Sopenharmony_ci dev_err(dev, "Speed change timed out\n"); 2538c2ecf20Sopenharmony_ci 2548c2ecf20Sopenharmony_cidone: 2558c2ecf20Sopenharmony_ci dev_info(dev, "Current link speed is %s GT/s\n", 2568c2ecf20Sopenharmony_ci (macsr & LINK_SPEED) == LINK_SPEED_5_0GTS ? "5" : "2.5"); 2578c2ecf20Sopenharmony_ci} 2588c2ecf20Sopenharmony_ci 2598c2ecf20Sopenharmony_cistatic void rcar_pcie_hw_enable(struct rcar_pcie_host *host) 2608c2ecf20Sopenharmony_ci{ 2618c2ecf20Sopenharmony_ci struct rcar_pcie *pcie = &host->pcie; 2628c2ecf20Sopenharmony_ci struct pci_host_bridge *bridge = pci_host_bridge_from_priv(host); 2638c2ecf20Sopenharmony_ci struct resource_entry *win; 2648c2ecf20Sopenharmony_ci LIST_HEAD(res); 2658c2ecf20Sopenharmony_ci int i = 0; 2668c2ecf20Sopenharmony_ci 2678c2ecf20Sopenharmony_ci /* Try setting 5 GT/s link speed */ 2688c2ecf20Sopenharmony_ci rcar_pcie_force_speedup(pcie); 2698c2ecf20Sopenharmony_ci 2708c2ecf20Sopenharmony_ci /* Setup PCI resources */ 2718c2ecf20Sopenharmony_ci resource_list_for_each_entry(win, &bridge->windows) { 2728c2ecf20Sopenharmony_ci struct resource *res = win->res; 2738c2ecf20Sopenharmony_ci 2748c2ecf20Sopenharmony_ci if (!res->flags) 2758c2ecf20Sopenharmony_ci continue; 2768c2ecf20Sopenharmony_ci 2778c2ecf20Sopenharmony_ci switch (resource_type(res)) { 2788c2ecf20Sopenharmony_ci case IORESOURCE_IO: 2798c2ecf20Sopenharmony_ci case IORESOURCE_MEM: 2808c2ecf20Sopenharmony_ci rcar_pcie_set_outbound(pcie, i, win); 2818c2ecf20Sopenharmony_ci i++; 2828c2ecf20Sopenharmony_ci break; 2838c2ecf20Sopenharmony_ci } 2848c2ecf20Sopenharmony_ci } 2858c2ecf20Sopenharmony_ci} 2868c2ecf20Sopenharmony_ci 2878c2ecf20Sopenharmony_cistatic int rcar_pcie_enable(struct rcar_pcie_host *host) 2888c2ecf20Sopenharmony_ci{ 2898c2ecf20Sopenharmony_ci struct pci_host_bridge *bridge = pci_host_bridge_from_priv(host); 2908c2ecf20Sopenharmony_ci 2918c2ecf20Sopenharmony_ci rcar_pcie_hw_enable(host); 2928c2ecf20Sopenharmony_ci 2938c2ecf20Sopenharmony_ci pci_add_flags(PCI_REASSIGN_ALL_BUS); 2948c2ecf20Sopenharmony_ci 2958c2ecf20Sopenharmony_ci bridge->sysdata = host; 2968c2ecf20Sopenharmony_ci bridge->ops = &rcar_pcie_ops; 2978c2ecf20Sopenharmony_ci if (IS_ENABLED(CONFIG_PCI_MSI)) 2988c2ecf20Sopenharmony_ci bridge->msi = &host->msi.chip; 2998c2ecf20Sopenharmony_ci 3008c2ecf20Sopenharmony_ci return pci_host_probe(bridge); 3018c2ecf20Sopenharmony_ci} 3028c2ecf20Sopenharmony_ci 3038c2ecf20Sopenharmony_cistatic int phy_wait_for_ack(struct rcar_pcie *pcie) 3048c2ecf20Sopenharmony_ci{ 3058c2ecf20Sopenharmony_ci struct device *dev = pcie->dev; 3068c2ecf20Sopenharmony_ci unsigned int timeout = 100; 3078c2ecf20Sopenharmony_ci 3088c2ecf20Sopenharmony_ci while (timeout--) { 3098c2ecf20Sopenharmony_ci if (rcar_pci_read_reg(pcie, H1_PCIEPHYADRR) & PHY_ACK) 3108c2ecf20Sopenharmony_ci return 0; 3118c2ecf20Sopenharmony_ci 3128c2ecf20Sopenharmony_ci udelay(100); 3138c2ecf20Sopenharmony_ci } 3148c2ecf20Sopenharmony_ci 3158c2ecf20Sopenharmony_ci dev_err(dev, "Access to PCIe phy timed out\n"); 3168c2ecf20Sopenharmony_ci 3178c2ecf20Sopenharmony_ci return -ETIMEDOUT; 3188c2ecf20Sopenharmony_ci} 3198c2ecf20Sopenharmony_ci 3208c2ecf20Sopenharmony_cistatic void phy_write_reg(struct rcar_pcie *pcie, 3218c2ecf20Sopenharmony_ci unsigned int rate, u32 addr, 3228c2ecf20Sopenharmony_ci unsigned int lane, u32 data) 3238c2ecf20Sopenharmony_ci{ 3248c2ecf20Sopenharmony_ci u32 phyaddr; 3258c2ecf20Sopenharmony_ci 3268c2ecf20Sopenharmony_ci phyaddr = WRITE_CMD | 3278c2ecf20Sopenharmony_ci ((rate & 1) << RATE_POS) | 3288c2ecf20Sopenharmony_ci ((lane & 0xf) << LANE_POS) | 3298c2ecf20Sopenharmony_ci ((addr & 0xff) << ADR_POS); 3308c2ecf20Sopenharmony_ci 3318c2ecf20Sopenharmony_ci /* Set write data */ 3328c2ecf20Sopenharmony_ci rcar_pci_write_reg(pcie, data, H1_PCIEPHYDOUTR); 3338c2ecf20Sopenharmony_ci rcar_pci_write_reg(pcie, phyaddr, H1_PCIEPHYADRR); 3348c2ecf20Sopenharmony_ci 3358c2ecf20Sopenharmony_ci /* Ignore errors as they will be dealt with if the data link is down */ 3368c2ecf20Sopenharmony_ci phy_wait_for_ack(pcie); 3378c2ecf20Sopenharmony_ci 3388c2ecf20Sopenharmony_ci /* Clear command */ 3398c2ecf20Sopenharmony_ci rcar_pci_write_reg(pcie, 0, H1_PCIEPHYDOUTR); 3408c2ecf20Sopenharmony_ci rcar_pci_write_reg(pcie, 0, H1_PCIEPHYADRR); 3418c2ecf20Sopenharmony_ci 3428c2ecf20Sopenharmony_ci /* Ignore errors as they will be dealt with if the data link is down */ 3438c2ecf20Sopenharmony_ci phy_wait_for_ack(pcie); 3448c2ecf20Sopenharmony_ci} 3458c2ecf20Sopenharmony_ci 3468c2ecf20Sopenharmony_cistatic int rcar_pcie_hw_init(struct rcar_pcie *pcie) 3478c2ecf20Sopenharmony_ci{ 3488c2ecf20Sopenharmony_ci int err; 3498c2ecf20Sopenharmony_ci 3508c2ecf20Sopenharmony_ci /* Begin initialization */ 3518c2ecf20Sopenharmony_ci rcar_pci_write_reg(pcie, 0, PCIETCTLR); 3528c2ecf20Sopenharmony_ci 3538c2ecf20Sopenharmony_ci /* Set mode */ 3548c2ecf20Sopenharmony_ci rcar_pci_write_reg(pcie, 1, PCIEMSR); 3558c2ecf20Sopenharmony_ci 3568c2ecf20Sopenharmony_ci err = rcar_pcie_wait_for_phyrdy(pcie); 3578c2ecf20Sopenharmony_ci if (err) 3588c2ecf20Sopenharmony_ci return err; 3598c2ecf20Sopenharmony_ci 3608c2ecf20Sopenharmony_ci /* 3618c2ecf20Sopenharmony_ci * Initial header for port config space is type 1, set the device 3628c2ecf20Sopenharmony_ci * class to match. Hardware takes care of propagating the IDSETR 3638c2ecf20Sopenharmony_ci * settings, so there is no need to bother with a quirk. 3648c2ecf20Sopenharmony_ci */ 3658c2ecf20Sopenharmony_ci rcar_pci_write_reg(pcie, PCI_CLASS_BRIDGE_PCI << 16, IDSETR1); 3668c2ecf20Sopenharmony_ci 3678c2ecf20Sopenharmony_ci /* 3688c2ecf20Sopenharmony_ci * Setup Secondary Bus Number & Subordinate Bus Number, even though 3698c2ecf20Sopenharmony_ci * they aren't used, to avoid bridge being detected as broken. 3708c2ecf20Sopenharmony_ci */ 3718c2ecf20Sopenharmony_ci rcar_rmw32(pcie, RCONF(PCI_SECONDARY_BUS), 0xff, 1); 3728c2ecf20Sopenharmony_ci rcar_rmw32(pcie, RCONF(PCI_SUBORDINATE_BUS), 0xff, 1); 3738c2ecf20Sopenharmony_ci 3748c2ecf20Sopenharmony_ci /* Initialize default capabilities. */ 3758c2ecf20Sopenharmony_ci rcar_rmw32(pcie, REXPCAP(0), 0xff, PCI_CAP_ID_EXP); 3768c2ecf20Sopenharmony_ci rcar_rmw32(pcie, REXPCAP(PCI_EXP_FLAGS), 3778c2ecf20Sopenharmony_ci PCI_EXP_FLAGS_TYPE, PCI_EXP_TYPE_ROOT_PORT << 4); 3788c2ecf20Sopenharmony_ci rcar_rmw32(pcie, RCONF(PCI_HEADER_TYPE), 0x7f, 3798c2ecf20Sopenharmony_ci PCI_HEADER_TYPE_BRIDGE); 3808c2ecf20Sopenharmony_ci 3818c2ecf20Sopenharmony_ci /* Enable data link layer active state reporting */ 3828c2ecf20Sopenharmony_ci rcar_rmw32(pcie, REXPCAP(PCI_EXP_LNKCAP), PCI_EXP_LNKCAP_DLLLARC, 3838c2ecf20Sopenharmony_ci PCI_EXP_LNKCAP_DLLLARC); 3848c2ecf20Sopenharmony_ci 3858c2ecf20Sopenharmony_ci /* Write out the physical slot number = 0 */ 3868c2ecf20Sopenharmony_ci rcar_rmw32(pcie, REXPCAP(PCI_EXP_SLTCAP), PCI_EXP_SLTCAP_PSN, 0); 3878c2ecf20Sopenharmony_ci 3888c2ecf20Sopenharmony_ci /* Set the completion timer timeout to the maximum 50ms. */ 3898c2ecf20Sopenharmony_ci rcar_rmw32(pcie, TLCTLR + 1, 0x3f, 50); 3908c2ecf20Sopenharmony_ci 3918c2ecf20Sopenharmony_ci /* Terminate list of capabilities (Next Capability Offset=0) */ 3928c2ecf20Sopenharmony_ci rcar_rmw32(pcie, RVCCAP(0), 0xfff00000, 0); 3938c2ecf20Sopenharmony_ci 3948c2ecf20Sopenharmony_ci /* Enable MSI */ 3958c2ecf20Sopenharmony_ci if (IS_ENABLED(CONFIG_PCI_MSI)) 3968c2ecf20Sopenharmony_ci rcar_pci_write_reg(pcie, 0x801f0000, PCIEMSITXR); 3978c2ecf20Sopenharmony_ci 3988c2ecf20Sopenharmony_ci rcar_pci_write_reg(pcie, MACCTLR_INIT_VAL, MACCTLR); 3998c2ecf20Sopenharmony_ci 4008c2ecf20Sopenharmony_ci /* Finish initialization - establish a PCI Express link */ 4018c2ecf20Sopenharmony_ci rcar_pci_write_reg(pcie, CFINIT, PCIETCTLR); 4028c2ecf20Sopenharmony_ci 4038c2ecf20Sopenharmony_ci /* This will timeout if we don't have a link. */ 4048c2ecf20Sopenharmony_ci err = rcar_pcie_wait_for_dl(pcie); 4058c2ecf20Sopenharmony_ci if (err) 4068c2ecf20Sopenharmony_ci return err; 4078c2ecf20Sopenharmony_ci 4088c2ecf20Sopenharmony_ci /* Enable INTx interrupts */ 4098c2ecf20Sopenharmony_ci rcar_rmw32(pcie, PCIEINTXR, 0, 0xF << 8); 4108c2ecf20Sopenharmony_ci 4118c2ecf20Sopenharmony_ci wmb(); 4128c2ecf20Sopenharmony_ci 4138c2ecf20Sopenharmony_ci return 0; 4148c2ecf20Sopenharmony_ci} 4158c2ecf20Sopenharmony_ci 4168c2ecf20Sopenharmony_cistatic int rcar_pcie_phy_init_h1(struct rcar_pcie_host *host) 4178c2ecf20Sopenharmony_ci{ 4188c2ecf20Sopenharmony_ci struct rcar_pcie *pcie = &host->pcie; 4198c2ecf20Sopenharmony_ci 4208c2ecf20Sopenharmony_ci /* Initialize the phy */ 4218c2ecf20Sopenharmony_ci phy_write_reg(pcie, 0, 0x42, 0x1, 0x0EC34191); 4228c2ecf20Sopenharmony_ci phy_write_reg(pcie, 1, 0x42, 0x1, 0x0EC34180); 4238c2ecf20Sopenharmony_ci phy_write_reg(pcie, 0, 0x43, 0x1, 0x00210188); 4248c2ecf20Sopenharmony_ci phy_write_reg(pcie, 1, 0x43, 0x1, 0x00210188); 4258c2ecf20Sopenharmony_ci phy_write_reg(pcie, 0, 0x44, 0x1, 0x015C0014); 4268c2ecf20Sopenharmony_ci phy_write_reg(pcie, 1, 0x44, 0x1, 0x015C0014); 4278c2ecf20Sopenharmony_ci phy_write_reg(pcie, 1, 0x4C, 0x1, 0x786174A0); 4288c2ecf20Sopenharmony_ci phy_write_reg(pcie, 1, 0x4D, 0x1, 0x048000BB); 4298c2ecf20Sopenharmony_ci phy_write_reg(pcie, 0, 0x51, 0x1, 0x079EC062); 4308c2ecf20Sopenharmony_ci phy_write_reg(pcie, 0, 0x52, 0x1, 0x20000000); 4318c2ecf20Sopenharmony_ci phy_write_reg(pcie, 1, 0x52, 0x1, 0x20000000); 4328c2ecf20Sopenharmony_ci phy_write_reg(pcie, 1, 0x56, 0x1, 0x00003806); 4338c2ecf20Sopenharmony_ci 4348c2ecf20Sopenharmony_ci phy_write_reg(pcie, 0, 0x60, 0x1, 0x004B03A5); 4358c2ecf20Sopenharmony_ci phy_write_reg(pcie, 0, 0x64, 0x1, 0x3F0F1F0F); 4368c2ecf20Sopenharmony_ci phy_write_reg(pcie, 0, 0x66, 0x1, 0x00008000); 4378c2ecf20Sopenharmony_ci 4388c2ecf20Sopenharmony_ci return 0; 4398c2ecf20Sopenharmony_ci} 4408c2ecf20Sopenharmony_ci 4418c2ecf20Sopenharmony_cistatic int rcar_pcie_phy_init_gen2(struct rcar_pcie_host *host) 4428c2ecf20Sopenharmony_ci{ 4438c2ecf20Sopenharmony_ci struct rcar_pcie *pcie = &host->pcie; 4448c2ecf20Sopenharmony_ci 4458c2ecf20Sopenharmony_ci /* 4468c2ecf20Sopenharmony_ci * These settings come from the R-Car Series, 2nd Generation User's 4478c2ecf20Sopenharmony_ci * Manual, section 50.3.1 (2) Initialization of the physical layer. 4488c2ecf20Sopenharmony_ci */ 4498c2ecf20Sopenharmony_ci rcar_pci_write_reg(pcie, 0x000f0030, GEN2_PCIEPHYADDR); 4508c2ecf20Sopenharmony_ci rcar_pci_write_reg(pcie, 0x00381203, GEN2_PCIEPHYDATA); 4518c2ecf20Sopenharmony_ci rcar_pci_write_reg(pcie, 0x00000001, GEN2_PCIEPHYCTRL); 4528c2ecf20Sopenharmony_ci rcar_pci_write_reg(pcie, 0x00000006, GEN2_PCIEPHYCTRL); 4538c2ecf20Sopenharmony_ci 4548c2ecf20Sopenharmony_ci rcar_pci_write_reg(pcie, 0x000f0054, GEN2_PCIEPHYADDR); 4558c2ecf20Sopenharmony_ci /* The following value is for DC connection, no termination resistor */ 4568c2ecf20Sopenharmony_ci rcar_pci_write_reg(pcie, 0x13802007, GEN2_PCIEPHYDATA); 4578c2ecf20Sopenharmony_ci rcar_pci_write_reg(pcie, 0x00000001, GEN2_PCIEPHYCTRL); 4588c2ecf20Sopenharmony_ci rcar_pci_write_reg(pcie, 0x00000006, GEN2_PCIEPHYCTRL); 4598c2ecf20Sopenharmony_ci 4608c2ecf20Sopenharmony_ci return 0; 4618c2ecf20Sopenharmony_ci} 4628c2ecf20Sopenharmony_ci 4638c2ecf20Sopenharmony_cistatic int rcar_pcie_phy_init_gen3(struct rcar_pcie_host *host) 4648c2ecf20Sopenharmony_ci{ 4658c2ecf20Sopenharmony_ci int err; 4668c2ecf20Sopenharmony_ci 4678c2ecf20Sopenharmony_ci err = phy_init(host->phy); 4688c2ecf20Sopenharmony_ci if (err) 4698c2ecf20Sopenharmony_ci return err; 4708c2ecf20Sopenharmony_ci 4718c2ecf20Sopenharmony_ci err = phy_power_on(host->phy); 4728c2ecf20Sopenharmony_ci if (err) 4738c2ecf20Sopenharmony_ci phy_exit(host->phy); 4748c2ecf20Sopenharmony_ci 4758c2ecf20Sopenharmony_ci return err; 4768c2ecf20Sopenharmony_ci} 4778c2ecf20Sopenharmony_ci 4788c2ecf20Sopenharmony_cistatic int rcar_msi_alloc(struct rcar_msi *chip) 4798c2ecf20Sopenharmony_ci{ 4808c2ecf20Sopenharmony_ci int msi; 4818c2ecf20Sopenharmony_ci 4828c2ecf20Sopenharmony_ci mutex_lock(&chip->lock); 4838c2ecf20Sopenharmony_ci 4848c2ecf20Sopenharmony_ci msi = find_first_zero_bit(chip->used, INT_PCI_MSI_NR); 4858c2ecf20Sopenharmony_ci if (msi < INT_PCI_MSI_NR) 4868c2ecf20Sopenharmony_ci set_bit(msi, chip->used); 4878c2ecf20Sopenharmony_ci else 4888c2ecf20Sopenharmony_ci msi = -ENOSPC; 4898c2ecf20Sopenharmony_ci 4908c2ecf20Sopenharmony_ci mutex_unlock(&chip->lock); 4918c2ecf20Sopenharmony_ci 4928c2ecf20Sopenharmony_ci return msi; 4938c2ecf20Sopenharmony_ci} 4948c2ecf20Sopenharmony_ci 4958c2ecf20Sopenharmony_cistatic int rcar_msi_alloc_region(struct rcar_msi *chip, int no_irqs) 4968c2ecf20Sopenharmony_ci{ 4978c2ecf20Sopenharmony_ci int msi; 4988c2ecf20Sopenharmony_ci 4998c2ecf20Sopenharmony_ci mutex_lock(&chip->lock); 5008c2ecf20Sopenharmony_ci msi = bitmap_find_free_region(chip->used, INT_PCI_MSI_NR, 5018c2ecf20Sopenharmony_ci order_base_2(no_irqs)); 5028c2ecf20Sopenharmony_ci mutex_unlock(&chip->lock); 5038c2ecf20Sopenharmony_ci 5048c2ecf20Sopenharmony_ci return msi; 5058c2ecf20Sopenharmony_ci} 5068c2ecf20Sopenharmony_ci 5078c2ecf20Sopenharmony_cistatic void rcar_msi_free(struct rcar_msi *chip, unsigned long irq) 5088c2ecf20Sopenharmony_ci{ 5098c2ecf20Sopenharmony_ci mutex_lock(&chip->lock); 5108c2ecf20Sopenharmony_ci clear_bit(irq, chip->used); 5118c2ecf20Sopenharmony_ci mutex_unlock(&chip->lock); 5128c2ecf20Sopenharmony_ci} 5138c2ecf20Sopenharmony_ci 5148c2ecf20Sopenharmony_cistatic irqreturn_t rcar_pcie_msi_irq(int irq, void *data) 5158c2ecf20Sopenharmony_ci{ 5168c2ecf20Sopenharmony_ci struct rcar_pcie_host *host = data; 5178c2ecf20Sopenharmony_ci struct rcar_pcie *pcie = &host->pcie; 5188c2ecf20Sopenharmony_ci struct rcar_msi *msi = &host->msi; 5198c2ecf20Sopenharmony_ci struct device *dev = pcie->dev; 5208c2ecf20Sopenharmony_ci unsigned long reg; 5218c2ecf20Sopenharmony_ci 5228c2ecf20Sopenharmony_ci reg = rcar_pci_read_reg(pcie, PCIEMSIFR); 5238c2ecf20Sopenharmony_ci 5248c2ecf20Sopenharmony_ci /* MSI & INTx share an interrupt - we only handle MSI here */ 5258c2ecf20Sopenharmony_ci if (!reg) 5268c2ecf20Sopenharmony_ci return IRQ_NONE; 5278c2ecf20Sopenharmony_ci 5288c2ecf20Sopenharmony_ci while (reg) { 5298c2ecf20Sopenharmony_ci unsigned int index = find_first_bit(®, 32); 5308c2ecf20Sopenharmony_ci unsigned int msi_irq; 5318c2ecf20Sopenharmony_ci 5328c2ecf20Sopenharmony_ci /* clear the interrupt */ 5338c2ecf20Sopenharmony_ci rcar_pci_write_reg(pcie, 1 << index, PCIEMSIFR); 5348c2ecf20Sopenharmony_ci 5358c2ecf20Sopenharmony_ci msi_irq = irq_find_mapping(msi->domain, index); 5368c2ecf20Sopenharmony_ci if (msi_irq) { 5378c2ecf20Sopenharmony_ci if (test_bit(index, msi->used)) 5388c2ecf20Sopenharmony_ci generic_handle_irq(msi_irq); 5398c2ecf20Sopenharmony_ci else 5408c2ecf20Sopenharmony_ci dev_info(dev, "unhandled MSI\n"); 5418c2ecf20Sopenharmony_ci } else { 5428c2ecf20Sopenharmony_ci /* Unknown MSI, just clear it */ 5438c2ecf20Sopenharmony_ci dev_dbg(dev, "unexpected MSI\n"); 5448c2ecf20Sopenharmony_ci } 5458c2ecf20Sopenharmony_ci 5468c2ecf20Sopenharmony_ci /* see if there's any more pending in this vector */ 5478c2ecf20Sopenharmony_ci reg = rcar_pci_read_reg(pcie, PCIEMSIFR); 5488c2ecf20Sopenharmony_ci } 5498c2ecf20Sopenharmony_ci 5508c2ecf20Sopenharmony_ci return IRQ_HANDLED; 5518c2ecf20Sopenharmony_ci} 5528c2ecf20Sopenharmony_ci 5538c2ecf20Sopenharmony_cistatic int rcar_msi_setup_irq(struct msi_controller *chip, struct pci_dev *pdev, 5548c2ecf20Sopenharmony_ci struct msi_desc *desc) 5558c2ecf20Sopenharmony_ci{ 5568c2ecf20Sopenharmony_ci struct rcar_msi *msi = to_rcar_msi(chip); 5578c2ecf20Sopenharmony_ci struct rcar_pcie_host *host = container_of(chip, struct rcar_pcie_host, 5588c2ecf20Sopenharmony_ci msi.chip); 5598c2ecf20Sopenharmony_ci struct rcar_pcie *pcie = &host->pcie; 5608c2ecf20Sopenharmony_ci struct msi_msg msg; 5618c2ecf20Sopenharmony_ci unsigned int irq; 5628c2ecf20Sopenharmony_ci int hwirq; 5638c2ecf20Sopenharmony_ci 5648c2ecf20Sopenharmony_ci hwirq = rcar_msi_alloc(msi); 5658c2ecf20Sopenharmony_ci if (hwirq < 0) 5668c2ecf20Sopenharmony_ci return hwirq; 5678c2ecf20Sopenharmony_ci 5688c2ecf20Sopenharmony_ci irq = irq_find_mapping(msi->domain, hwirq); 5698c2ecf20Sopenharmony_ci if (!irq) { 5708c2ecf20Sopenharmony_ci rcar_msi_free(msi, hwirq); 5718c2ecf20Sopenharmony_ci return -EINVAL; 5728c2ecf20Sopenharmony_ci } 5738c2ecf20Sopenharmony_ci 5748c2ecf20Sopenharmony_ci irq_set_msi_desc(irq, desc); 5758c2ecf20Sopenharmony_ci 5768c2ecf20Sopenharmony_ci msg.address_lo = rcar_pci_read_reg(pcie, PCIEMSIALR) & ~MSIFE; 5778c2ecf20Sopenharmony_ci msg.address_hi = rcar_pci_read_reg(pcie, PCIEMSIAUR); 5788c2ecf20Sopenharmony_ci msg.data = hwirq; 5798c2ecf20Sopenharmony_ci 5808c2ecf20Sopenharmony_ci pci_write_msi_msg(irq, &msg); 5818c2ecf20Sopenharmony_ci 5828c2ecf20Sopenharmony_ci return 0; 5838c2ecf20Sopenharmony_ci} 5848c2ecf20Sopenharmony_ci 5858c2ecf20Sopenharmony_cistatic int rcar_msi_setup_irqs(struct msi_controller *chip, 5868c2ecf20Sopenharmony_ci struct pci_dev *pdev, int nvec, int type) 5878c2ecf20Sopenharmony_ci{ 5888c2ecf20Sopenharmony_ci struct rcar_msi *msi = to_rcar_msi(chip); 5898c2ecf20Sopenharmony_ci struct rcar_pcie_host *host = container_of(chip, struct rcar_pcie_host, 5908c2ecf20Sopenharmony_ci msi.chip); 5918c2ecf20Sopenharmony_ci struct rcar_pcie *pcie = &host->pcie; 5928c2ecf20Sopenharmony_ci struct msi_desc *desc; 5938c2ecf20Sopenharmony_ci struct msi_msg msg; 5948c2ecf20Sopenharmony_ci unsigned int irq; 5958c2ecf20Sopenharmony_ci int hwirq; 5968c2ecf20Sopenharmony_ci int i; 5978c2ecf20Sopenharmony_ci 5988c2ecf20Sopenharmony_ci /* MSI-X interrupts are not supported */ 5998c2ecf20Sopenharmony_ci if (type == PCI_CAP_ID_MSIX) 6008c2ecf20Sopenharmony_ci return -EINVAL; 6018c2ecf20Sopenharmony_ci 6028c2ecf20Sopenharmony_ci WARN_ON(!list_is_singular(&pdev->dev.msi_list)); 6038c2ecf20Sopenharmony_ci desc = list_entry(pdev->dev.msi_list.next, struct msi_desc, list); 6048c2ecf20Sopenharmony_ci 6058c2ecf20Sopenharmony_ci hwirq = rcar_msi_alloc_region(msi, nvec); 6068c2ecf20Sopenharmony_ci if (hwirq < 0) 6078c2ecf20Sopenharmony_ci return -ENOSPC; 6088c2ecf20Sopenharmony_ci 6098c2ecf20Sopenharmony_ci irq = irq_find_mapping(msi->domain, hwirq); 6108c2ecf20Sopenharmony_ci if (!irq) 6118c2ecf20Sopenharmony_ci return -ENOSPC; 6128c2ecf20Sopenharmony_ci 6138c2ecf20Sopenharmony_ci for (i = 0; i < nvec; i++) { 6148c2ecf20Sopenharmony_ci /* 6158c2ecf20Sopenharmony_ci * irq_create_mapping() called from rcar_pcie_probe() pre- 6168c2ecf20Sopenharmony_ci * allocates descs, so there is no need to allocate descs here. 6178c2ecf20Sopenharmony_ci * We can therefore assume that if irq_find_mapping() above 6188c2ecf20Sopenharmony_ci * returns non-zero, then the descs are also successfully 6198c2ecf20Sopenharmony_ci * allocated. 6208c2ecf20Sopenharmony_ci */ 6218c2ecf20Sopenharmony_ci if (irq_set_msi_desc_off(irq, i, desc)) { 6228c2ecf20Sopenharmony_ci /* TODO: clear */ 6238c2ecf20Sopenharmony_ci return -EINVAL; 6248c2ecf20Sopenharmony_ci } 6258c2ecf20Sopenharmony_ci } 6268c2ecf20Sopenharmony_ci 6278c2ecf20Sopenharmony_ci desc->nvec_used = nvec; 6288c2ecf20Sopenharmony_ci desc->msi_attrib.multiple = order_base_2(nvec); 6298c2ecf20Sopenharmony_ci 6308c2ecf20Sopenharmony_ci msg.address_lo = rcar_pci_read_reg(pcie, PCIEMSIALR) & ~MSIFE; 6318c2ecf20Sopenharmony_ci msg.address_hi = rcar_pci_read_reg(pcie, PCIEMSIAUR); 6328c2ecf20Sopenharmony_ci msg.data = hwirq; 6338c2ecf20Sopenharmony_ci 6348c2ecf20Sopenharmony_ci pci_write_msi_msg(irq, &msg); 6358c2ecf20Sopenharmony_ci 6368c2ecf20Sopenharmony_ci return 0; 6378c2ecf20Sopenharmony_ci} 6388c2ecf20Sopenharmony_ci 6398c2ecf20Sopenharmony_cistatic void rcar_msi_teardown_irq(struct msi_controller *chip, unsigned int irq) 6408c2ecf20Sopenharmony_ci{ 6418c2ecf20Sopenharmony_ci struct rcar_msi *msi = to_rcar_msi(chip); 6428c2ecf20Sopenharmony_ci struct irq_data *d = irq_get_irq_data(irq); 6438c2ecf20Sopenharmony_ci 6448c2ecf20Sopenharmony_ci rcar_msi_free(msi, d->hwirq); 6458c2ecf20Sopenharmony_ci} 6468c2ecf20Sopenharmony_ci 6478c2ecf20Sopenharmony_cistatic struct irq_chip rcar_msi_irq_chip = { 6488c2ecf20Sopenharmony_ci .name = "R-Car PCIe MSI", 6498c2ecf20Sopenharmony_ci .irq_enable = pci_msi_unmask_irq, 6508c2ecf20Sopenharmony_ci .irq_disable = pci_msi_mask_irq, 6518c2ecf20Sopenharmony_ci .irq_mask = pci_msi_mask_irq, 6528c2ecf20Sopenharmony_ci .irq_unmask = pci_msi_unmask_irq, 6538c2ecf20Sopenharmony_ci}; 6548c2ecf20Sopenharmony_ci 6558c2ecf20Sopenharmony_cistatic int rcar_msi_map(struct irq_domain *domain, unsigned int irq, 6568c2ecf20Sopenharmony_ci irq_hw_number_t hwirq) 6578c2ecf20Sopenharmony_ci{ 6588c2ecf20Sopenharmony_ci irq_set_chip_and_handler(irq, &rcar_msi_irq_chip, handle_simple_irq); 6598c2ecf20Sopenharmony_ci irq_set_chip_data(irq, domain->host_data); 6608c2ecf20Sopenharmony_ci 6618c2ecf20Sopenharmony_ci return 0; 6628c2ecf20Sopenharmony_ci} 6638c2ecf20Sopenharmony_ci 6648c2ecf20Sopenharmony_cistatic const struct irq_domain_ops msi_domain_ops = { 6658c2ecf20Sopenharmony_ci .map = rcar_msi_map, 6668c2ecf20Sopenharmony_ci}; 6678c2ecf20Sopenharmony_ci 6688c2ecf20Sopenharmony_cistatic void rcar_pcie_unmap_msi(struct rcar_pcie_host *host) 6698c2ecf20Sopenharmony_ci{ 6708c2ecf20Sopenharmony_ci struct rcar_msi *msi = &host->msi; 6718c2ecf20Sopenharmony_ci int i, irq; 6728c2ecf20Sopenharmony_ci 6738c2ecf20Sopenharmony_ci for (i = 0; i < INT_PCI_MSI_NR; i++) { 6748c2ecf20Sopenharmony_ci irq = irq_find_mapping(msi->domain, i); 6758c2ecf20Sopenharmony_ci if (irq > 0) 6768c2ecf20Sopenharmony_ci irq_dispose_mapping(irq); 6778c2ecf20Sopenharmony_ci } 6788c2ecf20Sopenharmony_ci 6798c2ecf20Sopenharmony_ci irq_domain_remove(msi->domain); 6808c2ecf20Sopenharmony_ci} 6818c2ecf20Sopenharmony_ci 6828c2ecf20Sopenharmony_cistatic void rcar_pcie_hw_enable_msi(struct rcar_pcie_host *host) 6838c2ecf20Sopenharmony_ci{ 6848c2ecf20Sopenharmony_ci struct rcar_pcie *pcie = &host->pcie; 6858c2ecf20Sopenharmony_ci struct rcar_msi *msi = &host->msi; 6868c2ecf20Sopenharmony_ci unsigned long base; 6878c2ecf20Sopenharmony_ci 6888c2ecf20Sopenharmony_ci /* setup MSI data target */ 6898c2ecf20Sopenharmony_ci base = virt_to_phys((void *)msi->pages); 6908c2ecf20Sopenharmony_ci 6918c2ecf20Sopenharmony_ci rcar_pci_write_reg(pcie, lower_32_bits(base) | MSIFE, PCIEMSIALR); 6928c2ecf20Sopenharmony_ci rcar_pci_write_reg(pcie, upper_32_bits(base), PCIEMSIAUR); 6938c2ecf20Sopenharmony_ci 6948c2ecf20Sopenharmony_ci /* enable all MSI interrupts */ 6958c2ecf20Sopenharmony_ci rcar_pci_write_reg(pcie, 0xffffffff, PCIEMSIIER); 6968c2ecf20Sopenharmony_ci} 6978c2ecf20Sopenharmony_ci 6988c2ecf20Sopenharmony_cistatic int rcar_pcie_enable_msi(struct rcar_pcie_host *host) 6998c2ecf20Sopenharmony_ci{ 7008c2ecf20Sopenharmony_ci struct rcar_pcie *pcie = &host->pcie; 7018c2ecf20Sopenharmony_ci struct device *dev = pcie->dev; 7028c2ecf20Sopenharmony_ci struct rcar_msi *msi = &host->msi; 7038c2ecf20Sopenharmony_ci int err, i; 7048c2ecf20Sopenharmony_ci 7058c2ecf20Sopenharmony_ci mutex_init(&msi->lock); 7068c2ecf20Sopenharmony_ci 7078c2ecf20Sopenharmony_ci msi->chip.dev = dev; 7088c2ecf20Sopenharmony_ci msi->chip.setup_irq = rcar_msi_setup_irq; 7098c2ecf20Sopenharmony_ci msi->chip.setup_irqs = rcar_msi_setup_irqs; 7108c2ecf20Sopenharmony_ci msi->chip.teardown_irq = rcar_msi_teardown_irq; 7118c2ecf20Sopenharmony_ci 7128c2ecf20Sopenharmony_ci msi->domain = irq_domain_add_linear(dev->of_node, INT_PCI_MSI_NR, 7138c2ecf20Sopenharmony_ci &msi_domain_ops, &msi->chip); 7148c2ecf20Sopenharmony_ci if (!msi->domain) { 7158c2ecf20Sopenharmony_ci dev_err(dev, "failed to create IRQ domain\n"); 7168c2ecf20Sopenharmony_ci return -ENOMEM; 7178c2ecf20Sopenharmony_ci } 7188c2ecf20Sopenharmony_ci 7198c2ecf20Sopenharmony_ci for (i = 0; i < INT_PCI_MSI_NR; i++) 7208c2ecf20Sopenharmony_ci irq_create_mapping(msi->domain, i); 7218c2ecf20Sopenharmony_ci 7228c2ecf20Sopenharmony_ci /* Two irqs are for MSI, but they are also used for non-MSI irqs */ 7238c2ecf20Sopenharmony_ci err = devm_request_irq(dev, msi->irq1, rcar_pcie_msi_irq, 7248c2ecf20Sopenharmony_ci IRQF_SHARED | IRQF_NO_THREAD, 7258c2ecf20Sopenharmony_ci rcar_msi_irq_chip.name, host); 7268c2ecf20Sopenharmony_ci if (err < 0) { 7278c2ecf20Sopenharmony_ci dev_err(dev, "failed to request IRQ: %d\n", err); 7288c2ecf20Sopenharmony_ci goto err; 7298c2ecf20Sopenharmony_ci } 7308c2ecf20Sopenharmony_ci 7318c2ecf20Sopenharmony_ci err = devm_request_irq(dev, msi->irq2, rcar_pcie_msi_irq, 7328c2ecf20Sopenharmony_ci IRQF_SHARED | IRQF_NO_THREAD, 7338c2ecf20Sopenharmony_ci rcar_msi_irq_chip.name, host); 7348c2ecf20Sopenharmony_ci if (err < 0) { 7358c2ecf20Sopenharmony_ci dev_err(dev, "failed to request IRQ: %d\n", err); 7368c2ecf20Sopenharmony_ci goto err; 7378c2ecf20Sopenharmony_ci } 7388c2ecf20Sopenharmony_ci 7398c2ecf20Sopenharmony_ci /* setup MSI data target */ 7408c2ecf20Sopenharmony_ci msi->pages = __get_free_pages(GFP_KERNEL | GFP_DMA32, 0); 7418c2ecf20Sopenharmony_ci rcar_pcie_hw_enable_msi(host); 7428c2ecf20Sopenharmony_ci 7438c2ecf20Sopenharmony_ci return 0; 7448c2ecf20Sopenharmony_ci 7458c2ecf20Sopenharmony_cierr: 7468c2ecf20Sopenharmony_ci rcar_pcie_unmap_msi(host); 7478c2ecf20Sopenharmony_ci return err; 7488c2ecf20Sopenharmony_ci} 7498c2ecf20Sopenharmony_ci 7508c2ecf20Sopenharmony_cistatic void rcar_pcie_teardown_msi(struct rcar_pcie_host *host) 7518c2ecf20Sopenharmony_ci{ 7528c2ecf20Sopenharmony_ci struct rcar_pcie *pcie = &host->pcie; 7538c2ecf20Sopenharmony_ci struct rcar_msi *msi = &host->msi; 7548c2ecf20Sopenharmony_ci 7558c2ecf20Sopenharmony_ci /* Disable all MSI interrupts */ 7568c2ecf20Sopenharmony_ci rcar_pci_write_reg(pcie, 0, PCIEMSIIER); 7578c2ecf20Sopenharmony_ci 7588c2ecf20Sopenharmony_ci /* Disable address decoding of the MSI interrupt, MSIFE */ 7598c2ecf20Sopenharmony_ci rcar_pci_write_reg(pcie, 0, PCIEMSIALR); 7608c2ecf20Sopenharmony_ci 7618c2ecf20Sopenharmony_ci free_pages(msi->pages, 0); 7628c2ecf20Sopenharmony_ci 7638c2ecf20Sopenharmony_ci rcar_pcie_unmap_msi(host); 7648c2ecf20Sopenharmony_ci} 7658c2ecf20Sopenharmony_ci 7668c2ecf20Sopenharmony_cistatic int rcar_pcie_get_resources(struct rcar_pcie_host *host) 7678c2ecf20Sopenharmony_ci{ 7688c2ecf20Sopenharmony_ci struct rcar_pcie *pcie = &host->pcie; 7698c2ecf20Sopenharmony_ci struct device *dev = pcie->dev; 7708c2ecf20Sopenharmony_ci struct resource res; 7718c2ecf20Sopenharmony_ci int err, i; 7728c2ecf20Sopenharmony_ci 7738c2ecf20Sopenharmony_ci host->phy = devm_phy_optional_get(dev, "pcie"); 7748c2ecf20Sopenharmony_ci if (IS_ERR(host->phy)) 7758c2ecf20Sopenharmony_ci return PTR_ERR(host->phy); 7768c2ecf20Sopenharmony_ci 7778c2ecf20Sopenharmony_ci err = of_address_to_resource(dev->of_node, 0, &res); 7788c2ecf20Sopenharmony_ci if (err) 7798c2ecf20Sopenharmony_ci return err; 7808c2ecf20Sopenharmony_ci 7818c2ecf20Sopenharmony_ci pcie->base = devm_ioremap_resource(dev, &res); 7828c2ecf20Sopenharmony_ci if (IS_ERR(pcie->base)) 7838c2ecf20Sopenharmony_ci return PTR_ERR(pcie->base); 7848c2ecf20Sopenharmony_ci 7858c2ecf20Sopenharmony_ci host->bus_clk = devm_clk_get(dev, "pcie_bus"); 7868c2ecf20Sopenharmony_ci if (IS_ERR(host->bus_clk)) { 7878c2ecf20Sopenharmony_ci dev_err(dev, "cannot get pcie bus clock\n"); 7888c2ecf20Sopenharmony_ci return PTR_ERR(host->bus_clk); 7898c2ecf20Sopenharmony_ci } 7908c2ecf20Sopenharmony_ci 7918c2ecf20Sopenharmony_ci i = irq_of_parse_and_map(dev->of_node, 0); 7928c2ecf20Sopenharmony_ci if (!i) { 7938c2ecf20Sopenharmony_ci dev_err(dev, "cannot get platform resources for msi interrupt\n"); 7948c2ecf20Sopenharmony_ci err = -ENOENT; 7958c2ecf20Sopenharmony_ci goto err_irq1; 7968c2ecf20Sopenharmony_ci } 7978c2ecf20Sopenharmony_ci host->msi.irq1 = i; 7988c2ecf20Sopenharmony_ci 7998c2ecf20Sopenharmony_ci i = irq_of_parse_and_map(dev->of_node, 1); 8008c2ecf20Sopenharmony_ci if (!i) { 8018c2ecf20Sopenharmony_ci dev_err(dev, "cannot get platform resources for msi interrupt\n"); 8028c2ecf20Sopenharmony_ci err = -ENOENT; 8038c2ecf20Sopenharmony_ci goto err_irq2; 8048c2ecf20Sopenharmony_ci } 8058c2ecf20Sopenharmony_ci host->msi.irq2 = i; 8068c2ecf20Sopenharmony_ci 8078c2ecf20Sopenharmony_ci return 0; 8088c2ecf20Sopenharmony_ci 8098c2ecf20Sopenharmony_cierr_irq2: 8108c2ecf20Sopenharmony_ci irq_dispose_mapping(host->msi.irq1); 8118c2ecf20Sopenharmony_cierr_irq1: 8128c2ecf20Sopenharmony_ci return err; 8138c2ecf20Sopenharmony_ci} 8148c2ecf20Sopenharmony_ci 8158c2ecf20Sopenharmony_cistatic int rcar_pcie_inbound_ranges(struct rcar_pcie *pcie, 8168c2ecf20Sopenharmony_ci struct resource_entry *entry, 8178c2ecf20Sopenharmony_ci int *index) 8188c2ecf20Sopenharmony_ci{ 8198c2ecf20Sopenharmony_ci u64 restype = entry->res->flags; 8208c2ecf20Sopenharmony_ci u64 cpu_addr = entry->res->start; 8218c2ecf20Sopenharmony_ci u64 cpu_end = entry->res->end; 8228c2ecf20Sopenharmony_ci u64 pci_addr = entry->res->start - entry->offset; 8238c2ecf20Sopenharmony_ci u32 flags = LAM_64BIT | LAR_ENABLE; 8248c2ecf20Sopenharmony_ci u64 mask; 8258c2ecf20Sopenharmony_ci u64 size = resource_size(entry->res); 8268c2ecf20Sopenharmony_ci int idx = *index; 8278c2ecf20Sopenharmony_ci 8288c2ecf20Sopenharmony_ci if (restype & IORESOURCE_PREFETCH) 8298c2ecf20Sopenharmony_ci flags |= LAM_PREFETCH; 8308c2ecf20Sopenharmony_ci 8318c2ecf20Sopenharmony_ci while (cpu_addr < cpu_end) { 8328c2ecf20Sopenharmony_ci if (idx >= MAX_NR_INBOUND_MAPS - 1) { 8338c2ecf20Sopenharmony_ci dev_err(pcie->dev, "Failed to map inbound regions!\n"); 8348c2ecf20Sopenharmony_ci return -EINVAL; 8358c2ecf20Sopenharmony_ci } 8368c2ecf20Sopenharmony_ci /* 8378c2ecf20Sopenharmony_ci * If the size of the range is larger than the alignment of 8388c2ecf20Sopenharmony_ci * the start address, we have to use multiple entries to 8398c2ecf20Sopenharmony_ci * perform the mapping. 8408c2ecf20Sopenharmony_ci */ 8418c2ecf20Sopenharmony_ci if (cpu_addr > 0) { 8428c2ecf20Sopenharmony_ci unsigned long nr_zeros = __ffs64(cpu_addr); 8438c2ecf20Sopenharmony_ci u64 alignment = 1ULL << nr_zeros; 8448c2ecf20Sopenharmony_ci 8458c2ecf20Sopenharmony_ci size = min(size, alignment); 8468c2ecf20Sopenharmony_ci } 8478c2ecf20Sopenharmony_ci /* Hardware supports max 4GiB inbound region */ 8488c2ecf20Sopenharmony_ci size = min(size, 1ULL << 32); 8498c2ecf20Sopenharmony_ci 8508c2ecf20Sopenharmony_ci mask = roundup_pow_of_two(size) - 1; 8518c2ecf20Sopenharmony_ci mask &= ~0xf; 8528c2ecf20Sopenharmony_ci 8538c2ecf20Sopenharmony_ci rcar_pcie_set_inbound(pcie, cpu_addr, pci_addr, 8548c2ecf20Sopenharmony_ci lower_32_bits(mask) | flags, idx, true); 8558c2ecf20Sopenharmony_ci 8568c2ecf20Sopenharmony_ci pci_addr += size; 8578c2ecf20Sopenharmony_ci cpu_addr += size; 8588c2ecf20Sopenharmony_ci idx += 2; 8598c2ecf20Sopenharmony_ci } 8608c2ecf20Sopenharmony_ci *index = idx; 8618c2ecf20Sopenharmony_ci 8628c2ecf20Sopenharmony_ci return 0; 8638c2ecf20Sopenharmony_ci} 8648c2ecf20Sopenharmony_ci 8658c2ecf20Sopenharmony_cistatic int rcar_pcie_parse_map_dma_ranges(struct rcar_pcie_host *host) 8668c2ecf20Sopenharmony_ci{ 8678c2ecf20Sopenharmony_ci struct pci_host_bridge *bridge = pci_host_bridge_from_priv(host); 8688c2ecf20Sopenharmony_ci struct resource_entry *entry; 8698c2ecf20Sopenharmony_ci int index = 0, err = 0; 8708c2ecf20Sopenharmony_ci 8718c2ecf20Sopenharmony_ci resource_list_for_each_entry(entry, &bridge->dma_ranges) { 8728c2ecf20Sopenharmony_ci err = rcar_pcie_inbound_ranges(&host->pcie, entry, &index); 8738c2ecf20Sopenharmony_ci if (err) 8748c2ecf20Sopenharmony_ci break; 8758c2ecf20Sopenharmony_ci } 8768c2ecf20Sopenharmony_ci 8778c2ecf20Sopenharmony_ci return err; 8788c2ecf20Sopenharmony_ci} 8798c2ecf20Sopenharmony_ci 8808c2ecf20Sopenharmony_cistatic const struct of_device_id rcar_pcie_of_match[] = { 8818c2ecf20Sopenharmony_ci { .compatible = "renesas,pcie-r8a7779", 8828c2ecf20Sopenharmony_ci .data = rcar_pcie_phy_init_h1 }, 8838c2ecf20Sopenharmony_ci { .compatible = "renesas,pcie-r8a7790", 8848c2ecf20Sopenharmony_ci .data = rcar_pcie_phy_init_gen2 }, 8858c2ecf20Sopenharmony_ci { .compatible = "renesas,pcie-r8a7791", 8868c2ecf20Sopenharmony_ci .data = rcar_pcie_phy_init_gen2 }, 8878c2ecf20Sopenharmony_ci { .compatible = "renesas,pcie-rcar-gen2", 8888c2ecf20Sopenharmony_ci .data = rcar_pcie_phy_init_gen2 }, 8898c2ecf20Sopenharmony_ci { .compatible = "renesas,pcie-r8a7795", 8908c2ecf20Sopenharmony_ci .data = rcar_pcie_phy_init_gen3 }, 8918c2ecf20Sopenharmony_ci { .compatible = "renesas,pcie-rcar-gen3", 8928c2ecf20Sopenharmony_ci .data = rcar_pcie_phy_init_gen3 }, 8938c2ecf20Sopenharmony_ci {}, 8948c2ecf20Sopenharmony_ci}; 8958c2ecf20Sopenharmony_ci 8968c2ecf20Sopenharmony_cistatic int rcar_pcie_probe(struct platform_device *pdev) 8978c2ecf20Sopenharmony_ci{ 8988c2ecf20Sopenharmony_ci struct device *dev = &pdev->dev; 8998c2ecf20Sopenharmony_ci struct rcar_pcie_host *host; 9008c2ecf20Sopenharmony_ci struct rcar_pcie *pcie; 9018c2ecf20Sopenharmony_ci u32 data; 9028c2ecf20Sopenharmony_ci int err; 9038c2ecf20Sopenharmony_ci struct pci_host_bridge *bridge; 9048c2ecf20Sopenharmony_ci 9058c2ecf20Sopenharmony_ci bridge = devm_pci_alloc_host_bridge(dev, sizeof(*host)); 9068c2ecf20Sopenharmony_ci if (!bridge) 9078c2ecf20Sopenharmony_ci return -ENOMEM; 9088c2ecf20Sopenharmony_ci 9098c2ecf20Sopenharmony_ci host = pci_host_bridge_priv(bridge); 9108c2ecf20Sopenharmony_ci pcie = &host->pcie; 9118c2ecf20Sopenharmony_ci pcie->dev = dev; 9128c2ecf20Sopenharmony_ci platform_set_drvdata(pdev, host); 9138c2ecf20Sopenharmony_ci 9148c2ecf20Sopenharmony_ci pm_runtime_enable(pcie->dev); 9158c2ecf20Sopenharmony_ci err = pm_runtime_get_sync(pcie->dev); 9168c2ecf20Sopenharmony_ci if (err < 0) { 9178c2ecf20Sopenharmony_ci dev_err(pcie->dev, "pm_runtime_get_sync failed\n"); 9188c2ecf20Sopenharmony_ci goto err_pm_put; 9198c2ecf20Sopenharmony_ci } 9208c2ecf20Sopenharmony_ci 9218c2ecf20Sopenharmony_ci err = rcar_pcie_get_resources(host); 9228c2ecf20Sopenharmony_ci if (err < 0) { 9238c2ecf20Sopenharmony_ci dev_err(dev, "failed to request resources: %d\n", err); 9248c2ecf20Sopenharmony_ci goto err_pm_put; 9258c2ecf20Sopenharmony_ci } 9268c2ecf20Sopenharmony_ci 9278c2ecf20Sopenharmony_ci err = clk_prepare_enable(host->bus_clk); 9288c2ecf20Sopenharmony_ci if (err) { 9298c2ecf20Sopenharmony_ci dev_err(dev, "failed to enable bus clock: %d\n", err); 9308c2ecf20Sopenharmony_ci goto err_unmap_msi_irqs; 9318c2ecf20Sopenharmony_ci } 9328c2ecf20Sopenharmony_ci 9338c2ecf20Sopenharmony_ci err = rcar_pcie_parse_map_dma_ranges(host); 9348c2ecf20Sopenharmony_ci if (err) 9358c2ecf20Sopenharmony_ci goto err_clk_disable; 9368c2ecf20Sopenharmony_ci 9378c2ecf20Sopenharmony_ci host->phy_init_fn = of_device_get_match_data(dev); 9388c2ecf20Sopenharmony_ci err = host->phy_init_fn(host); 9398c2ecf20Sopenharmony_ci if (err) { 9408c2ecf20Sopenharmony_ci dev_err(dev, "failed to init PCIe PHY\n"); 9418c2ecf20Sopenharmony_ci goto err_clk_disable; 9428c2ecf20Sopenharmony_ci } 9438c2ecf20Sopenharmony_ci 9448c2ecf20Sopenharmony_ci /* Failure to get a link might just be that no cards are inserted */ 9458c2ecf20Sopenharmony_ci if (rcar_pcie_hw_init(pcie)) { 9468c2ecf20Sopenharmony_ci dev_info(dev, "PCIe link down\n"); 9478c2ecf20Sopenharmony_ci err = -ENODEV; 9488c2ecf20Sopenharmony_ci goto err_phy_shutdown; 9498c2ecf20Sopenharmony_ci } 9508c2ecf20Sopenharmony_ci 9518c2ecf20Sopenharmony_ci data = rcar_pci_read_reg(pcie, MACSR); 9528c2ecf20Sopenharmony_ci dev_info(dev, "PCIe x%d: link up\n", (data >> 20) & 0x3f); 9538c2ecf20Sopenharmony_ci 9548c2ecf20Sopenharmony_ci if (IS_ENABLED(CONFIG_PCI_MSI)) { 9558c2ecf20Sopenharmony_ci err = rcar_pcie_enable_msi(host); 9568c2ecf20Sopenharmony_ci if (err < 0) { 9578c2ecf20Sopenharmony_ci dev_err(dev, 9588c2ecf20Sopenharmony_ci "failed to enable MSI support: %d\n", 9598c2ecf20Sopenharmony_ci err); 9608c2ecf20Sopenharmony_ci goto err_phy_shutdown; 9618c2ecf20Sopenharmony_ci } 9628c2ecf20Sopenharmony_ci } 9638c2ecf20Sopenharmony_ci 9648c2ecf20Sopenharmony_ci err = rcar_pcie_enable(host); 9658c2ecf20Sopenharmony_ci if (err) 9668c2ecf20Sopenharmony_ci goto err_msi_teardown; 9678c2ecf20Sopenharmony_ci 9688c2ecf20Sopenharmony_ci return 0; 9698c2ecf20Sopenharmony_ci 9708c2ecf20Sopenharmony_cierr_msi_teardown: 9718c2ecf20Sopenharmony_ci if (IS_ENABLED(CONFIG_PCI_MSI)) 9728c2ecf20Sopenharmony_ci rcar_pcie_teardown_msi(host); 9738c2ecf20Sopenharmony_ci 9748c2ecf20Sopenharmony_cierr_phy_shutdown: 9758c2ecf20Sopenharmony_ci if (host->phy) { 9768c2ecf20Sopenharmony_ci phy_power_off(host->phy); 9778c2ecf20Sopenharmony_ci phy_exit(host->phy); 9788c2ecf20Sopenharmony_ci } 9798c2ecf20Sopenharmony_ci 9808c2ecf20Sopenharmony_cierr_clk_disable: 9818c2ecf20Sopenharmony_ci clk_disable_unprepare(host->bus_clk); 9828c2ecf20Sopenharmony_ci 9838c2ecf20Sopenharmony_cierr_unmap_msi_irqs: 9848c2ecf20Sopenharmony_ci irq_dispose_mapping(host->msi.irq2); 9858c2ecf20Sopenharmony_ci irq_dispose_mapping(host->msi.irq1); 9868c2ecf20Sopenharmony_ci 9878c2ecf20Sopenharmony_cierr_pm_put: 9888c2ecf20Sopenharmony_ci pm_runtime_put(dev); 9898c2ecf20Sopenharmony_ci pm_runtime_disable(dev); 9908c2ecf20Sopenharmony_ci 9918c2ecf20Sopenharmony_ci return err; 9928c2ecf20Sopenharmony_ci} 9938c2ecf20Sopenharmony_ci 9948c2ecf20Sopenharmony_cistatic int __maybe_unused rcar_pcie_resume(struct device *dev) 9958c2ecf20Sopenharmony_ci{ 9968c2ecf20Sopenharmony_ci struct rcar_pcie_host *host = dev_get_drvdata(dev); 9978c2ecf20Sopenharmony_ci struct rcar_pcie *pcie = &host->pcie; 9988c2ecf20Sopenharmony_ci unsigned int data; 9998c2ecf20Sopenharmony_ci int err; 10008c2ecf20Sopenharmony_ci 10018c2ecf20Sopenharmony_ci err = rcar_pcie_parse_map_dma_ranges(host); 10028c2ecf20Sopenharmony_ci if (err) 10038c2ecf20Sopenharmony_ci return 0; 10048c2ecf20Sopenharmony_ci 10058c2ecf20Sopenharmony_ci /* Failure to get a link might just be that no cards are inserted */ 10068c2ecf20Sopenharmony_ci err = host->phy_init_fn(host); 10078c2ecf20Sopenharmony_ci if (err) { 10088c2ecf20Sopenharmony_ci dev_info(dev, "PCIe link down\n"); 10098c2ecf20Sopenharmony_ci return 0; 10108c2ecf20Sopenharmony_ci } 10118c2ecf20Sopenharmony_ci 10128c2ecf20Sopenharmony_ci data = rcar_pci_read_reg(pcie, MACSR); 10138c2ecf20Sopenharmony_ci dev_info(dev, "PCIe x%d: link up\n", (data >> 20) & 0x3f); 10148c2ecf20Sopenharmony_ci 10158c2ecf20Sopenharmony_ci /* Enable MSI */ 10168c2ecf20Sopenharmony_ci if (IS_ENABLED(CONFIG_PCI_MSI)) 10178c2ecf20Sopenharmony_ci rcar_pcie_hw_enable_msi(host); 10188c2ecf20Sopenharmony_ci 10198c2ecf20Sopenharmony_ci rcar_pcie_hw_enable(host); 10208c2ecf20Sopenharmony_ci 10218c2ecf20Sopenharmony_ci return 0; 10228c2ecf20Sopenharmony_ci} 10238c2ecf20Sopenharmony_ci 10248c2ecf20Sopenharmony_cistatic int rcar_pcie_resume_noirq(struct device *dev) 10258c2ecf20Sopenharmony_ci{ 10268c2ecf20Sopenharmony_ci struct rcar_pcie_host *host = dev_get_drvdata(dev); 10278c2ecf20Sopenharmony_ci struct rcar_pcie *pcie = &host->pcie; 10288c2ecf20Sopenharmony_ci 10298c2ecf20Sopenharmony_ci if (rcar_pci_read_reg(pcie, PMSR) && 10308c2ecf20Sopenharmony_ci !(rcar_pci_read_reg(pcie, PCIETCTLR) & DL_DOWN)) 10318c2ecf20Sopenharmony_ci return 0; 10328c2ecf20Sopenharmony_ci 10338c2ecf20Sopenharmony_ci /* Re-establish the PCIe link */ 10348c2ecf20Sopenharmony_ci rcar_pci_write_reg(pcie, MACCTLR_INIT_VAL, MACCTLR); 10358c2ecf20Sopenharmony_ci rcar_pci_write_reg(pcie, CFINIT, PCIETCTLR); 10368c2ecf20Sopenharmony_ci return rcar_pcie_wait_for_dl(pcie); 10378c2ecf20Sopenharmony_ci} 10388c2ecf20Sopenharmony_ci 10398c2ecf20Sopenharmony_cistatic const struct dev_pm_ops rcar_pcie_pm_ops = { 10408c2ecf20Sopenharmony_ci SET_SYSTEM_SLEEP_PM_OPS(NULL, rcar_pcie_resume) 10418c2ecf20Sopenharmony_ci .resume_noirq = rcar_pcie_resume_noirq, 10428c2ecf20Sopenharmony_ci}; 10438c2ecf20Sopenharmony_ci 10448c2ecf20Sopenharmony_cistatic struct platform_driver rcar_pcie_driver = { 10458c2ecf20Sopenharmony_ci .driver = { 10468c2ecf20Sopenharmony_ci .name = "rcar-pcie", 10478c2ecf20Sopenharmony_ci .of_match_table = rcar_pcie_of_match, 10488c2ecf20Sopenharmony_ci .pm = &rcar_pcie_pm_ops, 10498c2ecf20Sopenharmony_ci .suppress_bind_attrs = true, 10508c2ecf20Sopenharmony_ci }, 10518c2ecf20Sopenharmony_ci .probe = rcar_pcie_probe, 10528c2ecf20Sopenharmony_ci}; 10538c2ecf20Sopenharmony_cibuiltin_platform_driver(rcar_pcie_driver); 1054